phy-berlin-usb.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2014 Marvell Technology Group Ltd.
  4. *
  5. * Antoine Tenart <antoine.tenart@free-electrons.com>
  6. * Jisheng Zhang <jszhang@marvell.com>
  7. */
  8. #include <linux/io.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/phy/phy.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/property.h>
  14. #include <linux/reset.h>
  15. #define USB_PHY_PLL 0x04
  16. #define USB_PHY_PLL_CONTROL 0x08
  17. #define USB_PHY_TX_CTRL0 0x10
  18. #define USB_PHY_TX_CTRL1 0x14
  19. #define USB_PHY_TX_CTRL2 0x18
  20. #define USB_PHY_RX_CTRL 0x20
  21. #define USB_PHY_ANALOG 0x34
  22. /* USB_PHY_PLL */
  23. #define CLK_REF_DIV(x) ((x) << 4)
  24. #define FEEDBACK_CLK_DIV(x) ((x) << 8)
  25. /* USB_PHY_PLL_CONTROL */
  26. #define CLK_STABLE BIT(0)
  27. #define PLL_CTRL_PIN BIT(1)
  28. #define PLL_CTRL_REG BIT(2)
  29. #define PLL_ON BIT(3)
  30. #define PHASE_OFF_TOL_125 (0x0 << 5)
  31. #define PHASE_OFF_TOL_250 BIT(5)
  32. #define KVC0_CALIB (0x0 << 9)
  33. #define KVC0_REG_CTRL BIT(9)
  34. #define KVC0_HIGH (0x0 << 10)
  35. #define KVC0_LOW (0x3 << 10)
  36. #define CLK_BLK_EN BIT(13)
  37. /* USB_PHY_TX_CTRL0 */
  38. #define EXT_HS_RCAL_EN BIT(3)
  39. #define EXT_FS_RCAL_EN BIT(4)
  40. #define IMPCAL_VTH_DIV(x) ((x) << 5)
  41. #define EXT_RS_RCAL_DIV(x) ((x) << 8)
  42. #define EXT_FS_RCAL_DIV(x) ((x) << 12)
  43. /* USB_PHY_TX_CTRL1 */
  44. #define TX_VDD15_14 (0x0 << 4)
  45. #define TX_VDD15_15 BIT(4)
  46. #define TX_VDD15_16 (0x2 << 4)
  47. #define TX_VDD15_17 (0x3 << 4)
  48. #define TX_VDD12_VDD (0x0 << 6)
  49. #define TX_VDD12_11 BIT(6)
  50. #define TX_VDD12_12 (0x2 << 6)
  51. #define TX_VDD12_13 (0x3 << 6)
  52. #define LOW_VDD_EN BIT(8)
  53. #define TX_OUT_AMP(x) ((x) << 9)
  54. /* USB_PHY_TX_CTRL2 */
  55. #define TX_CHAN_CTRL_REG(x) ((x) << 0)
  56. #define DRV_SLEWRATE(x) ((x) << 4)
  57. #define IMP_CAL_FS_HS_DLY_0 (0x0 << 6)
  58. #define IMP_CAL_FS_HS_DLY_1 BIT(6)
  59. #define IMP_CAL_FS_HS_DLY_2 (0x2 << 6)
  60. #define IMP_CAL_FS_HS_DLY_3 (0x3 << 6)
  61. #define FS_DRV_EN_MASK(x) ((x) << 8)
  62. #define HS_DRV_EN_MASK(x) ((x) << 12)
  63. /* USB_PHY_RX_CTRL */
  64. #define PHASE_FREEZE_DLY_2_CL (0x0 << 0)
  65. #define PHASE_FREEZE_DLY_4_CL BIT(0)
  66. #define ACK_LENGTH_8_CL (0x0 << 2)
  67. #define ACK_LENGTH_12_CL BIT(2)
  68. #define ACK_LENGTH_16_CL (0x2 << 2)
  69. #define ACK_LENGTH_20_CL (0x3 << 2)
  70. #define SQ_LENGTH_3 (0x0 << 4)
  71. #define SQ_LENGTH_6 BIT(4)
  72. #define SQ_LENGTH_9 (0x2 << 4)
  73. #define SQ_LENGTH_12 (0x3 << 4)
  74. #define DISCON_THRESHOLD_260 (0x0 << 6)
  75. #define DISCON_THRESHOLD_270 BIT(6)
  76. #define DISCON_THRESHOLD_280 (0x2 << 6)
  77. #define DISCON_THRESHOLD_290 (0x3 << 6)
  78. #define SQ_THRESHOLD(x) ((x) << 8)
  79. #define LPF_COEF(x) ((x) << 12)
  80. #define INTPL_CUR_10 (0x0 << 14)
  81. #define INTPL_CUR_20 BIT(14)
  82. #define INTPL_CUR_30 (0x2 << 14)
  83. #define INTPL_CUR_40 (0x3 << 14)
  84. /* USB_PHY_ANALOG */
  85. #define ANA_PWR_UP BIT(1)
  86. #define ANA_PWR_DOWN BIT(2)
  87. #define V2I_VCO_RATIO(x) ((x) << 7)
  88. #define R_ROTATE_90 (0x0 << 10)
  89. #define R_ROTATE_0 BIT(10)
  90. #define MODE_TEST_EN BIT(11)
  91. #define ANA_TEST_DC_CTRL(x) ((x) << 12)
  92. static const u32 phy_berlin_pll_dividers[] = {
  93. /* Berlin 2 */
  94. CLK_REF_DIV(0x6) | FEEDBACK_CLK_DIV(0x55),
  95. /* Berlin 2CD/Q */
  96. CLK_REF_DIV(0xc) | FEEDBACK_CLK_DIV(0x54),
  97. };
  98. struct phy_berlin_usb_priv {
  99. void __iomem *base;
  100. struct reset_control *rst_ctrl;
  101. u32 pll_divider;
  102. };
  103. static int phy_berlin_usb_power_on(struct phy *phy)
  104. {
  105. struct phy_berlin_usb_priv *priv = phy_get_drvdata(phy);
  106. reset_control_reset(priv->rst_ctrl);
  107. writel(priv->pll_divider,
  108. priv->base + USB_PHY_PLL);
  109. writel(CLK_STABLE | PLL_CTRL_REG | PHASE_OFF_TOL_250 | KVC0_REG_CTRL |
  110. CLK_BLK_EN, priv->base + USB_PHY_PLL_CONTROL);
  111. writel(V2I_VCO_RATIO(0x5) | R_ROTATE_0 | ANA_TEST_DC_CTRL(0x5),
  112. priv->base + USB_PHY_ANALOG);
  113. writel(PHASE_FREEZE_DLY_4_CL | ACK_LENGTH_16_CL | SQ_LENGTH_12 |
  114. DISCON_THRESHOLD_270 | SQ_THRESHOLD(0xa) | LPF_COEF(0x2) |
  115. INTPL_CUR_30, priv->base + USB_PHY_RX_CTRL);
  116. writel(TX_VDD12_13 | TX_OUT_AMP(0x3), priv->base + USB_PHY_TX_CTRL1);
  117. writel(EXT_HS_RCAL_EN | IMPCAL_VTH_DIV(0x3) | EXT_RS_RCAL_DIV(0x4),
  118. priv->base + USB_PHY_TX_CTRL0);
  119. writel(EXT_HS_RCAL_EN | IMPCAL_VTH_DIV(0x3) | EXT_RS_RCAL_DIV(0x4) |
  120. EXT_FS_RCAL_DIV(0x2), priv->base + USB_PHY_TX_CTRL0);
  121. writel(EXT_HS_RCAL_EN | IMPCAL_VTH_DIV(0x3) | EXT_RS_RCAL_DIV(0x4),
  122. priv->base + USB_PHY_TX_CTRL0);
  123. writel(TX_CHAN_CTRL_REG(0xf) | DRV_SLEWRATE(0x3) | IMP_CAL_FS_HS_DLY_3 |
  124. FS_DRV_EN_MASK(0xd), priv->base + USB_PHY_TX_CTRL2);
  125. return 0;
  126. }
  127. static const struct phy_ops phy_berlin_usb_ops = {
  128. .power_on = phy_berlin_usb_power_on,
  129. .owner = THIS_MODULE,
  130. };
  131. static const struct of_device_id phy_berlin_usb_of_match[] = {
  132. {
  133. .compatible = "marvell,berlin2-usb-phy",
  134. .data = &phy_berlin_pll_dividers[0],
  135. },
  136. {
  137. .compatible = "marvell,berlin2cd-usb-phy",
  138. .data = &phy_berlin_pll_dividers[1],
  139. },
  140. { },
  141. };
  142. MODULE_DEVICE_TABLE(of, phy_berlin_usb_of_match);
  143. static int phy_berlin_usb_probe(struct platform_device *pdev)
  144. {
  145. struct phy_berlin_usb_priv *priv;
  146. struct phy *phy;
  147. struct phy_provider *phy_provider;
  148. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  149. if (!priv)
  150. return -ENOMEM;
  151. priv->base = devm_platform_ioremap_resource(pdev, 0);
  152. if (IS_ERR(priv->base))
  153. return PTR_ERR(priv->base);
  154. priv->rst_ctrl = devm_reset_control_get(&pdev->dev, NULL);
  155. if (IS_ERR(priv->rst_ctrl))
  156. return PTR_ERR(priv->rst_ctrl);
  157. priv->pll_divider = *((u32 *)device_get_match_data(&pdev->dev));
  158. phy = devm_phy_create(&pdev->dev, NULL, &phy_berlin_usb_ops);
  159. if (IS_ERR(phy)) {
  160. dev_err(&pdev->dev, "failed to create PHY\n");
  161. return PTR_ERR(phy);
  162. }
  163. phy_set_drvdata(phy, priv);
  164. phy_provider =
  165. devm_of_phy_provider_register(&pdev->dev, of_phy_simple_xlate);
  166. return PTR_ERR_OR_ZERO(phy_provider);
  167. }
  168. static struct platform_driver phy_berlin_usb_driver = {
  169. .probe = phy_berlin_usb_probe,
  170. .driver = {
  171. .name = "phy-berlin-usb",
  172. .of_match_table = phy_berlin_usb_of_match,
  173. },
  174. };
  175. module_platform_driver(phy_berlin_usb_driver);
  176. MODULE_AUTHOR("Antoine Tenart <antoine.tenart@free-electrons.com>");
  177. MODULE_DESCRIPTION("Marvell Berlin PHY driver for USB");
  178. MODULE_LICENSE("GPL");