phy-mmp3-usb.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
  4. * Copyright (C) 2018,2019 Lubomir Rintel <lkundrak@v3.sk>
  5. */
  6. #include <linux/delay.h>
  7. #include <linux/io.h>
  8. #include <linux/mod_devicetable.h>
  9. #include <linux/module.h>
  10. #include <linux/phy/phy.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/soc/mmp/cputype.h>
  13. #define USB2_PLL_REG0 0x4
  14. #define USB2_PLL_REG1 0x8
  15. #define USB2_TX_REG0 0x10
  16. #define USB2_TX_REG1 0x14
  17. #define USB2_TX_REG2 0x18
  18. #define USB2_RX_REG0 0x20
  19. #define USB2_RX_REG1 0x24
  20. #define USB2_RX_REG2 0x28
  21. #define USB2_ANA_REG0 0x30
  22. #define USB2_ANA_REG1 0x34
  23. #define USB2_ANA_REG2 0x38
  24. #define USB2_DIG_REG0 0x3C
  25. #define USB2_DIG_REG1 0x40
  26. #define USB2_DIG_REG2 0x44
  27. #define USB2_DIG_REG3 0x48
  28. #define USB2_TEST_REG0 0x4C
  29. #define USB2_TEST_REG1 0x50
  30. #define USB2_TEST_REG2 0x54
  31. #define USB2_CHARGER_REG0 0x58
  32. #define USB2_OTG_REG0 0x5C
  33. #define USB2_PHY_MON0 0x60
  34. #define USB2_RESETVE_REG0 0x64
  35. #define USB2_ICID_REG0 0x78
  36. #define USB2_ICID_REG1 0x7C
  37. /* USB2_PLL_REG0 */
  38. /* This is for Ax stepping */
  39. #define USB2_PLL_FBDIV_SHIFT_MMP3 0
  40. #define USB2_PLL_FBDIV_MASK_MMP3 (0xFF << 0)
  41. #define USB2_PLL_REFDIV_SHIFT_MMP3 8
  42. #define USB2_PLL_REFDIV_MASK_MMP3 (0xF << 8)
  43. #define USB2_PLL_VDD12_SHIFT_MMP3 12
  44. #define USB2_PLL_VDD18_SHIFT_MMP3 14
  45. /* This is for B0 stepping */
  46. #define USB2_PLL_FBDIV_SHIFT_MMP3_B0 0
  47. #define USB2_PLL_REFDIV_SHIFT_MMP3_B0 9
  48. #define USB2_PLL_VDD18_SHIFT_MMP3_B0 14
  49. #define USB2_PLL_FBDIV_MASK_MMP3_B0 0x01FF
  50. #define USB2_PLL_REFDIV_MASK_MMP3_B0 0x3E00
  51. #define USB2_PLL_CAL12_SHIFT_MMP3 0
  52. #define USB2_PLL_CALI12_MASK_MMP3 (0x3 << 0)
  53. #define USB2_PLL_VCOCAL_START_SHIFT_MMP3 2
  54. #define USB2_PLL_KVCO_SHIFT_MMP3 4
  55. #define USB2_PLL_KVCO_MASK_MMP3 (0x7<<4)
  56. #define USB2_PLL_ICP_SHIFT_MMP3 8
  57. #define USB2_PLL_ICP_MASK_MMP3 (0x7<<8)
  58. #define USB2_PLL_LOCK_BYPASS_SHIFT_MMP3 12
  59. #define USB2_PLL_PU_PLL_SHIFT_MMP3 13
  60. #define USB2_PLL_PU_PLL_MASK (0x1 << 13)
  61. #define USB2_PLL_READY_MASK_MMP3 (0x1 << 15)
  62. /* USB2_TX_REG0 */
  63. #define USB2_TX_IMPCAL_VTH_SHIFT_MMP3 8
  64. #define USB2_TX_IMPCAL_VTH_MASK_MMP3 (0x7 << 8)
  65. #define USB2_TX_RCAL_START_SHIFT_MMP3 13
  66. /* USB2_TX_REG1 */
  67. #define USB2_TX_CK60_PHSEL_SHIFT_MMP3 0
  68. #define USB2_TX_CK60_PHSEL_MASK_MMP3 (0xf << 0)
  69. #define USB2_TX_AMP_SHIFT_MMP3 4
  70. #define USB2_TX_AMP_MASK_MMP3 (0x7 << 4)
  71. #define USB2_TX_VDD12_SHIFT_MMP3 8
  72. #define USB2_TX_VDD12_MASK_MMP3 (0x3 << 8)
  73. /* USB2_TX_REG2 */
  74. #define USB2_TX_DRV_SLEWRATE_SHIFT 10
  75. /* USB2_RX_REG0 */
  76. #define USB2_RX_SQ_THRESH_SHIFT_MMP3 4
  77. #define USB2_RX_SQ_THRESH_MASK_MMP3 (0xf << 4)
  78. #define USB2_RX_SQ_LENGTH_SHIFT_MMP3 10
  79. #define USB2_RX_SQ_LENGTH_MASK_MMP3 (0x3 << 10)
  80. /* USB2_ANA_REG1*/
  81. #define USB2_ANA_PU_ANA_SHIFT_MMP3 14
  82. /* USB2_OTG_REG0 */
  83. #define USB2_OTG_PU_OTG_SHIFT_MMP3 3
  84. struct mmp3_usb_phy {
  85. struct phy *phy;
  86. void __iomem *base;
  87. };
  88. static unsigned int u2o_get(void __iomem *base, unsigned int offset)
  89. {
  90. return readl_relaxed(base + offset);
  91. }
  92. static void u2o_set(void __iomem *base, unsigned int offset,
  93. unsigned int value)
  94. {
  95. u32 reg;
  96. reg = readl_relaxed(base + offset);
  97. reg |= value;
  98. writel_relaxed(reg, base + offset);
  99. readl_relaxed(base + offset);
  100. }
  101. static void u2o_clear(void __iomem *base, unsigned int offset,
  102. unsigned int value)
  103. {
  104. u32 reg;
  105. reg = readl_relaxed(base + offset);
  106. reg &= ~value;
  107. writel_relaxed(reg, base + offset);
  108. readl_relaxed(base + offset);
  109. }
  110. static int mmp3_usb_phy_init(struct phy *phy)
  111. {
  112. struct mmp3_usb_phy *mmp3_usb_phy = phy_get_drvdata(phy);
  113. void __iomem *base = mmp3_usb_phy->base;
  114. if (cpu_is_mmp3_a0()) {
  115. u2o_clear(base, USB2_PLL_REG0, (USB2_PLL_FBDIV_MASK_MMP3
  116. | USB2_PLL_REFDIV_MASK_MMP3));
  117. u2o_set(base, USB2_PLL_REG0,
  118. 0xd << USB2_PLL_REFDIV_SHIFT_MMP3
  119. | 0xf0 << USB2_PLL_FBDIV_SHIFT_MMP3);
  120. } else if (cpu_is_mmp3_b0()) {
  121. u2o_clear(base, USB2_PLL_REG0, USB2_PLL_REFDIV_MASK_MMP3_B0
  122. | USB2_PLL_FBDIV_MASK_MMP3_B0);
  123. u2o_set(base, USB2_PLL_REG0,
  124. 0xd << USB2_PLL_REFDIV_SHIFT_MMP3_B0
  125. | 0xf0 << USB2_PLL_FBDIV_SHIFT_MMP3_B0);
  126. } else {
  127. dev_err(&phy->dev, "unsupported silicon revision\n");
  128. return -ENODEV;
  129. }
  130. u2o_clear(base, USB2_PLL_REG1, USB2_PLL_PU_PLL_MASK
  131. | USB2_PLL_ICP_MASK_MMP3
  132. | USB2_PLL_KVCO_MASK_MMP3
  133. | USB2_PLL_CALI12_MASK_MMP3);
  134. u2o_set(base, USB2_PLL_REG1, 1 << USB2_PLL_PU_PLL_SHIFT_MMP3
  135. | 1 << USB2_PLL_LOCK_BYPASS_SHIFT_MMP3
  136. | 3 << USB2_PLL_ICP_SHIFT_MMP3
  137. | 3 << USB2_PLL_KVCO_SHIFT_MMP3
  138. | 3 << USB2_PLL_CAL12_SHIFT_MMP3);
  139. u2o_clear(base, USB2_TX_REG0, USB2_TX_IMPCAL_VTH_MASK_MMP3);
  140. u2o_set(base, USB2_TX_REG0, 2 << USB2_TX_IMPCAL_VTH_SHIFT_MMP3);
  141. u2o_clear(base, USB2_TX_REG1, USB2_TX_VDD12_MASK_MMP3
  142. | USB2_TX_AMP_MASK_MMP3
  143. | USB2_TX_CK60_PHSEL_MASK_MMP3);
  144. u2o_set(base, USB2_TX_REG1, 3 << USB2_TX_VDD12_SHIFT_MMP3
  145. | 4 << USB2_TX_AMP_SHIFT_MMP3
  146. | 4 << USB2_TX_CK60_PHSEL_SHIFT_MMP3);
  147. u2o_clear(base, USB2_TX_REG2, 3 << USB2_TX_DRV_SLEWRATE_SHIFT);
  148. u2o_set(base, USB2_TX_REG2, 2 << USB2_TX_DRV_SLEWRATE_SHIFT);
  149. u2o_clear(base, USB2_RX_REG0, USB2_RX_SQ_THRESH_MASK_MMP3);
  150. u2o_set(base, USB2_RX_REG0, 0xa << USB2_RX_SQ_THRESH_SHIFT_MMP3);
  151. u2o_set(base, USB2_ANA_REG1, 0x1 << USB2_ANA_PU_ANA_SHIFT_MMP3);
  152. u2o_set(base, USB2_OTG_REG0, 0x1 << USB2_OTG_PU_OTG_SHIFT_MMP3);
  153. return 0;
  154. }
  155. static int mmp3_usb_phy_calibrate(struct phy *phy)
  156. {
  157. struct mmp3_usb_phy *mmp3_usb_phy = phy_get_drvdata(phy);
  158. void __iomem *base = mmp3_usb_phy->base;
  159. int loops;
  160. /*
  161. * PLL VCO and TX Impedance Calibration Timing:
  162. *
  163. * _____________________________________
  164. * PU __________|
  165. * _____________________________
  166. * VCOCAL START _________|
  167. * ___
  168. * REG_RCAL_START ________________| |________|_______
  169. * | 200us | 400us | 40| 400us | USB PHY READY
  170. */
  171. udelay(200);
  172. u2o_set(base, USB2_PLL_REG1, 1 << USB2_PLL_VCOCAL_START_SHIFT_MMP3);
  173. udelay(400);
  174. u2o_set(base, USB2_TX_REG0, 1 << USB2_TX_RCAL_START_SHIFT_MMP3);
  175. udelay(40);
  176. u2o_clear(base, USB2_TX_REG0, 1 << USB2_TX_RCAL_START_SHIFT_MMP3);
  177. udelay(400);
  178. loops = 0;
  179. while ((u2o_get(base, USB2_PLL_REG1) & USB2_PLL_READY_MASK_MMP3) == 0) {
  180. mdelay(1);
  181. loops++;
  182. if (loops > 100) {
  183. dev_err(&phy->dev, "PLL_READY not set after 100mS.\n");
  184. return -ETIMEDOUT;
  185. }
  186. }
  187. return 0;
  188. }
  189. static const struct phy_ops mmp3_usb_phy_ops = {
  190. .init = mmp3_usb_phy_init,
  191. .calibrate = mmp3_usb_phy_calibrate,
  192. .owner = THIS_MODULE,
  193. };
  194. static const struct of_device_id mmp3_usb_phy_of_match[] = {
  195. { .compatible = "marvell,mmp3-usb-phy", },
  196. { },
  197. };
  198. MODULE_DEVICE_TABLE(of, mmp3_usb_phy_of_match);
  199. static int mmp3_usb_phy_probe(struct platform_device *pdev)
  200. {
  201. struct device *dev = &pdev->dev;
  202. struct mmp3_usb_phy *mmp3_usb_phy;
  203. struct phy_provider *provider;
  204. mmp3_usb_phy = devm_kzalloc(dev, sizeof(*mmp3_usb_phy), GFP_KERNEL);
  205. if (!mmp3_usb_phy)
  206. return -ENOMEM;
  207. mmp3_usb_phy->base = devm_platform_ioremap_resource(pdev, 0);
  208. if (IS_ERR(mmp3_usb_phy->base)) {
  209. dev_err(dev, "failed to remap PHY regs\n");
  210. return PTR_ERR(mmp3_usb_phy->base);
  211. }
  212. mmp3_usb_phy->phy = devm_phy_create(dev, NULL, &mmp3_usb_phy_ops);
  213. if (IS_ERR(mmp3_usb_phy->phy)) {
  214. dev_err(dev, "failed to create PHY\n");
  215. return PTR_ERR(mmp3_usb_phy->phy);
  216. }
  217. phy_set_drvdata(mmp3_usb_phy->phy, mmp3_usb_phy);
  218. provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  219. if (IS_ERR(provider)) {
  220. dev_err(dev, "failed to register PHY provider\n");
  221. return PTR_ERR(provider);
  222. }
  223. return 0;
  224. }
  225. static struct platform_driver mmp3_usb_phy_driver = {
  226. .probe = mmp3_usb_phy_probe,
  227. .driver = {
  228. .name = "mmp3-usb-phy",
  229. .of_match_table = mmp3_usb_phy_of_match,
  230. },
  231. };
  232. module_platform_driver(mmp3_usb_phy_driver);
  233. MODULE_AUTHOR("Lubomir Rintel <lkundrak@v3.sk>");
  234. MODULE_DESCRIPTION("Marvell MMP3 USB PHY Driver");
  235. MODULE_LICENSE("GPL v2");