sparx5_serdes_regs.h 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801
  1. /* SPDX-License-Identifier: GPL-2.0+
  2. * Microchip Sparx5 SerDes driver
  3. *
  4. * Copyright (c) 2020 Microchip Technology Inc.
  5. */
  6. /* This file is autogenerated by cml-utils 2020-11-16 13:11:27 +0100.
  7. * Commit ID: 13bdf073131d8bf40c54901df6988ae4e9c8f29f
  8. */
  9. #ifndef _SPARX5_SERDES_REGS_H_
  10. #define _SPARX5_SERDES_REGS_H_
  11. #include <linux/bitfield.h>
  12. #include <linux/types.h>
  13. #include <linux/bug.h>
  14. enum sparx5_serdes_target {
  15. TARGET_SD10G_LANE = 200,
  16. TARGET_SD25G_LANE = 212,
  17. TARGET_SD6G_LANE = 233,
  18. TARGET_SD_CMU = 248,
  19. TARGET_SD_CMU_CFG = 262,
  20. TARGET_SD_LANE = 276,
  21. TARGET_SD_LANE_25G = 301,
  22. NUM_TARGETS = 332
  23. };
  24. #define __REG(...) __VA_ARGS__
  25. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_01 */
  26. #define SD10G_LANE_LANE_01(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 4, 0, 1, 4)
  27. #define SD10G_LANE_LANE_01_CFG_PMA_TX_CK_BITWIDTH_2_0 GENMASK(2, 0)
  28. #define SD10G_LANE_LANE_01_CFG_PMA_TX_CK_BITWIDTH_2_0_SET(x)\
  29. FIELD_PREP(SD10G_LANE_LANE_01_CFG_PMA_TX_CK_BITWIDTH_2_0, x)
  30. #define SD10G_LANE_LANE_01_CFG_PMA_TX_CK_BITWIDTH_2_0_GET(x)\
  31. FIELD_GET(SD10G_LANE_LANE_01_CFG_PMA_TX_CK_BITWIDTH_2_0, x)
  32. #define SD10G_LANE_LANE_01_CFG_RXDET_EN BIT(4)
  33. #define SD10G_LANE_LANE_01_CFG_RXDET_EN_SET(x)\
  34. FIELD_PREP(SD10G_LANE_LANE_01_CFG_RXDET_EN, x)
  35. #define SD10G_LANE_LANE_01_CFG_RXDET_EN_GET(x)\
  36. FIELD_GET(SD10G_LANE_LANE_01_CFG_RXDET_EN, x)
  37. #define SD10G_LANE_LANE_01_CFG_RXDET_STR BIT(5)
  38. #define SD10G_LANE_LANE_01_CFG_RXDET_STR_SET(x)\
  39. FIELD_PREP(SD10G_LANE_LANE_01_CFG_RXDET_STR, x)
  40. #define SD10G_LANE_LANE_01_CFG_RXDET_STR_GET(x)\
  41. FIELD_GET(SD10G_LANE_LANE_01_CFG_RXDET_STR, x)
  42. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_02 */
  43. #define SD10G_LANE_LANE_02(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 8, 0, 1, 4)
  44. #define SD10G_LANE_LANE_02_CFG_EN_ADV BIT(0)
  45. #define SD10G_LANE_LANE_02_CFG_EN_ADV_SET(x)\
  46. FIELD_PREP(SD10G_LANE_LANE_02_CFG_EN_ADV, x)
  47. #define SD10G_LANE_LANE_02_CFG_EN_ADV_GET(x)\
  48. FIELD_GET(SD10G_LANE_LANE_02_CFG_EN_ADV, x)
  49. #define SD10G_LANE_LANE_02_CFG_EN_MAIN BIT(1)
  50. #define SD10G_LANE_LANE_02_CFG_EN_MAIN_SET(x)\
  51. FIELD_PREP(SD10G_LANE_LANE_02_CFG_EN_MAIN, x)
  52. #define SD10G_LANE_LANE_02_CFG_EN_MAIN_GET(x)\
  53. FIELD_GET(SD10G_LANE_LANE_02_CFG_EN_MAIN, x)
  54. #define SD10G_LANE_LANE_02_CFG_EN_DLY BIT(2)
  55. #define SD10G_LANE_LANE_02_CFG_EN_DLY_SET(x)\
  56. FIELD_PREP(SD10G_LANE_LANE_02_CFG_EN_DLY, x)
  57. #define SD10G_LANE_LANE_02_CFG_EN_DLY_GET(x)\
  58. FIELD_GET(SD10G_LANE_LANE_02_CFG_EN_DLY, x)
  59. #define SD10G_LANE_LANE_02_CFG_EN_DLY2 BIT(3)
  60. #define SD10G_LANE_LANE_02_CFG_EN_DLY2_SET(x)\
  61. FIELD_PREP(SD10G_LANE_LANE_02_CFG_EN_DLY2, x)
  62. #define SD10G_LANE_LANE_02_CFG_EN_DLY2_GET(x)\
  63. FIELD_GET(SD10G_LANE_LANE_02_CFG_EN_DLY2, x)
  64. #define SD10G_LANE_LANE_02_CFG_TAP_ADV_3_0 GENMASK(7, 4)
  65. #define SD10G_LANE_LANE_02_CFG_TAP_ADV_3_0_SET(x)\
  66. FIELD_PREP(SD10G_LANE_LANE_02_CFG_TAP_ADV_3_0, x)
  67. #define SD10G_LANE_LANE_02_CFG_TAP_ADV_3_0_GET(x)\
  68. FIELD_GET(SD10G_LANE_LANE_02_CFG_TAP_ADV_3_0, x)
  69. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_03 */
  70. #define SD10G_LANE_LANE_03(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 12, 0, 1, 4)
  71. #define SD10G_LANE_LANE_03_CFG_TAP_MAIN BIT(0)
  72. #define SD10G_LANE_LANE_03_CFG_TAP_MAIN_SET(x)\
  73. FIELD_PREP(SD10G_LANE_LANE_03_CFG_TAP_MAIN, x)
  74. #define SD10G_LANE_LANE_03_CFG_TAP_MAIN_GET(x)\
  75. FIELD_GET(SD10G_LANE_LANE_03_CFG_TAP_MAIN, x)
  76. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_04 */
  77. #define SD10G_LANE_LANE_04(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 16, 0, 1, 4)
  78. #define SD10G_LANE_LANE_04_CFG_TAP_DLY_4_0 GENMASK(4, 0)
  79. #define SD10G_LANE_LANE_04_CFG_TAP_DLY_4_0_SET(x)\
  80. FIELD_PREP(SD10G_LANE_LANE_04_CFG_TAP_DLY_4_0, x)
  81. #define SD10G_LANE_LANE_04_CFG_TAP_DLY_4_0_GET(x)\
  82. FIELD_GET(SD10G_LANE_LANE_04_CFG_TAP_DLY_4_0, x)
  83. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_06 */
  84. #define SD10G_LANE_LANE_06(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 24, 0, 1, 4)
  85. #define SD10G_LANE_LANE_06_CFG_PD_DRIVER BIT(0)
  86. #define SD10G_LANE_LANE_06_CFG_PD_DRIVER_SET(x)\
  87. FIELD_PREP(SD10G_LANE_LANE_06_CFG_PD_DRIVER, x)
  88. #define SD10G_LANE_LANE_06_CFG_PD_DRIVER_GET(x)\
  89. FIELD_GET(SD10G_LANE_LANE_06_CFG_PD_DRIVER, x)
  90. #define SD10G_LANE_LANE_06_CFG_PD_CLK BIT(1)
  91. #define SD10G_LANE_LANE_06_CFG_PD_CLK_SET(x)\
  92. FIELD_PREP(SD10G_LANE_LANE_06_CFG_PD_CLK, x)
  93. #define SD10G_LANE_LANE_06_CFG_PD_CLK_GET(x)\
  94. FIELD_GET(SD10G_LANE_LANE_06_CFG_PD_CLK, x)
  95. #define SD10G_LANE_LANE_06_CFG_PD_CML BIT(2)
  96. #define SD10G_LANE_LANE_06_CFG_PD_CML_SET(x)\
  97. FIELD_PREP(SD10G_LANE_LANE_06_CFG_PD_CML, x)
  98. #define SD10G_LANE_LANE_06_CFG_PD_CML_GET(x)\
  99. FIELD_GET(SD10G_LANE_LANE_06_CFG_PD_CML, x)
  100. #define SD10G_LANE_LANE_06_CFG_TX2RX_LP_EN BIT(3)
  101. #define SD10G_LANE_LANE_06_CFG_TX2RX_LP_EN_SET(x)\
  102. FIELD_PREP(SD10G_LANE_LANE_06_CFG_TX2RX_LP_EN, x)
  103. #define SD10G_LANE_LANE_06_CFG_TX2RX_LP_EN_GET(x)\
  104. FIELD_GET(SD10G_LANE_LANE_06_CFG_TX2RX_LP_EN, x)
  105. #define SD10G_LANE_LANE_06_CFG_RX2TX_LP_EN BIT(4)
  106. #define SD10G_LANE_LANE_06_CFG_RX2TX_LP_EN_SET(x)\
  107. FIELD_PREP(SD10G_LANE_LANE_06_CFG_RX2TX_LP_EN, x)
  108. #define SD10G_LANE_LANE_06_CFG_RX2TX_LP_EN_GET(x)\
  109. FIELD_GET(SD10G_LANE_LANE_06_CFG_RX2TX_LP_EN, x)
  110. #define SD10G_LANE_LANE_06_CFG_EN_PREEMPH BIT(5)
  111. #define SD10G_LANE_LANE_06_CFG_EN_PREEMPH_SET(x)\
  112. FIELD_PREP(SD10G_LANE_LANE_06_CFG_EN_PREEMPH, x)
  113. #define SD10G_LANE_LANE_06_CFG_EN_PREEMPH_GET(x)\
  114. FIELD_GET(SD10G_LANE_LANE_06_CFG_EN_PREEMPH, x)
  115. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_0B */
  116. #define SD10G_LANE_LANE_0B(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 44, 0, 1, 4)
  117. #define SD10G_LANE_LANE_0B_CFG_EQ_RES_3_0 GENMASK(3, 0)
  118. #define SD10G_LANE_LANE_0B_CFG_EQ_RES_3_0_SET(x)\
  119. FIELD_PREP(SD10G_LANE_LANE_0B_CFG_EQ_RES_3_0, x)
  120. #define SD10G_LANE_LANE_0B_CFG_EQ_RES_3_0_GET(x)\
  121. FIELD_GET(SD10G_LANE_LANE_0B_CFG_EQ_RES_3_0, x)
  122. #define SD10G_LANE_LANE_0B_CFG_PD_CTLE BIT(4)
  123. #define SD10G_LANE_LANE_0B_CFG_PD_CTLE_SET(x)\
  124. FIELD_PREP(SD10G_LANE_LANE_0B_CFG_PD_CTLE, x)
  125. #define SD10G_LANE_LANE_0B_CFG_PD_CTLE_GET(x)\
  126. FIELD_GET(SD10G_LANE_LANE_0B_CFG_PD_CTLE, x)
  127. #define SD10G_LANE_LANE_0B_CFG_CTLE_TP_EN BIT(5)
  128. #define SD10G_LANE_LANE_0B_CFG_CTLE_TP_EN_SET(x)\
  129. FIELD_PREP(SD10G_LANE_LANE_0B_CFG_CTLE_TP_EN, x)
  130. #define SD10G_LANE_LANE_0B_CFG_CTLE_TP_EN_GET(x)\
  131. FIELD_GET(SD10G_LANE_LANE_0B_CFG_CTLE_TP_EN, x)
  132. #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_AFE BIT(6)
  133. #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_AFE_SET(x)\
  134. FIELD_PREP(SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_AFE, x)
  135. #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_AFE_GET(x)\
  136. FIELD_GET(SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_AFE, x)
  137. #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_SQ BIT(7)
  138. #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_SQ_SET(x)\
  139. FIELD_PREP(SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_SQ, x)
  140. #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_SQ_GET(x)\
  141. FIELD_GET(SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_SQ, x)
  142. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_0C */
  143. #define SD10G_LANE_LANE_0C(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 48, 0, 1, 4)
  144. #define SD10G_LANE_LANE_0C_CFG_OSCAL_AFE BIT(0)
  145. #define SD10G_LANE_LANE_0C_CFG_OSCAL_AFE_SET(x)\
  146. FIELD_PREP(SD10G_LANE_LANE_0C_CFG_OSCAL_AFE, x)
  147. #define SD10G_LANE_LANE_0C_CFG_OSCAL_AFE_GET(x)\
  148. FIELD_GET(SD10G_LANE_LANE_0C_CFG_OSCAL_AFE, x)
  149. #define SD10G_LANE_LANE_0C_CFG_OSCAL_SQ BIT(1)
  150. #define SD10G_LANE_LANE_0C_CFG_OSCAL_SQ_SET(x)\
  151. FIELD_PREP(SD10G_LANE_LANE_0C_CFG_OSCAL_SQ, x)
  152. #define SD10G_LANE_LANE_0C_CFG_OSCAL_SQ_GET(x)\
  153. FIELD_GET(SD10G_LANE_LANE_0C_CFG_OSCAL_SQ, x)
  154. #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_AFE BIT(2)
  155. #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_AFE_SET(x)\
  156. FIELD_PREP(SD10G_LANE_LANE_0C_CFG_OSDAC_2X_AFE, x)
  157. #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_AFE_GET(x)\
  158. FIELD_GET(SD10G_LANE_LANE_0C_CFG_OSDAC_2X_AFE, x)
  159. #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_SQ BIT(3)
  160. #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_SQ_SET(x)\
  161. FIELD_PREP(SD10G_LANE_LANE_0C_CFG_OSDAC_2X_SQ, x)
  162. #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_SQ_GET(x)\
  163. FIELD_GET(SD10G_LANE_LANE_0C_CFG_OSDAC_2X_SQ, x)
  164. #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_AFE BIT(4)
  165. #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_AFE_SET(x)\
  166. FIELD_PREP(SD10G_LANE_LANE_0C_CFG_PD_OSDAC_AFE, x)
  167. #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_AFE_GET(x)\
  168. FIELD_GET(SD10G_LANE_LANE_0C_CFG_PD_OSDAC_AFE, x)
  169. #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_SQ BIT(5)
  170. #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_SQ_SET(x)\
  171. FIELD_PREP(SD10G_LANE_LANE_0C_CFG_PD_OSDAC_SQ, x)
  172. #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_SQ_GET(x)\
  173. FIELD_GET(SD10G_LANE_LANE_0C_CFG_PD_OSDAC_SQ, x)
  174. #define SD10G_LANE_LANE_0C_CFG_PD_RX_LS BIT(6)
  175. #define SD10G_LANE_LANE_0C_CFG_PD_RX_LS_SET(x)\
  176. FIELD_PREP(SD10G_LANE_LANE_0C_CFG_PD_RX_LS, x)
  177. #define SD10G_LANE_LANE_0C_CFG_PD_RX_LS_GET(x)\
  178. FIELD_GET(SD10G_LANE_LANE_0C_CFG_PD_RX_LS, x)
  179. #define SD10G_LANE_LANE_0C_CFG_RX_PCIE_GEN12 BIT(7)
  180. #define SD10G_LANE_LANE_0C_CFG_RX_PCIE_GEN12_SET(x)\
  181. FIELD_PREP(SD10G_LANE_LANE_0C_CFG_RX_PCIE_GEN12, x)
  182. #define SD10G_LANE_LANE_0C_CFG_RX_PCIE_GEN12_GET(x)\
  183. FIELD_GET(SD10G_LANE_LANE_0C_CFG_RX_PCIE_GEN12, x)
  184. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_0D */
  185. #define SD10G_LANE_LANE_0D(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 52, 0, 1, 4)
  186. #define SD10G_LANE_LANE_0D_CFG_CTLE_M_THR_1_0 GENMASK(1, 0)
  187. #define SD10G_LANE_LANE_0D_CFG_CTLE_M_THR_1_0_SET(x)\
  188. FIELD_PREP(SD10G_LANE_LANE_0D_CFG_CTLE_M_THR_1_0, x)
  189. #define SD10G_LANE_LANE_0D_CFG_CTLE_M_THR_1_0_GET(x)\
  190. FIELD_GET(SD10G_LANE_LANE_0D_CFG_CTLE_M_THR_1_0, x)
  191. #define SD10G_LANE_LANE_0D_CFG_EQR_BYP BIT(4)
  192. #define SD10G_LANE_LANE_0D_CFG_EQR_BYP_SET(x)\
  193. FIELD_PREP(SD10G_LANE_LANE_0D_CFG_EQR_BYP, x)
  194. #define SD10G_LANE_LANE_0D_CFG_EQR_BYP_GET(x)\
  195. FIELD_GET(SD10G_LANE_LANE_0D_CFG_EQR_BYP, x)
  196. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_0E */
  197. #define SD10G_LANE_LANE_0E(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 56, 0, 1, 4)
  198. #define SD10G_LANE_LANE_0E_CFG_EQC_FORCE_3_0 GENMASK(3, 0)
  199. #define SD10G_LANE_LANE_0E_CFG_EQC_FORCE_3_0_SET(x)\
  200. FIELD_PREP(SD10G_LANE_LANE_0E_CFG_EQC_FORCE_3_0, x)
  201. #define SD10G_LANE_LANE_0E_CFG_EQC_FORCE_3_0_GET(x)\
  202. FIELD_GET(SD10G_LANE_LANE_0E_CFG_EQC_FORCE_3_0, x)
  203. #define SD10G_LANE_LANE_0E_CFG_RXLB_EN BIT(4)
  204. #define SD10G_LANE_LANE_0E_CFG_RXLB_EN_SET(x)\
  205. FIELD_PREP(SD10G_LANE_LANE_0E_CFG_RXLB_EN, x)
  206. #define SD10G_LANE_LANE_0E_CFG_RXLB_EN_GET(x)\
  207. FIELD_GET(SD10G_LANE_LANE_0E_CFG_RXLB_EN, x)
  208. #define SD10G_LANE_LANE_0E_CFG_TXLB_EN BIT(5)
  209. #define SD10G_LANE_LANE_0E_CFG_TXLB_EN_SET(x)\
  210. FIELD_PREP(SD10G_LANE_LANE_0E_CFG_TXLB_EN, x)
  211. #define SD10G_LANE_LANE_0E_CFG_TXLB_EN_GET(x)\
  212. FIELD_GET(SD10G_LANE_LANE_0E_CFG_TXLB_EN, x)
  213. #define SD10G_LANE_LANE_0E_CFG_SUM_SETCM_EN BIT(6)
  214. #define SD10G_LANE_LANE_0E_CFG_SUM_SETCM_EN_SET(x)\
  215. FIELD_PREP(SD10G_LANE_LANE_0E_CFG_SUM_SETCM_EN, x)
  216. #define SD10G_LANE_LANE_0E_CFG_SUM_SETCM_EN_GET(x)\
  217. FIELD_GET(SD10G_LANE_LANE_0E_CFG_SUM_SETCM_EN, x)
  218. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_0F */
  219. #define SD10G_LANE_LANE_0F(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 60, 0, 1, 4)
  220. #define SD10G_LANE_LANE_0F_R_CDR_M_GEN1_7_0 GENMASK(7, 0)
  221. #define SD10G_LANE_LANE_0F_R_CDR_M_GEN1_7_0_SET(x)\
  222. FIELD_PREP(SD10G_LANE_LANE_0F_R_CDR_M_GEN1_7_0, x)
  223. #define SD10G_LANE_LANE_0F_R_CDR_M_GEN1_7_0_GET(x)\
  224. FIELD_GET(SD10G_LANE_LANE_0F_R_CDR_M_GEN1_7_0, x)
  225. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_13 */
  226. #define SD10G_LANE_LANE_13(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 76, 0, 1, 4)
  227. #define SD10G_LANE_LANE_13_CFG_DCDR_PD BIT(0)
  228. #define SD10G_LANE_LANE_13_CFG_DCDR_PD_SET(x)\
  229. FIELD_PREP(SD10G_LANE_LANE_13_CFG_DCDR_PD, x)
  230. #define SD10G_LANE_LANE_13_CFG_DCDR_PD_GET(x)\
  231. FIELD_GET(SD10G_LANE_LANE_13_CFG_DCDR_PD, x)
  232. #define SD10G_LANE_LANE_13_CFG_PHID_1T BIT(1)
  233. #define SD10G_LANE_LANE_13_CFG_PHID_1T_SET(x)\
  234. FIELD_PREP(SD10G_LANE_LANE_13_CFG_PHID_1T, x)
  235. #define SD10G_LANE_LANE_13_CFG_PHID_1T_GET(x)\
  236. FIELD_GET(SD10G_LANE_LANE_13_CFG_PHID_1T, x)
  237. #define SD10G_LANE_LANE_13_CFG_CDRCK_EN BIT(2)
  238. #define SD10G_LANE_LANE_13_CFG_CDRCK_EN_SET(x)\
  239. FIELD_PREP(SD10G_LANE_LANE_13_CFG_CDRCK_EN, x)
  240. #define SD10G_LANE_LANE_13_CFG_CDRCK_EN_GET(x)\
  241. FIELD_GET(SD10G_LANE_LANE_13_CFG_CDRCK_EN, x)
  242. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_14 */
  243. #define SD10G_LANE_LANE_14(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 80, 0, 1, 4)
  244. #define SD10G_LANE_LANE_14_CFG_PI_EXT_DAC_7_0 GENMASK(7, 0)
  245. #define SD10G_LANE_LANE_14_CFG_PI_EXT_DAC_7_0_SET(x)\
  246. FIELD_PREP(SD10G_LANE_LANE_14_CFG_PI_EXT_DAC_7_0, x)
  247. #define SD10G_LANE_LANE_14_CFG_PI_EXT_DAC_7_0_GET(x)\
  248. FIELD_GET(SD10G_LANE_LANE_14_CFG_PI_EXT_DAC_7_0, x)
  249. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_15 */
  250. #define SD10G_LANE_LANE_15(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 84, 0, 1, 4)
  251. #define SD10G_LANE_LANE_15_CFG_PI_EXT_DAC_15_8 GENMASK(7, 0)
  252. #define SD10G_LANE_LANE_15_CFG_PI_EXT_DAC_15_8_SET(x)\
  253. FIELD_PREP(SD10G_LANE_LANE_15_CFG_PI_EXT_DAC_15_8, x)
  254. #define SD10G_LANE_LANE_15_CFG_PI_EXT_DAC_15_8_GET(x)\
  255. FIELD_GET(SD10G_LANE_LANE_15_CFG_PI_EXT_DAC_15_8, x)
  256. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_16 */
  257. #define SD10G_LANE_LANE_16(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 88, 0, 1, 4)
  258. #define SD10G_LANE_LANE_16_CFG_PI_EXT_DAC_23_16 GENMASK(7, 0)
  259. #define SD10G_LANE_LANE_16_CFG_PI_EXT_DAC_23_16_SET(x)\
  260. FIELD_PREP(SD10G_LANE_LANE_16_CFG_PI_EXT_DAC_23_16, x)
  261. #define SD10G_LANE_LANE_16_CFG_PI_EXT_DAC_23_16_GET(x)\
  262. FIELD_GET(SD10G_LANE_LANE_16_CFG_PI_EXT_DAC_23_16, x)
  263. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_1A */
  264. #define SD10G_LANE_LANE_1A(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 104, 0, 1, 4)
  265. #define SD10G_LANE_LANE_1A_CFG_PI_R_SCAN_EN BIT(0)
  266. #define SD10G_LANE_LANE_1A_CFG_PI_R_SCAN_EN_SET(x)\
  267. FIELD_PREP(SD10G_LANE_LANE_1A_CFG_PI_R_SCAN_EN, x)
  268. #define SD10G_LANE_LANE_1A_CFG_PI_R_SCAN_EN_GET(x)\
  269. FIELD_GET(SD10G_LANE_LANE_1A_CFG_PI_R_SCAN_EN, x)
  270. #define SD10G_LANE_LANE_1A_CFG_PI_EN BIT(1)
  271. #define SD10G_LANE_LANE_1A_CFG_PI_EN_SET(x)\
  272. FIELD_PREP(SD10G_LANE_LANE_1A_CFG_PI_EN, x)
  273. #define SD10G_LANE_LANE_1A_CFG_PI_EN_GET(x)\
  274. FIELD_GET(SD10G_LANE_LANE_1A_CFG_PI_EN, x)
  275. #define SD10G_LANE_LANE_1A_CFG_PI_DFE_EN BIT(2)
  276. #define SD10G_LANE_LANE_1A_CFG_PI_DFE_EN_SET(x)\
  277. FIELD_PREP(SD10G_LANE_LANE_1A_CFG_PI_DFE_EN, x)
  278. #define SD10G_LANE_LANE_1A_CFG_PI_DFE_EN_GET(x)\
  279. FIELD_GET(SD10G_LANE_LANE_1A_CFG_PI_DFE_EN, x)
  280. #define SD10G_LANE_LANE_1A_CFG_PI_STEPS BIT(3)
  281. #define SD10G_LANE_LANE_1A_CFG_PI_STEPS_SET(x)\
  282. FIELD_PREP(SD10G_LANE_LANE_1A_CFG_PI_STEPS, x)
  283. #define SD10G_LANE_LANE_1A_CFG_PI_STEPS_GET(x)\
  284. FIELD_GET(SD10G_LANE_LANE_1A_CFG_PI_STEPS, x)
  285. #define SD10G_LANE_LANE_1A_CFG_PI_FLOOP_STEPS_1_0 GENMASK(5, 4)
  286. #define SD10G_LANE_LANE_1A_CFG_PI_FLOOP_STEPS_1_0_SET(x)\
  287. FIELD_PREP(SD10G_LANE_LANE_1A_CFG_PI_FLOOP_STEPS_1_0, x)
  288. #define SD10G_LANE_LANE_1A_CFG_PI_FLOOP_STEPS_1_0_GET(x)\
  289. FIELD_GET(SD10G_LANE_LANE_1A_CFG_PI_FLOOP_STEPS_1_0, x)
  290. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_22 */
  291. #define SD10G_LANE_LANE_22(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 136, 0, 1, 4)
  292. #define SD10G_LANE_LANE_22_CFG_DFETAP_EN_5_1 GENMASK(4, 0)
  293. #define SD10G_LANE_LANE_22_CFG_DFETAP_EN_5_1_SET(x)\
  294. FIELD_PREP(SD10G_LANE_LANE_22_CFG_DFETAP_EN_5_1, x)
  295. #define SD10G_LANE_LANE_22_CFG_DFETAP_EN_5_1_GET(x)\
  296. FIELD_GET(SD10G_LANE_LANE_22_CFG_DFETAP_EN_5_1, x)
  297. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_23 */
  298. #define SD10G_LANE_LANE_23(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 140, 0, 1, 4)
  299. #define SD10G_LANE_LANE_23_CFG_DFE_PD BIT(0)
  300. #define SD10G_LANE_LANE_23_CFG_DFE_PD_SET(x)\
  301. FIELD_PREP(SD10G_LANE_LANE_23_CFG_DFE_PD, x)
  302. #define SD10G_LANE_LANE_23_CFG_DFE_PD_GET(x)\
  303. FIELD_GET(SD10G_LANE_LANE_23_CFG_DFE_PD, x)
  304. #define SD10G_LANE_LANE_23_CFG_EN_DFEDIG BIT(1)
  305. #define SD10G_LANE_LANE_23_CFG_EN_DFEDIG_SET(x)\
  306. FIELD_PREP(SD10G_LANE_LANE_23_CFG_EN_DFEDIG, x)
  307. #define SD10G_LANE_LANE_23_CFG_EN_DFEDIG_GET(x)\
  308. FIELD_GET(SD10G_LANE_LANE_23_CFG_EN_DFEDIG, x)
  309. #define SD10G_LANE_LANE_23_CFG_DFECK_EN BIT(2)
  310. #define SD10G_LANE_LANE_23_CFG_DFECK_EN_SET(x)\
  311. FIELD_PREP(SD10G_LANE_LANE_23_CFG_DFECK_EN, x)
  312. #define SD10G_LANE_LANE_23_CFG_DFECK_EN_GET(x)\
  313. FIELD_GET(SD10G_LANE_LANE_23_CFG_DFECK_EN, x)
  314. #define SD10G_LANE_LANE_23_CFG_ERRAMP_PD BIT(3)
  315. #define SD10G_LANE_LANE_23_CFG_ERRAMP_PD_SET(x)\
  316. FIELD_PREP(SD10G_LANE_LANE_23_CFG_ERRAMP_PD, x)
  317. #define SD10G_LANE_LANE_23_CFG_ERRAMP_PD_GET(x)\
  318. FIELD_GET(SD10G_LANE_LANE_23_CFG_ERRAMP_PD, x)
  319. #define SD10G_LANE_LANE_23_CFG_DFEDIG_M_2_0 GENMASK(6, 4)
  320. #define SD10G_LANE_LANE_23_CFG_DFEDIG_M_2_0_SET(x)\
  321. FIELD_PREP(SD10G_LANE_LANE_23_CFG_DFEDIG_M_2_0, x)
  322. #define SD10G_LANE_LANE_23_CFG_DFEDIG_M_2_0_GET(x)\
  323. FIELD_GET(SD10G_LANE_LANE_23_CFG_DFEDIG_M_2_0, x)
  324. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_24 */
  325. #define SD10G_LANE_LANE_24(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 144, 0, 1, 4)
  326. #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN1_3_0 GENMASK(3, 0)
  327. #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN1_3_0_SET(x)\
  328. FIELD_PREP(SD10G_LANE_LANE_24_CFG_PI_BW_GEN1_3_0, x)
  329. #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN1_3_0_GET(x)\
  330. FIELD_GET(SD10G_LANE_LANE_24_CFG_PI_BW_GEN1_3_0, x)
  331. #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN2_3_0 GENMASK(7, 4)
  332. #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN2_3_0_SET(x)\
  333. FIELD_PREP(SD10G_LANE_LANE_24_CFG_PI_BW_GEN2_3_0, x)
  334. #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN2_3_0_GET(x)\
  335. FIELD_GET(SD10G_LANE_LANE_24_CFG_PI_BW_GEN2_3_0, x)
  336. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_26 */
  337. #define SD10G_LANE_LANE_26(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 152, 0, 1, 4)
  338. #define SD10G_LANE_LANE_26_CFG_ISCAN_EXT_DAC_7_0 GENMASK(7, 0)
  339. #define SD10G_LANE_LANE_26_CFG_ISCAN_EXT_DAC_7_0_SET(x)\
  340. FIELD_PREP(SD10G_LANE_LANE_26_CFG_ISCAN_EXT_DAC_7_0, x)
  341. #define SD10G_LANE_LANE_26_CFG_ISCAN_EXT_DAC_7_0_GET(x)\
  342. FIELD_GET(SD10G_LANE_LANE_26_CFG_ISCAN_EXT_DAC_7_0, x)
  343. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_2F */
  344. #define SD10G_LANE_LANE_2F(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 188, 0, 1, 4)
  345. #define SD10G_LANE_LANE_2F_CFG_VGA_CP_2_0 GENMASK(2, 0)
  346. #define SD10G_LANE_LANE_2F_CFG_VGA_CP_2_0_SET(x)\
  347. FIELD_PREP(SD10G_LANE_LANE_2F_CFG_VGA_CP_2_0, x)
  348. #define SD10G_LANE_LANE_2F_CFG_VGA_CP_2_0_GET(x)\
  349. FIELD_GET(SD10G_LANE_LANE_2F_CFG_VGA_CP_2_0, x)
  350. #define SD10G_LANE_LANE_2F_CFG_VGA_CTRL_3_0 GENMASK(7, 4)
  351. #define SD10G_LANE_LANE_2F_CFG_VGA_CTRL_3_0_SET(x)\
  352. FIELD_PREP(SD10G_LANE_LANE_2F_CFG_VGA_CTRL_3_0, x)
  353. #define SD10G_LANE_LANE_2F_CFG_VGA_CTRL_3_0_GET(x)\
  354. FIELD_GET(SD10G_LANE_LANE_2F_CFG_VGA_CTRL_3_0, x)
  355. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_30 */
  356. #define SD10G_LANE_LANE_30(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 192, 0, 1, 4)
  357. #define SD10G_LANE_LANE_30_CFG_SUMMER_EN BIT(0)
  358. #define SD10G_LANE_LANE_30_CFG_SUMMER_EN_SET(x)\
  359. FIELD_PREP(SD10G_LANE_LANE_30_CFG_SUMMER_EN, x)
  360. #define SD10G_LANE_LANE_30_CFG_SUMMER_EN_GET(x)\
  361. FIELD_GET(SD10G_LANE_LANE_30_CFG_SUMMER_EN, x)
  362. #define SD10G_LANE_LANE_30_CFG_RXDIV_SEL_2_0 GENMASK(6, 4)
  363. #define SD10G_LANE_LANE_30_CFG_RXDIV_SEL_2_0_SET(x)\
  364. FIELD_PREP(SD10G_LANE_LANE_30_CFG_RXDIV_SEL_2_0, x)
  365. #define SD10G_LANE_LANE_30_CFG_RXDIV_SEL_2_0_GET(x)\
  366. FIELD_GET(SD10G_LANE_LANE_30_CFG_RXDIV_SEL_2_0, x)
  367. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_31 */
  368. #define SD10G_LANE_LANE_31(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 196, 0, 1, 4)
  369. #define SD10G_LANE_LANE_31_CFG_PI_RSTN BIT(0)
  370. #define SD10G_LANE_LANE_31_CFG_PI_RSTN_SET(x)\
  371. FIELD_PREP(SD10G_LANE_LANE_31_CFG_PI_RSTN, x)
  372. #define SD10G_LANE_LANE_31_CFG_PI_RSTN_GET(x)\
  373. FIELD_GET(SD10G_LANE_LANE_31_CFG_PI_RSTN, x)
  374. #define SD10G_LANE_LANE_31_CFG_CDR_RSTN BIT(1)
  375. #define SD10G_LANE_LANE_31_CFG_CDR_RSTN_SET(x)\
  376. FIELD_PREP(SD10G_LANE_LANE_31_CFG_CDR_RSTN, x)
  377. #define SD10G_LANE_LANE_31_CFG_CDR_RSTN_GET(x)\
  378. FIELD_GET(SD10G_LANE_LANE_31_CFG_CDR_RSTN, x)
  379. #define SD10G_LANE_LANE_31_CFG_RSTN_DFEDIG BIT(2)
  380. #define SD10G_LANE_LANE_31_CFG_RSTN_DFEDIG_SET(x)\
  381. FIELD_PREP(SD10G_LANE_LANE_31_CFG_RSTN_DFEDIG, x)
  382. #define SD10G_LANE_LANE_31_CFG_RSTN_DFEDIG_GET(x)\
  383. FIELD_GET(SD10G_LANE_LANE_31_CFG_RSTN_DFEDIG, x)
  384. #define SD10G_LANE_LANE_31_CFG_CTLE_RSTN BIT(3)
  385. #define SD10G_LANE_LANE_31_CFG_CTLE_RSTN_SET(x)\
  386. FIELD_PREP(SD10G_LANE_LANE_31_CFG_CTLE_RSTN, x)
  387. #define SD10G_LANE_LANE_31_CFG_CTLE_RSTN_GET(x)\
  388. FIELD_GET(SD10G_LANE_LANE_31_CFG_CTLE_RSTN, x)
  389. #define SD10G_LANE_LANE_31_CFG_RSTN_DIV5_8 BIT(4)
  390. #define SD10G_LANE_LANE_31_CFG_RSTN_DIV5_8_SET(x)\
  391. FIELD_PREP(SD10G_LANE_LANE_31_CFG_RSTN_DIV5_8, x)
  392. #define SD10G_LANE_LANE_31_CFG_RSTN_DIV5_8_GET(x)\
  393. FIELD_GET(SD10G_LANE_LANE_31_CFG_RSTN_DIV5_8, x)
  394. #define SD10G_LANE_LANE_31_CFG_R50_EN BIT(5)
  395. #define SD10G_LANE_LANE_31_CFG_R50_EN_SET(x)\
  396. FIELD_PREP(SD10G_LANE_LANE_31_CFG_R50_EN, x)
  397. #define SD10G_LANE_LANE_31_CFG_R50_EN_GET(x)\
  398. FIELD_GET(SD10G_LANE_LANE_31_CFG_R50_EN, x)
  399. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_32 */
  400. #define SD10G_LANE_LANE_32(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 200, 0, 1, 4)
  401. #define SD10G_LANE_LANE_32_CFG_ITX_IPCLK_BASE_1_0 GENMASK(1, 0)
  402. #define SD10G_LANE_LANE_32_CFG_ITX_IPCLK_BASE_1_0_SET(x)\
  403. FIELD_PREP(SD10G_LANE_LANE_32_CFG_ITX_IPCLK_BASE_1_0, x)
  404. #define SD10G_LANE_LANE_32_CFG_ITX_IPCLK_BASE_1_0_GET(x)\
  405. FIELD_GET(SD10G_LANE_LANE_32_CFG_ITX_IPCLK_BASE_1_0, x)
  406. #define SD10G_LANE_LANE_32_CFG_ITX_IPCML_BASE_1_0 GENMASK(5, 4)
  407. #define SD10G_LANE_LANE_32_CFG_ITX_IPCML_BASE_1_0_SET(x)\
  408. FIELD_PREP(SD10G_LANE_LANE_32_CFG_ITX_IPCML_BASE_1_0, x)
  409. #define SD10G_LANE_LANE_32_CFG_ITX_IPCML_BASE_1_0_GET(x)\
  410. FIELD_GET(SD10G_LANE_LANE_32_CFG_ITX_IPCML_BASE_1_0, x)
  411. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_33 */
  412. #define SD10G_LANE_LANE_33(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 204, 0, 1, 4)
  413. #define SD10G_LANE_LANE_33_CFG_ITX_IPDRIVER_BASE_2_0 GENMASK(2, 0)
  414. #define SD10G_LANE_LANE_33_CFG_ITX_IPDRIVER_BASE_2_0_SET(x)\
  415. FIELD_PREP(SD10G_LANE_LANE_33_CFG_ITX_IPDRIVER_BASE_2_0, x)
  416. #define SD10G_LANE_LANE_33_CFG_ITX_IPDRIVER_BASE_2_0_GET(x)\
  417. FIELD_GET(SD10G_LANE_LANE_33_CFG_ITX_IPDRIVER_BASE_2_0, x)
  418. #define SD10G_LANE_LANE_33_CFG_ITX_IPPREEMP_BASE_1_0 GENMASK(5, 4)
  419. #define SD10G_LANE_LANE_33_CFG_ITX_IPPREEMP_BASE_1_0_SET(x)\
  420. FIELD_PREP(SD10G_LANE_LANE_33_CFG_ITX_IPPREEMP_BASE_1_0, x)
  421. #define SD10G_LANE_LANE_33_CFG_ITX_IPPREEMP_BASE_1_0_GET(x)\
  422. FIELD_GET(SD10G_LANE_LANE_33_CFG_ITX_IPPREEMP_BASE_1_0, x)
  423. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_35 */
  424. #define SD10G_LANE_LANE_35(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 212, 0, 1, 4)
  425. #define SD10G_LANE_LANE_35_CFG_TXRATE_1_0 GENMASK(1, 0)
  426. #define SD10G_LANE_LANE_35_CFG_TXRATE_1_0_SET(x)\
  427. FIELD_PREP(SD10G_LANE_LANE_35_CFG_TXRATE_1_0, x)
  428. #define SD10G_LANE_LANE_35_CFG_TXRATE_1_0_GET(x)\
  429. FIELD_GET(SD10G_LANE_LANE_35_CFG_TXRATE_1_0, x)
  430. #define SD10G_LANE_LANE_35_CFG_RXRATE_1_0 GENMASK(5, 4)
  431. #define SD10G_LANE_LANE_35_CFG_RXRATE_1_0_SET(x)\
  432. FIELD_PREP(SD10G_LANE_LANE_35_CFG_RXRATE_1_0, x)
  433. #define SD10G_LANE_LANE_35_CFG_RXRATE_1_0_GET(x)\
  434. FIELD_GET(SD10G_LANE_LANE_35_CFG_RXRATE_1_0, x)
  435. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_36 */
  436. #define SD10G_LANE_LANE_36(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 216, 0, 1, 4)
  437. #define SD10G_LANE_LANE_36_CFG_PREDRV_SLEWRATE_1_0 GENMASK(1, 0)
  438. #define SD10G_LANE_LANE_36_CFG_PREDRV_SLEWRATE_1_0_SET(x)\
  439. FIELD_PREP(SD10G_LANE_LANE_36_CFG_PREDRV_SLEWRATE_1_0, x)
  440. #define SD10G_LANE_LANE_36_CFG_PREDRV_SLEWRATE_1_0_GET(x)\
  441. FIELD_GET(SD10G_LANE_LANE_36_CFG_PREDRV_SLEWRATE_1_0, x)
  442. #define SD10G_LANE_LANE_36_CFG_EID_LP BIT(4)
  443. #define SD10G_LANE_LANE_36_CFG_EID_LP_SET(x)\
  444. FIELD_PREP(SD10G_LANE_LANE_36_CFG_EID_LP, x)
  445. #define SD10G_LANE_LANE_36_CFG_EID_LP_GET(x)\
  446. FIELD_GET(SD10G_LANE_LANE_36_CFG_EID_LP, x)
  447. #define SD10G_LANE_LANE_36_CFG_EN_PREDRV_EMPH BIT(5)
  448. #define SD10G_LANE_LANE_36_CFG_EN_PREDRV_EMPH_SET(x)\
  449. FIELD_PREP(SD10G_LANE_LANE_36_CFG_EN_PREDRV_EMPH, x)
  450. #define SD10G_LANE_LANE_36_CFG_EN_PREDRV_EMPH_GET(x)\
  451. FIELD_GET(SD10G_LANE_LANE_36_CFG_EN_PREDRV_EMPH, x)
  452. #define SD10G_LANE_LANE_36_CFG_PRBS_SEL BIT(6)
  453. #define SD10G_LANE_LANE_36_CFG_PRBS_SEL_SET(x)\
  454. FIELD_PREP(SD10G_LANE_LANE_36_CFG_PRBS_SEL, x)
  455. #define SD10G_LANE_LANE_36_CFG_PRBS_SEL_GET(x)\
  456. FIELD_GET(SD10G_LANE_LANE_36_CFG_PRBS_SEL, x)
  457. #define SD10G_LANE_LANE_36_CFG_PRBS_SETB BIT(7)
  458. #define SD10G_LANE_LANE_36_CFG_PRBS_SETB_SET(x)\
  459. FIELD_PREP(SD10G_LANE_LANE_36_CFG_PRBS_SETB, x)
  460. #define SD10G_LANE_LANE_36_CFG_PRBS_SETB_GET(x)\
  461. FIELD_GET(SD10G_LANE_LANE_36_CFG_PRBS_SETB, x)
  462. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_37 */
  463. #define SD10G_LANE_LANE_37(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 220, 0, 1, 4)
  464. #define SD10G_LANE_LANE_37_CFG_RXDET_COMP_PD BIT(0)
  465. #define SD10G_LANE_LANE_37_CFG_RXDET_COMP_PD_SET(x)\
  466. FIELD_PREP(SD10G_LANE_LANE_37_CFG_RXDET_COMP_PD, x)
  467. #define SD10G_LANE_LANE_37_CFG_RXDET_COMP_PD_GET(x)\
  468. FIELD_GET(SD10G_LANE_LANE_37_CFG_RXDET_COMP_PD, x)
  469. #define SD10G_LANE_LANE_37_CFG_PD_RX_CKTREE BIT(1)
  470. #define SD10G_LANE_LANE_37_CFG_PD_RX_CKTREE_SET(x)\
  471. FIELD_PREP(SD10G_LANE_LANE_37_CFG_PD_RX_CKTREE, x)
  472. #define SD10G_LANE_LANE_37_CFG_PD_RX_CKTREE_GET(x)\
  473. FIELD_GET(SD10G_LANE_LANE_37_CFG_PD_RX_CKTREE, x)
  474. #define SD10G_LANE_LANE_37_CFG_TXSWING_HALF BIT(2)
  475. #define SD10G_LANE_LANE_37_CFG_TXSWING_HALF_SET(x)\
  476. FIELD_PREP(SD10G_LANE_LANE_37_CFG_TXSWING_HALF, x)
  477. #define SD10G_LANE_LANE_37_CFG_TXSWING_HALF_GET(x)\
  478. FIELD_GET(SD10G_LANE_LANE_37_CFG_TXSWING_HALF, x)
  479. #define SD10G_LANE_LANE_37_CFG_IP_PRE_BASE_1_0 GENMASK(5, 4)
  480. #define SD10G_LANE_LANE_37_CFG_IP_PRE_BASE_1_0_SET(x)\
  481. FIELD_PREP(SD10G_LANE_LANE_37_CFG_IP_PRE_BASE_1_0, x)
  482. #define SD10G_LANE_LANE_37_CFG_IP_PRE_BASE_1_0_GET(x)\
  483. FIELD_GET(SD10G_LANE_LANE_37_CFG_IP_PRE_BASE_1_0, x)
  484. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_39 */
  485. #define SD10G_LANE_LANE_39(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 228, 0, 1, 4)
  486. #define SD10G_LANE_LANE_39_CFG_RXFILT_Y_2_0 GENMASK(2, 0)
  487. #define SD10G_LANE_LANE_39_CFG_RXFILT_Y_2_0_SET(x)\
  488. FIELD_PREP(SD10G_LANE_LANE_39_CFG_RXFILT_Y_2_0, x)
  489. #define SD10G_LANE_LANE_39_CFG_RXFILT_Y_2_0_GET(x)\
  490. FIELD_GET(SD10G_LANE_LANE_39_CFG_RXFILT_Y_2_0, x)
  491. #define SD10G_LANE_LANE_39_CFG_RX_SSC_LH BIT(4)
  492. #define SD10G_LANE_LANE_39_CFG_RX_SSC_LH_SET(x)\
  493. FIELD_PREP(SD10G_LANE_LANE_39_CFG_RX_SSC_LH, x)
  494. #define SD10G_LANE_LANE_39_CFG_RX_SSC_LH_GET(x)\
  495. FIELD_GET(SD10G_LANE_LANE_39_CFG_RX_SSC_LH, x)
  496. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_3A */
  497. #define SD10G_LANE_LANE_3A(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 232, 0, 1, 4)
  498. #define SD10G_LANE_LANE_3A_CFG_MP_MIN_3_0 GENMASK(3, 0)
  499. #define SD10G_LANE_LANE_3A_CFG_MP_MIN_3_0_SET(x)\
  500. FIELD_PREP(SD10G_LANE_LANE_3A_CFG_MP_MIN_3_0, x)
  501. #define SD10G_LANE_LANE_3A_CFG_MP_MIN_3_0_GET(x)\
  502. FIELD_GET(SD10G_LANE_LANE_3A_CFG_MP_MIN_3_0, x)
  503. #define SD10G_LANE_LANE_3A_CFG_MP_MAX_3_0 GENMASK(7, 4)
  504. #define SD10G_LANE_LANE_3A_CFG_MP_MAX_3_0_SET(x)\
  505. FIELD_PREP(SD10G_LANE_LANE_3A_CFG_MP_MAX_3_0, x)
  506. #define SD10G_LANE_LANE_3A_CFG_MP_MAX_3_0_GET(x)\
  507. FIELD_GET(SD10G_LANE_LANE_3A_CFG_MP_MAX_3_0, x)
  508. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_3C */
  509. #define SD10G_LANE_LANE_3C(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 240, 0, 1, 4)
  510. #define SD10G_LANE_LANE_3C_CFG_DIS_ACC BIT(0)
  511. #define SD10G_LANE_LANE_3C_CFG_DIS_ACC_SET(x)\
  512. FIELD_PREP(SD10G_LANE_LANE_3C_CFG_DIS_ACC, x)
  513. #define SD10G_LANE_LANE_3C_CFG_DIS_ACC_GET(x)\
  514. FIELD_GET(SD10G_LANE_LANE_3C_CFG_DIS_ACC, x)
  515. #define SD10G_LANE_LANE_3C_CFG_DIS_2NDORDER BIT(1)
  516. #define SD10G_LANE_LANE_3C_CFG_DIS_2NDORDER_SET(x)\
  517. FIELD_PREP(SD10G_LANE_LANE_3C_CFG_DIS_2NDORDER, x)
  518. #define SD10G_LANE_LANE_3C_CFG_DIS_2NDORDER_GET(x)\
  519. FIELD_GET(SD10G_LANE_LANE_3C_CFG_DIS_2NDORDER, x)
  520. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_40 */
  521. #define SD10G_LANE_LANE_40(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 256, 0, 1, 4)
  522. #define SD10G_LANE_LANE_40_CFG_LANE_RESERVE_7_0 GENMASK(7, 0)
  523. #define SD10G_LANE_LANE_40_CFG_LANE_RESERVE_7_0_SET(x)\
  524. FIELD_PREP(SD10G_LANE_LANE_40_CFG_LANE_RESERVE_7_0, x)
  525. #define SD10G_LANE_LANE_40_CFG_LANE_RESERVE_7_0_GET(x)\
  526. FIELD_GET(SD10G_LANE_LANE_40_CFG_LANE_RESERVE_7_0, x)
  527. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_41 */
  528. #define SD10G_LANE_LANE_41(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 260, 0, 1, 4)
  529. #define SD10G_LANE_LANE_41_CFG_LANE_RESERVE_15_8 GENMASK(7, 0)
  530. #define SD10G_LANE_LANE_41_CFG_LANE_RESERVE_15_8_SET(x)\
  531. FIELD_PREP(SD10G_LANE_LANE_41_CFG_LANE_RESERVE_15_8, x)
  532. #define SD10G_LANE_LANE_41_CFG_LANE_RESERVE_15_8_GET(x)\
  533. FIELD_GET(SD10G_LANE_LANE_41_CFG_LANE_RESERVE_15_8, x)
  534. /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_42 */
  535. #define SD10G_LANE_LANE_42(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 264, 0, 1, 4)
  536. #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN1_2_0 GENMASK(2, 0)
  537. #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN1_2_0_SET(x)\
  538. FIELD_PREP(SD10G_LANE_LANE_42_CFG_CDR_KF_GEN1_2_0, x)
  539. #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN1_2_0_GET(x)\
  540. FIELD_GET(SD10G_LANE_LANE_42_CFG_CDR_KF_GEN1_2_0, x)
  541. #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN2_2_0 GENMASK(6, 4)
  542. #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN2_2_0_SET(x)\
  543. FIELD_PREP(SD10G_LANE_LANE_42_CFG_CDR_KF_GEN2_2_0, x)
  544. #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN2_2_0_GET(x)\
  545. FIELD_GET(SD10G_LANE_LANE_42_CFG_CDR_KF_GEN2_2_0, x)
  546. /* SD10G_LANE_TARGET:LANE_GRP_1:LANE_48 */
  547. #define SD10G_LANE_LANE_48(t) __REG(TARGET_SD10G_LANE, t, 12, 288, 0, 1, 40, 0, 0, 1, 4)
  548. #define SD10G_LANE_LANE_48_CFG_ALOS_THR_3_0 GENMASK(3, 0)
  549. #define SD10G_LANE_LANE_48_CFG_ALOS_THR_3_0_SET(x)\
  550. FIELD_PREP(SD10G_LANE_LANE_48_CFG_ALOS_THR_3_0, x)
  551. #define SD10G_LANE_LANE_48_CFG_ALOS_THR_3_0_GET(x)\
  552. FIELD_GET(SD10G_LANE_LANE_48_CFG_ALOS_THR_3_0, x)
  553. #define SD10G_LANE_LANE_48_CFG_AUX_RXCK_SEL BIT(4)
  554. #define SD10G_LANE_LANE_48_CFG_AUX_RXCK_SEL_SET(x)\
  555. FIELD_PREP(SD10G_LANE_LANE_48_CFG_AUX_RXCK_SEL, x)
  556. #define SD10G_LANE_LANE_48_CFG_AUX_RXCK_SEL_GET(x)\
  557. FIELD_GET(SD10G_LANE_LANE_48_CFG_AUX_RXCK_SEL, x)
  558. #define SD10G_LANE_LANE_48_CFG_CLK_ENQ BIT(5)
  559. #define SD10G_LANE_LANE_48_CFG_CLK_ENQ_SET(x)\
  560. FIELD_PREP(SD10G_LANE_LANE_48_CFG_CLK_ENQ, x)
  561. #define SD10G_LANE_LANE_48_CFG_CLK_ENQ_GET(x)\
  562. FIELD_GET(SD10G_LANE_LANE_48_CFG_CLK_ENQ, x)
  563. /* SD10G_LANE_TARGET:LANE_GRP_1:LANE_50 */
  564. #define SD10G_LANE_LANE_50(t) __REG(TARGET_SD10G_LANE, t, 12, 288, 0, 1, 40, 32, 0, 1, 4)
  565. #define SD10G_LANE_LANE_50_CFG_SSC_PI_STEP_1_0 GENMASK(1, 0)
  566. #define SD10G_LANE_LANE_50_CFG_SSC_PI_STEP_1_0_SET(x)\
  567. FIELD_PREP(SD10G_LANE_LANE_50_CFG_SSC_PI_STEP_1_0, x)
  568. #define SD10G_LANE_LANE_50_CFG_SSC_PI_STEP_1_0_GET(x)\
  569. FIELD_GET(SD10G_LANE_LANE_50_CFG_SSC_PI_STEP_1_0, x)
  570. #define SD10G_LANE_LANE_50_CFG_SSC_RESETB BIT(4)
  571. #define SD10G_LANE_LANE_50_CFG_SSC_RESETB_SET(x)\
  572. FIELD_PREP(SD10G_LANE_LANE_50_CFG_SSC_RESETB, x)
  573. #define SD10G_LANE_LANE_50_CFG_SSC_RESETB_GET(x)\
  574. FIELD_GET(SD10G_LANE_LANE_50_CFG_SSC_RESETB, x)
  575. #define SD10G_LANE_LANE_50_CFG_SSC_RTL_CLK_SEL BIT(5)
  576. #define SD10G_LANE_LANE_50_CFG_SSC_RTL_CLK_SEL_SET(x)\
  577. FIELD_PREP(SD10G_LANE_LANE_50_CFG_SSC_RTL_CLK_SEL, x)
  578. #define SD10G_LANE_LANE_50_CFG_SSC_RTL_CLK_SEL_GET(x)\
  579. FIELD_GET(SD10G_LANE_LANE_50_CFG_SSC_RTL_CLK_SEL, x)
  580. #define SD10G_LANE_LANE_50_CFG_AUX_TXCK_SEL BIT(6)
  581. #define SD10G_LANE_LANE_50_CFG_AUX_TXCK_SEL_SET(x)\
  582. FIELD_PREP(SD10G_LANE_LANE_50_CFG_AUX_TXCK_SEL, x)
  583. #define SD10G_LANE_LANE_50_CFG_AUX_TXCK_SEL_GET(x)\
  584. FIELD_GET(SD10G_LANE_LANE_50_CFG_AUX_TXCK_SEL, x)
  585. #define SD10G_LANE_LANE_50_CFG_JT_EN BIT(7)
  586. #define SD10G_LANE_LANE_50_CFG_JT_EN_SET(x)\
  587. FIELD_PREP(SD10G_LANE_LANE_50_CFG_JT_EN, x)
  588. #define SD10G_LANE_LANE_50_CFG_JT_EN_GET(x)\
  589. FIELD_GET(SD10G_LANE_LANE_50_CFG_JT_EN, x)
  590. /* SD10G_LANE_TARGET:LANE_GRP_2:LANE_52 */
  591. #define SD10G_LANE_LANE_52(t) __REG(TARGET_SD10G_LANE, t, 12, 328, 0, 1, 24, 0, 0, 1, 4)
  592. #define SD10G_LANE_LANE_52_CFG_IBIAS_TUNE_RESERVE_5_0 GENMASK(5, 0)
  593. #define SD10G_LANE_LANE_52_CFG_IBIAS_TUNE_RESERVE_5_0_SET(x)\
  594. FIELD_PREP(SD10G_LANE_LANE_52_CFG_IBIAS_TUNE_RESERVE_5_0, x)
  595. #define SD10G_LANE_LANE_52_CFG_IBIAS_TUNE_RESERVE_5_0_GET(x)\
  596. FIELD_GET(SD10G_LANE_LANE_52_CFG_IBIAS_TUNE_RESERVE_5_0, x)
  597. /* SD10G_LANE_TARGET:LANE_GRP_4:LANE_83 */
  598. #define SD10G_LANE_LANE_83(t) __REG(TARGET_SD10G_LANE, t, 12, 464, 0, 1, 112, 60, 0, 1, 4)
  599. #define SD10G_LANE_LANE_83_R_TX_BIT_REVERSE BIT(0)
  600. #define SD10G_LANE_LANE_83_R_TX_BIT_REVERSE_SET(x)\
  601. FIELD_PREP(SD10G_LANE_LANE_83_R_TX_BIT_REVERSE, x)
  602. #define SD10G_LANE_LANE_83_R_TX_BIT_REVERSE_GET(x)\
  603. FIELD_GET(SD10G_LANE_LANE_83_R_TX_BIT_REVERSE, x)
  604. #define SD10G_LANE_LANE_83_R_TX_POL_INV BIT(1)
  605. #define SD10G_LANE_LANE_83_R_TX_POL_INV_SET(x)\
  606. FIELD_PREP(SD10G_LANE_LANE_83_R_TX_POL_INV, x)
  607. #define SD10G_LANE_LANE_83_R_TX_POL_INV_GET(x)\
  608. FIELD_GET(SD10G_LANE_LANE_83_R_TX_POL_INV, x)
  609. #define SD10G_LANE_LANE_83_R_RX_BIT_REVERSE BIT(2)
  610. #define SD10G_LANE_LANE_83_R_RX_BIT_REVERSE_SET(x)\
  611. FIELD_PREP(SD10G_LANE_LANE_83_R_RX_BIT_REVERSE, x)
  612. #define SD10G_LANE_LANE_83_R_RX_BIT_REVERSE_GET(x)\
  613. FIELD_GET(SD10G_LANE_LANE_83_R_RX_BIT_REVERSE, x)
  614. #define SD10G_LANE_LANE_83_R_RX_POL_INV BIT(3)
  615. #define SD10G_LANE_LANE_83_R_RX_POL_INV_SET(x)\
  616. FIELD_PREP(SD10G_LANE_LANE_83_R_RX_POL_INV, x)
  617. #define SD10G_LANE_LANE_83_R_RX_POL_INV_GET(x)\
  618. FIELD_GET(SD10G_LANE_LANE_83_R_RX_POL_INV, x)
  619. #define SD10G_LANE_LANE_83_R_DFE_RSTN BIT(4)
  620. #define SD10G_LANE_LANE_83_R_DFE_RSTN_SET(x)\
  621. FIELD_PREP(SD10G_LANE_LANE_83_R_DFE_RSTN, x)
  622. #define SD10G_LANE_LANE_83_R_DFE_RSTN_GET(x)\
  623. FIELD_GET(SD10G_LANE_LANE_83_R_DFE_RSTN, x)
  624. #define SD10G_LANE_LANE_83_R_CDR_RSTN BIT(5)
  625. #define SD10G_LANE_LANE_83_R_CDR_RSTN_SET(x)\
  626. FIELD_PREP(SD10G_LANE_LANE_83_R_CDR_RSTN, x)
  627. #define SD10G_LANE_LANE_83_R_CDR_RSTN_GET(x)\
  628. FIELD_GET(SD10G_LANE_LANE_83_R_CDR_RSTN, x)
  629. #define SD10G_LANE_LANE_83_R_CTLE_RSTN BIT(6)
  630. #define SD10G_LANE_LANE_83_R_CTLE_RSTN_SET(x)\
  631. FIELD_PREP(SD10G_LANE_LANE_83_R_CTLE_RSTN, x)
  632. #define SD10G_LANE_LANE_83_R_CTLE_RSTN_GET(x)\
  633. FIELD_GET(SD10G_LANE_LANE_83_R_CTLE_RSTN, x)
  634. /* SD10G_LANE_TARGET:LANE_GRP_5:LANE_93 */
  635. #define SD10G_LANE_LANE_93(t) __REG(TARGET_SD10G_LANE, t, 12, 576, 0, 1, 64, 12, 0, 1, 4)
  636. #define SD10G_LANE_LANE_93_R_RXEI_FIFO_RST_EN BIT(0)
  637. #define SD10G_LANE_LANE_93_R_RXEI_FIFO_RST_EN_SET(x)\
  638. FIELD_PREP(SD10G_LANE_LANE_93_R_RXEI_FIFO_RST_EN, x)
  639. #define SD10G_LANE_LANE_93_R_RXEI_FIFO_RST_EN_GET(x)\
  640. FIELD_GET(SD10G_LANE_LANE_93_R_RXEI_FIFO_RST_EN, x)
  641. #define SD10G_LANE_LANE_93_R_DWIDTHCTRL_FROM_HWT BIT(1)
  642. #define SD10G_LANE_LANE_93_R_DWIDTHCTRL_FROM_HWT_SET(x)\
  643. FIELD_PREP(SD10G_LANE_LANE_93_R_DWIDTHCTRL_FROM_HWT, x)
  644. #define SD10G_LANE_LANE_93_R_DWIDTHCTRL_FROM_HWT_GET(x)\
  645. FIELD_GET(SD10G_LANE_LANE_93_R_DWIDTHCTRL_FROM_HWT, x)
  646. #define SD10G_LANE_LANE_93_R_DIS_RESTORE_DFE BIT(2)
  647. #define SD10G_LANE_LANE_93_R_DIS_RESTORE_DFE_SET(x)\
  648. FIELD_PREP(SD10G_LANE_LANE_93_R_DIS_RESTORE_DFE, x)
  649. #define SD10G_LANE_LANE_93_R_DIS_RESTORE_DFE_GET(x)\
  650. FIELD_GET(SD10G_LANE_LANE_93_R_DIS_RESTORE_DFE, x)
  651. #define SD10G_LANE_LANE_93_R_EN_RATECHG_CTRL BIT(3)
  652. #define SD10G_LANE_LANE_93_R_EN_RATECHG_CTRL_SET(x)\
  653. FIELD_PREP(SD10G_LANE_LANE_93_R_EN_RATECHG_CTRL, x)
  654. #define SD10G_LANE_LANE_93_R_EN_RATECHG_CTRL_GET(x)\
  655. FIELD_GET(SD10G_LANE_LANE_93_R_EN_RATECHG_CTRL, x)
  656. #define SD10G_LANE_LANE_93_R_REG_MANUAL BIT(4)
  657. #define SD10G_LANE_LANE_93_R_REG_MANUAL_SET(x)\
  658. FIELD_PREP(SD10G_LANE_LANE_93_R_REG_MANUAL, x)
  659. #define SD10G_LANE_LANE_93_R_REG_MANUAL_GET(x)\
  660. FIELD_GET(SD10G_LANE_LANE_93_R_REG_MANUAL, x)
  661. #define SD10G_LANE_LANE_93_R_AUXCKSEL_FROM_HWT BIT(5)
  662. #define SD10G_LANE_LANE_93_R_AUXCKSEL_FROM_HWT_SET(x)\
  663. FIELD_PREP(SD10G_LANE_LANE_93_R_AUXCKSEL_FROM_HWT, x)
  664. #define SD10G_LANE_LANE_93_R_AUXCKSEL_FROM_HWT_GET(x)\
  665. FIELD_GET(SD10G_LANE_LANE_93_R_AUXCKSEL_FROM_HWT, x)
  666. #define SD10G_LANE_LANE_93_R_LANE_ID_FROM_HWT BIT(6)
  667. #define SD10G_LANE_LANE_93_R_LANE_ID_FROM_HWT_SET(x)\
  668. FIELD_PREP(SD10G_LANE_LANE_93_R_LANE_ID_FROM_HWT, x)
  669. #define SD10G_LANE_LANE_93_R_LANE_ID_FROM_HWT_GET(x)\
  670. FIELD_GET(SD10G_LANE_LANE_93_R_LANE_ID_FROM_HWT, x)
  671. #define SD10G_LANE_LANE_93_R_RX_PCIE_GEN12_FROM_HWT BIT(7)
  672. #define SD10G_LANE_LANE_93_R_RX_PCIE_GEN12_FROM_HWT_SET(x)\
  673. FIELD_PREP(SD10G_LANE_LANE_93_R_RX_PCIE_GEN12_FROM_HWT, x)
  674. #define SD10G_LANE_LANE_93_R_RX_PCIE_GEN12_FROM_HWT_GET(x)\
  675. FIELD_GET(SD10G_LANE_LANE_93_R_RX_PCIE_GEN12_FROM_HWT, x)
  676. /* SD10G_LANE_TARGET:LANE_GRP_5:LANE_94 */
  677. #define SD10G_LANE_LANE_94(t) __REG(TARGET_SD10G_LANE, t, 12, 576, 0, 1, 64, 16, 0, 1, 4)
  678. #define SD10G_LANE_LANE_94_R_DWIDTHCTRL_2_0 GENMASK(2, 0)
  679. #define SD10G_LANE_LANE_94_R_DWIDTHCTRL_2_0_SET(x)\
  680. FIELD_PREP(SD10G_LANE_LANE_94_R_DWIDTHCTRL_2_0, x)
  681. #define SD10G_LANE_LANE_94_R_DWIDTHCTRL_2_0_GET(x)\
  682. FIELD_GET(SD10G_LANE_LANE_94_R_DWIDTHCTRL_2_0, x)
  683. #define SD10G_LANE_LANE_94_R_ISCAN_REG BIT(4)
  684. #define SD10G_LANE_LANE_94_R_ISCAN_REG_SET(x)\
  685. FIELD_PREP(SD10G_LANE_LANE_94_R_ISCAN_REG, x)
  686. #define SD10G_LANE_LANE_94_R_ISCAN_REG_GET(x)\
  687. FIELD_GET(SD10G_LANE_LANE_94_R_ISCAN_REG, x)
  688. #define SD10G_LANE_LANE_94_R_TXEQ_REG BIT(5)
  689. #define SD10G_LANE_LANE_94_R_TXEQ_REG_SET(x)\
  690. FIELD_PREP(SD10G_LANE_LANE_94_R_TXEQ_REG, x)
  691. #define SD10G_LANE_LANE_94_R_TXEQ_REG_GET(x)\
  692. FIELD_GET(SD10G_LANE_LANE_94_R_TXEQ_REG, x)
  693. #define SD10G_LANE_LANE_94_R_MISC_REG BIT(6)
  694. #define SD10G_LANE_LANE_94_R_MISC_REG_SET(x)\
  695. FIELD_PREP(SD10G_LANE_LANE_94_R_MISC_REG, x)
  696. #define SD10G_LANE_LANE_94_R_MISC_REG_GET(x)\
  697. FIELD_GET(SD10G_LANE_LANE_94_R_MISC_REG, x)
  698. #define SD10G_LANE_LANE_94_R_SWING_REG BIT(7)
  699. #define SD10G_LANE_LANE_94_R_SWING_REG_SET(x)\
  700. FIELD_PREP(SD10G_LANE_LANE_94_R_SWING_REG, x)
  701. #define SD10G_LANE_LANE_94_R_SWING_REG_GET(x)\
  702. FIELD_GET(SD10G_LANE_LANE_94_R_SWING_REG, x)
  703. /* SD10G_LANE_TARGET:LANE_GRP_5:LANE_9E */
  704. #define SD10G_LANE_LANE_9E(t) __REG(TARGET_SD10G_LANE, t, 12, 576, 0, 1, 64, 56, 0, 1, 4)
  705. #define SD10G_LANE_LANE_9E_R_RXEQ_REG BIT(0)
  706. #define SD10G_LANE_LANE_9E_R_RXEQ_REG_SET(x)\
  707. FIELD_PREP(SD10G_LANE_LANE_9E_R_RXEQ_REG, x)
  708. #define SD10G_LANE_LANE_9E_R_RXEQ_REG_GET(x)\
  709. FIELD_GET(SD10G_LANE_LANE_9E_R_RXEQ_REG, x)
  710. #define SD10G_LANE_LANE_9E_R_AUTO_RST_TREE_PD_MAN BIT(1)
  711. #define SD10G_LANE_LANE_9E_R_AUTO_RST_TREE_PD_MAN_SET(x)\
  712. FIELD_PREP(SD10G_LANE_LANE_9E_R_AUTO_RST_TREE_PD_MAN, x)
  713. #define SD10G_LANE_LANE_9E_R_AUTO_RST_TREE_PD_MAN_GET(x)\
  714. FIELD_GET(SD10G_LANE_LANE_9E_R_AUTO_RST_TREE_PD_MAN, x)
  715. #define SD10G_LANE_LANE_9E_R_EN_AUTO_CDR_RSTN BIT(2)
  716. #define SD10G_LANE_LANE_9E_R_EN_AUTO_CDR_RSTN_SET(x)\
  717. FIELD_PREP(SD10G_LANE_LANE_9E_R_EN_AUTO_CDR_RSTN, x)
  718. #define SD10G_LANE_LANE_9E_R_EN_AUTO_CDR_RSTN_GET(x)\
  719. FIELD_GET(SD10G_LANE_LANE_9E_R_EN_AUTO_CDR_RSTN, x)
  720. /* SD10G_LANE_TARGET:LANE_GRP_6:LANE_A1 */
  721. #define SD10G_LANE_LANE_A1(t) __REG(TARGET_SD10G_LANE, t, 12, 640, 0, 1, 128, 4, 0, 1, 4)
  722. #define SD10G_LANE_LANE_A1_R_PMA_TXCK_DIV_SEL_1_0 GENMASK(1, 0)
  723. #define SD10G_LANE_LANE_A1_R_PMA_TXCK_DIV_SEL_1_0_SET(x)\
  724. FIELD_PREP(SD10G_LANE_LANE_A1_R_PMA_TXCK_DIV_SEL_1_0, x)
  725. #define SD10G_LANE_LANE_A1_R_PMA_TXCK_DIV_SEL_1_0_GET(x)\
  726. FIELD_GET(SD10G_LANE_LANE_A1_R_PMA_TXCK_DIV_SEL_1_0, x)
  727. #define SD10G_LANE_LANE_A1_R_SSC_FROM_HWT BIT(4)
  728. #define SD10G_LANE_LANE_A1_R_SSC_FROM_HWT_SET(x)\
  729. FIELD_PREP(SD10G_LANE_LANE_A1_R_SSC_FROM_HWT, x)
  730. #define SD10G_LANE_LANE_A1_R_SSC_FROM_HWT_GET(x)\
  731. FIELD_GET(SD10G_LANE_LANE_A1_R_SSC_FROM_HWT, x)
  732. #define SD10G_LANE_LANE_A1_R_CDR_FROM_HWT BIT(5)
  733. #define SD10G_LANE_LANE_A1_R_CDR_FROM_HWT_SET(x)\
  734. FIELD_PREP(SD10G_LANE_LANE_A1_R_CDR_FROM_HWT, x)
  735. #define SD10G_LANE_LANE_A1_R_CDR_FROM_HWT_GET(x)\
  736. FIELD_GET(SD10G_LANE_LANE_A1_R_CDR_FROM_HWT, x)
  737. #define SD10G_LANE_LANE_A1_R_PCLK_GATING_FROM_HWT BIT(6)
  738. #define SD10G_LANE_LANE_A1_R_PCLK_GATING_FROM_HWT_SET(x)\
  739. FIELD_PREP(SD10G_LANE_LANE_A1_R_PCLK_GATING_FROM_HWT, x)
  740. #define SD10G_LANE_LANE_A1_R_PCLK_GATING_FROM_HWT_GET(x)\
  741. FIELD_GET(SD10G_LANE_LANE_A1_R_PCLK_GATING_FROM_HWT, x)
  742. #define SD10G_LANE_LANE_A1_R_PCLK_GATING BIT(7)
  743. #define SD10G_LANE_LANE_A1_R_PCLK_GATING_SET(x)\
  744. FIELD_PREP(SD10G_LANE_LANE_A1_R_PCLK_GATING, x)
  745. #define SD10G_LANE_LANE_A1_R_PCLK_GATING_GET(x)\
  746. FIELD_GET(SD10G_LANE_LANE_A1_R_PCLK_GATING, x)
  747. /* SD10G_LANE_TARGET:LANE_GRP_6:LANE_A2 */
  748. #define SD10G_LANE_LANE_A2(t) __REG(TARGET_SD10G_LANE, t, 12, 640, 0, 1, 128, 8, 0, 1, 4)
  749. #define SD10G_LANE_LANE_A2_R_PCS2PMA_PHYMODE_4_0 GENMASK(4, 0)
  750. #define SD10G_LANE_LANE_A2_R_PCS2PMA_PHYMODE_4_0_SET(x)\
  751. FIELD_PREP(SD10G_LANE_LANE_A2_R_PCS2PMA_PHYMODE_4_0, x)
  752. #define SD10G_LANE_LANE_A2_R_PCS2PMA_PHYMODE_4_0_GET(x)\
  753. FIELD_GET(SD10G_LANE_LANE_A2_R_PCS2PMA_PHYMODE_4_0, x)
  754. /* SD10G_LANE_TARGET:LANE_GRP_8:LANE_DF */
  755. #define SD10G_LANE_LANE_DF(t) __REG(TARGET_SD10G_LANE, t, 12, 832, 0, 1, 84, 60, 0, 1, 4)
  756. #define SD10G_LANE_LANE_DF_LOL_UDL BIT(0)
  757. #define SD10G_LANE_LANE_DF_LOL_UDL_SET(x)\
  758. FIELD_PREP(SD10G_LANE_LANE_DF_LOL_UDL, x)
  759. #define SD10G_LANE_LANE_DF_LOL_UDL_GET(x)\
  760. FIELD_GET(SD10G_LANE_LANE_DF_LOL_UDL, x)
  761. #define SD10G_LANE_LANE_DF_LOL BIT(1)
  762. #define SD10G_LANE_LANE_DF_LOL_SET(x)\
  763. FIELD_PREP(SD10G_LANE_LANE_DF_LOL, x)
  764. #define SD10G_LANE_LANE_DF_LOL_GET(x)\
  765. FIELD_GET(SD10G_LANE_LANE_DF_LOL, x)
  766. #define SD10G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED BIT(2)
  767. #define SD10G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED_SET(x)\
  768. FIELD_PREP(SD10G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED, x)
  769. #define SD10G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED_GET(x)\
  770. FIELD_GET(SD10G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED, x)
  771. #define SD10G_LANE_LANE_DF_SQUELCH BIT(3)
  772. #define SD10G_LANE_LANE_DF_SQUELCH_SET(x)\
  773. FIELD_PREP(SD10G_LANE_LANE_DF_SQUELCH, x)
  774. #define SD10G_LANE_LANE_DF_SQUELCH_GET(x)\
  775. FIELD_GET(SD10G_LANE_LANE_DF_SQUELCH, x)
  776. /* SD25G_TARGET:CMU_GRP_0:CMU_09 */
  777. #define SD25G_LANE_CMU_09(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 36, 0, 1, 4)
  778. #define SD25G_LANE_CMU_09_CFG_REFCK_TERM_EN BIT(0)
  779. #define SD25G_LANE_CMU_09_CFG_REFCK_TERM_EN_SET(x)\
  780. FIELD_PREP(SD25G_LANE_CMU_09_CFG_REFCK_TERM_EN, x)
  781. #define SD25G_LANE_CMU_09_CFG_REFCK_TERM_EN_GET(x)\
  782. FIELD_GET(SD25G_LANE_CMU_09_CFG_REFCK_TERM_EN, x)
  783. #define SD25G_LANE_CMU_09_CFG_EN_DUMMY BIT(1)
  784. #define SD25G_LANE_CMU_09_CFG_EN_DUMMY_SET(x)\
  785. FIELD_PREP(SD25G_LANE_CMU_09_CFG_EN_DUMMY, x)
  786. #define SD25G_LANE_CMU_09_CFG_EN_DUMMY_GET(x)\
  787. FIELD_GET(SD25G_LANE_CMU_09_CFG_EN_DUMMY, x)
  788. #define SD25G_LANE_CMU_09_CFG_PLL_LOS_SET BIT(2)
  789. #define SD25G_LANE_CMU_09_CFG_PLL_LOS_SET_SET(x)\
  790. FIELD_PREP(SD25G_LANE_CMU_09_CFG_PLL_LOS_SET, x)
  791. #define SD25G_LANE_CMU_09_CFG_PLL_LOS_SET_GET(x)\
  792. FIELD_GET(SD25G_LANE_CMU_09_CFG_PLL_LOS_SET, x)
  793. #define SD25G_LANE_CMU_09_CFG_CTRL_LOGIC_PD BIT(3)
  794. #define SD25G_LANE_CMU_09_CFG_CTRL_LOGIC_PD_SET(x)\
  795. FIELD_PREP(SD25G_LANE_CMU_09_CFG_CTRL_LOGIC_PD, x)
  796. #define SD25G_LANE_CMU_09_CFG_CTRL_LOGIC_PD_GET(x)\
  797. FIELD_GET(SD25G_LANE_CMU_09_CFG_CTRL_LOGIC_PD, x)
  798. #define SD25G_LANE_CMU_09_CFG_PLL_TP_SEL_1_0 GENMASK(5, 4)
  799. #define SD25G_LANE_CMU_09_CFG_PLL_TP_SEL_1_0_SET(x)\
  800. FIELD_PREP(SD25G_LANE_CMU_09_CFG_PLL_TP_SEL_1_0, x)
  801. #define SD25G_LANE_CMU_09_CFG_PLL_TP_SEL_1_0_GET(x)\
  802. FIELD_GET(SD25G_LANE_CMU_09_CFG_PLL_TP_SEL_1_0, x)
  803. /* SD25G_TARGET:CMU_GRP_0:CMU_0B */
  804. #define SD25G_LANE_CMU_0B(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 44, 0, 1, 4)
  805. #define SD25G_LANE_CMU_0B_CFG_FORCE_RX_FILT BIT(0)
  806. #define SD25G_LANE_CMU_0B_CFG_FORCE_RX_FILT_SET(x)\
  807. FIELD_PREP(SD25G_LANE_CMU_0B_CFG_FORCE_RX_FILT, x)
  808. #define SD25G_LANE_CMU_0B_CFG_FORCE_RX_FILT_GET(x)\
  809. FIELD_GET(SD25G_LANE_CMU_0B_CFG_FORCE_RX_FILT, x)
  810. #define SD25G_LANE_CMU_0B_CFG_DISLOL BIT(1)
  811. #define SD25G_LANE_CMU_0B_CFG_DISLOL_SET(x)\
  812. FIELD_PREP(SD25G_LANE_CMU_0B_CFG_DISLOL, x)
  813. #define SD25G_LANE_CMU_0B_CFG_DISLOL_GET(x)\
  814. FIELD_GET(SD25G_LANE_CMU_0B_CFG_DISLOL, x)
  815. #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_EN BIT(2)
  816. #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_EN_SET(x)\
  817. FIELD_PREP(SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_EN, x)
  818. #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_EN_GET(x)\
  819. FIELD_GET(SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_EN, x)
  820. #define SD25G_LANE_CMU_0B_CFG_VCO_CAL_RESETN BIT(3)
  821. #define SD25G_LANE_CMU_0B_CFG_VCO_CAL_RESETN_SET(x)\
  822. FIELD_PREP(SD25G_LANE_CMU_0B_CFG_VCO_CAL_RESETN, x)
  823. #define SD25G_LANE_CMU_0B_CFG_VCO_CAL_RESETN_GET(x)\
  824. FIELD_GET(SD25G_LANE_CMU_0B_CFG_VCO_CAL_RESETN, x)
  825. #define SD25G_LANE_CMU_0B_CFG_VFILT2PAD BIT(4)
  826. #define SD25G_LANE_CMU_0B_CFG_VFILT2PAD_SET(x)\
  827. FIELD_PREP(SD25G_LANE_CMU_0B_CFG_VFILT2PAD, x)
  828. #define SD25G_LANE_CMU_0B_CFG_VFILT2PAD_GET(x)\
  829. FIELD_GET(SD25G_LANE_CMU_0B_CFG_VFILT2PAD, x)
  830. #define SD25G_LANE_CMU_0B_CFG_DISLOS BIT(5)
  831. #define SD25G_LANE_CMU_0B_CFG_DISLOS_SET(x)\
  832. FIELD_PREP(SD25G_LANE_CMU_0B_CFG_DISLOS, x)
  833. #define SD25G_LANE_CMU_0B_CFG_DISLOS_GET(x)\
  834. FIELD_GET(SD25G_LANE_CMU_0B_CFG_DISLOS, x)
  835. #define SD25G_LANE_CMU_0B_CFG_DCLOL BIT(6)
  836. #define SD25G_LANE_CMU_0B_CFG_DCLOL_SET(x)\
  837. FIELD_PREP(SD25G_LANE_CMU_0B_CFG_DCLOL, x)
  838. #define SD25G_LANE_CMU_0B_CFG_DCLOL_GET(x)\
  839. FIELD_GET(SD25G_LANE_CMU_0B_CFG_DCLOL, x)
  840. #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN BIT(7)
  841. #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_SET(x)\
  842. FIELD_PREP(SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN, x)
  843. #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_GET(x)\
  844. FIELD_GET(SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN, x)
  845. /* SD25G_TARGET:CMU_GRP_0:CMU_0C */
  846. #define SD25G_LANE_CMU_0C(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 48, 0, 1, 4)
  847. #define SD25G_LANE_CMU_0C_CFG_PLL_LOL_SET BIT(0)
  848. #define SD25G_LANE_CMU_0C_CFG_PLL_LOL_SET_SET(x)\
  849. FIELD_PREP(SD25G_LANE_CMU_0C_CFG_PLL_LOL_SET, x)
  850. #define SD25G_LANE_CMU_0C_CFG_PLL_LOL_SET_GET(x)\
  851. FIELD_GET(SD25G_LANE_CMU_0C_CFG_PLL_LOL_SET, x)
  852. #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_DN BIT(1)
  853. #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_DN_SET(x)\
  854. FIELD_PREP(SD25G_LANE_CMU_0C_CFG_EN_TX_CK_DN, x)
  855. #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_DN_GET(x)\
  856. FIELD_GET(SD25G_LANE_CMU_0C_CFG_EN_TX_CK_DN, x)
  857. #define SD25G_LANE_CMU_0C_CFG_VCO_PD BIT(2)
  858. #define SD25G_LANE_CMU_0C_CFG_VCO_PD_SET(x)\
  859. FIELD_PREP(SD25G_LANE_CMU_0C_CFG_VCO_PD, x)
  860. #define SD25G_LANE_CMU_0C_CFG_VCO_PD_GET(x)\
  861. FIELD_GET(SD25G_LANE_CMU_0C_CFG_VCO_PD, x)
  862. #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_UP BIT(3)
  863. #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_UP_SET(x)\
  864. FIELD_PREP(SD25G_LANE_CMU_0C_CFG_EN_TX_CK_UP, x)
  865. #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_UP_GET(x)\
  866. FIELD_GET(SD25G_LANE_CMU_0C_CFG_EN_TX_CK_UP, x)
  867. #define SD25G_LANE_CMU_0C_CFG_VCO_DIV_MODE_1_0 GENMASK(5, 4)
  868. #define SD25G_LANE_CMU_0C_CFG_VCO_DIV_MODE_1_0_SET(x)\
  869. FIELD_PREP(SD25G_LANE_CMU_0C_CFG_VCO_DIV_MODE_1_0, x)
  870. #define SD25G_LANE_CMU_0C_CFG_VCO_DIV_MODE_1_0_GET(x)\
  871. FIELD_GET(SD25G_LANE_CMU_0C_CFG_VCO_DIV_MODE_1_0, x)
  872. /* SD25G_TARGET:CMU_GRP_0:CMU_0D */
  873. #define SD25G_LANE_CMU_0D(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 52, 0, 1, 4)
  874. #define SD25G_LANE_CMU_0D_CFG_CK_TREE_PD BIT(0)
  875. #define SD25G_LANE_CMU_0D_CFG_CK_TREE_PD_SET(x)\
  876. FIELD_PREP(SD25G_LANE_CMU_0D_CFG_CK_TREE_PD, x)
  877. #define SD25G_LANE_CMU_0D_CFG_CK_TREE_PD_GET(x)\
  878. FIELD_GET(SD25G_LANE_CMU_0D_CFG_CK_TREE_PD, x)
  879. #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_DN BIT(1)
  880. #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_DN_SET(x)\
  881. FIELD_PREP(SD25G_LANE_CMU_0D_CFG_EN_RX_CK_DN, x)
  882. #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_DN_GET(x)\
  883. FIELD_GET(SD25G_LANE_CMU_0D_CFG_EN_RX_CK_DN, x)
  884. #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_UP BIT(2)
  885. #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_UP_SET(x)\
  886. FIELD_PREP(SD25G_LANE_CMU_0D_CFG_EN_RX_CK_UP, x)
  887. #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_UP_GET(x)\
  888. FIELD_GET(SD25G_LANE_CMU_0D_CFG_EN_RX_CK_UP, x)
  889. #define SD25G_LANE_CMU_0D_CFG_VCO_CAL_BYP BIT(3)
  890. #define SD25G_LANE_CMU_0D_CFG_VCO_CAL_BYP_SET(x)\
  891. FIELD_PREP(SD25G_LANE_CMU_0D_CFG_VCO_CAL_BYP, x)
  892. #define SD25G_LANE_CMU_0D_CFG_VCO_CAL_BYP_GET(x)\
  893. FIELD_GET(SD25G_LANE_CMU_0D_CFG_VCO_CAL_BYP, x)
  894. #define SD25G_LANE_CMU_0D_CFG_PRE_DIVSEL_1_0 GENMASK(5, 4)
  895. #define SD25G_LANE_CMU_0D_CFG_PRE_DIVSEL_1_0_SET(x)\
  896. FIELD_PREP(SD25G_LANE_CMU_0D_CFG_PRE_DIVSEL_1_0, x)
  897. #define SD25G_LANE_CMU_0D_CFG_PRE_DIVSEL_1_0_GET(x)\
  898. FIELD_GET(SD25G_LANE_CMU_0D_CFG_PRE_DIVSEL_1_0, x)
  899. /* SD25G_TARGET:CMU_GRP_0:CMU_0E */
  900. #define SD25G_LANE_CMU_0E(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 56, 0, 1, 4)
  901. #define SD25G_LANE_CMU_0E_CFG_SEL_DIV_3_0 GENMASK(3, 0)
  902. #define SD25G_LANE_CMU_0E_CFG_SEL_DIV_3_0_SET(x)\
  903. FIELD_PREP(SD25G_LANE_CMU_0E_CFG_SEL_DIV_3_0, x)
  904. #define SD25G_LANE_CMU_0E_CFG_SEL_DIV_3_0_GET(x)\
  905. FIELD_GET(SD25G_LANE_CMU_0E_CFG_SEL_DIV_3_0, x)
  906. #define SD25G_LANE_CMU_0E_CFG_PMAA_CENTR_CK_PD BIT(4)
  907. #define SD25G_LANE_CMU_0E_CFG_PMAA_CENTR_CK_PD_SET(x)\
  908. FIELD_PREP(SD25G_LANE_CMU_0E_CFG_PMAA_CENTR_CK_PD, x)
  909. #define SD25G_LANE_CMU_0E_CFG_PMAA_CENTR_CK_PD_GET(x)\
  910. FIELD_GET(SD25G_LANE_CMU_0E_CFG_PMAA_CENTR_CK_PD, x)
  911. /* SD25G_TARGET:CMU_GRP_0:CMU_13 */
  912. #define SD25G_LANE_CMU_13(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 76, 0, 1, 4)
  913. #define SD25G_LANE_CMU_13_CFG_PLL_RESERVE_3_0 GENMASK(3, 0)
  914. #define SD25G_LANE_CMU_13_CFG_PLL_RESERVE_3_0_SET(x)\
  915. FIELD_PREP(SD25G_LANE_CMU_13_CFG_PLL_RESERVE_3_0, x)
  916. #define SD25G_LANE_CMU_13_CFG_PLL_RESERVE_3_0_GET(x)\
  917. FIELD_GET(SD25G_LANE_CMU_13_CFG_PLL_RESERVE_3_0, x)
  918. #define SD25G_LANE_CMU_13_CFG_JT_EN BIT(4)
  919. #define SD25G_LANE_CMU_13_CFG_JT_EN_SET(x)\
  920. FIELD_PREP(SD25G_LANE_CMU_13_CFG_JT_EN, x)
  921. #define SD25G_LANE_CMU_13_CFG_JT_EN_GET(x)\
  922. FIELD_GET(SD25G_LANE_CMU_13_CFG_JT_EN, x)
  923. /* SD25G_TARGET:CMU_GRP_0:CMU_18 */
  924. #define SD25G_LANE_CMU_18(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 96, 0, 1, 4)
  925. #define SD25G_LANE_CMU_18_R_PLL_RSTN BIT(0)
  926. #define SD25G_LANE_CMU_18_R_PLL_RSTN_SET(x)\
  927. FIELD_PREP(SD25G_LANE_CMU_18_R_PLL_RSTN, x)
  928. #define SD25G_LANE_CMU_18_R_PLL_RSTN_GET(x)\
  929. FIELD_GET(SD25G_LANE_CMU_18_R_PLL_RSTN, x)
  930. #define SD25G_LANE_CMU_18_R_PLL_LOL_SET BIT(1)
  931. #define SD25G_LANE_CMU_18_R_PLL_LOL_SET_SET(x)\
  932. FIELD_PREP(SD25G_LANE_CMU_18_R_PLL_LOL_SET, x)
  933. #define SD25G_LANE_CMU_18_R_PLL_LOL_SET_GET(x)\
  934. FIELD_GET(SD25G_LANE_CMU_18_R_PLL_LOL_SET, x)
  935. #define SD25G_LANE_CMU_18_R_PLL_LOS_SET BIT(2)
  936. #define SD25G_LANE_CMU_18_R_PLL_LOS_SET_SET(x)\
  937. FIELD_PREP(SD25G_LANE_CMU_18_R_PLL_LOS_SET, x)
  938. #define SD25G_LANE_CMU_18_R_PLL_LOS_SET_GET(x)\
  939. FIELD_GET(SD25G_LANE_CMU_18_R_PLL_LOS_SET, x)
  940. #define SD25G_LANE_CMU_18_R_PLL_TP_SEL_1_0 GENMASK(5, 4)
  941. #define SD25G_LANE_CMU_18_R_PLL_TP_SEL_1_0_SET(x)\
  942. FIELD_PREP(SD25G_LANE_CMU_18_R_PLL_TP_SEL_1_0, x)
  943. #define SD25G_LANE_CMU_18_R_PLL_TP_SEL_1_0_GET(x)\
  944. FIELD_GET(SD25G_LANE_CMU_18_R_PLL_TP_SEL_1_0, x)
  945. /* SD25G_TARGET:CMU_GRP_0:CMU_19 */
  946. #define SD25G_LANE_CMU_19(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 100, 0, 1, 4)
  947. #define SD25G_LANE_CMU_19_R_CK_RESETB BIT(0)
  948. #define SD25G_LANE_CMU_19_R_CK_RESETB_SET(x)\
  949. FIELD_PREP(SD25G_LANE_CMU_19_R_CK_RESETB, x)
  950. #define SD25G_LANE_CMU_19_R_CK_RESETB_GET(x)\
  951. FIELD_GET(SD25G_LANE_CMU_19_R_CK_RESETB, x)
  952. #define SD25G_LANE_CMU_19_R_PLL_DLOL_EN BIT(1)
  953. #define SD25G_LANE_CMU_19_R_PLL_DLOL_EN_SET(x)\
  954. FIELD_PREP(SD25G_LANE_CMU_19_R_PLL_DLOL_EN, x)
  955. #define SD25G_LANE_CMU_19_R_PLL_DLOL_EN_GET(x)\
  956. FIELD_GET(SD25G_LANE_CMU_19_R_PLL_DLOL_EN, x)
  957. /* SD25G_TARGET:CMU_GRP_0:CMU_1A */
  958. #define SD25G_LANE_CMU_1A(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 104, 0, 1, 4)
  959. #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_2_0 GENMASK(2, 0)
  960. #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_2_0_SET(x)\
  961. FIELD_PREP(SD25G_LANE_CMU_1A_R_DWIDTHCTRL_2_0, x)
  962. #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_2_0_GET(x)\
  963. FIELD_GET(SD25G_LANE_CMU_1A_R_DWIDTHCTRL_2_0, x)
  964. #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_FROM_HWT BIT(4)
  965. #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_FROM_HWT_SET(x)\
  966. FIELD_PREP(SD25G_LANE_CMU_1A_R_DWIDTHCTRL_FROM_HWT, x)
  967. #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_FROM_HWT_GET(x)\
  968. FIELD_GET(SD25G_LANE_CMU_1A_R_DWIDTHCTRL_FROM_HWT, x)
  969. #define SD25G_LANE_CMU_1A_R_MASK_EI_SOURCE BIT(5)
  970. #define SD25G_LANE_CMU_1A_R_MASK_EI_SOURCE_SET(x)\
  971. FIELD_PREP(SD25G_LANE_CMU_1A_R_MASK_EI_SOURCE, x)
  972. #define SD25G_LANE_CMU_1A_R_MASK_EI_SOURCE_GET(x)\
  973. FIELD_GET(SD25G_LANE_CMU_1A_R_MASK_EI_SOURCE, x)
  974. #define SD25G_LANE_CMU_1A_R_REG_MANUAL BIT(6)
  975. #define SD25G_LANE_CMU_1A_R_REG_MANUAL_SET(x)\
  976. FIELD_PREP(SD25G_LANE_CMU_1A_R_REG_MANUAL, x)
  977. #define SD25G_LANE_CMU_1A_R_REG_MANUAL_GET(x)\
  978. FIELD_GET(SD25G_LANE_CMU_1A_R_REG_MANUAL, x)
  979. /* SD25G_TARGET:CMU_GRP_1:CMU_2A */
  980. #define SD25G_LANE_CMU_2A(t) __REG(TARGET_SD25G_LANE, t, 8, 132, 0, 1, 124, 36, 0, 1, 4)
  981. #define SD25G_LANE_CMU_2A_R_DBG_SEL_1_0 GENMASK(1, 0)
  982. #define SD25G_LANE_CMU_2A_R_DBG_SEL_1_0_SET(x)\
  983. FIELD_PREP(SD25G_LANE_CMU_2A_R_DBG_SEL_1_0, x)
  984. #define SD25G_LANE_CMU_2A_R_DBG_SEL_1_0_GET(x)\
  985. FIELD_GET(SD25G_LANE_CMU_2A_R_DBG_SEL_1_0, x)
  986. #define SD25G_LANE_CMU_2A_R_DBG_LINK_LANE BIT(4)
  987. #define SD25G_LANE_CMU_2A_R_DBG_LINK_LANE_SET(x)\
  988. FIELD_PREP(SD25G_LANE_CMU_2A_R_DBG_LINK_LANE, x)
  989. #define SD25G_LANE_CMU_2A_R_DBG_LINK_LANE_GET(x)\
  990. FIELD_GET(SD25G_LANE_CMU_2A_R_DBG_LINK_LANE, x)
  991. #define SD25G_LANE_CMU_2A_R_DBG_LOL_STATUS BIT(5)
  992. #define SD25G_LANE_CMU_2A_R_DBG_LOL_STATUS_SET(x)\
  993. FIELD_PREP(SD25G_LANE_CMU_2A_R_DBG_LOL_STATUS, x)
  994. #define SD25G_LANE_CMU_2A_R_DBG_LOL_STATUS_GET(x)\
  995. FIELD_GET(SD25G_LANE_CMU_2A_R_DBG_LOL_STATUS, x)
  996. /* SD25G_TARGET:CMU_GRP_1:CMU_30 */
  997. #define SD25G_LANE_CMU_30(t) __REG(TARGET_SD25G_LANE, t, 8, 132, 0, 1, 124, 60, 0, 1, 4)
  998. #define SD25G_LANE_CMU_30_R_TXFIFO_CK_DIV_PMAD_2_0 GENMASK(2, 0)
  999. #define SD25G_LANE_CMU_30_R_TXFIFO_CK_DIV_PMAD_2_0_SET(x)\
  1000. FIELD_PREP(SD25G_LANE_CMU_30_R_TXFIFO_CK_DIV_PMAD_2_0, x)
  1001. #define SD25G_LANE_CMU_30_R_TXFIFO_CK_DIV_PMAD_2_0_GET(x)\
  1002. FIELD_GET(SD25G_LANE_CMU_30_R_TXFIFO_CK_DIV_PMAD_2_0, x)
  1003. #define SD25G_LANE_CMU_30_R_RXFIFO_CK_DIV_PMAD_2_0 GENMASK(6, 4)
  1004. #define SD25G_LANE_CMU_30_R_RXFIFO_CK_DIV_PMAD_2_0_SET(x)\
  1005. FIELD_PREP(SD25G_LANE_CMU_30_R_RXFIFO_CK_DIV_PMAD_2_0, x)
  1006. #define SD25G_LANE_CMU_30_R_RXFIFO_CK_DIV_PMAD_2_0_GET(x)\
  1007. FIELD_GET(SD25G_LANE_CMU_30_R_RXFIFO_CK_DIV_PMAD_2_0, x)
  1008. /* SD25G_TARGET:CMU_GRP_1:CMU_31 */
  1009. #define SD25G_LANE_CMU_31(t) __REG(TARGET_SD25G_LANE, t, 8, 132, 0, 1, 124, 64, 0, 1, 4)
  1010. #define SD25G_LANE_CMU_31_CFG_COMMON_RESERVE_7_0 GENMASK(7, 0)
  1011. #define SD25G_LANE_CMU_31_CFG_COMMON_RESERVE_7_0_SET(x)\
  1012. FIELD_PREP(SD25G_LANE_CMU_31_CFG_COMMON_RESERVE_7_0, x)
  1013. #define SD25G_LANE_CMU_31_CFG_COMMON_RESERVE_7_0_GET(x)\
  1014. FIELD_GET(SD25G_LANE_CMU_31_CFG_COMMON_RESERVE_7_0, x)
  1015. /* SD25G_TARGET:CMU_GRP_2:CMU_40 */
  1016. #define SD25G_LANE_CMU_40(t) __REG(TARGET_SD25G_LANE, t, 8, 256, 0, 1, 512, 0, 0, 1, 4)
  1017. #define SD25G_LANE_CMU_40_L0_CFG_CKSKEW_CTRL BIT(0)
  1018. #define SD25G_LANE_CMU_40_L0_CFG_CKSKEW_CTRL_SET(x)\
  1019. FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_CKSKEW_CTRL, x)
  1020. #define SD25G_LANE_CMU_40_L0_CFG_CKSKEW_CTRL_GET(x)\
  1021. FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_CKSKEW_CTRL, x)
  1022. #define SD25G_LANE_CMU_40_L0_CFG_ISCAN_HOLD BIT(1)
  1023. #define SD25G_LANE_CMU_40_L0_CFG_ISCAN_HOLD_SET(x)\
  1024. FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_ISCAN_HOLD, x)
  1025. #define SD25G_LANE_CMU_40_L0_CFG_ISCAN_HOLD_GET(x)\
  1026. FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_ISCAN_HOLD, x)
  1027. #define SD25G_LANE_CMU_40_L0_CFG_PD_CLK BIT(2)
  1028. #define SD25G_LANE_CMU_40_L0_CFG_PD_CLK_SET(x)\
  1029. FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_PD_CLK, x)
  1030. #define SD25G_LANE_CMU_40_L0_CFG_PD_CLK_GET(x)\
  1031. FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_PD_CLK, x)
  1032. #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_EN BIT(3)
  1033. #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_EN_SET(x)\
  1034. FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_TXCAL_EN, x)
  1035. #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_EN_GET(x)\
  1036. FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_TXCAL_EN, x)
  1037. #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_MAN_EN BIT(4)
  1038. #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_MAN_EN_SET(x)\
  1039. FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_TXCAL_MAN_EN, x)
  1040. #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_MAN_EN_GET(x)\
  1041. FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_TXCAL_MAN_EN, x)
  1042. #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_RST BIT(5)
  1043. #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_RST_SET(x)\
  1044. FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_TXCAL_RST, x)
  1045. #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_RST_GET(x)\
  1046. FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_TXCAL_RST, x)
  1047. /* SD25G_TARGET:CMU_GRP_2:CMU_45 */
  1048. #define SD25G_LANE_CMU_45(t) __REG(TARGET_SD25G_LANE, t, 8, 256, 0, 1, 512, 20, 0, 1, 4)
  1049. #define SD25G_LANE_CMU_45_L0_CFG_TX_RESERVE_7_0 GENMASK(7, 0)
  1050. #define SD25G_LANE_CMU_45_L0_CFG_TX_RESERVE_7_0_SET(x)\
  1051. FIELD_PREP(SD25G_LANE_CMU_45_L0_CFG_TX_RESERVE_7_0, x)
  1052. #define SD25G_LANE_CMU_45_L0_CFG_TX_RESERVE_7_0_GET(x)\
  1053. FIELD_GET(SD25G_LANE_CMU_45_L0_CFG_TX_RESERVE_7_0, x)
  1054. /* SD25G_TARGET:CMU_GRP_2:CMU_46 */
  1055. #define SD25G_LANE_CMU_46(t) __REG(TARGET_SD25G_LANE, t, 8, 256, 0, 1, 512, 24, 0, 1, 4)
  1056. #define SD25G_LANE_CMU_46_L0_CFG_TX_RESERVE_15_8 GENMASK(7, 0)
  1057. #define SD25G_LANE_CMU_46_L0_CFG_TX_RESERVE_15_8_SET(x)\
  1058. FIELD_PREP(SD25G_LANE_CMU_46_L0_CFG_TX_RESERVE_15_8, x)
  1059. #define SD25G_LANE_CMU_46_L0_CFG_TX_RESERVE_15_8_GET(x)\
  1060. FIELD_GET(SD25G_LANE_CMU_46_L0_CFG_TX_RESERVE_15_8, x)
  1061. /* SD25G_TARGET:CMU_GRP_3:CMU_C0 */
  1062. #define SD25G_LANE_CMU_C0(t) __REG(TARGET_SD25G_LANE, t, 8, 768, 0, 1, 252, 0, 0, 1, 4)
  1063. #define SD25G_LANE_CMU_C0_READ_VCO_CTUNE_3_0 GENMASK(3, 0)
  1064. #define SD25G_LANE_CMU_C0_READ_VCO_CTUNE_3_0_SET(x)\
  1065. FIELD_PREP(SD25G_LANE_CMU_C0_READ_VCO_CTUNE_3_0, x)
  1066. #define SD25G_LANE_CMU_C0_READ_VCO_CTUNE_3_0_GET(x)\
  1067. FIELD_GET(SD25G_LANE_CMU_C0_READ_VCO_CTUNE_3_0, x)
  1068. #define SD25G_LANE_CMU_C0_PLL_LOL_UDL BIT(4)
  1069. #define SD25G_LANE_CMU_C0_PLL_LOL_UDL_SET(x)\
  1070. FIELD_PREP(SD25G_LANE_CMU_C0_PLL_LOL_UDL, x)
  1071. #define SD25G_LANE_CMU_C0_PLL_LOL_UDL_GET(x)\
  1072. FIELD_GET(SD25G_LANE_CMU_C0_PLL_LOL_UDL, x)
  1073. /* SD25G_TARGET:CMU_GRP_4:CMU_FF */
  1074. #define SD25G_LANE_CMU_FF(t) __REG(TARGET_SD25G_LANE, t, 8, 1020, 0, 1, 4, 0, 0, 1, 4)
  1075. #define SD25G_LANE_CMU_FF_REGISTER_TABLE_INDEX GENMASK(7, 0)
  1076. #define SD25G_LANE_CMU_FF_REGISTER_TABLE_INDEX_SET(x)\
  1077. FIELD_PREP(SD25G_LANE_CMU_FF_REGISTER_TABLE_INDEX, x)
  1078. #define SD25G_LANE_CMU_FF_REGISTER_TABLE_INDEX_GET(x)\
  1079. FIELD_GET(SD25G_LANE_CMU_FF_REGISTER_TABLE_INDEX, x)
  1080. /* SD25G_TARGET:LANE_GRP_0:LANE_00 */
  1081. #define SD25G_LANE_LANE_00(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 0, 0, 1, 4)
  1082. #define SD25G_LANE_LANE_00_LN_CFG_ITX_VC_DRIVER_3_0 GENMASK(3, 0)
  1083. #define SD25G_LANE_LANE_00_LN_CFG_ITX_VC_DRIVER_3_0_SET(x)\
  1084. FIELD_PREP(SD25G_LANE_LANE_00_LN_CFG_ITX_VC_DRIVER_3_0, x)
  1085. #define SD25G_LANE_LANE_00_LN_CFG_ITX_VC_DRIVER_3_0_GET(x)\
  1086. FIELD_GET(SD25G_LANE_LANE_00_LN_CFG_ITX_VC_DRIVER_3_0, x)
  1087. #define SD25G_LANE_LANE_00_LN_CFG_ITX_IPCML_BASE_1_0 GENMASK(5, 4)
  1088. #define SD25G_LANE_LANE_00_LN_CFG_ITX_IPCML_BASE_1_0_SET(x)\
  1089. FIELD_PREP(SD25G_LANE_LANE_00_LN_CFG_ITX_IPCML_BASE_1_0, x)
  1090. #define SD25G_LANE_LANE_00_LN_CFG_ITX_IPCML_BASE_1_0_GET(x)\
  1091. FIELD_GET(SD25G_LANE_LANE_00_LN_CFG_ITX_IPCML_BASE_1_0, x)
  1092. /* SD25G_TARGET:LANE_GRP_0:LANE_01 */
  1093. #define SD25G_LANE_LANE_01(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 4, 0, 1, 4)
  1094. #define SD25G_LANE_LANE_01_LN_CFG_ITX_IPDRIVER_BASE_2_0 GENMASK(2, 0)
  1095. #define SD25G_LANE_LANE_01_LN_CFG_ITX_IPDRIVER_BASE_2_0_SET(x)\
  1096. FIELD_PREP(SD25G_LANE_LANE_01_LN_CFG_ITX_IPDRIVER_BASE_2_0, x)
  1097. #define SD25G_LANE_LANE_01_LN_CFG_ITX_IPDRIVER_BASE_2_0_GET(x)\
  1098. FIELD_GET(SD25G_LANE_LANE_01_LN_CFG_ITX_IPDRIVER_BASE_2_0, x)
  1099. #define SD25G_LANE_LANE_01_LN_CFG_TX_PREDIV_1_0 GENMASK(5, 4)
  1100. #define SD25G_LANE_LANE_01_LN_CFG_TX_PREDIV_1_0_SET(x)\
  1101. FIELD_PREP(SD25G_LANE_LANE_01_LN_CFG_TX_PREDIV_1_0, x)
  1102. #define SD25G_LANE_LANE_01_LN_CFG_TX_PREDIV_1_0_GET(x)\
  1103. FIELD_GET(SD25G_LANE_LANE_01_LN_CFG_TX_PREDIV_1_0, x)
  1104. /* SD25G_TARGET:LANE_GRP_0:LANE_03 */
  1105. #define SD25G_LANE_LANE_03(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 12, 0, 1, 4)
  1106. #define SD25G_LANE_LANE_03_LN_CFG_TAP_DLY_4_0 GENMASK(4, 0)
  1107. #define SD25G_LANE_LANE_03_LN_CFG_TAP_DLY_4_0_SET(x)\
  1108. FIELD_PREP(SD25G_LANE_LANE_03_LN_CFG_TAP_DLY_4_0, x)
  1109. #define SD25G_LANE_LANE_03_LN_CFG_TAP_DLY_4_0_GET(x)\
  1110. FIELD_GET(SD25G_LANE_LANE_03_LN_CFG_TAP_DLY_4_0, x)
  1111. /* SD25G_TARGET:LANE_GRP_0:LANE_04 */
  1112. #define SD25G_LANE_LANE_04(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 16, 0, 1, 4)
  1113. #define SD25G_LANE_LANE_04_LN_CFG_TX2RX_LP_EN BIT(0)
  1114. #define SD25G_LANE_LANE_04_LN_CFG_TX2RX_LP_EN_SET(x)\
  1115. FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_TX2RX_LP_EN, x)
  1116. #define SD25G_LANE_LANE_04_LN_CFG_TX2RX_LP_EN_GET(x)\
  1117. FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_TX2RX_LP_EN, x)
  1118. #define SD25G_LANE_LANE_04_LN_CFG_RX2TX_LP_EN BIT(1)
  1119. #define SD25G_LANE_LANE_04_LN_CFG_RX2TX_LP_EN_SET(x)\
  1120. FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_RX2TX_LP_EN, x)
  1121. #define SD25G_LANE_LANE_04_LN_CFG_RX2TX_LP_EN_GET(x)\
  1122. FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_RX2TX_LP_EN, x)
  1123. #define SD25G_LANE_LANE_04_LN_CFG_PD_CML BIT(2)
  1124. #define SD25G_LANE_LANE_04_LN_CFG_PD_CML_SET(x)\
  1125. FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_PD_CML, x)
  1126. #define SD25G_LANE_LANE_04_LN_CFG_PD_CML_GET(x)\
  1127. FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_PD_CML, x)
  1128. #define SD25G_LANE_LANE_04_LN_CFG_PD_CLK BIT(3)
  1129. #define SD25G_LANE_LANE_04_LN_CFG_PD_CLK_SET(x)\
  1130. FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_PD_CLK, x)
  1131. #define SD25G_LANE_LANE_04_LN_CFG_PD_CLK_GET(x)\
  1132. FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_PD_CLK, x)
  1133. #define SD25G_LANE_LANE_04_LN_CFG_PD_DRIVER BIT(4)
  1134. #define SD25G_LANE_LANE_04_LN_CFG_PD_DRIVER_SET(x)\
  1135. FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_PD_DRIVER, x)
  1136. #define SD25G_LANE_LANE_04_LN_CFG_PD_DRIVER_GET(x)\
  1137. FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_PD_DRIVER, x)
  1138. #define SD25G_LANE_LANE_04_LN_CFG_TAP_MAIN BIT(5)
  1139. #define SD25G_LANE_LANE_04_LN_CFG_TAP_MAIN_SET(x)\
  1140. FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_TAP_MAIN, x)
  1141. #define SD25G_LANE_LANE_04_LN_CFG_TAP_MAIN_GET(x)\
  1142. FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_TAP_MAIN, x)
  1143. /* SD25G_TARGET:LANE_GRP_0:LANE_05 */
  1144. #define SD25G_LANE_LANE_05(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 20, 0, 1, 4)
  1145. #define SD25G_LANE_LANE_05_LN_CFG_TAP_DLY2_3_0 GENMASK(3, 0)
  1146. #define SD25G_LANE_LANE_05_LN_CFG_TAP_DLY2_3_0_SET(x)\
  1147. FIELD_PREP(SD25G_LANE_LANE_05_LN_CFG_TAP_DLY2_3_0, x)
  1148. #define SD25G_LANE_LANE_05_LN_CFG_TAP_DLY2_3_0_GET(x)\
  1149. FIELD_GET(SD25G_LANE_LANE_05_LN_CFG_TAP_DLY2_3_0, x)
  1150. #define SD25G_LANE_LANE_05_LN_CFG_BW_1_0 GENMASK(5, 4)
  1151. #define SD25G_LANE_LANE_05_LN_CFG_BW_1_0_SET(x)\
  1152. FIELD_PREP(SD25G_LANE_LANE_05_LN_CFG_BW_1_0, x)
  1153. #define SD25G_LANE_LANE_05_LN_CFG_BW_1_0_GET(x)\
  1154. FIELD_GET(SD25G_LANE_LANE_05_LN_CFG_BW_1_0, x)
  1155. /* SD25G_TARGET:LANE_GRP_0:LANE_06 */
  1156. #define SD25G_LANE_LANE_06(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 24, 0, 1, 4)
  1157. #define SD25G_LANE_LANE_06_LN_CFG_EN_MAIN BIT(0)
  1158. #define SD25G_LANE_LANE_06_LN_CFG_EN_MAIN_SET(x)\
  1159. FIELD_PREP(SD25G_LANE_LANE_06_LN_CFG_EN_MAIN, x)
  1160. #define SD25G_LANE_LANE_06_LN_CFG_EN_MAIN_GET(x)\
  1161. FIELD_GET(SD25G_LANE_LANE_06_LN_CFG_EN_MAIN, x)
  1162. #define SD25G_LANE_LANE_06_LN_CFG_TAP_ADV_3_0 GENMASK(7, 4)
  1163. #define SD25G_LANE_LANE_06_LN_CFG_TAP_ADV_3_0_SET(x)\
  1164. FIELD_PREP(SD25G_LANE_LANE_06_LN_CFG_TAP_ADV_3_0, x)
  1165. #define SD25G_LANE_LANE_06_LN_CFG_TAP_ADV_3_0_GET(x)\
  1166. FIELD_GET(SD25G_LANE_LANE_06_LN_CFG_TAP_ADV_3_0, x)
  1167. /* SD25G_TARGET:LANE_GRP_0:LANE_07 */
  1168. #define SD25G_LANE_LANE_07(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 28, 0, 1, 4)
  1169. #define SD25G_LANE_LANE_07_LN_CFG_EN_ADV BIT(0)
  1170. #define SD25G_LANE_LANE_07_LN_CFG_EN_ADV_SET(x)\
  1171. FIELD_PREP(SD25G_LANE_LANE_07_LN_CFG_EN_ADV, x)
  1172. #define SD25G_LANE_LANE_07_LN_CFG_EN_ADV_GET(x)\
  1173. FIELD_GET(SD25G_LANE_LANE_07_LN_CFG_EN_ADV, x)
  1174. #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY2 BIT(1)
  1175. #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY2_SET(x)\
  1176. FIELD_PREP(SD25G_LANE_LANE_07_LN_CFG_EN_DLY2, x)
  1177. #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY2_GET(x)\
  1178. FIELD_GET(SD25G_LANE_LANE_07_LN_CFG_EN_DLY2, x)
  1179. #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY BIT(2)
  1180. #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY_SET(x)\
  1181. FIELD_PREP(SD25G_LANE_LANE_07_LN_CFG_EN_DLY, x)
  1182. #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY_GET(x)\
  1183. FIELD_GET(SD25G_LANE_LANE_07_LN_CFG_EN_DLY, x)
  1184. /* SD25G_TARGET:LANE_GRP_0:LANE_09 */
  1185. #define SD25G_LANE_LANE_09(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 36, 0, 1, 4)
  1186. #define SD25G_LANE_LANE_09_LN_CFG_TXCAL_VALID_SEL_3_0 GENMASK(3, 0)
  1187. #define SD25G_LANE_LANE_09_LN_CFG_TXCAL_VALID_SEL_3_0_SET(x)\
  1188. FIELD_PREP(SD25G_LANE_LANE_09_LN_CFG_TXCAL_VALID_SEL_3_0, x)
  1189. #define SD25G_LANE_LANE_09_LN_CFG_TXCAL_VALID_SEL_3_0_GET(x)\
  1190. FIELD_GET(SD25G_LANE_LANE_09_LN_CFG_TXCAL_VALID_SEL_3_0, x)
  1191. /* SD25G_TARGET:LANE_GRP_0:LANE_0A */
  1192. #define SD25G_LANE_LANE_0A(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 40, 0, 1, 4)
  1193. #define SD25G_LANE_LANE_0A_LN_CFG_TXCAL_SHIFT_CODE_5_0 GENMASK(5, 0)
  1194. #define SD25G_LANE_LANE_0A_LN_CFG_TXCAL_SHIFT_CODE_5_0_SET(x)\
  1195. FIELD_PREP(SD25G_LANE_LANE_0A_LN_CFG_TXCAL_SHIFT_CODE_5_0, x)
  1196. #define SD25G_LANE_LANE_0A_LN_CFG_TXCAL_SHIFT_CODE_5_0_GET(x)\
  1197. FIELD_GET(SD25G_LANE_LANE_0A_LN_CFG_TXCAL_SHIFT_CODE_5_0, x)
  1198. /* SD25G_TARGET:LANE_GRP_0:LANE_0B */
  1199. #define SD25G_LANE_LANE_0B(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 44, 0, 1, 4)
  1200. #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_MAN_EN BIT(0)
  1201. #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_MAN_EN_SET(x)\
  1202. FIELD_PREP(SD25G_LANE_LANE_0B_LN_CFG_TXCAL_MAN_EN, x)
  1203. #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_MAN_EN_GET(x)\
  1204. FIELD_GET(SD25G_LANE_LANE_0B_LN_CFG_TXCAL_MAN_EN, x)
  1205. #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_RST BIT(1)
  1206. #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_RST_SET(x)\
  1207. FIELD_PREP(SD25G_LANE_LANE_0B_LN_CFG_TXCAL_RST, x)
  1208. #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_RST_GET(x)\
  1209. FIELD_GET(SD25G_LANE_LANE_0B_LN_CFG_TXCAL_RST, x)
  1210. #define SD25G_LANE_LANE_0B_LN_CFG_QUAD_MAN_1_0 GENMASK(5, 4)
  1211. #define SD25G_LANE_LANE_0B_LN_CFG_QUAD_MAN_1_0_SET(x)\
  1212. FIELD_PREP(SD25G_LANE_LANE_0B_LN_CFG_QUAD_MAN_1_0, x)
  1213. #define SD25G_LANE_LANE_0B_LN_CFG_QUAD_MAN_1_0_GET(x)\
  1214. FIELD_GET(SD25G_LANE_LANE_0B_LN_CFG_QUAD_MAN_1_0, x)
  1215. /* SD25G_TARGET:LANE_GRP_0:LANE_0C */
  1216. #define SD25G_LANE_LANE_0C(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 48, 0, 1, 4)
  1217. #define SD25G_LANE_LANE_0C_LN_CFG_PMA_TX_CK_BITWIDTH_2_0 GENMASK(2, 0)
  1218. #define SD25G_LANE_LANE_0C_LN_CFG_PMA_TX_CK_BITWIDTH_2_0_SET(x)\
  1219. FIELD_PREP(SD25G_LANE_LANE_0C_LN_CFG_PMA_TX_CK_BITWIDTH_2_0, x)
  1220. #define SD25G_LANE_LANE_0C_LN_CFG_PMA_TX_CK_BITWIDTH_2_0_GET(x)\
  1221. FIELD_GET(SD25G_LANE_LANE_0C_LN_CFG_PMA_TX_CK_BITWIDTH_2_0, x)
  1222. #define SD25G_LANE_LANE_0C_LN_CFG_TXCAL_EN BIT(4)
  1223. #define SD25G_LANE_LANE_0C_LN_CFG_TXCAL_EN_SET(x)\
  1224. FIELD_PREP(SD25G_LANE_LANE_0C_LN_CFG_TXCAL_EN, x)
  1225. #define SD25G_LANE_LANE_0C_LN_CFG_TXCAL_EN_GET(x)\
  1226. FIELD_GET(SD25G_LANE_LANE_0C_LN_CFG_TXCAL_EN, x)
  1227. #define SD25G_LANE_LANE_0C_LN_CFG_RXTERM_PD BIT(5)
  1228. #define SD25G_LANE_LANE_0C_LN_CFG_RXTERM_PD_SET(x)\
  1229. FIELD_PREP(SD25G_LANE_LANE_0C_LN_CFG_RXTERM_PD, x)
  1230. #define SD25G_LANE_LANE_0C_LN_CFG_RXTERM_PD_GET(x)\
  1231. FIELD_GET(SD25G_LANE_LANE_0C_LN_CFG_RXTERM_PD, x)
  1232. /* SD25G_TARGET:LANE_GRP_0:LANE_0D */
  1233. #define SD25G_LANE_LANE_0D(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 52, 0, 1, 4)
  1234. #define SD25G_LANE_LANE_0D_LN_CFG_RXTERM_2_0 GENMASK(2, 0)
  1235. #define SD25G_LANE_LANE_0D_LN_CFG_RXTERM_2_0_SET(x)\
  1236. FIELD_PREP(SD25G_LANE_LANE_0D_LN_CFG_RXTERM_2_0, x)
  1237. #define SD25G_LANE_LANE_0D_LN_CFG_RXTERM_2_0_GET(x)\
  1238. FIELD_GET(SD25G_LANE_LANE_0D_LN_CFG_RXTERM_2_0, x)
  1239. #define SD25G_LANE_LANE_0D_LN_CFG_RSTN_DIV5_8 BIT(4)
  1240. #define SD25G_LANE_LANE_0D_LN_CFG_RSTN_DIV5_8_SET(x)\
  1241. FIELD_PREP(SD25G_LANE_LANE_0D_LN_CFG_RSTN_DIV5_8, x)
  1242. #define SD25G_LANE_LANE_0D_LN_CFG_RSTN_DIV5_8_GET(x)\
  1243. FIELD_GET(SD25G_LANE_LANE_0D_LN_CFG_RSTN_DIV5_8, x)
  1244. #define SD25G_LANE_LANE_0D_LN_CFG_SUMMER_EN BIT(5)
  1245. #define SD25G_LANE_LANE_0D_LN_CFG_SUMMER_EN_SET(x)\
  1246. FIELD_PREP(SD25G_LANE_LANE_0D_LN_CFG_SUMMER_EN, x)
  1247. #define SD25G_LANE_LANE_0D_LN_CFG_SUMMER_EN_GET(x)\
  1248. FIELD_GET(SD25G_LANE_LANE_0D_LN_CFG_SUMMER_EN, x)
  1249. #define SD25G_LANE_LANE_0D_LN_CFG_DMUX_PD BIT(6)
  1250. #define SD25G_LANE_LANE_0D_LN_CFG_DMUX_PD_SET(x)\
  1251. FIELD_PREP(SD25G_LANE_LANE_0D_LN_CFG_DMUX_PD, x)
  1252. #define SD25G_LANE_LANE_0D_LN_CFG_DMUX_PD_GET(x)\
  1253. FIELD_GET(SD25G_LANE_LANE_0D_LN_CFG_DMUX_PD, x)
  1254. #define SD25G_LANE_LANE_0D_LN_CFG_DFECK_EN BIT(7)
  1255. #define SD25G_LANE_LANE_0D_LN_CFG_DFECK_EN_SET(x)\
  1256. FIELD_PREP(SD25G_LANE_LANE_0D_LN_CFG_DFECK_EN, x)
  1257. #define SD25G_LANE_LANE_0D_LN_CFG_DFECK_EN_GET(x)\
  1258. FIELD_GET(SD25G_LANE_LANE_0D_LN_CFG_DFECK_EN, x)
  1259. /* SD25G_TARGET:LANE_GRP_0:LANE_0E */
  1260. #define SD25G_LANE_LANE_0E(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 56, 0, 1, 4)
  1261. #define SD25G_LANE_LANE_0E_LN_CFG_ISCAN_EN BIT(0)
  1262. #define SD25G_LANE_LANE_0E_LN_CFG_ISCAN_EN_SET(x)\
  1263. FIELD_PREP(SD25G_LANE_LANE_0E_LN_CFG_ISCAN_EN, x)
  1264. #define SD25G_LANE_LANE_0E_LN_CFG_ISCAN_EN_GET(x)\
  1265. FIELD_GET(SD25G_LANE_LANE_0E_LN_CFG_ISCAN_EN, x)
  1266. #define SD25G_LANE_LANE_0E_LN_CFG_DMUX_CLK_PD BIT(1)
  1267. #define SD25G_LANE_LANE_0E_LN_CFG_DMUX_CLK_PD_SET(x)\
  1268. FIELD_PREP(SD25G_LANE_LANE_0E_LN_CFG_DMUX_CLK_PD, x)
  1269. #define SD25G_LANE_LANE_0E_LN_CFG_DMUX_CLK_PD_GET(x)\
  1270. FIELD_GET(SD25G_LANE_LANE_0E_LN_CFG_DMUX_CLK_PD, x)
  1271. #define SD25G_LANE_LANE_0E_LN_CFG_EN_DFEDIG BIT(2)
  1272. #define SD25G_LANE_LANE_0E_LN_CFG_EN_DFEDIG_SET(x)\
  1273. FIELD_PREP(SD25G_LANE_LANE_0E_LN_CFG_EN_DFEDIG, x)
  1274. #define SD25G_LANE_LANE_0E_LN_CFG_EN_DFEDIG_GET(x)\
  1275. FIELD_GET(SD25G_LANE_LANE_0E_LN_CFG_EN_DFEDIG, x)
  1276. #define SD25G_LANE_LANE_0E_LN_CFG_DFEDIG_M_2_0 GENMASK(6, 4)
  1277. #define SD25G_LANE_LANE_0E_LN_CFG_DFEDIG_M_2_0_SET(x)\
  1278. FIELD_PREP(SD25G_LANE_LANE_0E_LN_CFG_DFEDIG_M_2_0, x)
  1279. #define SD25G_LANE_LANE_0E_LN_CFG_DFEDIG_M_2_0_GET(x)\
  1280. FIELD_GET(SD25G_LANE_LANE_0E_LN_CFG_DFEDIG_M_2_0, x)
  1281. /* SD25G_TARGET:LANE_GRP_0:LANE_0F */
  1282. #define SD25G_LANE_LANE_0F(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 60, 0, 1, 4)
  1283. #define SD25G_LANE_LANE_0F_LN_CFG_DFETAP_EN_5_1 GENMASK(4, 0)
  1284. #define SD25G_LANE_LANE_0F_LN_CFG_DFETAP_EN_5_1_SET(x)\
  1285. FIELD_PREP(SD25G_LANE_LANE_0F_LN_CFG_DFETAP_EN_5_1, x)
  1286. #define SD25G_LANE_LANE_0F_LN_CFG_DFETAP_EN_5_1_GET(x)\
  1287. FIELD_GET(SD25G_LANE_LANE_0F_LN_CFG_DFETAP_EN_5_1, x)
  1288. /* SD25G_TARGET:LANE_GRP_0:LANE_18 */
  1289. #define SD25G_LANE_LANE_18(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 96, 0, 1, 4)
  1290. #define SD25G_LANE_LANE_18_LN_CFG_CDRCK_EN BIT(0)
  1291. #define SD25G_LANE_LANE_18_LN_CFG_CDRCK_EN_SET(x)\
  1292. FIELD_PREP(SD25G_LANE_LANE_18_LN_CFG_CDRCK_EN, x)
  1293. #define SD25G_LANE_LANE_18_LN_CFG_CDRCK_EN_GET(x)\
  1294. FIELD_GET(SD25G_LANE_LANE_18_LN_CFG_CDRCK_EN, x)
  1295. #define SD25G_LANE_LANE_18_LN_CFG_ADD_VOLT BIT(1)
  1296. #define SD25G_LANE_LANE_18_LN_CFG_ADD_VOLT_SET(x)\
  1297. FIELD_PREP(SD25G_LANE_LANE_18_LN_CFG_ADD_VOLT, x)
  1298. #define SD25G_LANE_LANE_18_LN_CFG_ADD_VOLT_GET(x)\
  1299. FIELD_GET(SD25G_LANE_LANE_18_LN_CFG_ADD_VOLT, x)
  1300. #define SD25G_LANE_LANE_18_LN_CFG_MAN_VOLT_EN BIT(2)
  1301. #define SD25G_LANE_LANE_18_LN_CFG_MAN_VOLT_EN_SET(x)\
  1302. FIELD_PREP(SD25G_LANE_LANE_18_LN_CFG_MAN_VOLT_EN, x)
  1303. #define SD25G_LANE_LANE_18_LN_CFG_MAN_VOLT_EN_GET(x)\
  1304. FIELD_GET(SD25G_LANE_LANE_18_LN_CFG_MAN_VOLT_EN, x)
  1305. #define SD25G_LANE_LANE_18_LN_CFG_ERRAMP_PD BIT(3)
  1306. #define SD25G_LANE_LANE_18_LN_CFG_ERRAMP_PD_SET(x)\
  1307. FIELD_PREP(SD25G_LANE_LANE_18_LN_CFG_ERRAMP_PD, x)
  1308. #define SD25G_LANE_LANE_18_LN_CFG_ERRAMP_PD_GET(x)\
  1309. FIELD_GET(SD25G_LANE_LANE_18_LN_CFG_ERRAMP_PD, x)
  1310. #define SD25G_LANE_LANE_18_LN_CFG_RXDIV_SEL_2_0 GENMASK(6, 4)
  1311. #define SD25G_LANE_LANE_18_LN_CFG_RXDIV_SEL_2_0_SET(x)\
  1312. FIELD_PREP(SD25G_LANE_LANE_18_LN_CFG_RXDIV_SEL_2_0, x)
  1313. #define SD25G_LANE_LANE_18_LN_CFG_RXDIV_SEL_2_0_GET(x)\
  1314. FIELD_GET(SD25G_LANE_LANE_18_LN_CFG_RXDIV_SEL_2_0, x)
  1315. /* SD25G_TARGET:LANE_GRP_0:LANE_19 */
  1316. #define SD25G_LANE_LANE_19(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 100, 0, 1, 4)
  1317. #define SD25G_LANE_LANE_19_LN_CFG_DCDR_PD BIT(0)
  1318. #define SD25G_LANE_LANE_19_LN_CFG_DCDR_PD_SET(x)\
  1319. FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_DCDR_PD, x)
  1320. #define SD25G_LANE_LANE_19_LN_CFG_DCDR_PD_GET(x)\
  1321. FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_DCDR_PD, x)
  1322. #define SD25G_LANE_LANE_19_LN_CFG_ECDR_PD BIT(1)
  1323. #define SD25G_LANE_LANE_19_LN_CFG_ECDR_PD_SET(x)\
  1324. FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_ECDR_PD, x)
  1325. #define SD25G_LANE_LANE_19_LN_CFG_ECDR_PD_GET(x)\
  1326. FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_ECDR_PD, x)
  1327. #define SD25G_LANE_LANE_19_LN_CFG_ISCAN_SEL BIT(2)
  1328. #define SD25G_LANE_LANE_19_LN_CFG_ISCAN_SEL_SET(x)\
  1329. FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_ISCAN_SEL, x)
  1330. #define SD25G_LANE_LANE_19_LN_CFG_ISCAN_SEL_GET(x)\
  1331. FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_ISCAN_SEL, x)
  1332. #define SD25G_LANE_LANE_19_LN_CFG_TXLB_EN BIT(3)
  1333. #define SD25G_LANE_LANE_19_LN_CFG_TXLB_EN_SET(x)\
  1334. FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_TXLB_EN, x)
  1335. #define SD25G_LANE_LANE_19_LN_CFG_TXLB_EN_GET(x)\
  1336. FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_TXLB_EN, x)
  1337. #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_PU BIT(4)
  1338. #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_PU_SET(x)\
  1339. FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_RX_REG_PU, x)
  1340. #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_PU_GET(x)\
  1341. FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_RX_REG_PU, x)
  1342. #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_BYP BIT(5)
  1343. #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_BYP_SET(x)\
  1344. FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_RX_REG_BYP, x)
  1345. #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_BYP_GET(x)\
  1346. FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_RX_REG_BYP, x)
  1347. #define SD25G_LANE_LANE_19_LN_CFG_PD_RMS_DET BIT(6)
  1348. #define SD25G_LANE_LANE_19_LN_CFG_PD_RMS_DET_SET(x)\
  1349. FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_PD_RMS_DET, x)
  1350. #define SD25G_LANE_LANE_19_LN_CFG_PD_RMS_DET_GET(x)\
  1351. FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_PD_RMS_DET, x)
  1352. #define SD25G_LANE_LANE_19_LN_CFG_PD_CTLE BIT(7)
  1353. #define SD25G_LANE_LANE_19_LN_CFG_PD_CTLE_SET(x)\
  1354. FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_PD_CTLE, x)
  1355. #define SD25G_LANE_LANE_19_LN_CFG_PD_CTLE_GET(x)\
  1356. FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_PD_CTLE, x)
  1357. /* SD25G_TARGET:LANE_GRP_0:LANE_1A */
  1358. #define SD25G_LANE_LANE_1A(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 104, 0, 1, 4)
  1359. #define SD25G_LANE_LANE_1A_LN_CFG_CTLE_TP_EN BIT(0)
  1360. #define SD25G_LANE_LANE_1A_LN_CFG_CTLE_TP_EN_SET(x)\
  1361. FIELD_PREP(SD25G_LANE_LANE_1A_LN_CFG_CTLE_TP_EN, x)
  1362. #define SD25G_LANE_LANE_1A_LN_CFG_CTLE_TP_EN_GET(x)\
  1363. FIELD_GET(SD25G_LANE_LANE_1A_LN_CFG_CTLE_TP_EN, x)
  1364. #define SD25G_LANE_LANE_1A_LN_CFG_CDR_KF_2_0 GENMASK(6, 4)
  1365. #define SD25G_LANE_LANE_1A_LN_CFG_CDR_KF_2_0_SET(x)\
  1366. FIELD_PREP(SD25G_LANE_LANE_1A_LN_CFG_CDR_KF_2_0, x)
  1367. #define SD25G_LANE_LANE_1A_LN_CFG_CDR_KF_2_0_GET(x)\
  1368. FIELD_GET(SD25G_LANE_LANE_1A_LN_CFG_CDR_KF_2_0, x)
  1369. /* SD25G_TARGET:LANE_GRP_0:LANE_1B */
  1370. #define SD25G_LANE_LANE_1B(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 108, 0, 1, 4)
  1371. #define SD25G_LANE_LANE_1B_LN_CFG_CDR_M_7_0 GENMASK(7, 0)
  1372. #define SD25G_LANE_LANE_1B_LN_CFG_CDR_M_7_0_SET(x)\
  1373. FIELD_PREP(SD25G_LANE_LANE_1B_LN_CFG_CDR_M_7_0, x)
  1374. #define SD25G_LANE_LANE_1B_LN_CFG_CDR_M_7_0_GET(x)\
  1375. FIELD_GET(SD25G_LANE_LANE_1B_LN_CFG_CDR_M_7_0, x)
  1376. /* SD25G_TARGET:LANE_GRP_0:LANE_1C */
  1377. #define SD25G_LANE_LANE_1C(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 112, 0, 1, 4)
  1378. #define SD25G_LANE_LANE_1C_LN_CFG_CDR_RSTN BIT(0)
  1379. #define SD25G_LANE_LANE_1C_LN_CFG_CDR_RSTN_SET(x)\
  1380. FIELD_PREP(SD25G_LANE_LANE_1C_LN_CFG_CDR_RSTN, x)
  1381. #define SD25G_LANE_LANE_1C_LN_CFG_CDR_RSTN_GET(x)\
  1382. FIELD_GET(SD25G_LANE_LANE_1C_LN_CFG_CDR_RSTN, x)
  1383. #define SD25G_LANE_LANE_1C_LN_CFG_DFE_PD BIT(1)
  1384. #define SD25G_LANE_LANE_1C_LN_CFG_DFE_PD_SET(x)\
  1385. FIELD_PREP(SD25G_LANE_LANE_1C_LN_CFG_DFE_PD, x)
  1386. #define SD25G_LANE_LANE_1C_LN_CFG_DFE_PD_GET(x)\
  1387. FIELD_GET(SD25G_LANE_LANE_1C_LN_CFG_DFE_PD, x)
  1388. #define SD25G_LANE_LANE_1C_LN_CFG_DFEDMX_PD BIT(2)
  1389. #define SD25G_LANE_LANE_1C_LN_CFG_DFEDMX_PD_SET(x)\
  1390. FIELD_PREP(SD25G_LANE_LANE_1C_LN_CFG_DFEDMX_PD, x)
  1391. #define SD25G_LANE_LANE_1C_LN_CFG_DFEDMX_PD_GET(x)\
  1392. FIELD_GET(SD25G_LANE_LANE_1C_LN_CFG_DFEDMX_PD, x)
  1393. #define SD25G_LANE_LANE_1C_LN_CFG_EQC_FORCE_3_0 GENMASK(7, 4)
  1394. #define SD25G_LANE_LANE_1C_LN_CFG_EQC_FORCE_3_0_SET(x)\
  1395. FIELD_PREP(SD25G_LANE_LANE_1C_LN_CFG_EQC_FORCE_3_0, x)
  1396. #define SD25G_LANE_LANE_1C_LN_CFG_EQC_FORCE_3_0_GET(x)\
  1397. FIELD_GET(SD25G_LANE_LANE_1C_LN_CFG_EQC_FORCE_3_0, x)
  1398. /* SD25G_TARGET:LANE_GRP_0:LANE_1D */
  1399. #define SD25G_LANE_LANE_1D(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 116, 0, 1, 4)
  1400. #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_EXT_OVR BIT(0)
  1401. #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_EXT_OVR_SET(x)\
  1402. FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_EXT_OVR, x)
  1403. #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_EXT_OVR_GET(x)\
  1404. FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_EXT_OVR, x)
  1405. #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_HOLD BIT(1)
  1406. #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_HOLD_SET(x)\
  1407. FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_HOLD, x)
  1408. #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_HOLD_GET(x)\
  1409. FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_HOLD, x)
  1410. #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_RSTN BIT(2)
  1411. #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_RSTN_SET(x)\
  1412. FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_RSTN, x)
  1413. #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_RSTN_GET(x)\
  1414. FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_RSTN, x)
  1415. #define SD25G_LANE_LANE_1D_LN_CFG_AGC_ADPT_BYP BIT(3)
  1416. #define SD25G_LANE_LANE_1D_LN_CFG_AGC_ADPT_BYP_SET(x)\
  1417. FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_AGC_ADPT_BYP, x)
  1418. #define SD25G_LANE_LANE_1D_LN_CFG_AGC_ADPT_BYP_GET(x)\
  1419. FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_AGC_ADPT_BYP, x)
  1420. #define SD25G_LANE_LANE_1D_LN_CFG_PHID_1T BIT(4)
  1421. #define SD25G_LANE_LANE_1D_LN_CFG_PHID_1T_SET(x)\
  1422. FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_PHID_1T, x)
  1423. #define SD25G_LANE_LANE_1D_LN_CFG_PHID_1T_GET(x)\
  1424. FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_PHID_1T, x)
  1425. #define SD25G_LANE_LANE_1D_LN_CFG_PI_DFE_EN BIT(5)
  1426. #define SD25G_LANE_LANE_1D_LN_CFG_PI_DFE_EN_SET(x)\
  1427. FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_PI_DFE_EN, x)
  1428. #define SD25G_LANE_LANE_1D_LN_CFG_PI_DFE_EN_GET(x)\
  1429. FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_PI_DFE_EN, x)
  1430. #define SD25G_LANE_LANE_1D_LN_CFG_PI_EXT_OVR BIT(6)
  1431. #define SD25G_LANE_LANE_1D_LN_CFG_PI_EXT_OVR_SET(x)\
  1432. FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_PI_EXT_OVR, x)
  1433. #define SD25G_LANE_LANE_1D_LN_CFG_PI_EXT_OVR_GET(x)\
  1434. FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_PI_EXT_OVR, x)
  1435. #define SD25G_LANE_LANE_1D_LN_CFG_PI_HOLD BIT(7)
  1436. #define SD25G_LANE_LANE_1D_LN_CFG_PI_HOLD_SET(x)\
  1437. FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_PI_HOLD, x)
  1438. #define SD25G_LANE_LANE_1D_LN_CFG_PI_HOLD_GET(x)\
  1439. FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_PI_HOLD, x)
  1440. /* SD25G_TARGET:LANE_GRP_0:LANE_1E */
  1441. #define SD25G_LANE_LANE_1E(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 120, 0, 1, 4)
  1442. #define SD25G_LANE_LANE_1E_LN_CFG_PI_STEPS_1_0 GENMASK(1, 0)
  1443. #define SD25G_LANE_LANE_1E_LN_CFG_PI_STEPS_1_0_SET(x)\
  1444. FIELD_PREP(SD25G_LANE_LANE_1E_LN_CFG_PI_STEPS_1_0, x)
  1445. #define SD25G_LANE_LANE_1E_LN_CFG_PI_STEPS_1_0_GET(x)\
  1446. FIELD_GET(SD25G_LANE_LANE_1E_LN_CFG_PI_STEPS_1_0, x)
  1447. #define SD25G_LANE_LANE_1E_LN_CFG_RXLB_EN BIT(4)
  1448. #define SD25G_LANE_LANE_1E_LN_CFG_RXLB_EN_SET(x)\
  1449. FIELD_PREP(SD25G_LANE_LANE_1E_LN_CFG_RXLB_EN, x)
  1450. #define SD25G_LANE_LANE_1E_LN_CFG_RXLB_EN_GET(x)\
  1451. FIELD_GET(SD25G_LANE_LANE_1E_LN_CFG_RXLB_EN, x)
  1452. #define SD25G_LANE_LANE_1E_LN_CFG_SUM_SETCM_EN BIT(5)
  1453. #define SD25G_LANE_LANE_1E_LN_CFG_SUM_SETCM_EN_SET(x)\
  1454. FIELD_PREP(SD25G_LANE_LANE_1E_LN_CFG_SUM_SETCM_EN, x)
  1455. #define SD25G_LANE_LANE_1E_LN_CFG_SUM_SETCM_EN_GET(x)\
  1456. FIELD_GET(SD25G_LANE_LANE_1E_LN_CFG_SUM_SETCM_EN, x)
  1457. #define SD25G_LANE_LANE_1E_LN_CFG_R_OFFSET_DIR BIT(6)
  1458. #define SD25G_LANE_LANE_1E_LN_CFG_R_OFFSET_DIR_SET(x)\
  1459. FIELD_PREP(SD25G_LANE_LANE_1E_LN_CFG_R_OFFSET_DIR, x)
  1460. #define SD25G_LANE_LANE_1E_LN_CFG_R_OFFSET_DIR_GET(x)\
  1461. FIELD_GET(SD25G_LANE_LANE_1E_LN_CFG_R_OFFSET_DIR, x)
  1462. #define SD25G_LANE_LANE_1E_LN_CFG_PMAD_CK_PD BIT(7)
  1463. #define SD25G_LANE_LANE_1E_LN_CFG_PMAD_CK_PD_SET(x)\
  1464. FIELD_PREP(SD25G_LANE_LANE_1E_LN_CFG_PMAD_CK_PD, x)
  1465. #define SD25G_LANE_LANE_1E_LN_CFG_PMAD_CK_PD_GET(x)\
  1466. FIELD_GET(SD25G_LANE_LANE_1E_LN_CFG_PMAD_CK_PD, x)
  1467. /* SD25G_TARGET:LANE_GRP_0:LANE_21 */
  1468. #define SD25G_LANE_LANE_21(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 132, 0, 1, 4)
  1469. #define SD25G_LANE_LANE_21_LN_CFG_VGA_CTRL_BYP_4_0 GENMASK(4, 0)
  1470. #define SD25G_LANE_LANE_21_LN_CFG_VGA_CTRL_BYP_4_0_SET(x)\
  1471. FIELD_PREP(SD25G_LANE_LANE_21_LN_CFG_VGA_CTRL_BYP_4_0, x)
  1472. #define SD25G_LANE_LANE_21_LN_CFG_VGA_CTRL_BYP_4_0_GET(x)\
  1473. FIELD_GET(SD25G_LANE_LANE_21_LN_CFG_VGA_CTRL_BYP_4_0, x)
  1474. /* SD25G_TARGET:LANE_GRP_0:LANE_22 */
  1475. #define SD25G_LANE_LANE_22(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 136, 0, 1, 4)
  1476. #define SD25G_LANE_LANE_22_LN_CFG_EQR_FORCE_3_0 GENMASK(3, 0)
  1477. #define SD25G_LANE_LANE_22_LN_CFG_EQR_FORCE_3_0_SET(x)\
  1478. FIELD_PREP(SD25G_LANE_LANE_22_LN_CFG_EQR_FORCE_3_0, x)
  1479. #define SD25G_LANE_LANE_22_LN_CFG_EQR_FORCE_3_0_GET(x)\
  1480. FIELD_GET(SD25G_LANE_LANE_22_LN_CFG_EQR_FORCE_3_0, x)
  1481. /* SD25G_TARGET:LANE_GRP_0:LANE_25 */
  1482. #define SD25G_LANE_LANE_25(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 148, 0, 1, 4)
  1483. #define SD25G_LANE_LANE_25_LN_CFG_INIT_POS_ISCAN_6_0 GENMASK(6, 0)
  1484. #define SD25G_LANE_LANE_25_LN_CFG_INIT_POS_ISCAN_6_0_SET(x)\
  1485. FIELD_PREP(SD25G_LANE_LANE_25_LN_CFG_INIT_POS_ISCAN_6_0, x)
  1486. #define SD25G_LANE_LANE_25_LN_CFG_INIT_POS_ISCAN_6_0_GET(x)\
  1487. FIELD_GET(SD25G_LANE_LANE_25_LN_CFG_INIT_POS_ISCAN_6_0, x)
  1488. /* SD25G_TARGET:LANE_GRP_0:LANE_26 */
  1489. #define SD25G_LANE_LANE_26(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 152, 0, 1, 4)
  1490. #define SD25G_LANE_LANE_26_LN_CFG_INIT_POS_IPI_6_0 GENMASK(6, 0)
  1491. #define SD25G_LANE_LANE_26_LN_CFG_INIT_POS_IPI_6_0_SET(x)\
  1492. FIELD_PREP(SD25G_LANE_LANE_26_LN_CFG_INIT_POS_IPI_6_0, x)
  1493. #define SD25G_LANE_LANE_26_LN_CFG_INIT_POS_IPI_6_0_GET(x)\
  1494. FIELD_GET(SD25G_LANE_LANE_26_LN_CFG_INIT_POS_IPI_6_0, x)
  1495. /* SD25G_TARGET:LANE_GRP_0:LANE_28 */
  1496. #define SD25G_LANE_LANE_28(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 160, 0, 1, 4)
  1497. #define SD25G_LANE_LANE_28_LN_CFG_ISCAN_MODE_EN BIT(0)
  1498. #define SD25G_LANE_LANE_28_LN_CFG_ISCAN_MODE_EN_SET(x)\
  1499. FIELD_PREP(SD25G_LANE_LANE_28_LN_CFG_ISCAN_MODE_EN, x)
  1500. #define SD25G_LANE_LANE_28_LN_CFG_ISCAN_MODE_EN_GET(x)\
  1501. FIELD_GET(SD25G_LANE_LANE_28_LN_CFG_ISCAN_MODE_EN, x)
  1502. #define SD25G_LANE_LANE_28_LN_CFG_RX_SSC_LH BIT(1)
  1503. #define SD25G_LANE_LANE_28_LN_CFG_RX_SSC_LH_SET(x)\
  1504. FIELD_PREP(SD25G_LANE_LANE_28_LN_CFG_RX_SSC_LH, x)
  1505. #define SD25G_LANE_LANE_28_LN_CFG_RX_SSC_LH_GET(x)\
  1506. FIELD_GET(SD25G_LANE_LANE_28_LN_CFG_RX_SSC_LH, x)
  1507. #define SD25G_LANE_LANE_28_LN_CFG_FIGMERIT_SEL BIT(2)
  1508. #define SD25G_LANE_LANE_28_LN_CFG_FIGMERIT_SEL_SET(x)\
  1509. FIELD_PREP(SD25G_LANE_LANE_28_LN_CFG_FIGMERIT_SEL, x)
  1510. #define SD25G_LANE_LANE_28_LN_CFG_FIGMERIT_SEL_GET(x)\
  1511. FIELD_GET(SD25G_LANE_LANE_28_LN_CFG_FIGMERIT_SEL, x)
  1512. #define SD25G_LANE_LANE_28_LN_CFG_RX_SUBRATE_2_0 GENMASK(6, 4)
  1513. #define SD25G_LANE_LANE_28_LN_CFG_RX_SUBRATE_2_0_SET(x)\
  1514. FIELD_PREP(SD25G_LANE_LANE_28_LN_CFG_RX_SUBRATE_2_0, x)
  1515. #define SD25G_LANE_LANE_28_LN_CFG_RX_SUBRATE_2_0_GET(x)\
  1516. FIELD_GET(SD25G_LANE_LANE_28_LN_CFG_RX_SUBRATE_2_0, x)
  1517. /* SD25G_TARGET:LANE_GRP_0:LANE_2B */
  1518. #define SD25G_LANE_LANE_2B(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 172, 0, 1, 4)
  1519. #define SD25G_LANE_LANE_2B_LN_CFG_PI_BW_3_0 GENMASK(3, 0)
  1520. #define SD25G_LANE_LANE_2B_LN_CFG_PI_BW_3_0_SET(x)\
  1521. FIELD_PREP(SD25G_LANE_LANE_2B_LN_CFG_PI_BW_3_0, x)
  1522. #define SD25G_LANE_LANE_2B_LN_CFG_PI_BW_3_0_GET(x)\
  1523. FIELD_GET(SD25G_LANE_LANE_2B_LN_CFG_PI_BW_3_0, x)
  1524. #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_DMUX_SUBR BIT(4)
  1525. #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_DMUX_SUBR_SET(x)\
  1526. FIELD_PREP(SD25G_LANE_LANE_2B_LN_CFG_RSTN_DMUX_SUBR, x)
  1527. #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_DMUX_SUBR_GET(x)\
  1528. FIELD_GET(SD25G_LANE_LANE_2B_LN_CFG_RSTN_DMUX_SUBR, x)
  1529. #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_TXDUPU BIT(5)
  1530. #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_TXDUPU_SET(x)\
  1531. FIELD_PREP(SD25G_LANE_LANE_2B_LN_CFG_RSTN_TXDUPU, x)
  1532. #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_TXDUPU_GET(x)\
  1533. FIELD_GET(SD25G_LANE_LANE_2B_LN_CFG_RSTN_TXDUPU, x)
  1534. /* SD25G_TARGET:LANE_GRP_0:LANE_2C */
  1535. #define SD25G_LANE_LANE_2C(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 176, 0, 1, 4)
  1536. #define SD25G_LANE_LANE_2C_LN_CFG_TX_SUBRATE_2_0 GENMASK(2, 0)
  1537. #define SD25G_LANE_LANE_2C_LN_CFG_TX_SUBRATE_2_0_SET(x)\
  1538. FIELD_PREP(SD25G_LANE_LANE_2C_LN_CFG_TX_SUBRATE_2_0, x)
  1539. #define SD25G_LANE_LANE_2C_LN_CFG_TX_SUBRATE_2_0_GET(x)\
  1540. FIELD_GET(SD25G_LANE_LANE_2C_LN_CFG_TX_SUBRATE_2_0, x)
  1541. #define SD25G_LANE_LANE_2C_LN_CFG_DIS_2NDORDER BIT(4)
  1542. #define SD25G_LANE_LANE_2C_LN_CFG_DIS_2NDORDER_SET(x)\
  1543. FIELD_PREP(SD25G_LANE_LANE_2C_LN_CFG_DIS_2NDORDER, x)
  1544. #define SD25G_LANE_LANE_2C_LN_CFG_DIS_2NDORDER_GET(x)\
  1545. FIELD_GET(SD25G_LANE_LANE_2C_LN_CFG_DIS_2NDORDER, x)
  1546. /* SD25G_TARGET:LANE_GRP_0:LANE_2D */
  1547. #define SD25G_LANE_LANE_2D(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 180, 0, 1, 4)
  1548. #define SD25G_LANE_LANE_2D_LN_CFG_ALOS_THR_2_0 GENMASK(2, 0)
  1549. #define SD25G_LANE_LANE_2D_LN_CFG_ALOS_THR_2_0_SET(x)\
  1550. FIELD_PREP(SD25G_LANE_LANE_2D_LN_CFG_ALOS_THR_2_0, x)
  1551. #define SD25G_LANE_LANE_2D_LN_CFG_ALOS_THR_2_0_GET(x)\
  1552. FIELD_GET(SD25G_LANE_LANE_2D_LN_CFG_ALOS_THR_2_0, x)
  1553. #define SD25G_LANE_LANE_2D_LN_CFG_SAT_CNTSEL_2_0 GENMASK(6, 4)
  1554. #define SD25G_LANE_LANE_2D_LN_CFG_SAT_CNTSEL_2_0_SET(x)\
  1555. FIELD_PREP(SD25G_LANE_LANE_2D_LN_CFG_SAT_CNTSEL_2_0, x)
  1556. #define SD25G_LANE_LANE_2D_LN_CFG_SAT_CNTSEL_2_0_GET(x)\
  1557. FIELD_GET(SD25G_LANE_LANE_2D_LN_CFG_SAT_CNTSEL_2_0, x)
  1558. /* SD25G_TARGET:LANE_GRP_0:LANE_2E */
  1559. #define SD25G_LANE_LANE_2E(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 184, 0, 1, 4)
  1560. #define SD25G_LANE_LANE_2E_LN_CFG_EN_FAST_ISCAN BIT(0)
  1561. #define SD25G_LANE_LANE_2E_LN_CFG_EN_FAST_ISCAN_SET(x)\
  1562. FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_EN_FAST_ISCAN, x)
  1563. #define SD25G_LANE_LANE_2E_LN_CFG_EN_FAST_ISCAN_GET(x)\
  1564. FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_EN_FAST_ISCAN, x)
  1565. #define SD25G_LANE_LANE_2E_LN_CFG_DIS_SQ BIT(1)
  1566. #define SD25G_LANE_LANE_2E_LN_CFG_DIS_SQ_SET(x)\
  1567. FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_DIS_SQ, x)
  1568. #define SD25G_LANE_LANE_2E_LN_CFG_DIS_SQ_GET(x)\
  1569. FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_DIS_SQ, x)
  1570. #define SD25G_LANE_LANE_2E_LN_CFG_PD_SQ BIT(2)
  1571. #define SD25G_LANE_LANE_2E_LN_CFG_PD_SQ_SET(x)\
  1572. FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_PD_SQ, x)
  1573. #define SD25G_LANE_LANE_2E_LN_CFG_PD_SQ_GET(x)\
  1574. FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_PD_SQ, x)
  1575. #define SD25G_LANE_LANE_2E_LN_CFG_DIS_ALOS BIT(3)
  1576. #define SD25G_LANE_LANE_2E_LN_CFG_DIS_ALOS_SET(x)\
  1577. FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_DIS_ALOS, x)
  1578. #define SD25G_LANE_LANE_2E_LN_CFG_DIS_ALOS_GET(x)\
  1579. FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_DIS_ALOS, x)
  1580. #define SD25G_LANE_LANE_2E_LN_CFG_RESETN_AGC BIT(4)
  1581. #define SD25G_LANE_LANE_2E_LN_CFG_RESETN_AGC_SET(x)\
  1582. FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_RESETN_AGC, x)
  1583. #define SD25G_LANE_LANE_2E_LN_CFG_RESETN_AGC_GET(x)\
  1584. FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_RESETN_AGC, x)
  1585. #define SD25G_LANE_LANE_2E_LN_CFG_RSTN_DFEDIG BIT(5)
  1586. #define SD25G_LANE_LANE_2E_LN_CFG_RSTN_DFEDIG_SET(x)\
  1587. FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_RSTN_DFEDIG, x)
  1588. #define SD25G_LANE_LANE_2E_LN_CFG_RSTN_DFEDIG_GET(x)\
  1589. FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_RSTN_DFEDIG, x)
  1590. #define SD25G_LANE_LANE_2E_LN_CFG_PI_RSTN BIT(6)
  1591. #define SD25G_LANE_LANE_2E_LN_CFG_PI_RSTN_SET(x)\
  1592. FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_PI_RSTN, x)
  1593. #define SD25G_LANE_LANE_2E_LN_CFG_PI_RSTN_GET(x)\
  1594. FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_PI_RSTN, x)
  1595. #define SD25G_LANE_LANE_2E_LN_CFG_CTLE_RSTN BIT(7)
  1596. #define SD25G_LANE_LANE_2E_LN_CFG_CTLE_RSTN_SET(x)\
  1597. FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_CTLE_RSTN, x)
  1598. #define SD25G_LANE_LANE_2E_LN_CFG_CTLE_RSTN_GET(x)\
  1599. FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_CTLE_RSTN, x)
  1600. /* SD25G_TARGET:LANE_GRP_0:LANE_40 */
  1601. #define SD25G_LANE_LANE_40(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 256, 0, 1, 4)
  1602. #define SD25G_LANE_LANE_40_LN_R_TX_BIT_REVERSE BIT(0)
  1603. #define SD25G_LANE_LANE_40_LN_R_TX_BIT_REVERSE_SET(x)\
  1604. FIELD_PREP(SD25G_LANE_LANE_40_LN_R_TX_BIT_REVERSE, x)
  1605. #define SD25G_LANE_LANE_40_LN_R_TX_BIT_REVERSE_GET(x)\
  1606. FIELD_GET(SD25G_LANE_LANE_40_LN_R_TX_BIT_REVERSE, x)
  1607. #define SD25G_LANE_LANE_40_LN_R_TX_POL_INV BIT(1)
  1608. #define SD25G_LANE_LANE_40_LN_R_TX_POL_INV_SET(x)\
  1609. FIELD_PREP(SD25G_LANE_LANE_40_LN_R_TX_POL_INV, x)
  1610. #define SD25G_LANE_LANE_40_LN_R_TX_POL_INV_GET(x)\
  1611. FIELD_GET(SD25G_LANE_LANE_40_LN_R_TX_POL_INV, x)
  1612. #define SD25G_LANE_LANE_40_LN_R_RX_BIT_REVERSE BIT(2)
  1613. #define SD25G_LANE_LANE_40_LN_R_RX_BIT_REVERSE_SET(x)\
  1614. FIELD_PREP(SD25G_LANE_LANE_40_LN_R_RX_BIT_REVERSE, x)
  1615. #define SD25G_LANE_LANE_40_LN_R_RX_BIT_REVERSE_GET(x)\
  1616. FIELD_GET(SD25G_LANE_LANE_40_LN_R_RX_BIT_REVERSE, x)
  1617. #define SD25G_LANE_LANE_40_LN_R_RX_POL_INV BIT(3)
  1618. #define SD25G_LANE_LANE_40_LN_R_RX_POL_INV_SET(x)\
  1619. FIELD_PREP(SD25G_LANE_LANE_40_LN_R_RX_POL_INV, x)
  1620. #define SD25G_LANE_LANE_40_LN_R_RX_POL_INV_GET(x)\
  1621. FIELD_GET(SD25G_LANE_LANE_40_LN_R_RX_POL_INV, x)
  1622. #define SD25G_LANE_LANE_40_LN_R_CDR_RSTN BIT(4)
  1623. #define SD25G_LANE_LANE_40_LN_R_CDR_RSTN_SET(x)\
  1624. FIELD_PREP(SD25G_LANE_LANE_40_LN_R_CDR_RSTN, x)
  1625. #define SD25G_LANE_LANE_40_LN_R_CDR_RSTN_GET(x)\
  1626. FIELD_GET(SD25G_LANE_LANE_40_LN_R_CDR_RSTN, x)
  1627. #define SD25G_LANE_LANE_40_LN_R_DFE_RSTN BIT(5)
  1628. #define SD25G_LANE_LANE_40_LN_R_DFE_RSTN_SET(x)\
  1629. FIELD_PREP(SD25G_LANE_LANE_40_LN_R_DFE_RSTN, x)
  1630. #define SD25G_LANE_LANE_40_LN_R_DFE_RSTN_GET(x)\
  1631. FIELD_GET(SD25G_LANE_LANE_40_LN_R_DFE_RSTN, x)
  1632. #define SD25G_LANE_LANE_40_LN_R_CTLE_RSTN BIT(6)
  1633. #define SD25G_LANE_LANE_40_LN_R_CTLE_RSTN_SET(x)\
  1634. FIELD_PREP(SD25G_LANE_LANE_40_LN_R_CTLE_RSTN, x)
  1635. #define SD25G_LANE_LANE_40_LN_R_CTLE_RSTN_GET(x)\
  1636. FIELD_GET(SD25G_LANE_LANE_40_LN_R_CTLE_RSTN, x)
  1637. /* SD25G_TARGET:LANE_GRP_0:LANE_42 */
  1638. #define SD25G_LANE_LANE_42(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 264, 0, 1, 4)
  1639. #define SD25G_LANE_LANE_42_LN_CFG_TX_RESERVE_7_0 GENMASK(7, 0)
  1640. #define SD25G_LANE_LANE_42_LN_CFG_TX_RESERVE_7_0_SET(x)\
  1641. FIELD_PREP(SD25G_LANE_LANE_42_LN_CFG_TX_RESERVE_7_0, x)
  1642. #define SD25G_LANE_LANE_42_LN_CFG_TX_RESERVE_7_0_GET(x)\
  1643. FIELD_GET(SD25G_LANE_LANE_42_LN_CFG_TX_RESERVE_7_0, x)
  1644. /* SD25G_TARGET:LANE_GRP_0:LANE_43 */
  1645. #define SD25G_LANE_LANE_43(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 268, 0, 1, 4)
  1646. #define SD25G_LANE_LANE_43_LN_CFG_TX_RESERVE_15_8 GENMASK(7, 0)
  1647. #define SD25G_LANE_LANE_43_LN_CFG_TX_RESERVE_15_8_SET(x)\
  1648. FIELD_PREP(SD25G_LANE_LANE_43_LN_CFG_TX_RESERVE_15_8, x)
  1649. #define SD25G_LANE_LANE_43_LN_CFG_TX_RESERVE_15_8_GET(x)\
  1650. FIELD_GET(SD25G_LANE_LANE_43_LN_CFG_TX_RESERVE_15_8, x)
  1651. /* SD25G_TARGET:LANE_GRP_0:LANE_44 */
  1652. #define SD25G_LANE_LANE_44(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 272, 0, 1, 4)
  1653. #define SD25G_LANE_LANE_44_LN_CFG_RX_RESERVE_7_0 GENMASK(7, 0)
  1654. #define SD25G_LANE_LANE_44_LN_CFG_RX_RESERVE_7_0_SET(x)\
  1655. FIELD_PREP(SD25G_LANE_LANE_44_LN_CFG_RX_RESERVE_7_0, x)
  1656. #define SD25G_LANE_LANE_44_LN_CFG_RX_RESERVE_7_0_GET(x)\
  1657. FIELD_GET(SD25G_LANE_LANE_44_LN_CFG_RX_RESERVE_7_0, x)
  1658. /* SD25G_TARGET:LANE_GRP_0:LANE_45 */
  1659. #define SD25G_LANE_LANE_45(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 276, 0, 1, 4)
  1660. #define SD25G_LANE_LANE_45_LN_CFG_RX_RESERVE_15_8 GENMASK(7, 0)
  1661. #define SD25G_LANE_LANE_45_LN_CFG_RX_RESERVE_15_8_SET(x)\
  1662. FIELD_PREP(SD25G_LANE_LANE_45_LN_CFG_RX_RESERVE_15_8, x)
  1663. #define SD25G_LANE_LANE_45_LN_CFG_RX_RESERVE_15_8_GET(x)\
  1664. FIELD_GET(SD25G_LANE_LANE_45_LN_CFG_RX_RESERVE_15_8, x)
  1665. /* SD25G_TARGET:LANE_GRP_1:LANE_DE */
  1666. #define SD25G_LANE_LANE_DE(t) __REG(TARGET_SD25G_LANE, t, 8, 1792, 0, 1, 128, 120, 0, 1, 4)
  1667. #define SD25G_LANE_LANE_DE_LN_LOL_UDL BIT(0)
  1668. #define SD25G_LANE_LANE_DE_LN_LOL_UDL_SET(x)\
  1669. FIELD_PREP(SD25G_LANE_LANE_DE_LN_LOL_UDL, x)
  1670. #define SD25G_LANE_LANE_DE_LN_LOL_UDL_GET(x)\
  1671. FIELD_GET(SD25G_LANE_LANE_DE_LN_LOL_UDL, x)
  1672. #define SD25G_LANE_LANE_DE_LN_LOL BIT(1)
  1673. #define SD25G_LANE_LANE_DE_LN_LOL_SET(x)\
  1674. FIELD_PREP(SD25G_LANE_LANE_DE_LN_LOL, x)
  1675. #define SD25G_LANE_LANE_DE_LN_LOL_GET(x)\
  1676. FIELD_GET(SD25G_LANE_LANE_DE_LN_LOL, x)
  1677. #define SD25G_LANE_LANE_DE_LN_PMA2PCS_RXEI_FILTERED BIT(2)
  1678. #define SD25G_LANE_LANE_DE_LN_PMA2PCS_RXEI_FILTERED_SET(x)\
  1679. FIELD_PREP(SD25G_LANE_LANE_DE_LN_PMA2PCS_RXEI_FILTERED, x)
  1680. #define SD25G_LANE_LANE_DE_LN_PMA2PCS_RXEI_FILTERED_GET(x)\
  1681. FIELD_GET(SD25G_LANE_LANE_DE_LN_PMA2PCS_RXEI_FILTERED, x)
  1682. #define SD25G_LANE_LANE_DE_LN_PMA_RXEI BIT(3)
  1683. #define SD25G_LANE_LANE_DE_LN_PMA_RXEI_SET(x)\
  1684. FIELD_PREP(SD25G_LANE_LANE_DE_LN_PMA_RXEI, x)
  1685. #define SD25G_LANE_LANE_DE_LN_PMA_RXEI_GET(x)\
  1686. FIELD_GET(SD25G_LANE_LANE_DE_LN_PMA_RXEI, x)
  1687. /* SD10G_LANE_TARGET:LANE_GRP_8:LANE_DF */
  1688. #define SD6G_LANE_LANE_DF(t) __REG(TARGET_SD6G_LANE, t, 13, 832, 0, 1, 84, 60, 0, 1, 4)
  1689. #define SD6G_LANE_LANE_DF_LOL_UDL BIT(0)
  1690. #define SD6G_LANE_LANE_DF_LOL_UDL_SET(x)\
  1691. FIELD_PREP(SD6G_LANE_LANE_DF_LOL_UDL, x)
  1692. #define SD6G_LANE_LANE_DF_LOL_UDL_GET(x)\
  1693. FIELD_GET(SD6G_LANE_LANE_DF_LOL_UDL, x)
  1694. #define SD6G_LANE_LANE_DF_LOL BIT(1)
  1695. #define SD6G_LANE_LANE_DF_LOL_SET(x)\
  1696. FIELD_PREP(SD6G_LANE_LANE_DF_LOL, x)
  1697. #define SD6G_LANE_LANE_DF_LOL_GET(x)\
  1698. FIELD_GET(SD6G_LANE_LANE_DF_LOL, x)
  1699. #define SD6G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED BIT(2)
  1700. #define SD6G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED_SET(x)\
  1701. FIELD_PREP(SD6G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED, x)
  1702. #define SD6G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED_GET(x)\
  1703. FIELD_GET(SD6G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED, x)
  1704. #define SD6G_LANE_LANE_DF_SQUELCH BIT(3)
  1705. #define SD6G_LANE_LANE_DF_SQUELCH_SET(x)\
  1706. FIELD_PREP(SD6G_LANE_LANE_DF_SQUELCH, x)
  1707. #define SD6G_LANE_LANE_DF_SQUELCH_GET(x)\
  1708. FIELD_GET(SD6G_LANE_LANE_DF_SQUELCH, x)
  1709. /* SD10G_CMU_TARGET:CMU_GRP_0:CMU_00 */
  1710. #define SD_CMU_CMU_00(t) __REG(TARGET_SD_CMU, t, 14, 0, 0, 1, 20, 0, 0, 1, 4)
  1711. #define SD_CMU_CMU_00_R_HWT_SIMULATION_MODE BIT(0)
  1712. #define SD_CMU_CMU_00_R_HWT_SIMULATION_MODE_SET(x)\
  1713. FIELD_PREP(SD_CMU_CMU_00_R_HWT_SIMULATION_MODE, x)
  1714. #define SD_CMU_CMU_00_R_HWT_SIMULATION_MODE_GET(x)\
  1715. FIELD_GET(SD_CMU_CMU_00_R_HWT_SIMULATION_MODE, x)
  1716. #define SD_CMU_CMU_00_CFG_PLL_LOL_SET BIT(1)
  1717. #define SD_CMU_CMU_00_CFG_PLL_LOL_SET_SET(x)\
  1718. FIELD_PREP(SD_CMU_CMU_00_CFG_PLL_LOL_SET, x)
  1719. #define SD_CMU_CMU_00_CFG_PLL_LOL_SET_GET(x)\
  1720. FIELD_GET(SD_CMU_CMU_00_CFG_PLL_LOL_SET, x)
  1721. #define SD_CMU_CMU_00_CFG_PLL_LOS_SET BIT(2)
  1722. #define SD_CMU_CMU_00_CFG_PLL_LOS_SET_SET(x)\
  1723. FIELD_PREP(SD_CMU_CMU_00_CFG_PLL_LOS_SET, x)
  1724. #define SD_CMU_CMU_00_CFG_PLL_LOS_SET_GET(x)\
  1725. FIELD_GET(SD_CMU_CMU_00_CFG_PLL_LOS_SET, x)
  1726. #define SD_CMU_CMU_00_CFG_PLL_TP_SEL_1_0 GENMASK(5, 4)
  1727. #define SD_CMU_CMU_00_CFG_PLL_TP_SEL_1_0_SET(x)\
  1728. FIELD_PREP(SD_CMU_CMU_00_CFG_PLL_TP_SEL_1_0, x)
  1729. #define SD_CMU_CMU_00_CFG_PLL_TP_SEL_1_0_GET(x)\
  1730. FIELD_GET(SD_CMU_CMU_00_CFG_PLL_TP_SEL_1_0, x)
  1731. /* SD10G_CMU_TARGET:CMU_GRP_1:CMU_05 */
  1732. #define SD_CMU_CMU_05(t) __REG(TARGET_SD_CMU, t, 14, 20, 0, 1, 72, 0, 0, 1, 4)
  1733. #define SD_CMU_CMU_05_CFG_REFCK_TERM_EN BIT(0)
  1734. #define SD_CMU_CMU_05_CFG_REFCK_TERM_EN_SET(x)\
  1735. FIELD_PREP(SD_CMU_CMU_05_CFG_REFCK_TERM_EN, x)
  1736. #define SD_CMU_CMU_05_CFG_REFCK_TERM_EN_GET(x)\
  1737. FIELD_GET(SD_CMU_CMU_05_CFG_REFCK_TERM_EN, x)
  1738. #define SD_CMU_CMU_05_CFG_BIAS_TP_SEL_1_0 GENMASK(5, 4)
  1739. #define SD_CMU_CMU_05_CFG_BIAS_TP_SEL_1_0_SET(x)\
  1740. FIELD_PREP(SD_CMU_CMU_05_CFG_BIAS_TP_SEL_1_0, x)
  1741. #define SD_CMU_CMU_05_CFG_BIAS_TP_SEL_1_0_GET(x)\
  1742. FIELD_GET(SD_CMU_CMU_05_CFG_BIAS_TP_SEL_1_0, x)
  1743. /* SD10G_CMU_TARGET:CMU_GRP_1:CMU_06 */
  1744. #define SD_CMU_CMU_06(t) \
  1745. __REG(TARGET_SD_CMU, t, 14, 20, 0, 1, 72, 4, 0, 1, 4)
  1746. #define SD_CMU_CMU_06_CFG_DISLOS BIT(0)
  1747. #define SD_CMU_CMU_06_CFG_DISLOS_SET(x)\
  1748. FIELD_PREP(SD_CMU_CMU_06_CFG_DISLOS, x)
  1749. #define SD_CMU_CMU_06_CFG_DISLOS_GET(x)\
  1750. FIELD_GET(SD_CMU_CMU_06_CFG_DISLOS, x)
  1751. #define SD_CMU_CMU_06_CFG_DISLOL BIT(1)
  1752. #define SD_CMU_CMU_06_CFG_DISLOL_SET(x)\
  1753. FIELD_PREP(SD_CMU_CMU_06_CFG_DISLOL, x)
  1754. #define SD_CMU_CMU_06_CFG_DISLOL_GET(x)\
  1755. FIELD_GET(SD_CMU_CMU_06_CFG_DISLOL, x)
  1756. #define SD_CMU_CMU_06_CFG_DCLOL BIT(2)
  1757. #define SD_CMU_CMU_06_CFG_DCLOL_SET(x)\
  1758. FIELD_PREP(SD_CMU_CMU_06_CFG_DCLOL, x)
  1759. #define SD_CMU_CMU_06_CFG_DCLOL_GET(x)\
  1760. FIELD_GET(SD_CMU_CMU_06_CFG_DCLOL, x)
  1761. #define SD_CMU_CMU_06_CFG_FORCE_RX_FILT BIT(3)
  1762. #define SD_CMU_CMU_06_CFG_FORCE_RX_FILT_SET(x)\
  1763. FIELD_PREP(SD_CMU_CMU_06_CFG_FORCE_RX_FILT, x)
  1764. #define SD_CMU_CMU_06_CFG_FORCE_RX_FILT_GET(x)\
  1765. FIELD_GET(SD_CMU_CMU_06_CFG_FORCE_RX_FILT, x)
  1766. #define SD_CMU_CMU_06_CFG_CTRL_LOGIC_PD BIT(4)
  1767. #define SD_CMU_CMU_06_CFG_CTRL_LOGIC_PD_SET(x)\
  1768. FIELD_PREP(SD_CMU_CMU_06_CFG_CTRL_LOGIC_PD, x)
  1769. #define SD_CMU_CMU_06_CFG_CTRL_LOGIC_PD_GET(x)\
  1770. FIELD_GET(SD_CMU_CMU_06_CFG_CTRL_LOGIC_PD, x)
  1771. #define SD_CMU_CMU_06_CFG_VCO_PD BIT(5)
  1772. #define SD_CMU_CMU_06_CFG_VCO_PD_SET(x)\
  1773. FIELD_PREP(SD_CMU_CMU_06_CFG_VCO_PD, x)
  1774. #define SD_CMU_CMU_06_CFG_VCO_PD_GET(x)\
  1775. FIELD_GET(SD_CMU_CMU_06_CFG_VCO_PD, x)
  1776. #define SD_CMU_CMU_06_CFG_VCO_CAL_RESETN BIT(6)
  1777. #define SD_CMU_CMU_06_CFG_VCO_CAL_RESETN_SET(x)\
  1778. FIELD_PREP(SD_CMU_CMU_06_CFG_VCO_CAL_RESETN, x)
  1779. #define SD_CMU_CMU_06_CFG_VCO_CAL_RESETN_GET(x)\
  1780. FIELD_GET(SD_CMU_CMU_06_CFG_VCO_CAL_RESETN, x)
  1781. #define SD_CMU_CMU_06_CFG_VCO_CAL_BYP BIT(7)
  1782. #define SD_CMU_CMU_06_CFG_VCO_CAL_BYP_SET(x)\
  1783. FIELD_PREP(SD_CMU_CMU_06_CFG_VCO_CAL_BYP, x)
  1784. #define SD_CMU_CMU_06_CFG_VCO_CAL_BYP_GET(x)\
  1785. FIELD_GET(SD_CMU_CMU_06_CFG_VCO_CAL_BYP, x)
  1786. /* SD10G_CMU_TARGET:CMU_GRP_1:CMU_08 */
  1787. #define SD_CMU_CMU_08(t) \
  1788. __REG(TARGET_SD_CMU, t, 14, 20, 0, 1, 72, 12, 0, 1, 4)
  1789. #define SD_CMU_CMU_08_CFG_VFILT2PAD BIT(0)
  1790. #define SD_CMU_CMU_08_CFG_VFILT2PAD_SET(x)\
  1791. FIELD_PREP(SD_CMU_CMU_08_CFG_VFILT2PAD, x)
  1792. #define SD_CMU_CMU_08_CFG_VFILT2PAD_GET(x)\
  1793. FIELD_GET(SD_CMU_CMU_08_CFG_VFILT2PAD, x)
  1794. #define SD_CMU_CMU_08_CFG_EN_DUMMY BIT(1)
  1795. #define SD_CMU_CMU_08_CFG_EN_DUMMY_SET(x)\
  1796. FIELD_PREP(SD_CMU_CMU_08_CFG_EN_DUMMY, x)
  1797. #define SD_CMU_CMU_08_CFG_EN_DUMMY_GET(x)\
  1798. FIELD_GET(SD_CMU_CMU_08_CFG_EN_DUMMY, x)
  1799. #define SD_CMU_CMU_08_CFG_CK_TREE_PD BIT(2)
  1800. #define SD_CMU_CMU_08_CFG_CK_TREE_PD_SET(x)\
  1801. FIELD_PREP(SD_CMU_CMU_08_CFG_CK_TREE_PD, x)
  1802. #define SD_CMU_CMU_08_CFG_CK_TREE_PD_GET(x)\
  1803. FIELD_GET(SD_CMU_CMU_08_CFG_CK_TREE_PD, x)
  1804. #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN BIT(3)
  1805. #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_SET(x)\
  1806. FIELD_PREP(SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN, x)
  1807. #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_GET(x)\
  1808. FIELD_GET(SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN, x)
  1809. #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_EN BIT(4)
  1810. #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_EN_SET(x)\
  1811. FIELD_PREP(SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_EN, x)
  1812. #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_EN_GET(x)\
  1813. FIELD_GET(SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_EN, x)
  1814. /* SD10G_CMU_TARGET:CMU_GRP_1:CMU_09 */
  1815. #define SD_CMU_CMU_09(t) __REG(TARGET_SD_CMU, t, 14, 20, 0, 1, 72, 16, 0, 1, 4)
  1816. #define SD_CMU_CMU_09_CFG_EN_TX_CK_UP BIT(0)
  1817. #define SD_CMU_CMU_09_CFG_EN_TX_CK_UP_SET(x)\
  1818. FIELD_PREP(SD_CMU_CMU_09_CFG_EN_TX_CK_UP, x)
  1819. #define SD_CMU_CMU_09_CFG_EN_TX_CK_UP_GET(x)\
  1820. FIELD_GET(SD_CMU_CMU_09_CFG_EN_TX_CK_UP, x)
  1821. #define SD_CMU_CMU_09_CFG_EN_TX_CK_DN BIT(1)
  1822. #define SD_CMU_CMU_09_CFG_EN_TX_CK_DN_SET(x)\
  1823. FIELD_PREP(SD_CMU_CMU_09_CFG_EN_TX_CK_DN, x)
  1824. #define SD_CMU_CMU_09_CFG_EN_TX_CK_DN_GET(x)\
  1825. FIELD_GET(SD_CMU_CMU_09_CFG_EN_TX_CK_DN, x)
  1826. #define SD_CMU_CMU_09_CFG_SW_8G BIT(4)
  1827. #define SD_CMU_CMU_09_CFG_SW_8G_SET(x)\
  1828. FIELD_PREP(SD_CMU_CMU_09_CFG_SW_8G, x)
  1829. #define SD_CMU_CMU_09_CFG_SW_8G_GET(x)\
  1830. FIELD_GET(SD_CMU_CMU_09_CFG_SW_8G, x)
  1831. #define SD_CMU_CMU_09_CFG_SW_10G BIT(5)
  1832. #define SD_CMU_CMU_09_CFG_SW_10G_SET(x)\
  1833. FIELD_PREP(SD_CMU_CMU_09_CFG_SW_10G, x)
  1834. #define SD_CMU_CMU_09_CFG_SW_10G_GET(x)\
  1835. FIELD_GET(SD_CMU_CMU_09_CFG_SW_10G, x)
  1836. /* SD10G_CMU_TARGET:CMU_GRP_1:CMU_0D */
  1837. #define SD_CMU_CMU_0D(t) __REG(TARGET_SD_CMU, t, 14, 20, 0, 1, 72, 32, 0, 1, 4)
  1838. #define SD_CMU_CMU_0D_CFG_PD_DIV64 BIT(0)
  1839. #define SD_CMU_CMU_0D_CFG_PD_DIV64_SET(x)\
  1840. FIELD_PREP(SD_CMU_CMU_0D_CFG_PD_DIV64, x)
  1841. #define SD_CMU_CMU_0D_CFG_PD_DIV64_GET(x)\
  1842. FIELD_GET(SD_CMU_CMU_0D_CFG_PD_DIV64, x)
  1843. #define SD_CMU_CMU_0D_CFG_PD_DIV66 BIT(1)
  1844. #define SD_CMU_CMU_0D_CFG_PD_DIV66_SET(x)\
  1845. FIELD_PREP(SD_CMU_CMU_0D_CFG_PD_DIV66, x)
  1846. #define SD_CMU_CMU_0D_CFG_PD_DIV66_GET(x)\
  1847. FIELD_GET(SD_CMU_CMU_0D_CFG_PD_DIV66, x)
  1848. #define SD_CMU_CMU_0D_CFG_PMA_TX_CK_PD BIT(2)
  1849. #define SD_CMU_CMU_0D_CFG_PMA_TX_CK_PD_SET(x)\
  1850. FIELD_PREP(SD_CMU_CMU_0D_CFG_PMA_TX_CK_PD, x)
  1851. #define SD_CMU_CMU_0D_CFG_PMA_TX_CK_PD_GET(x)\
  1852. FIELD_GET(SD_CMU_CMU_0D_CFG_PMA_TX_CK_PD, x)
  1853. #define SD_CMU_CMU_0D_CFG_JC_BYP BIT(3)
  1854. #define SD_CMU_CMU_0D_CFG_JC_BYP_SET(x)\
  1855. FIELD_PREP(SD_CMU_CMU_0D_CFG_JC_BYP, x)
  1856. #define SD_CMU_CMU_0D_CFG_JC_BYP_GET(x)\
  1857. FIELD_GET(SD_CMU_CMU_0D_CFG_JC_BYP, x)
  1858. #define SD_CMU_CMU_0D_CFG_REFCK_PD BIT(4)
  1859. #define SD_CMU_CMU_0D_CFG_REFCK_PD_SET(x)\
  1860. FIELD_PREP(SD_CMU_CMU_0D_CFG_REFCK_PD, x)
  1861. #define SD_CMU_CMU_0D_CFG_REFCK_PD_GET(x)\
  1862. FIELD_GET(SD_CMU_CMU_0D_CFG_REFCK_PD, x)
  1863. /* SD10G_CMU_TARGET:CMU_GRP_3:CMU_1B */
  1864. #define SD_CMU_CMU_1B(t) __REG(TARGET_SD_CMU, t, 14, 104, 0, 1, 20, 4, 0, 1, 4)
  1865. #define SD_CMU_CMU_1B_CFG_RESERVE_7_0 GENMASK(7, 0)
  1866. #define SD_CMU_CMU_1B_CFG_RESERVE_7_0_SET(x)\
  1867. FIELD_PREP(SD_CMU_CMU_1B_CFG_RESERVE_7_0, x)
  1868. #define SD_CMU_CMU_1B_CFG_RESERVE_7_0_GET(x)\
  1869. FIELD_GET(SD_CMU_CMU_1B_CFG_RESERVE_7_0, x)
  1870. /* SD10G_CMU_TARGET:CMU_GRP_4:CMU_1F */
  1871. #define SD_CMU_CMU_1F(t) __REG(TARGET_SD_CMU, t, 14, 124, 0, 1, 68, 0, 0, 1, 4)
  1872. #define SD_CMU_CMU_1F_CFG_BIAS_DN_EN BIT(0)
  1873. #define SD_CMU_CMU_1F_CFG_BIAS_DN_EN_SET(x)\
  1874. FIELD_PREP(SD_CMU_CMU_1F_CFG_BIAS_DN_EN, x)
  1875. #define SD_CMU_CMU_1F_CFG_BIAS_DN_EN_GET(x)\
  1876. FIELD_GET(SD_CMU_CMU_1F_CFG_BIAS_DN_EN, x)
  1877. #define SD_CMU_CMU_1F_CFG_BIAS_UP_EN BIT(1)
  1878. #define SD_CMU_CMU_1F_CFG_BIAS_UP_EN_SET(x)\
  1879. FIELD_PREP(SD_CMU_CMU_1F_CFG_BIAS_UP_EN, x)
  1880. #define SD_CMU_CMU_1F_CFG_BIAS_UP_EN_GET(x)\
  1881. FIELD_GET(SD_CMU_CMU_1F_CFG_BIAS_UP_EN, x)
  1882. #define SD_CMU_CMU_1F_CFG_IC2IP_N BIT(2)
  1883. #define SD_CMU_CMU_1F_CFG_IC2IP_N_SET(x)\
  1884. FIELD_PREP(SD_CMU_CMU_1F_CFG_IC2IP_N, x)
  1885. #define SD_CMU_CMU_1F_CFG_IC2IP_N_GET(x)\
  1886. FIELD_GET(SD_CMU_CMU_1F_CFG_IC2IP_N, x)
  1887. #define SD_CMU_CMU_1F_CFG_VTUNE_SEL BIT(3)
  1888. #define SD_CMU_CMU_1F_CFG_VTUNE_SEL_SET(x)\
  1889. FIELD_PREP(SD_CMU_CMU_1F_CFG_VTUNE_SEL, x)
  1890. #define SD_CMU_CMU_1F_CFG_VTUNE_SEL_GET(x)\
  1891. FIELD_GET(SD_CMU_CMU_1F_CFG_VTUNE_SEL, x)
  1892. /* SD10G_CMU_TARGET:CMU_GRP_5:CMU_30 */
  1893. #define SD_CMU_CMU_30(t) __REG(TARGET_SD_CMU, t, 14, 192, 0, 1, 72, 0, 0, 1, 4)
  1894. #define SD_CMU_CMU_30_R_PLL_DLOL_EN BIT(0)
  1895. #define SD_CMU_CMU_30_R_PLL_DLOL_EN_SET(x)\
  1896. FIELD_PREP(SD_CMU_CMU_30_R_PLL_DLOL_EN, x)
  1897. #define SD_CMU_CMU_30_R_PLL_DLOL_EN_GET(x)\
  1898. FIELD_GET(SD_CMU_CMU_30_R_PLL_DLOL_EN, x)
  1899. /* SD10G_CMU_TARGET:CMU_GRP_6:CMU_44 */
  1900. #define SD_CMU_CMU_44(t) __REG(TARGET_SD_CMU, t, 14, 264, 0, 1, 632, 8, 0, 1, 4)
  1901. #define SD_CMU_CMU_44_R_PLL_RSTN BIT(0)
  1902. #define SD_CMU_CMU_44_R_PLL_RSTN_SET(x)\
  1903. FIELD_PREP(SD_CMU_CMU_44_R_PLL_RSTN, x)
  1904. #define SD_CMU_CMU_44_R_PLL_RSTN_GET(x)\
  1905. FIELD_GET(SD_CMU_CMU_44_R_PLL_RSTN, x)
  1906. #define SD_CMU_CMU_44_R_CK_RESETB BIT(1)
  1907. #define SD_CMU_CMU_44_R_CK_RESETB_SET(x)\
  1908. FIELD_PREP(SD_CMU_CMU_44_R_CK_RESETB, x)
  1909. #define SD_CMU_CMU_44_R_CK_RESETB_GET(x)\
  1910. FIELD_GET(SD_CMU_CMU_44_R_CK_RESETB, x)
  1911. /* SD10G_CMU_TARGET:CMU_GRP_6:CMU_45 */
  1912. #define SD_CMU_CMU_45(t) __REG(TARGET_SD_CMU, t, 14, 264, 0, 1, 632, 12, 0, 1, 4)
  1913. #define SD_CMU_CMU_45_R_EN_RATECHG_CTRL BIT(0)
  1914. #define SD_CMU_CMU_45_R_EN_RATECHG_CTRL_SET(x)\
  1915. FIELD_PREP(SD_CMU_CMU_45_R_EN_RATECHG_CTRL, x)
  1916. #define SD_CMU_CMU_45_R_EN_RATECHG_CTRL_GET(x)\
  1917. FIELD_GET(SD_CMU_CMU_45_R_EN_RATECHG_CTRL, x)
  1918. #define SD_CMU_CMU_45_R_DWIDTHCTRL_FROM_HWT BIT(1)
  1919. #define SD_CMU_CMU_45_R_DWIDTHCTRL_FROM_HWT_SET(x)\
  1920. FIELD_PREP(SD_CMU_CMU_45_R_DWIDTHCTRL_FROM_HWT, x)
  1921. #define SD_CMU_CMU_45_R_DWIDTHCTRL_FROM_HWT_GET(x)\
  1922. FIELD_GET(SD_CMU_CMU_45_R_DWIDTHCTRL_FROM_HWT, x)
  1923. #define SD_CMU_CMU_45_RESERVED BIT(2)
  1924. #define SD_CMU_CMU_45_RESERVED_SET(x)\
  1925. FIELD_PREP(SD_CMU_CMU_45_RESERVED, x)
  1926. #define SD_CMU_CMU_45_RESERVED_GET(x)\
  1927. FIELD_GET(SD_CMU_CMU_45_RESERVED, x)
  1928. #define SD_CMU_CMU_45_R_REFCK_SSC_EN_FROM_HWT BIT(3)
  1929. #define SD_CMU_CMU_45_R_REFCK_SSC_EN_FROM_HWT_SET(x)\
  1930. FIELD_PREP(SD_CMU_CMU_45_R_REFCK_SSC_EN_FROM_HWT, x)
  1931. #define SD_CMU_CMU_45_R_REFCK_SSC_EN_FROM_HWT_GET(x)\
  1932. FIELD_GET(SD_CMU_CMU_45_R_REFCK_SSC_EN_FROM_HWT, x)
  1933. #define SD_CMU_CMU_45_RESERVED_2 BIT(4)
  1934. #define SD_CMU_CMU_45_RESERVED_2_SET(x)\
  1935. FIELD_PREP(SD_CMU_CMU_45_RESERVED_2, x)
  1936. #define SD_CMU_CMU_45_RESERVED_2_GET(x)\
  1937. FIELD_GET(SD_CMU_CMU_45_RESERVED_2, x)
  1938. #define SD_CMU_CMU_45_R_LINK_BUF_EN_FROM_HWT BIT(5)
  1939. #define SD_CMU_CMU_45_R_LINK_BUF_EN_FROM_HWT_SET(x)\
  1940. FIELD_PREP(SD_CMU_CMU_45_R_LINK_BUF_EN_FROM_HWT, x)
  1941. #define SD_CMU_CMU_45_R_LINK_BUF_EN_FROM_HWT_GET(x)\
  1942. FIELD_GET(SD_CMU_CMU_45_R_LINK_BUF_EN_FROM_HWT, x)
  1943. #define SD_CMU_CMU_45_R_BIAS_EN_FROM_HWT BIT(6)
  1944. #define SD_CMU_CMU_45_R_BIAS_EN_FROM_HWT_SET(x)\
  1945. FIELD_PREP(SD_CMU_CMU_45_R_BIAS_EN_FROM_HWT, x)
  1946. #define SD_CMU_CMU_45_R_BIAS_EN_FROM_HWT_GET(x)\
  1947. FIELD_GET(SD_CMU_CMU_45_R_BIAS_EN_FROM_HWT, x)
  1948. #define SD_CMU_CMU_45_R_AUTO_RST_TREE_PD_MAN BIT(7)
  1949. #define SD_CMU_CMU_45_R_AUTO_RST_TREE_PD_MAN_SET(x)\
  1950. FIELD_PREP(SD_CMU_CMU_45_R_AUTO_RST_TREE_PD_MAN, x)
  1951. #define SD_CMU_CMU_45_R_AUTO_RST_TREE_PD_MAN_GET(x)\
  1952. FIELD_GET(SD_CMU_CMU_45_R_AUTO_RST_TREE_PD_MAN, x)
  1953. /* SD10G_CMU_TARGET:CMU_GRP_6:CMU_47 */
  1954. #define SD_CMU_CMU_47(t) __REG(TARGET_SD_CMU, t, 14, 264, 0, 1, 632, 20, 0, 1, 4)
  1955. #define SD_CMU_CMU_47_R_PCS2PMA_PHYMODE_4_0 GENMASK(4, 0)
  1956. #define SD_CMU_CMU_47_R_PCS2PMA_PHYMODE_4_0_SET(x)\
  1957. FIELD_PREP(SD_CMU_CMU_47_R_PCS2PMA_PHYMODE_4_0, x)
  1958. #define SD_CMU_CMU_47_R_PCS2PMA_PHYMODE_4_0_GET(x)\
  1959. FIELD_GET(SD_CMU_CMU_47_R_PCS2PMA_PHYMODE_4_0, x)
  1960. /* SD10G_CMU_TARGET:CMU_GRP_7:CMU_E0 */
  1961. #define SD_CMU_CMU_E0(t) __REG(TARGET_SD_CMU, t, 14, 896, 0, 1, 8, 0, 0, 1, 4)
  1962. #define SD_CMU_CMU_E0_READ_VCO_CTUNE_3_0 GENMASK(3, 0)
  1963. #define SD_CMU_CMU_E0_READ_VCO_CTUNE_3_0_SET(x)\
  1964. FIELD_PREP(SD_CMU_CMU_E0_READ_VCO_CTUNE_3_0, x)
  1965. #define SD_CMU_CMU_E0_READ_VCO_CTUNE_3_0_GET(x)\
  1966. FIELD_GET(SD_CMU_CMU_E0_READ_VCO_CTUNE_3_0, x)
  1967. #define SD_CMU_CMU_E0_PLL_LOL_UDL BIT(4)
  1968. #define SD_CMU_CMU_E0_PLL_LOL_UDL_SET(x)\
  1969. FIELD_PREP(SD_CMU_CMU_E0_PLL_LOL_UDL, x)
  1970. #define SD_CMU_CMU_E0_PLL_LOL_UDL_GET(x)\
  1971. FIELD_GET(SD_CMU_CMU_E0_PLL_LOL_UDL, x)
  1972. /* SD_CMU_TARGET:SD_CMU_CFG:SD_CMU_CFG */
  1973. #define SD_CMU_CFG_SD_CMU_CFG(t) __REG(TARGET_SD_CMU_CFG, t, 14, 0, 0, 1, 8, 0, 0, 1, 4)
  1974. #define SD_CMU_CFG_SD_CMU_CFG_CMU_RST BIT(0)
  1975. #define SD_CMU_CFG_SD_CMU_CFG_CMU_RST_SET(x)\
  1976. FIELD_PREP(SD_CMU_CFG_SD_CMU_CFG_CMU_RST, x)
  1977. #define SD_CMU_CFG_SD_CMU_CFG_CMU_RST_GET(x)\
  1978. FIELD_GET(SD_CMU_CFG_SD_CMU_CFG_CMU_RST, x)
  1979. #define SD_CMU_CFG_SD_CMU_CFG_EXT_CFG_RST BIT(1)
  1980. #define SD_CMU_CFG_SD_CMU_CFG_EXT_CFG_RST_SET(x)\
  1981. FIELD_PREP(SD_CMU_CFG_SD_CMU_CFG_EXT_CFG_RST, x)
  1982. #define SD_CMU_CFG_SD_CMU_CFG_EXT_CFG_RST_GET(x)\
  1983. FIELD_GET(SD_CMU_CFG_SD_CMU_CFG_EXT_CFG_RST, x)
  1984. /* SD_LANE_TARGET:SD_RESET:SD_SER_RST */
  1985. #define SD_LANE_SD_SER_RST(t) __REG(TARGET_SD_LANE, t, 25, 0, 0, 1, 8, 0, 0, 1, 4)
  1986. #define SD_LANE_SD_SER_RST_SER_RST BIT(0)
  1987. #define SD_LANE_SD_SER_RST_SER_RST_SET(x)\
  1988. FIELD_PREP(SD_LANE_SD_SER_RST_SER_RST, x)
  1989. #define SD_LANE_SD_SER_RST_SER_RST_GET(x)\
  1990. FIELD_GET(SD_LANE_SD_SER_RST_SER_RST, x)
  1991. /* SD_LANE_TARGET:SD_RESET:SD_DES_RST */
  1992. #define SD_LANE_SD_DES_RST(t) __REG(TARGET_SD_LANE, t, 25, 0, 0, 1, 8, 4, 0, 1, 4)
  1993. #define SD_LANE_SD_DES_RST_DES_RST BIT(0)
  1994. #define SD_LANE_SD_DES_RST_DES_RST_SET(x)\
  1995. FIELD_PREP(SD_LANE_SD_DES_RST_DES_RST, x)
  1996. #define SD_LANE_SD_DES_RST_DES_RST_GET(x)\
  1997. FIELD_GET(SD_LANE_SD_DES_RST_DES_RST, x)
  1998. /* SD_LANE_TARGET:SD_LANE_CFG_STAT:SD_LANE_CFG */
  1999. #define SD_LANE_SD_LANE_CFG(t) __REG(TARGET_SD_LANE, t, 25, 8, 0, 1, 8, 0, 0, 1, 4)
  2000. #define SD_LANE_SD_LANE_CFG_MACRO_RST BIT(0)
  2001. #define SD_LANE_SD_LANE_CFG_MACRO_RST_SET(x)\
  2002. FIELD_PREP(SD_LANE_SD_LANE_CFG_MACRO_RST, x)
  2003. #define SD_LANE_SD_LANE_CFG_MACRO_RST_GET(x)\
  2004. FIELD_GET(SD_LANE_SD_LANE_CFG_MACRO_RST, x)
  2005. #define SD_LANE_SD_LANE_CFG_EXT_CFG_RST BIT(1)
  2006. #define SD_LANE_SD_LANE_CFG_EXT_CFG_RST_SET(x)\
  2007. FIELD_PREP(SD_LANE_SD_LANE_CFG_EXT_CFG_RST, x)
  2008. #define SD_LANE_SD_LANE_CFG_EXT_CFG_RST_GET(x)\
  2009. FIELD_GET(SD_LANE_SD_LANE_CFG_EXT_CFG_RST, x)
  2010. #define SD_LANE_SD_LANE_CFG_TX_REF_SEL GENMASK(5, 4)
  2011. #define SD_LANE_SD_LANE_CFG_TX_REF_SEL_SET(x)\
  2012. FIELD_PREP(SD_LANE_SD_LANE_CFG_TX_REF_SEL, x)
  2013. #define SD_LANE_SD_LANE_CFG_TX_REF_SEL_GET(x)\
  2014. FIELD_GET(SD_LANE_SD_LANE_CFG_TX_REF_SEL, x)
  2015. #define SD_LANE_SD_LANE_CFG_RX_REF_SEL GENMASK(7, 6)
  2016. #define SD_LANE_SD_LANE_CFG_RX_REF_SEL_SET(x)\
  2017. FIELD_PREP(SD_LANE_SD_LANE_CFG_RX_REF_SEL, x)
  2018. #define SD_LANE_SD_LANE_CFG_RX_REF_SEL_GET(x)\
  2019. FIELD_GET(SD_LANE_SD_LANE_CFG_RX_REF_SEL, x)
  2020. #define SD_LANE_SD_LANE_CFG_LANE_RST BIT(8)
  2021. #define SD_LANE_SD_LANE_CFG_LANE_RST_SET(x)\
  2022. FIELD_PREP(SD_LANE_SD_LANE_CFG_LANE_RST, x)
  2023. #define SD_LANE_SD_LANE_CFG_LANE_RST_GET(x)\
  2024. FIELD_GET(SD_LANE_SD_LANE_CFG_LANE_RST, x)
  2025. #define SD_LANE_SD_LANE_CFG_LANE_TX_RST BIT(9)
  2026. #define SD_LANE_SD_LANE_CFG_LANE_TX_RST_SET(x)\
  2027. FIELD_PREP(SD_LANE_SD_LANE_CFG_LANE_TX_RST, x)
  2028. #define SD_LANE_SD_LANE_CFG_LANE_TX_RST_GET(x)\
  2029. FIELD_GET(SD_LANE_SD_LANE_CFG_LANE_TX_RST, x)
  2030. #define SD_LANE_SD_LANE_CFG_LANE_RX_RST BIT(10)
  2031. #define SD_LANE_SD_LANE_CFG_LANE_RX_RST_SET(x)\
  2032. FIELD_PREP(SD_LANE_SD_LANE_CFG_LANE_RX_RST, x)
  2033. #define SD_LANE_SD_LANE_CFG_LANE_RX_RST_GET(x)\
  2034. FIELD_GET(SD_LANE_SD_LANE_CFG_LANE_RX_RST, x)
  2035. /* SD_LANE_TARGET:SD_LANE_CFG_STAT:SD_LANE_STAT */
  2036. #define SD_LANE_SD_LANE_STAT(t) __REG(TARGET_SD_LANE, t, 25, 8, 0, 1, 8, 4, 0, 1, 4)
  2037. #define SD_LANE_SD_LANE_STAT_PMA_RST_DONE BIT(0)
  2038. #define SD_LANE_SD_LANE_STAT_PMA_RST_DONE_SET(x)\
  2039. FIELD_PREP(SD_LANE_SD_LANE_STAT_PMA_RST_DONE, x)
  2040. #define SD_LANE_SD_LANE_STAT_PMA_RST_DONE_GET(x)\
  2041. FIELD_GET(SD_LANE_SD_LANE_STAT_PMA_RST_DONE, x)
  2042. #define SD_LANE_SD_LANE_STAT_DFE_RST_DONE BIT(1)
  2043. #define SD_LANE_SD_LANE_STAT_DFE_RST_DONE_SET(x)\
  2044. FIELD_PREP(SD_LANE_SD_LANE_STAT_DFE_RST_DONE, x)
  2045. #define SD_LANE_SD_LANE_STAT_DFE_RST_DONE_GET(x)\
  2046. FIELD_GET(SD_LANE_SD_LANE_STAT_DFE_RST_DONE, x)
  2047. #define SD_LANE_SD_LANE_STAT_DBG_OBS GENMASK(31, 16)
  2048. #define SD_LANE_SD_LANE_STAT_DBG_OBS_SET(x)\
  2049. FIELD_PREP(SD_LANE_SD_LANE_STAT_DBG_OBS, x)
  2050. #define SD_LANE_SD_LANE_STAT_DBG_OBS_GET(x)\
  2051. FIELD_GET(SD_LANE_SD_LANE_STAT_DBG_OBS, x)
  2052. /* SD_LANE_TARGET:SD_PWR_CFG:QUIET_MODE_6G */
  2053. #define SD_LANE_QUIET_MODE_6G(t) \
  2054. __REG(TARGET_SD_LANE, t, 25, 24, 0, 1, 8, 4, 0, 1, 4)
  2055. #define SD_LANE_QUIET_MODE_6G_QUIET_MODE GENMASK(24, 0)
  2056. #define SD_LANE_QUIET_MODE_6G_QUIET_MODE_SET(x)\
  2057. FIELD_PREP(SD_LANE_QUIET_MODE_6G_QUIET_MODE, x)
  2058. #define SD_LANE_QUIET_MODE_6G_QUIET_MODE_GET(x)\
  2059. FIELD_GET(SD_LANE_QUIET_MODE_6G_QUIET_MODE, x)
  2060. /* SD_LANE_TARGET:CFG_STAT_FX100:MISC */
  2061. #define SD_LANE_MISC(t) __REG(TARGET_SD_LANE, t, 25, 56, 0, 1, 56, 0, 0, 1, 4)
  2062. #define SD_LANE_MISC_SD_125_RST_DIS BIT(0)
  2063. #define SD_LANE_MISC_SD_125_RST_DIS_SET(x)\
  2064. FIELD_PREP(SD_LANE_MISC_SD_125_RST_DIS, x)
  2065. #define SD_LANE_MISC_SD_125_RST_DIS_GET(x)\
  2066. FIELD_GET(SD_LANE_MISC_SD_125_RST_DIS, x)
  2067. #define SD_LANE_MISC_RX_ENA BIT(1)
  2068. #define SD_LANE_MISC_RX_ENA_SET(x)\
  2069. FIELD_PREP(SD_LANE_MISC_RX_ENA, x)
  2070. #define SD_LANE_MISC_RX_ENA_GET(x)\
  2071. FIELD_GET(SD_LANE_MISC_RX_ENA, x)
  2072. #define SD_LANE_MISC_MUX_ENA BIT(2)
  2073. #define SD_LANE_MISC_MUX_ENA_SET(x)\
  2074. FIELD_PREP(SD_LANE_MISC_MUX_ENA, x)
  2075. #define SD_LANE_MISC_MUX_ENA_GET(x)\
  2076. FIELD_GET(SD_LANE_MISC_MUX_ENA, x)
  2077. #define SD_LANE_MISC_CORE_CLK_FREQ GENMASK(5, 4)
  2078. #define SD_LANE_MISC_CORE_CLK_FREQ_SET(x)\
  2079. FIELD_PREP(SD_LANE_MISC_CORE_CLK_FREQ, x)
  2080. #define SD_LANE_MISC_CORE_CLK_FREQ_GET(x)\
  2081. FIELD_GET(SD_LANE_MISC_CORE_CLK_FREQ, x)
  2082. /* SD_LANE_TARGET:CFG_STAT_FX100:M_STAT_MISC */
  2083. #define SD_LANE_M_STAT_MISC(t) __REG(TARGET_SD_LANE, t, 25, 56, 0, 1, 56, 36, 0, 1, 4)
  2084. #define SD_LANE_M_STAT_MISC_M_RIS_EDGE_PTR_ADJ_SUM GENMASK(21, 0)
  2085. #define SD_LANE_M_STAT_MISC_M_RIS_EDGE_PTR_ADJ_SUM_SET(x)\
  2086. FIELD_PREP(SD_LANE_M_STAT_MISC_M_RIS_EDGE_PTR_ADJ_SUM, x)
  2087. #define SD_LANE_M_STAT_MISC_M_RIS_EDGE_PTR_ADJ_SUM_GET(x)\
  2088. FIELD_GET(SD_LANE_M_STAT_MISC_M_RIS_EDGE_PTR_ADJ_SUM, x)
  2089. #define SD_LANE_M_STAT_MISC_M_LOCK_CNT GENMASK(31, 24)
  2090. #define SD_LANE_M_STAT_MISC_M_LOCK_CNT_SET(x)\
  2091. FIELD_PREP(SD_LANE_M_STAT_MISC_M_LOCK_CNT, x)
  2092. #define SD_LANE_M_STAT_MISC_M_LOCK_CNT_GET(x)\
  2093. FIELD_GET(SD_LANE_M_STAT_MISC_M_LOCK_CNT, x)
  2094. /* SD25G_CFG_TARGET:SD_RESET:SD_SER_RST */
  2095. #define SD_LANE_25G_SD_SER_RST(t) __REG(TARGET_SD_LANE_25G, t, 8, 0, 0, 1, 8, 0, 0, 1, 4)
  2096. #define SD_LANE_25G_SD_SER_RST_SER_RST BIT(0)
  2097. #define SD_LANE_25G_SD_SER_RST_SER_RST_SET(x)\
  2098. FIELD_PREP(SD_LANE_25G_SD_SER_RST_SER_RST, x)
  2099. #define SD_LANE_25G_SD_SER_RST_SER_RST_GET(x)\
  2100. FIELD_GET(SD_LANE_25G_SD_SER_RST_SER_RST, x)
  2101. /* SD25G_CFG_TARGET:SD_RESET:SD_DES_RST */
  2102. #define SD_LANE_25G_SD_DES_RST(t) __REG(TARGET_SD_LANE_25G, t, 8, 0, 0, 1, 8, 4, 0, 1, 4)
  2103. #define SD_LANE_25G_SD_DES_RST_DES_RST BIT(0)
  2104. #define SD_LANE_25G_SD_DES_RST_DES_RST_SET(x)\
  2105. FIELD_PREP(SD_LANE_25G_SD_DES_RST_DES_RST, x)
  2106. #define SD_LANE_25G_SD_DES_RST_DES_RST_GET(x)\
  2107. FIELD_GET(SD_LANE_25G_SD_DES_RST_DES_RST, x)
  2108. /* SD25G_CFG_TARGET:SD_LANE_CFG_STAT:SD_LANE_CFG */
  2109. #define SD_LANE_25G_SD_LANE_CFG(t) __REG(TARGET_SD_LANE_25G, t, 8, 8, 0, 1, 12, 0, 0, 1, 4)
  2110. #define SD_LANE_25G_SD_LANE_CFG_MACRO_RST BIT(0)
  2111. #define SD_LANE_25G_SD_LANE_CFG_MACRO_RST_SET(x)\
  2112. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_MACRO_RST, x)
  2113. #define SD_LANE_25G_SD_LANE_CFG_MACRO_RST_GET(x)\
  2114. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_MACRO_RST, x)
  2115. #define SD_LANE_25G_SD_LANE_CFG_EXT_CFG_RST BIT(1)
  2116. #define SD_LANE_25G_SD_LANE_CFG_EXT_CFG_RST_SET(x)\
  2117. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_EXT_CFG_RST, x)
  2118. #define SD_LANE_25G_SD_LANE_CFG_EXT_CFG_RST_GET(x)\
  2119. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_EXT_CFG_RST, x)
  2120. #define SD_LANE_25G_SD_LANE_CFG_HWT_MULTI_LANE_MODE BIT(4)
  2121. #define SD_LANE_25G_SD_LANE_CFG_HWT_MULTI_LANE_MODE_SET(x)\
  2122. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_HWT_MULTI_LANE_MODE, x)
  2123. #define SD_LANE_25G_SD_LANE_CFG_HWT_MULTI_LANE_MODE_GET(x)\
  2124. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_HWT_MULTI_LANE_MODE, x)
  2125. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_PHYMODE GENMASK(7, 5)
  2126. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_PHYMODE_SET(x)\
  2127. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_PHYMODE, x)
  2128. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_PHYMODE_GET(x)\
  2129. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_PHYMODE, x)
  2130. #define SD_LANE_25G_SD_LANE_CFG_LANE_RST BIT(8)
  2131. #define SD_LANE_25G_SD_LANE_CFG_LANE_RST_SET(x)\
  2132. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_LANE_RST, x)
  2133. #define SD_LANE_25G_SD_LANE_CFG_LANE_RST_GET(x)\
  2134. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_LANE_RST, x)
  2135. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_ADV BIT(9)
  2136. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_ADV_SET(x)\
  2137. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_EN_ADV, x)
  2138. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_ADV_GET(x)\
  2139. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_EN_ADV, x)
  2140. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_MAIN BIT(10)
  2141. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_MAIN_SET(x)\
  2142. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_EN_MAIN, x)
  2143. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_MAIN_GET(x)\
  2144. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_EN_MAIN, x)
  2145. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_DLY BIT(11)
  2146. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_DLY_SET(x)\
  2147. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_EN_DLY, x)
  2148. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_DLY_GET(x)\
  2149. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_EN_DLY, x)
  2150. #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_ADV GENMASK(15, 12)
  2151. #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_ADV_SET(x)\
  2152. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_ADV, x)
  2153. #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_ADV_GET(x)\
  2154. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_ADV, x)
  2155. #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_MAIN BIT(16)
  2156. #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_MAIN_SET(x)\
  2157. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_MAIN, x)
  2158. #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_MAIN_GET(x)\
  2159. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_MAIN, x)
  2160. #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_DLY GENMASK(21, 17)
  2161. #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_DLY_SET(x)\
  2162. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_DLY, x)
  2163. #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_DLY_GET(x)\
  2164. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_DLY, x)
  2165. #define SD_LANE_25G_SD_LANE_CFG_PCS_ISCAN_EN BIT(22)
  2166. #define SD_LANE_25G_SD_LANE_CFG_PCS_ISCAN_EN_SET(x)\
  2167. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_ISCAN_EN, x)
  2168. #define SD_LANE_25G_SD_LANE_CFG_PCS_ISCAN_EN_GET(x)\
  2169. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_ISCAN_EN, x)
  2170. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_FAST_ISCAN BIT(23)
  2171. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_FAST_ISCAN_SET(x)\
  2172. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_EN_FAST_ISCAN, x)
  2173. #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_FAST_ISCAN_GET(x)\
  2174. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_EN_FAST_ISCAN, x)
  2175. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXSWING BIT(24)
  2176. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXSWING_SET(x)\
  2177. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXSWING, x)
  2178. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXSWING_GET(x)\
  2179. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXSWING, x)
  2180. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXEI BIT(25)
  2181. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXEI_SET(x)\
  2182. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXEI, x)
  2183. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXEI_GET(x)\
  2184. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXEI, x)
  2185. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXMARGIN GENMASK(28, 26)
  2186. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXMARGIN_SET(x)\
  2187. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXMARGIN, x)
  2188. #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXMARGIN_GET(x)\
  2189. FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXMARGIN, x)
  2190. /* SD25G_CFG_TARGET:SD_LANE_CFG_STAT:SD_LANE_CFG2 */
  2191. #define SD_LANE_25G_SD_LANE_CFG2(t) __REG(TARGET_SD_LANE_25G, t, 8, 8, 0, 1, 12, 4, 0, 1, 4)
  2192. #define SD_LANE_25G_SD_LANE_CFG2_DATA_WIDTH_SEL GENMASK(2, 0)
  2193. #define SD_LANE_25G_SD_LANE_CFG2_DATA_WIDTH_SEL_SET(x)\
  2194. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_DATA_WIDTH_SEL, x)
  2195. #define SD_LANE_25G_SD_LANE_CFG2_DATA_WIDTH_SEL_GET(x)\
  2196. FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_DATA_WIDTH_SEL, x)
  2197. #define SD_LANE_25G_SD_LANE_CFG2_PMA_TXCK_SEL GENMASK(5, 3)
  2198. #define SD_LANE_25G_SD_LANE_CFG2_PMA_TXCK_SEL_SET(x)\
  2199. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_PMA_TXCK_SEL, x)
  2200. #define SD_LANE_25G_SD_LANE_CFG2_PMA_TXCK_SEL_GET(x)\
  2201. FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_PMA_TXCK_SEL, x)
  2202. #define SD_LANE_25G_SD_LANE_CFG2_PMA_RXDIV_SEL GENMASK(8, 6)
  2203. #define SD_LANE_25G_SD_LANE_CFG2_PMA_RXDIV_SEL_SET(x)\
  2204. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_PMA_RXDIV_SEL, x)
  2205. #define SD_LANE_25G_SD_LANE_CFG2_PMA_RXDIV_SEL_GET(x)\
  2206. FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_PMA_RXDIV_SEL, x)
  2207. #define SD_LANE_25G_SD_LANE_CFG2_PCS2PMA_TX_SPEED GENMASK(10, 9)
  2208. #define SD_LANE_25G_SD_LANE_CFG2_PCS2PMA_TX_SPEED_SET(x)\
  2209. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_PCS2PMA_TX_SPEED, x)
  2210. #define SD_LANE_25G_SD_LANE_CFG2_PCS2PMA_TX_SPEED_GET(x)\
  2211. FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_PCS2PMA_TX_SPEED, x)
  2212. #define SD_LANE_25G_SD_LANE_CFG2_TXFIFO_CK_DIV GENMASK(13, 11)
  2213. #define SD_LANE_25G_SD_LANE_CFG2_TXFIFO_CK_DIV_SET(x)\
  2214. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_TXFIFO_CK_DIV, x)
  2215. #define SD_LANE_25G_SD_LANE_CFG2_TXFIFO_CK_DIV_GET(x)\
  2216. FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_TXFIFO_CK_DIV, x)
  2217. #define SD_LANE_25G_SD_LANE_CFG2_RXFIFO_CK_DIV GENMASK(16, 14)
  2218. #define SD_LANE_25G_SD_LANE_CFG2_RXFIFO_CK_DIV_SET(x)\
  2219. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_RXFIFO_CK_DIV, x)
  2220. #define SD_LANE_25G_SD_LANE_CFG2_RXFIFO_CK_DIV_GET(x)\
  2221. FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_RXFIFO_CK_DIV, x)
  2222. #define SD_LANE_25G_SD_LANE_CFG2_HWT_VCO_DIV_SEL GENMASK(19, 17)
  2223. #define SD_LANE_25G_SD_LANE_CFG2_HWT_VCO_DIV_SEL_SET(x)\
  2224. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_HWT_VCO_DIV_SEL, x)
  2225. #define SD_LANE_25G_SD_LANE_CFG2_HWT_VCO_DIV_SEL_GET(x)\
  2226. FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_HWT_VCO_DIV_SEL, x)
  2227. #define SD_LANE_25G_SD_LANE_CFG2_HWT_CFG_SEL_DIV GENMASK(23, 20)
  2228. #define SD_LANE_25G_SD_LANE_CFG2_HWT_CFG_SEL_DIV_SET(x)\
  2229. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_HWT_CFG_SEL_DIV, x)
  2230. #define SD_LANE_25G_SD_LANE_CFG2_HWT_CFG_SEL_DIV_GET(x)\
  2231. FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_HWT_CFG_SEL_DIV, x)
  2232. #define SD_LANE_25G_SD_LANE_CFG2_HWT_PRE_DIVSEL GENMASK(25, 24)
  2233. #define SD_LANE_25G_SD_LANE_CFG2_HWT_PRE_DIVSEL_SET(x)\
  2234. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_HWT_PRE_DIVSEL, x)
  2235. #define SD_LANE_25G_SD_LANE_CFG2_HWT_PRE_DIVSEL_GET(x)\
  2236. FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_HWT_PRE_DIVSEL, x)
  2237. #define SD_LANE_25G_SD_LANE_CFG2_TXRATE_SEL GENMASK(28, 26)
  2238. #define SD_LANE_25G_SD_LANE_CFG2_TXRATE_SEL_SET(x)\
  2239. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_TXRATE_SEL, x)
  2240. #define SD_LANE_25G_SD_LANE_CFG2_TXRATE_SEL_GET(x)\
  2241. FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_TXRATE_SEL, x)
  2242. #define SD_LANE_25G_SD_LANE_CFG2_RXRATE_SEL GENMASK(31, 29)
  2243. #define SD_LANE_25G_SD_LANE_CFG2_RXRATE_SEL_SET(x)\
  2244. FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_RXRATE_SEL, x)
  2245. #define SD_LANE_25G_SD_LANE_CFG2_RXRATE_SEL_GET(x)\
  2246. FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_RXRATE_SEL, x)
  2247. /* SD25G_CFG_TARGET:SD_LANE_CFG_STAT:SD_LANE_STAT */
  2248. #define SD_LANE_25G_SD_LANE_STAT(t) __REG(TARGET_SD_LANE_25G, t, 8, 8, 0, 1, 12, 8, 0, 1, 4)
  2249. #define SD_LANE_25G_SD_LANE_STAT_PMA_RST_DONE BIT(0)
  2250. #define SD_LANE_25G_SD_LANE_STAT_PMA_RST_DONE_SET(x)\
  2251. FIELD_PREP(SD_LANE_25G_SD_LANE_STAT_PMA_RST_DONE, x)
  2252. #define SD_LANE_25G_SD_LANE_STAT_PMA_RST_DONE_GET(x)\
  2253. FIELD_GET(SD_LANE_25G_SD_LANE_STAT_PMA_RST_DONE, x)
  2254. #define SD_LANE_25G_SD_LANE_STAT_LANE_RST_DONE BIT(1)
  2255. #define SD_LANE_25G_SD_LANE_STAT_LANE_RST_DONE_SET(x)\
  2256. FIELD_PREP(SD_LANE_25G_SD_LANE_STAT_LANE_RST_DONE, x)
  2257. #define SD_LANE_25G_SD_LANE_STAT_LANE_RST_DONE_GET(x)\
  2258. FIELD_GET(SD_LANE_25G_SD_LANE_STAT_LANE_RST_DONE, x)
  2259. #define SD_LANE_25G_SD_LANE_STAT_DBG_OBS GENMASK(31, 16)
  2260. #define SD_LANE_25G_SD_LANE_STAT_DBG_OBS_SET(x)\
  2261. FIELD_PREP(SD_LANE_25G_SD_LANE_STAT_DBG_OBS, x)
  2262. #define SD_LANE_25G_SD_LANE_STAT_DBG_OBS_GET(x)\
  2263. FIELD_GET(SD_LANE_25G_SD_LANE_STAT_DBG_OBS, x)
  2264. /* SD25G_CFG_TARGET:SD_PWR_CFG:QUIET_MODE_6G */
  2265. #define SD_LANE_25G_QUIET_MODE_6G(t) \
  2266. __REG(TARGET_SD_LANE_25G, t, 8, 28, 0, 1, 8, 4, 0, 1, 4)
  2267. #define SD_LANE_25G_QUIET_MODE_6G_QUIET_MODE GENMASK(24, 0)
  2268. #define SD_LANE_25G_QUIET_MODE_6G_QUIET_MODE_SET(x)\
  2269. FIELD_PREP(SD_LANE_25G_QUIET_MODE_6G_QUIET_MODE, x)
  2270. #define SD_LANE_25G_QUIET_MODE_6G_QUIET_MODE_GET(x)\
  2271. FIELD_GET(SD_LANE_25G_QUIET_MODE_6G_QUIET_MODE, x)
  2272. #endif /* _SPARX5_SERDES_REGS_H_ */