| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801 |
- /* SPDX-License-Identifier: GPL-2.0+
- * Microchip Sparx5 SerDes driver
- *
- * Copyright (c) 2020 Microchip Technology Inc.
- */
- /* This file is autogenerated by cml-utils 2020-11-16 13:11:27 +0100.
- * Commit ID: 13bdf073131d8bf40c54901df6988ae4e9c8f29f
- */
- #ifndef _SPARX5_SERDES_REGS_H_
- #define _SPARX5_SERDES_REGS_H_
- #include <linux/bitfield.h>
- #include <linux/types.h>
- #include <linux/bug.h>
- enum sparx5_serdes_target {
- TARGET_SD10G_LANE = 200,
- TARGET_SD25G_LANE = 212,
- TARGET_SD6G_LANE = 233,
- TARGET_SD_CMU = 248,
- TARGET_SD_CMU_CFG = 262,
- TARGET_SD_LANE = 276,
- TARGET_SD_LANE_25G = 301,
- NUM_TARGETS = 332
- };
- #define __REG(...) __VA_ARGS__
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_01 */
- #define SD10G_LANE_LANE_01(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 4, 0, 1, 4)
- #define SD10G_LANE_LANE_01_CFG_PMA_TX_CK_BITWIDTH_2_0 GENMASK(2, 0)
- #define SD10G_LANE_LANE_01_CFG_PMA_TX_CK_BITWIDTH_2_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_01_CFG_PMA_TX_CK_BITWIDTH_2_0, x)
- #define SD10G_LANE_LANE_01_CFG_PMA_TX_CK_BITWIDTH_2_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_01_CFG_PMA_TX_CK_BITWIDTH_2_0, x)
- #define SD10G_LANE_LANE_01_CFG_RXDET_EN BIT(4)
- #define SD10G_LANE_LANE_01_CFG_RXDET_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_01_CFG_RXDET_EN, x)
- #define SD10G_LANE_LANE_01_CFG_RXDET_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_01_CFG_RXDET_EN, x)
- #define SD10G_LANE_LANE_01_CFG_RXDET_STR BIT(5)
- #define SD10G_LANE_LANE_01_CFG_RXDET_STR_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_01_CFG_RXDET_STR, x)
- #define SD10G_LANE_LANE_01_CFG_RXDET_STR_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_01_CFG_RXDET_STR, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_02 */
- #define SD10G_LANE_LANE_02(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 8, 0, 1, 4)
- #define SD10G_LANE_LANE_02_CFG_EN_ADV BIT(0)
- #define SD10G_LANE_LANE_02_CFG_EN_ADV_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_02_CFG_EN_ADV, x)
- #define SD10G_LANE_LANE_02_CFG_EN_ADV_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_02_CFG_EN_ADV, x)
- #define SD10G_LANE_LANE_02_CFG_EN_MAIN BIT(1)
- #define SD10G_LANE_LANE_02_CFG_EN_MAIN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_02_CFG_EN_MAIN, x)
- #define SD10G_LANE_LANE_02_CFG_EN_MAIN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_02_CFG_EN_MAIN, x)
- #define SD10G_LANE_LANE_02_CFG_EN_DLY BIT(2)
- #define SD10G_LANE_LANE_02_CFG_EN_DLY_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_02_CFG_EN_DLY, x)
- #define SD10G_LANE_LANE_02_CFG_EN_DLY_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_02_CFG_EN_DLY, x)
- #define SD10G_LANE_LANE_02_CFG_EN_DLY2 BIT(3)
- #define SD10G_LANE_LANE_02_CFG_EN_DLY2_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_02_CFG_EN_DLY2, x)
- #define SD10G_LANE_LANE_02_CFG_EN_DLY2_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_02_CFG_EN_DLY2, x)
- #define SD10G_LANE_LANE_02_CFG_TAP_ADV_3_0 GENMASK(7, 4)
- #define SD10G_LANE_LANE_02_CFG_TAP_ADV_3_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_02_CFG_TAP_ADV_3_0, x)
- #define SD10G_LANE_LANE_02_CFG_TAP_ADV_3_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_02_CFG_TAP_ADV_3_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_03 */
- #define SD10G_LANE_LANE_03(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 12, 0, 1, 4)
- #define SD10G_LANE_LANE_03_CFG_TAP_MAIN BIT(0)
- #define SD10G_LANE_LANE_03_CFG_TAP_MAIN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_03_CFG_TAP_MAIN, x)
- #define SD10G_LANE_LANE_03_CFG_TAP_MAIN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_03_CFG_TAP_MAIN, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_04 */
- #define SD10G_LANE_LANE_04(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 16, 0, 1, 4)
- #define SD10G_LANE_LANE_04_CFG_TAP_DLY_4_0 GENMASK(4, 0)
- #define SD10G_LANE_LANE_04_CFG_TAP_DLY_4_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_04_CFG_TAP_DLY_4_0, x)
- #define SD10G_LANE_LANE_04_CFG_TAP_DLY_4_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_04_CFG_TAP_DLY_4_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_06 */
- #define SD10G_LANE_LANE_06(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 24, 0, 1, 4)
- #define SD10G_LANE_LANE_06_CFG_PD_DRIVER BIT(0)
- #define SD10G_LANE_LANE_06_CFG_PD_DRIVER_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_06_CFG_PD_DRIVER, x)
- #define SD10G_LANE_LANE_06_CFG_PD_DRIVER_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_06_CFG_PD_DRIVER, x)
- #define SD10G_LANE_LANE_06_CFG_PD_CLK BIT(1)
- #define SD10G_LANE_LANE_06_CFG_PD_CLK_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_06_CFG_PD_CLK, x)
- #define SD10G_LANE_LANE_06_CFG_PD_CLK_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_06_CFG_PD_CLK, x)
- #define SD10G_LANE_LANE_06_CFG_PD_CML BIT(2)
- #define SD10G_LANE_LANE_06_CFG_PD_CML_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_06_CFG_PD_CML, x)
- #define SD10G_LANE_LANE_06_CFG_PD_CML_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_06_CFG_PD_CML, x)
- #define SD10G_LANE_LANE_06_CFG_TX2RX_LP_EN BIT(3)
- #define SD10G_LANE_LANE_06_CFG_TX2RX_LP_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_06_CFG_TX2RX_LP_EN, x)
- #define SD10G_LANE_LANE_06_CFG_TX2RX_LP_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_06_CFG_TX2RX_LP_EN, x)
- #define SD10G_LANE_LANE_06_CFG_RX2TX_LP_EN BIT(4)
- #define SD10G_LANE_LANE_06_CFG_RX2TX_LP_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_06_CFG_RX2TX_LP_EN, x)
- #define SD10G_LANE_LANE_06_CFG_RX2TX_LP_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_06_CFG_RX2TX_LP_EN, x)
- #define SD10G_LANE_LANE_06_CFG_EN_PREEMPH BIT(5)
- #define SD10G_LANE_LANE_06_CFG_EN_PREEMPH_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_06_CFG_EN_PREEMPH, x)
- #define SD10G_LANE_LANE_06_CFG_EN_PREEMPH_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_06_CFG_EN_PREEMPH, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_0B */
- #define SD10G_LANE_LANE_0B(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 44, 0, 1, 4)
- #define SD10G_LANE_LANE_0B_CFG_EQ_RES_3_0 GENMASK(3, 0)
- #define SD10G_LANE_LANE_0B_CFG_EQ_RES_3_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0B_CFG_EQ_RES_3_0, x)
- #define SD10G_LANE_LANE_0B_CFG_EQ_RES_3_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0B_CFG_EQ_RES_3_0, x)
- #define SD10G_LANE_LANE_0B_CFG_PD_CTLE BIT(4)
- #define SD10G_LANE_LANE_0B_CFG_PD_CTLE_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0B_CFG_PD_CTLE, x)
- #define SD10G_LANE_LANE_0B_CFG_PD_CTLE_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0B_CFG_PD_CTLE, x)
- #define SD10G_LANE_LANE_0B_CFG_CTLE_TP_EN BIT(5)
- #define SD10G_LANE_LANE_0B_CFG_CTLE_TP_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0B_CFG_CTLE_TP_EN, x)
- #define SD10G_LANE_LANE_0B_CFG_CTLE_TP_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0B_CFG_CTLE_TP_EN, x)
- #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_AFE BIT(6)
- #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_AFE_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_AFE, x)
- #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_AFE_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_AFE, x)
- #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_SQ BIT(7)
- #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_SQ_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_SQ, x)
- #define SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_SQ_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0B_CFG_RESETB_OSCAL_SQ, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_0C */
- #define SD10G_LANE_LANE_0C(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 48, 0, 1, 4)
- #define SD10G_LANE_LANE_0C_CFG_OSCAL_AFE BIT(0)
- #define SD10G_LANE_LANE_0C_CFG_OSCAL_AFE_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0C_CFG_OSCAL_AFE, x)
- #define SD10G_LANE_LANE_0C_CFG_OSCAL_AFE_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0C_CFG_OSCAL_AFE, x)
- #define SD10G_LANE_LANE_0C_CFG_OSCAL_SQ BIT(1)
- #define SD10G_LANE_LANE_0C_CFG_OSCAL_SQ_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0C_CFG_OSCAL_SQ, x)
- #define SD10G_LANE_LANE_0C_CFG_OSCAL_SQ_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0C_CFG_OSCAL_SQ, x)
- #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_AFE BIT(2)
- #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_AFE_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0C_CFG_OSDAC_2X_AFE, x)
- #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_AFE_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0C_CFG_OSDAC_2X_AFE, x)
- #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_SQ BIT(3)
- #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_SQ_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0C_CFG_OSDAC_2X_SQ, x)
- #define SD10G_LANE_LANE_0C_CFG_OSDAC_2X_SQ_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0C_CFG_OSDAC_2X_SQ, x)
- #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_AFE BIT(4)
- #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_AFE_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0C_CFG_PD_OSDAC_AFE, x)
- #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_AFE_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0C_CFG_PD_OSDAC_AFE, x)
- #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_SQ BIT(5)
- #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_SQ_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0C_CFG_PD_OSDAC_SQ, x)
- #define SD10G_LANE_LANE_0C_CFG_PD_OSDAC_SQ_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0C_CFG_PD_OSDAC_SQ, x)
- #define SD10G_LANE_LANE_0C_CFG_PD_RX_LS BIT(6)
- #define SD10G_LANE_LANE_0C_CFG_PD_RX_LS_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0C_CFG_PD_RX_LS, x)
- #define SD10G_LANE_LANE_0C_CFG_PD_RX_LS_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0C_CFG_PD_RX_LS, x)
- #define SD10G_LANE_LANE_0C_CFG_RX_PCIE_GEN12 BIT(7)
- #define SD10G_LANE_LANE_0C_CFG_RX_PCIE_GEN12_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0C_CFG_RX_PCIE_GEN12, x)
- #define SD10G_LANE_LANE_0C_CFG_RX_PCIE_GEN12_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0C_CFG_RX_PCIE_GEN12, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_0D */
- #define SD10G_LANE_LANE_0D(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 52, 0, 1, 4)
- #define SD10G_LANE_LANE_0D_CFG_CTLE_M_THR_1_0 GENMASK(1, 0)
- #define SD10G_LANE_LANE_0D_CFG_CTLE_M_THR_1_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0D_CFG_CTLE_M_THR_1_0, x)
- #define SD10G_LANE_LANE_0D_CFG_CTLE_M_THR_1_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0D_CFG_CTLE_M_THR_1_0, x)
- #define SD10G_LANE_LANE_0D_CFG_EQR_BYP BIT(4)
- #define SD10G_LANE_LANE_0D_CFG_EQR_BYP_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0D_CFG_EQR_BYP, x)
- #define SD10G_LANE_LANE_0D_CFG_EQR_BYP_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0D_CFG_EQR_BYP, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_0E */
- #define SD10G_LANE_LANE_0E(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 56, 0, 1, 4)
- #define SD10G_LANE_LANE_0E_CFG_EQC_FORCE_3_0 GENMASK(3, 0)
- #define SD10G_LANE_LANE_0E_CFG_EQC_FORCE_3_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0E_CFG_EQC_FORCE_3_0, x)
- #define SD10G_LANE_LANE_0E_CFG_EQC_FORCE_3_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0E_CFG_EQC_FORCE_3_0, x)
- #define SD10G_LANE_LANE_0E_CFG_RXLB_EN BIT(4)
- #define SD10G_LANE_LANE_0E_CFG_RXLB_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0E_CFG_RXLB_EN, x)
- #define SD10G_LANE_LANE_0E_CFG_RXLB_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0E_CFG_RXLB_EN, x)
- #define SD10G_LANE_LANE_0E_CFG_TXLB_EN BIT(5)
- #define SD10G_LANE_LANE_0E_CFG_TXLB_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0E_CFG_TXLB_EN, x)
- #define SD10G_LANE_LANE_0E_CFG_TXLB_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0E_CFG_TXLB_EN, x)
- #define SD10G_LANE_LANE_0E_CFG_SUM_SETCM_EN BIT(6)
- #define SD10G_LANE_LANE_0E_CFG_SUM_SETCM_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0E_CFG_SUM_SETCM_EN, x)
- #define SD10G_LANE_LANE_0E_CFG_SUM_SETCM_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0E_CFG_SUM_SETCM_EN, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_0F */
- #define SD10G_LANE_LANE_0F(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 60, 0, 1, 4)
- #define SD10G_LANE_LANE_0F_R_CDR_M_GEN1_7_0 GENMASK(7, 0)
- #define SD10G_LANE_LANE_0F_R_CDR_M_GEN1_7_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_0F_R_CDR_M_GEN1_7_0, x)
- #define SD10G_LANE_LANE_0F_R_CDR_M_GEN1_7_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_0F_R_CDR_M_GEN1_7_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_13 */
- #define SD10G_LANE_LANE_13(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 76, 0, 1, 4)
- #define SD10G_LANE_LANE_13_CFG_DCDR_PD BIT(0)
- #define SD10G_LANE_LANE_13_CFG_DCDR_PD_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_13_CFG_DCDR_PD, x)
- #define SD10G_LANE_LANE_13_CFG_DCDR_PD_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_13_CFG_DCDR_PD, x)
- #define SD10G_LANE_LANE_13_CFG_PHID_1T BIT(1)
- #define SD10G_LANE_LANE_13_CFG_PHID_1T_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_13_CFG_PHID_1T, x)
- #define SD10G_LANE_LANE_13_CFG_PHID_1T_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_13_CFG_PHID_1T, x)
- #define SD10G_LANE_LANE_13_CFG_CDRCK_EN BIT(2)
- #define SD10G_LANE_LANE_13_CFG_CDRCK_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_13_CFG_CDRCK_EN, x)
- #define SD10G_LANE_LANE_13_CFG_CDRCK_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_13_CFG_CDRCK_EN, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_14 */
- #define SD10G_LANE_LANE_14(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 80, 0, 1, 4)
- #define SD10G_LANE_LANE_14_CFG_PI_EXT_DAC_7_0 GENMASK(7, 0)
- #define SD10G_LANE_LANE_14_CFG_PI_EXT_DAC_7_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_14_CFG_PI_EXT_DAC_7_0, x)
- #define SD10G_LANE_LANE_14_CFG_PI_EXT_DAC_7_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_14_CFG_PI_EXT_DAC_7_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_15 */
- #define SD10G_LANE_LANE_15(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 84, 0, 1, 4)
- #define SD10G_LANE_LANE_15_CFG_PI_EXT_DAC_15_8 GENMASK(7, 0)
- #define SD10G_LANE_LANE_15_CFG_PI_EXT_DAC_15_8_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_15_CFG_PI_EXT_DAC_15_8, x)
- #define SD10G_LANE_LANE_15_CFG_PI_EXT_DAC_15_8_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_15_CFG_PI_EXT_DAC_15_8, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_16 */
- #define SD10G_LANE_LANE_16(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 88, 0, 1, 4)
- #define SD10G_LANE_LANE_16_CFG_PI_EXT_DAC_23_16 GENMASK(7, 0)
- #define SD10G_LANE_LANE_16_CFG_PI_EXT_DAC_23_16_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_16_CFG_PI_EXT_DAC_23_16, x)
- #define SD10G_LANE_LANE_16_CFG_PI_EXT_DAC_23_16_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_16_CFG_PI_EXT_DAC_23_16, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_1A */
- #define SD10G_LANE_LANE_1A(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 104, 0, 1, 4)
- #define SD10G_LANE_LANE_1A_CFG_PI_R_SCAN_EN BIT(0)
- #define SD10G_LANE_LANE_1A_CFG_PI_R_SCAN_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_1A_CFG_PI_R_SCAN_EN, x)
- #define SD10G_LANE_LANE_1A_CFG_PI_R_SCAN_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_1A_CFG_PI_R_SCAN_EN, x)
- #define SD10G_LANE_LANE_1A_CFG_PI_EN BIT(1)
- #define SD10G_LANE_LANE_1A_CFG_PI_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_1A_CFG_PI_EN, x)
- #define SD10G_LANE_LANE_1A_CFG_PI_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_1A_CFG_PI_EN, x)
- #define SD10G_LANE_LANE_1A_CFG_PI_DFE_EN BIT(2)
- #define SD10G_LANE_LANE_1A_CFG_PI_DFE_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_1A_CFG_PI_DFE_EN, x)
- #define SD10G_LANE_LANE_1A_CFG_PI_DFE_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_1A_CFG_PI_DFE_EN, x)
- #define SD10G_LANE_LANE_1A_CFG_PI_STEPS BIT(3)
- #define SD10G_LANE_LANE_1A_CFG_PI_STEPS_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_1A_CFG_PI_STEPS, x)
- #define SD10G_LANE_LANE_1A_CFG_PI_STEPS_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_1A_CFG_PI_STEPS, x)
- #define SD10G_LANE_LANE_1A_CFG_PI_FLOOP_STEPS_1_0 GENMASK(5, 4)
- #define SD10G_LANE_LANE_1A_CFG_PI_FLOOP_STEPS_1_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_1A_CFG_PI_FLOOP_STEPS_1_0, x)
- #define SD10G_LANE_LANE_1A_CFG_PI_FLOOP_STEPS_1_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_1A_CFG_PI_FLOOP_STEPS_1_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_22 */
- #define SD10G_LANE_LANE_22(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 136, 0, 1, 4)
- #define SD10G_LANE_LANE_22_CFG_DFETAP_EN_5_1 GENMASK(4, 0)
- #define SD10G_LANE_LANE_22_CFG_DFETAP_EN_5_1_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_22_CFG_DFETAP_EN_5_1, x)
- #define SD10G_LANE_LANE_22_CFG_DFETAP_EN_5_1_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_22_CFG_DFETAP_EN_5_1, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_23 */
- #define SD10G_LANE_LANE_23(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 140, 0, 1, 4)
- #define SD10G_LANE_LANE_23_CFG_DFE_PD BIT(0)
- #define SD10G_LANE_LANE_23_CFG_DFE_PD_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_23_CFG_DFE_PD, x)
- #define SD10G_LANE_LANE_23_CFG_DFE_PD_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_23_CFG_DFE_PD, x)
- #define SD10G_LANE_LANE_23_CFG_EN_DFEDIG BIT(1)
- #define SD10G_LANE_LANE_23_CFG_EN_DFEDIG_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_23_CFG_EN_DFEDIG, x)
- #define SD10G_LANE_LANE_23_CFG_EN_DFEDIG_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_23_CFG_EN_DFEDIG, x)
- #define SD10G_LANE_LANE_23_CFG_DFECK_EN BIT(2)
- #define SD10G_LANE_LANE_23_CFG_DFECK_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_23_CFG_DFECK_EN, x)
- #define SD10G_LANE_LANE_23_CFG_DFECK_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_23_CFG_DFECK_EN, x)
- #define SD10G_LANE_LANE_23_CFG_ERRAMP_PD BIT(3)
- #define SD10G_LANE_LANE_23_CFG_ERRAMP_PD_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_23_CFG_ERRAMP_PD, x)
- #define SD10G_LANE_LANE_23_CFG_ERRAMP_PD_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_23_CFG_ERRAMP_PD, x)
- #define SD10G_LANE_LANE_23_CFG_DFEDIG_M_2_0 GENMASK(6, 4)
- #define SD10G_LANE_LANE_23_CFG_DFEDIG_M_2_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_23_CFG_DFEDIG_M_2_0, x)
- #define SD10G_LANE_LANE_23_CFG_DFEDIG_M_2_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_23_CFG_DFEDIG_M_2_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_24 */
- #define SD10G_LANE_LANE_24(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 144, 0, 1, 4)
- #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN1_3_0 GENMASK(3, 0)
- #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN1_3_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_24_CFG_PI_BW_GEN1_3_0, x)
- #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN1_3_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_24_CFG_PI_BW_GEN1_3_0, x)
- #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN2_3_0 GENMASK(7, 4)
- #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN2_3_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_24_CFG_PI_BW_GEN2_3_0, x)
- #define SD10G_LANE_LANE_24_CFG_PI_BW_GEN2_3_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_24_CFG_PI_BW_GEN2_3_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_26 */
- #define SD10G_LANE_LANE_26(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 152, 0, 1, 4)
- #define SD10G_LANE_LANE_26_CFG_ISCAN_EXT_DAC_7_0 GENMASK(7, 0)
- #define SD10G_LANE_LANE_26_CFG_ISCAN_EXT_DAC_7_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_26_CFG_ISCAN_EXT_DAC_7_0, x)
- #define SD10G_LANE_LANE_26_CFG_ISCAN_EXT_DAC_7_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_26_CFG_ISCAN_EXT_DAC_7_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_2F */
- #define SD10G_LANE_LANE_2F(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 188, 0, 1, 4)
- #define SD10G_LANE_LANE_2F_CFG_VGA_CP_2_0 GENMASK(2, 0)
- #define SD10G_LANE_LANE_2F_CFG_VGA_CP_2_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_2F_CFG_VGA_CP_2_0, x)
- #define SD10G_LANE_LANE_2F_CFG_VGA_CP_2_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_2F_CFG_VGA_CP_2_0, x)
- #define SD10G_LANE_LANE_2F_CFG_VGA_CTRL_3_0 GENMASK(7, 4)
- #define SD10G_LANE_LANE_2F_CFG_VGA_CTRL_3_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_2F_CFG_VGA_CTRL_3_0, x)
- #define SD10G_LANE_LANE_2F_CFG_VGA_CTRL_3_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_2F_CFG_VGA_CTRL_3_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_30 */
- #define SD10G_LANE_LANE_30(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 192, 0, 1, 4)
- #define SD10G_LANE_LANE_30_CFG_SUMMER_EN BIT(0)
- #define SD10G_LANE_LANE_30_CFG_SUMMER_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_30_CFG_SUMMER_EN, x)
- #define SD10G_LANE_LANE_30_CFG_SUMMER_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_30_CFG_SUMMER_EN, x)
- #define SD10G_LANE_LANE_30_CFG_RXDIV_SEL_2_0 GENMASK(6, 4)
- #define SD10G_LANE_LANE_30_CFG_RXDIV_SEL_2_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_30_CFG_RXDIV_SEL_2_0, x)
- #define SD10G_LANE_LANE_30_CFG_RXDIV_SEL_2_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_30_CFG_RXDIV_SEL_2_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_31 */
- #define SD10G_LANE_LANE_31(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 196, 0, 1, 4)
- #define SD10G_LANE_LANE_31_CFG_PI_RSTN BIT(0)
- #define SD10G_LANE_LANE_31_CFG_PI_RSTN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_31_CFG_PI_RSTN, x)
- #define SD10G_LANE_LANE_31_CFG_PI_RSTN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_31_CFG_PI_RSTN, x)
- #define SD10G_LANE_LANE_31_CFG_CDR_RSTN BIT(1)
- #define SD10G_LANE_LANE_31_CFG_CDR_RSTN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_31_CFG_CDR_RSTN, x)
- #define SD10G_LANE_LANE_31_CFG_CDR_RSTN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_31_CFG_CDR_RSTN, x)
- #define SD10G_LANE_LANE_31_CFG_RSTN_DFEDIG BIT(2)
- #define SD10G_LANE_LANE_31_CFG_RSTN_DFEDIG_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_31_CFG_RSTN_DFEDIG, x)
- #define SD10G_LANE_LANE_31_CFG_RSTN_DFEDIG_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_31_CFG_RSTN_DFEDIG, x)
- #define SD10G_LANE_LANE_31_CFG_CTLE_RSTN BIT(3)
- #define SD10G_LANE_LANE_31_CFG_CTLE_RSTN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_31_CFG_CTLE_RSTN, x)
- #define SD10G_LANE_LANE_31_CFG_CTLE_RSTN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_31_CFG_CTLE_RSTN, x)
- #define SD10G_LANE_LANE_31_CFG_RSTN_DIV5_8 BIT(4)
- #define SD10G_LANE_LANE_31_CFG_RSTN_DIV5_8_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_31_CFG_RSTN_DIV5_8, x)
- #define SD10G_LANE_LANE_31_CFG_RSTN_DIV5_8_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_31_CFG_RSTN_DIV5_8, x)
- #define SD10G_LANE_LANE_31_CFG_R50_EN BIT(5)
- #define SD10G_LANE_LANE_31_CFG_R50_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_31_CFG_R50_EN, x)
- #define SD10G_LANE_LANE_31_CFG_R50_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_31_CFG_R50_EN, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_32 */
- #define SD10G_LANE_LANE_32(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 200, 0, 1, 4)
- #define SD10G_LANE_LANE_32_CFG_ITX_IPCLK_BASE_1_0 GENMASK(1, 0)
- #define SD10G_LANE_LANE_32_CFG_ITX_IPCLK_BASE_1_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_32_CFG_ITX_IPCLK_BASE_1_0, x)
- #define SD10G_LANE_LANE_32_CFG_ITX_IPCLK_BASE_1_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_32_CFG_ITX_IPCLK_BASE_1_0, x)
- #define SD10G_LANE_LANE_32_CFG_ITX_IPCML_BASE_1_0 GENMASK(5, 4)
- #define SD10G_LANE_LANE_32_CFG_ITX_IPCML_BASE_1_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_32_CFG_ITX_IPCML_BASE_1_0, x)
- #define SD10G_LANE_LANE_32_CFG_ITX_IPCML_BASE_1_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_32_CFG_ITX_IPCML_BASE_1_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_33 */
- #define SD10G_LANE_LANE_33(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 204, 0, 1, 4)
- #define SD10G_LANE_LANE_33_CFG_ITX_IPDRIVER_BASE_2_0 GENMASK(2, 0)
- #define SD10G_LANE_LANE_33_CFG_ITX_IPDRIVER_BASE_2_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_33_CFG_ITX_IPDRIVER_BASE_2_0, x)
- #define SD10G_LANE_LANE_33_CFG_ITX_IPDRIVER_BASE_2_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_33_CFG_ITX_IPDRIVER_BASE_2_0, x)
- #define SD10G_LANE_LANE_33_CFG_ITX_IPPREEMP_BASE_1_0 GENMASK(5, 4)
- #define SD10G_LANE_LANE_33_CFG_ITX_IPPREEMP_BASE_1_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_33_CFG_ITX_IPPREEMP_BASE_1_0, x)
- #define SD10G_LANE_LANE_33_CFG_ITX_IPPREEMP_BASE_1_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_33_CFG_ITX_IPPREEMP_BASE_1_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_35 */
- #define SD10G_LANE_LANE_35(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 212, 0, 1, 4)
- #define SD10G_LANE_LANE_35_CFG_TXRATE_1_0 GENMASK(1, 0)
- #define SD10G_LANE_LANE_35_CFG_TXRATE_1_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_35_CFG_TXRATE_1_0, x)
- #define SD10G_LANE_LANE_35_CFG_TXRATE_1_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_35_CFG_TXRATE_1_0, x)
- #define SD10G_LANE_LANE_35_CFG_RXRATE_1_0 GENMASK(5, 4)
- #define SD10G_LANE_LANE_35_CFG_RXRATE_1_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_35_CFG_RXRATE_1_0, x)
- #define SD10G_LANE_LANE_35_CFG_RXRATE_1_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_35_CFG_RXRATE_1_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_36 */
- #define SD10G_LANE_LANE_36(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 216, 0, 1, 4)
- #define SD10G_LANE_LANE_36_CFG_PREDRV_SLEWRATE_1_0 GENMASK(1, 0)
- #define SD10G_LANE_LANE_36_CFG_PREDRV_SLEWRATE_1_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_36_CFG_PREDRV_SLEWRATE_1_0, x)
- #define SD10G_LANE_LANE_36_CFG_PREDRV_SLEWRATE_1_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_36_CFG_PREDRV_SLEWRATE_1_0, x)
- #define SD10G_LANE_LANE_36_CFG_EID_LP BIT(4)
- #define SD10G_LANE_LANE_36_CFG_EID_LP_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_36_CFG_EID_LP, x)
- #define SD10G_LANE_LANE_36_CFG_EID_LP_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_36_CFG_EID_LP, x)
- #define SD10G_LANE_LANE_36_CFG_EN_PREDRV_EMPH BIT(5)
- #define SD10G_LANE_LANE_36_CFG_EN_PREDRV_EMPH_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_36_CFG_EN_PREDRV_EMPH, x)
- #define SD10G_LANE_LANE_36_CFG_EN_PREDRV_EMPH_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_36_CFG_EN_PREDRV_EMPH, x)
- #define SD10G_LANE_LANE_36_CFG_PRBS_SEL BIT(6)
- #define SD10G_LANE_LANE_36_CFG_PRBS_SEL_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_36_CFG_PRBS_SEL, x)
- #define SD10G_LANE_LANE_36_CFG_PRBS_SEL_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_36_CFG_PRBS_SEL, x)
- #define SD10G_LANE_LANE_36_CFG_PRBS_SETB BIT(7)
- #define SD10G_LANE_LANE_36_CFG_PRBS_SETB_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_36_CFG_PRBS_SETB, x)
- #define SD10G_LANE_LANE_36_CFG_PRBS_SETB_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_36_CFG_PRBS_SETB, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_37 */
- #define SD10G_LANE_LANE_37(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 220, 0, 1, 4)
- #define SD10G_LANE_LANE_37_CFG_RXDET_COMP_PD BIT(0)
- #define SD10G_LANE_LANE_37_CFG_RXDET_COMP_PD_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_37_CFG_RXDET_COMP_PD, x)
- #define SD10G_LANE_LANE_37_CFG_RXDET_COMP_PD_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_37_CFG_RXDET_COMP_PD, x)
- #define SD10G_LANE_LANE_37_CFG_PD_RX_CKTREE BIT(1)
- #define SD10G_LANE_LANE_37_CFG_PD_RX_CKTREE_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_37_CFG_PD_RX_CKTREE, x)
- #define SD10G_LANE_LANE_37_CFG_PD_RX_CKTREE_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_37_CFG_PD_RX_CKTREE, x)
- #define SD10G_LANE_LANE_37_CFG_TXSWING_HALF BIT(2)
- #define SD10G_LANE_LANE_37_CFG_TXSWING_HALF_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_37_CFG_TXSWING_HALF, x)
- #define SD10G_LANE_LANE_37_CFG_TXSWING_HALF_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_37_CFG_TXSWING_HALF, x)
- #define SD10G_LANE_LANE_37_CFG_IP_PRE_BASE_1_0 GENMASK(5, 4)
- #define SD10G_LANE_LANE_37_CFG_IP_PRE_BASE_1_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_37_CFG_IP_PRE_BASE_1_0, x)
- #define SD10G_LANE_LANE_37_CFG_IP_PRE_BASE_1_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_37_CFG_IP_PRE_BASE_1_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_39 */
- #define SD10G_LANE_LANE_39(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 228, 0, 1, 4)
- #define SD10G_LANE_LANE_39_CFG_RXFILT_Y_2_0 GENMASK(2, 0)
- #define SD10G_LANE_LANE_39_CFG_RXFILT_Y_2_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_39_CFG_RXFILT_Y_2_0, x)
- #define SD10G_LANE_LANE_39_CFG_RXFILT_Y_2_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_39_CFG_RXFILT_Y_2_0, x)
- #define SD10G_LANE_LANE_39_CFG_RX_SSC_LH BIT(4)
- #define SD10G_LANE_LANE_39_CFG_RX_SSC_LH_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_39_CFG_RX_SSC_LH, x)
- #define SD10G_LANE_LANE_39_CFG_RX_SSC_LH_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_39_CFG_RX_SSC_LH, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_3A */
- #define SD10G_LANE_LANE_3A(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 232, 0, 1, 4)
- #define SD10G_LANE_LANE_3A_CFG_MP_MIN_3_0 GENMASK(3, 0)
- #define SD10G_LANE_LANE_3A_CFG_MP_MIN_3_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_3A_CFG_MP_MIN_3_0, x)
- #define SD10G_LANE_LANE_3A_CFG_MP_MIN_3_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_3A_CFG_MP_MIN_3_0, x)
- #define SD10G_LANE_LANE_3A_CFG_MP_MAX_3_0 GENMASK(7, 4)
- #define SD10G_LANE_LANE_3A_CFG_MP_MAX_3_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_3A_CFG_MP_MAX_3_0, x)
- #define SD10G_LANE_LANE_3A_CFG_MP_MAX_3_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_3A_CFG_MP_MAX_3_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_3C */
- #define SD10G_LANE_LANE_3C(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 240, 0, 1, 4)
- #define SD10G_LANE_LANE_3C_CFG_DIS_ACC BIT(0)
- #define SD10G_LANE_LANE_3C_CFG_DIS_ACC_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_3C_CFG_DIS_ACC, x)
- #define SD10G_LANE_LANE_3C_CFG_DIS_ACC_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_3C_CFG_DIS_ACC, x)
- #define SD10G_LANE_LANE_3C_CFG_DIS_2NDORDER BIT(1)
- #define SD10G_LANE_LANE_3C_CFG_DIS_2NDORDER_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_3C_CFG_DIS_2NDORDER, x)
- #define SD10G_LANE_LANE_3C_CFG_DIS_2NDORDER_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_3C_CFG_DIS_2NDORDER, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_40 */
- #define SD10G_LANE_LANE_40(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 256, 0, 1, 4)
- #define SD10G_LANE_LANE_40_CFG_LANE_RESERVE_7_0 GENMASK(7, 0)
- #define SD10G_LANE_LANE_40_CFG_LANE_RESERVE_7_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_40_CFG_LANE_RESERVE_7_0, x)
- #define SD10G_LANE_LANE_40_CFG_LANE_RESERVE_7_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_40_CFG_LANE_RESERVE_7_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_41 */
- #define SD10G_LANE_LANE_41(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 260, 0, 1, 4)
- #define SD10G_LANE_LANE_41_CFG_LANE_RESERVE_15_8 GENMASK(7, 0)
- #define SD10G_LANE_LANE_41_CFG_LANE_RESERVE_15_8_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_41_CFG_LANE_RESERVE_15_8, x)
- #define SD10G_LANE_LANE_41_CFG_LANE_RESERVE_15_8_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_41_CFG_LANE_RESERVE_15_8, x)
- /* SD10G_LANE_TARGET:LANE_GRP_0:LANE_42 */
- #define SD10G_LANE_LANE_42(t) __REG(TARGET_SD10G_LANE, t, 12, 0, 0, 1, 288, 264, 0, 1, 4)
- #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN1_2_0 GENMASK(2, 0)
- #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN1_2_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_42_CFG_CDR_KF_GEN1_2_0, x)
- #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN1_2_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_42_CFG_CDR_KF_GEN1_2_0, x)
- #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN2_2_0 GENMASK(6, 4)
- #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN2_2_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_42_CFG_CDR_KF_GEN2_2_0, x)
- #define SD10G_LANE_LANE_42_CFG_CDR_KF_GEN2_2_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_42_CFG_CDR_KF_GEN2_2_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_1:LANE_48 */
- #define SD10G_LANE_LANE_48(t) __REG(TARGET_SD10G_LANE, t, 12, 288, 0, 1, 40, 0, 0, 1, 4)
- #define SD10G_LANE_LANE_48_CFG_ALOS_THR_3_0 GENMASK(3, 0)
- #define SD10G_LANE_LANE_48_CFG_ALOS_THR_3_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_48_CFG_ALOS_THR_3_0, x)
- #define SD10G_LANE_LANE_48_CFG_ALOS_THR_3_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_48_CFG_ALOS_THR_3_0, x)
- #define SD10G_LANE_LANE_48_CFG_AUX_RXCK_SEL BIT(4)
- #define SD10G_LANE_LANE_48_CFG_AUX_RXCK_SEL_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_48_CFG_AUX_RXCK_SEL, x)
- #define SD10G_LANE_LANE_48_CFG_AUX_RXCK_SEL_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_48_CFG_AUX_RXCK_SEL, x)
- #define SD10G_LANE_LANE_48_CFG_CLK_ENQ BIT(5)
- #define SD10G_LANE_LANE_48_CFG_CLK_ENQ_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_48_CFG_CLK_ENQ, x)
- #define SD10G_LANE_LANE_48_CFG_CLK_ENQ_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_48_CFG_CLK_ENQ, x)
- /* SD10G_LANE_TARGET:LANE_GRP_1:LANE_50 */
- #define SD10G_LANE_LANE_50(t) __REG(TARGET_SD10G_LANE, t, 12, 288, 0, 1, 40, 32, 0, 1, 4)
- #define SD10G_LANE_LANE_50_CFG_SSC_PI_STEP_1_0 GENMASK(1, 0)
- #define SD10G_LANE_LANE_50_CFG_SSC_PI_STEP_1_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_50_CFG_SSC_PI_STEP_1_0, x)
- #define SD10G_LANE_LANE_50_CFG_SSC_PI_STEP_1_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_50_CFG_SSC_PI_STEP_1_0, x)
- #define SD10G_LANE_LANE_50_CFG_SSC_RESETB BIT(4)
- #define SD10G_LANE_LANE_50_CFG_SSC_RESETB_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_50_CFG_SSC_RESETB, x)
- #define SD10G_LANE_LANE_50_CFG_SSC_RESETB_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_50_CFG_SSC_RESETB, x)
- #define SD10G_LANE_LANE_50_CFG_SSC_RTL_CLK_SEL BIT(5)
- #define SD10G_LANE_LANE_50_CFG_SSC_RTL_CLK_SEL_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_50_CFG_SSC_RTL_CLK_SEL, x)
- #define SD10G_LANE_LANE_50_CFG_SSC_RTL_CLK_SEL_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_50_CFG_SSC_RTL_CLK_SEL, x)
- #define SD10G_LANE_LANE_50_CFG_AUX_TXCK_SEL BIT(6)
- #define SD10G_LANE_LANE_50_CFG_AUX_TXCK_SEL_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_50_CFG_AUX_TXCK_SEL, x)
- #define SD10G_LANE_LANE_50_CFG_AUX_TXCK_SEL_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_50_CFG_AUX_TXCK_SEL, x)
- #define SD10G_LANE_LANE_50_CFG_JT_EN BIT(7)
- #define SD10G_LANE_LANE_50_CFG_JT_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_50_CFG_JT_EN, x)
- #define SD10G_LANE_LANE_50_CFG_JT_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_50_CFG_JT_EN, x)
- /* SD10G_LANE_TARGET:LANE_GRP_2:LANE_52 */
- #define SD10G_LANE_LANE_52(t) __REG(TARGET_SD10G_LANE, t, 12, 328, 0, 1, 24, 0, 0, 1, 4)
- #define SD10G_LANE_LANE_52_CFG_IBIAS_TUNE_RESERVE_5_0 GENMASK(5, 0)
- #define SD10G_LANE_LANE_52_CFG_IBIAS_TUNE_RESERVE_5_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_52_CFG_IBIAS_TUNE_RESERVE_5_0, x)
- #define SD10G_LANE_LANE_52_CFG_IBIAS_TUNE_RESERVE_5_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_52_CFG_IBIAS_TUNE_RESERVE_5_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_4:LANE_83 */
- #define SD10G_LANE_LANE_83(t) __REG(TARGET_SD10G_LANE, t, 12, 464, 0, 1, 112, 60, 0, 1, 4)
- #define SD10G_LANE_LANE_83_R_TX_BIT_REVERSE BIT(0)
- #define SD10G_LANE_LANE_83_R_TX_BIT_REVERSE_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_83_R_TX_BIT_REVERSE, x)
- #define SD10G_LANE_LANE_83_R_TX_BIT_REVERSE_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_83_R_TX_BIT_REVERSE, x)
- #define SD10G_LANE_LANE_83_R_TX_POL_INV BIT(1)
- #define SD10G_LANE_LANE_83_R_TX_POL_INV_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_83_R_TX_POL_INV, x)
- #define SD10G_LANE_LANE_83_R_TX_POL_INV_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_83_R_TX_POL_INV, x)
- #define SD10G_LANE_LANE_83_R_RX_BIT_REVERSE BIT(2)
- #define SD10G_LANE_LANE_83_R_RX_BIT_REVERSE_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_83_R_RX_BIT_REVERSE, x)
- #define SD10G_LANE_LANE_83_R_RX_BIT_REVERSE_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_83_R_RX_BIT_REVERSE, x)
- #define SD10G_LANE_LANE_83_R_RX_POL_INV BIT(3)
- #define SD10G_LANE_LANE_83_R_RX_POL_INV_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_83_R_RX_POL_INV, x)
- #define SD10G_LANE_LANE_83_R_RX_POL_INV_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_83_R_RX_POL_INV, x)
- #define SD10G_LANE_LANE_83_R_DFE_RSTN BIT(4)
- #define SD10G_LANE_LANE_83_R_DFE_RSTN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_83_R_DFE_RSTN, x)
- #define SD10G_LANE_LANE_83_R_DFE_RSTN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_83_R_DFE_RSTN, x)
- #define SD10G_LANE_LANE_83_R_CDR_RSTN BIT(5)
- #define SD10G_LANE_LANE_83_R_CDR_RSTN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_83_R_CDR_RSTN, x)
- #define SD10G_LANE_LANE_83_R_CDR_RSTN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_83_R_CDR_RSTN, x)
- #define SD10G_LANE_LANE_83_R_CTLE_RSTN BIT(6)
- #define SD10G_LANE_LANE_83_R_CTLE_RSTN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_83_R_CTLE_RSTN, x)
- #define SD10G_LANE_LANE_83_R_CTLE_RSTN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_83_R_CTLE_RSTN, x)
- /* SD10G_LANE_TARGET:LANE_GRP_5:LANE_93 */
- #define SD10G_LANE_LANE_93(t) __REG(TARGET_SD10G_LANE, t, 12, 576, 0, 1, 64, 12, 0, 1, 4)
- #define SD10G_LANE_LANE_93_R_RXEI_FIFO_RST_EN BIT(0)
- #define SD10G_LANE_LANE_93_R_RXEI_FIFO_RST_EN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_93_R_RXEI_FIFO_RST_EN, x)
- #define SD10G_LANE_LANE_93_R_RXEI_FIFO_RST_EN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_93_R_RXEI_FIFO_RST_EN, x)
- #define SD10G_LANE_LANE_93_R_DWIDTHCTRL_FROM_HWT BIT(1)
- #define SD10G_LANE_LANE_93_R_DWIDTHCTRL_FROM_HWT_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_93_R_DWIDTHCTRL_FROM_HWT, x)
- #define SD10G_LANE_LANE_93_R_DWIDTHCTRL_FROM_HWT_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_93_R_DWIDTHCTRL_FROM_HWT, x)
- #define SD10G_LANE_LANE_93_R_DIS_RESTORE_DFE BIT(2)
- #define SD10G_LANE_LANE_93_R_DIS_RESTORE_DFE_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_93_R_DIS_RESTORE_DFE, x)
- #define SD10G_LANE_LANE_93_R_DIS_RESTORE_DFE_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_93_R_DIS_RESTORE_DFE, x)
- #define SD10G_LANE_LANE_93_R_EN_RATECHG_CTRL BIT(3)
- #define SD10G_LANE_LANE_93_R_EN_RATECHG_CTRL_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_93_R_EN_RATECHG_CTRL, x)
- #define SD10G_LANE_LANE_93_R_EN_RATECHG_CTRL_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_93_R_EN_RATECHG_CTRL, x)
- #define SD10G_LANE_LANE_93_R_REG_MANUAL BIT(4)
- #define SD10G_LANE_LANE_93_R_REG_MANUAL_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_93_R_REG_MANUAL, x)
- #define SD10G_LANE_LANE_93_R_REG_MANUAL_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_93_R_REG_MANUAL, x)
- #define SD10G_LANE_LANE_93_R_AUXCKSEL_FROM_HWT BIT(5)
- #define SD10G_LANE_LANE_93_R_AUXCKSEL_FROM_HWT_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_93_R_AUXCKSEL_FROM_HWT, x)
- #define SD10G_LANE_LANE_93_R_AUXCKSEL_FROM_HWT_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_93_R_AUXCKSEL_FROM_HWT, x)
- #define SD10G_LANE_LANE_93_R_LANE_ID_FROM_HWT BIT(6)
- #define SD10G_LANE_LANE_93_R_LANE_ID_FROM_HWT_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_93_R_LANE_ID_FROM_HWT, x)
- #define SD10G_LANE_LANE_93_R_LANE_ID_FROM_HWT_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_93_R_LANE_ID_FROM_HWT, x)
- #define SD10G_LANE_LANE_93_R_RX_PCIE_GEN12_FROM_HWT BIT(7)
- #define SD10G_LANE_LANE_93_R_RX_PCIE_GEN12_FROM_HWT_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_93_R_RX_PCIE_GEN12_FROM_HWT, x)
- #define SD10G_LANE_LANE_93_R_RX_PCIE_GEN12_FROM_HWT_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_93_R_RX_PCIE_GEN12_FROM_HWT, x)
- /* SD10G_LANE_TARGET:LANE_GRP_5:LANE_94 */
- #define SD10G_LANE_LANE_94(t) __REG(TARGET_SD10G_LANE, t, 12, 576, 0, 1, 64, 16, 0, 1, 4)
- #define SD10G_LANE_LANE_94_R_DWIDTHCTRL_2_0 GENMASK(2, 0)
- #define SD10G_LANE_LANE_94_R_DWIDTHCTRL_2_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_94_R_DWIDTHCTRL_2_0, x)
- #define SD10G_LANE_LANE_94_R_DWIDTHCTRL_2_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_94_R_DWIDTHCTRL_2_0, x)
- #define SD10G_LANE_LANE_94_R_ISCAN_REG BIT(4)
- #define SD10G_LANE_LANE_94_R_ISCAN_REG_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_94_R_ISCAN_REG, x)
- #define SD10G_LANE_LANE_94_R_ISCAN_REG_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_94_R_ISCAN_REG, x)
- #define SD10G_LANE_LANE_94_R_TXEQ_REG BIT(5)
- #define SD10G_LANE_LANE_94_R_TXEQ_REG_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_94_R_TXEQ_REG, x)
- #define SD10G_LANE_LANE_94_R_TXEQ_REG_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_94_R_TXEQ_REG, x)
- #define SD10G_LANE_LANE_94_R_MISC_REG BIT(6)
- #define SD10G_LANE_LANE_94_R_MISC_REG_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_94_R_MISC_REG, x)
- #define SD10G_LANE_LANE_94_R_MISC_REG_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_94_R_MISC_REG, x)
- #define SD10G_LANE_LANE_94_R_SWING_REG BIT(7)
- #define SD10G_LANE_LANE_94_R_SWING_REG_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_94_R_SWING_REG, x)
- #define SD10G_LANE_LANE_94_R_SWING_REG_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_94_R_SWING_REG, x)
- /* SD10G_LANE_TARGET:LANE_GRP_5:LANE_9E */
- #define SD10G_LANE_LANE_9E(t) __REG(TARGET_SD10G_LANE, t, 12, 576, 0, 1, 64, 56, 0, 1, 4)
- #define SD10G_LANE_LANE_9E_R_RXEQ_REG BIT(0)
- #define SD10G_LANE_LANE_9E_R_RXEQ_REG_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_9E_R_RXEQ_REG, x)
- #define SD10G_LANE_LANE_9E_R_RXEQ_REG_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_9E_R_RXEQ_REG, x)
- #define SD10G_LANE_LANE_9E_R_AUTO_RST_TREE_PD_MAN BIT(1)
- #define SD10G_LANE_LANE_9E_R_AUTO_RST_TREE_PD_MAN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_9E_R_AUTO_RST_TREE_PD_MAN, x)
- #define SD10G_LANE_LANE_9E_R_AUTO_RST_TREE_PD_MAN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_9E_R_AUTO_RST_TREE_PD_MAN, x)
- #define SD10G_LANE_LANE_9E_R_EN_AUTO_CDR_RSTN BIT(2)
- #define SD10G_LANE_LANE_9E_R_EN_AUTO_CDR_RSTN_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_9E_R_EN_AUTO_CDR_RSTN, x)
- #define SD10G_LANE_LANE_9E_R_EN_AUTO_CDR_RSTN_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_9E_R_EN_AUTO_CDR_RSTN, x)
- /* SD10G_LANE_TARGET:LANE_GRP_6:LANE_A1 */
- #define SD10G_LANE_LANE_A1(t) __REG(TARGET_SD10G_LANE, t, 12, 640, 0, 1, 128, 4, 0, 1, 4)
- #define SD10G_LANE_LANE_A1_R_PMA_TXCK_DIV_SEL_1_0 GENMASK(1, 0)
- #define SD10G_LANE_LANE_A1_R_PMA_TXCK_DIV_SEL_1_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_A1_R_PMA_TXCK_DIV_SEL_1_0, x)
- #define SD10G_LANE_LANE_A1_R_PMA_TXCK_DIV_SEL_1_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_A1_R_PMA_TXCK_DIV_SEL_1_0, x)
- #define SD10G_LANE_LANE_A1_R_SSC_FROM_HWT BIT(4)
- #define SD10G_LANE_LANE_A1_R_SSC_FROM_HWT_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_A1_R_SSC_FROM_HWT, x)
- #define SD10G_LANE_LANE_A1_R_SSC_FROM_HWT_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_A1_R_SSC_FROM_HWT, x)
- #define SD10G_LANE_LANE_A1_R_CDR_FROM_HWT BIT(5)
- #define SD10G_LANE_LANE_A1_R_CDR_FROM_HWT_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_A1_R_CDR_FROM_HWT, x)
- #define SD10G_LANE_LANE_A1_R_CDR_FROM_HWT_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_A1_R_CDR_FROM_HWT, x)
- #define SD10G_LANE_LANE_A1_R_PCLK_GATING_FROM_HWT BIT(6)
- #define SD10G_LANE_LANE_A1_R_PCLK_GATING_FROM_HWT_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_A1_R_PCLK_GATING_FROM_HWT, x)
- #define SD10G_LANE_LANE_A1_R_PCLK_GATING_FROM_HWT_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_A1_R_PCLK_GATING_FROM_HWT, x)
- #define SD10G_LANE_LANE_A1_R_PCLK_GATING BIT(7)
- #define SD10G_LANE_LANE_A1_R_PCLK_GATING_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_A1_R_PCLK_GATING, x)
- #define SD10G_LANE_LANE_A1_R_PCLK_GATING_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_A1_R_PCLK_GATING, x)
- /* SD10G_LANE_TARGET:LANE_GRP_6:LANE_A2 */
- #define SD10G_LANE_LANE_A2(t) __REG(TARGET_SD10G_LANE, t, 12, 640, 0, 1, 128, 8, 0, 1, 4)
- #define SD10G_LANE_LANE_A2_R_PCS2PMA_PHYMODE_4_0 GENMASK(4, 0)
- #define SD10G_LANE_LANE_A2_R_PCS2PMA_PHYMODE_4_0_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_A2_R_PCS2PMA_PHYMODE_4_0, x)
- #define SD10G_LANE_LANE_A2_R_PCS2PMA_PHYMODE_4_0_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_A2_R_PCS2PMA_PHYMODE_4_0, x)
- /* SD10G_LANE_TARGET:LANE_GRP_8:LANE_DF */
- #define SD10G_LANE_LANE_DF(t) __REG(TARGET_SD10G_LANE, t, 12, 832, 0, 1, 84, 60, 0, 1, 4)
- #define SD10G_LANE_LANE_DF_LOL_UDL BIT(0)
- #define SD10G_LANE_LANE_DF_LOL_UDL_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_DF_LOL_UDL, x)
- #define SD10G_LANE_LANE_DF_LOL_UDL_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_DF_LOL_UDL, x)
- #define SD10G_LANE_LANE_DF_LOL BIT(1)
- #define SD10G_LANE_LANE_DF_LOL_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_DF_LOL, x)
- #define SD10G_LANE_LANE_DF_LOL_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_DF_LOL, x)
- #define SD10G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED BIT(2)
- #define SD10G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED, x)
- #define SD10G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED, x)
- #define SD10G_LANE_LANE_DF_SQUELCH BIT(3)
- #define SD10G_LANE_LANE_DF_SQUELCH_SET(x)\
- FIELD_PREP(SD10G_LANE_LANE_DF_SQUELCH, x)
- #define SD10G_LANE_LANE_DF_SQUELCH_GET(x)\
- FIELD_GET(SD10G_LANE_LANE_DF_SQUELCH, x)
- /* SD25G_TARGET:CMU_GRP_0:CMU_09 */
- #define SD25G_LANE_CMU_09(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 36, 0, 1, 4)
- #define SD25G_LANE_CMU_09_CFG_REFCK_TERM_EN BIT(0)
- #define SD25G_LANE_CMU_09_CFG_REFCK_TERM_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_09_CFG_REFCK_TERM_EN, x)
- #define SD25G_LANE_CMU_09_CFG_REFCK_TERM_EN_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_09_CFG_REFCK_TERM_EN, x)
- #define SD25G_LANE_CMU_09_CFG_EN_DUMMY BIT(1)
- #define SD25G_LANE_CMU_09_CFG_EN_DUMMY_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_09_CFG_EN_DUMMY, x)
- #define SD25G_LANE_CMU_09_CFG_EN_DUMMY_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_09_CFG_EN_DUMMY, x)
- #define SD25G_LANE_CMU_09_CFG_PLL_LOS_SET BIT(2)
- #define SD25G_LANE_CMU_09_CFG_PLL_LOS_SET_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_09_CFG_PLL_LOS_SET, x)
- #define SD25G_LANE_CMU_09_CFG_PLL_LOS_SET_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_09_CFG_PLL_LOS_SET, x)
- #define SD25G_LANE_CMU_09_CFG_CTRL_LOGIC_PD BIT(3)
- #define SD25G_LANE_CMU_09_CFG_CTRL_LOGIC_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_09_CFG_CTRL_LOGIC_PD, x)
- #define SD25G_LANE_CMU_09_CFG_CTRL_LOGIC_PD_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_09_CFG_CTRL_LOGIC_PD, x)
- #define SD25G_LANE_CMU_09_CFG_PLL_TP_SEL_1_0 GENMASK(5, 4)
- #define SD25G_LANE_CMU_09_CFG_PLL_TP_SEL_1_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_09_CFG_PLL_TP_SEL_1_0, x)
- #define SD25G_LANE_CMU_09_CFG_PLL_TP_SEL_1_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_09_CFG_PLL_TP_SEL_1_0, x)
- /* SD25G_TARGET:CMU_GRP_0:CMU_0B */
- #define SD25G_LANE_CMU_0B(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 44, 0, 1, 4)
- #define SD25G_LANE_CMU_0B_CFG_FORCE_RX_FILT BIT(0)
- #define SD25G_LANE_CMU_0B_CFG_FORCE_RX_FILT_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0B_CFG_FORCE_RX_FILT, x)
- #define SD25G_LANE_CMU_0B_CFG_FORCE_RX_FILT_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0B_CFG_FORCE_RX_FILT, x)
- #define SD25G_LANE_CMU_0B_CFG_DISLOL BIT(1)
- #define SD25G_LANE_CMU_0B_CFG_DISLOL_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0B_CFG_DISLOL, x)
- #define SD25G_LANE_CMU_0B_CFG_DISLOL_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0B_CFG_DISLOL, x)
- #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_EN BIT(2)
- #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_EN, x)
- #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_EN_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_EN, x)
- #define SD25G_LANE_CMU_0B_CFG_VCO_CAL_RESETN BIT(3)
- #define SD25G_LANE_CMU_0B_CFG_VCO_CAL_RESETN_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0B_CFG_VCO_CAL_RESETN, x)
- #define SD25G_LANE_CMU_0B_CFG_VCO_CAL_RESETN_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0B_CFG_VCO_CAL_RESETN, x)
- #define SD25G_LANE_CMU_0B_CFG_VFILT2PAD BIT(4)
- #define SD25G_LANE_CMU_0B_CFG_VFILT2PAD_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0B_CFG_VFILT2PAD, x)
- #define SD25G_LANE_CMU_0B_CFG_VFILT2PAD_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0B_CFG_VFILT2PAD, x)
- #define SD25G_LANE_CMU_0B_CFG_DISLOS BIT(5)
- #define SD25G_LANE_CMU_0B_CFG_DISLOS_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0B_CFG_DISLOS, x)
- #define SD25G_LANE_CMU_0B_CFG_DISLOS_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0B_CFG_DISLOS, x)
- #define SD25G_LANE_CMU_0B_CFG_DCLOL BIT(6)
- #define SD25G_LANE_CMU_0B_CFG_DCLOL_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0B_CFG_DCLOL, x)
- #define SD25G_LANE_CMU_0B_CFG_DCLOL_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0B_CFG_DCLOL, x)
- #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN BIT(7)
- #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN, x)
- #define SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0B_CFG_RST_TREE_PD_MAN, x)
- /* SD25G_TARGET:CMU_GRP_0:CMU_0C */
- #define SD25G_LANE_CMU_0C(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 48, 0, 1, 4)
- #define SD25G_LANE_CMU_0C_CFG_PLL_LOL_SET BIT(0)
- #define SD25G_LANE_CMU_0C_CFG_PLL_LOL_SET_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0C_CFG_PLL_LOL_SET, x)
- #define SD25G_LANE_CMU_0C_CFG_PLL_LOL_SET_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0C_CFG_PLL_LOL_SET, x)
- #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_DN BIT(1)
- #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_DN_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0C_CFG_EN_TX_CK_DN, x)
- #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_DN_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0C_CFG_EN_TX_CK_DN, x)
- #define SD25G_LANE_CMU_0C_CFG_VCO_PD BIT(2)
- #define SD25G_LANE_CMU_0C_CFG_VCO_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0C_CFG_VCO_PD, x)
- #define SD25G_LANE_CMU_0C_CFG_VCO_PD_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0C_CFG_VCO_PD, x)
- #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_UP BIT(3)
- #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_UP_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0C_CFG_EN_TX_CK_UP, x)
- #define SD25G_LANE_CMU_0C_CFG_EN_TX_CK_UP_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0C_CFG_EN_TX_CK_UP, x)
- #define SD25G_LANE_CMU_0C_CFG_VCO_DIV_MODE_1_0 GENMASK(5, 4)
- #define SD25G_LANE_CMU_0C_CFG_VCO_DIV_MODE_1_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0C_CFG_VCO_DIV_MODE_1_0, x)
- #define SD25G_LANE_CMU_0C_CFG_VCO_DIV_MODE_1_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0C_CFG_VCO_DIV_MODE_1_0, x)
- /* SD25G_TARGET:CMU_GRP_0:CMU_0D */
- #define SD25G_LANE_CMU_0D(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 52, 0, 1, 4)
- #define SD25G_LANE_CMU_0D_CFG_CK_TREE_PD BIT(0)
- #define SD25G_LANE_CMU_0D_CFG_CK_TREE_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0D_CFG_CK_TREE_PD, x)
- #define SD25G_LANE_CMU_0D_CFG_CK_TREE_PD_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0D_CFG_CK_TREE_PD, x)
- #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_DN BIT(1)
- #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_DN_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0D_CFG_EN_RX_CK_DN, x)
- #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_DN_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0D_CFG_EN_RX_CK_DN, x)
- #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_UP BIT(2)
- #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_UP_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0D_CFG_EN_RX_CK_UP, x)
- #define SD25G_LANE_CMU_0D_CFG_EN_RX_CK_UP_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0D_CFG_EN_RX_CK_UP, x)
- #define SD25G_LANE_CMU_0D_CFG_VCO_CAL_BYP BIT(3)
- #define SD25G_LANE_CMU_0D_CFG_VCO_CAL_BYP_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0D_CFG_VCO_CAL_BYP, x)
- #define SD25G_LANE_CMU_0D_CFG_VCO_CAL_BYP_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0D_CFG_VCO_CAL_BYP, x)
- #define SD25G_LANE_CMU_0D_CFG_PRE_DIVSEL_1_0 GENMASK(5, 4)
- #define SD25G_LANE_CMU_0D_CFG_PRE_DIVSEL_1_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0D_CFG_PRE_DIVSEL_1_0, x)
- #define SD25G_LANE_CMU_0D_CFG_PRE_DIVSEL_1_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0D_CFG_PRE_DIVSEL_1_0, x)
- /* SD25G_TARGET:CMU_GRP_0:CMU_0E */
- #define SD25G_LANE_CMU_0E(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 56, 0, 1, 4)
- #define SD25G_LANE_CMU_0E_CFG_SEL_DIV_3_0 GENMASK(3, 0)
- #define SD25G_LANE_CMU_0E_CFG_SEL_DIV_3_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0E_CFG_SEL_DIV_3_0, x)
- #define SD25G_LANE_CMU_0E_CFG_SEL_DIV_3_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0E_CFG_SEL_DIV_3_0, x)
- #define SD25G_LANE_CMU_0E_CFG_PMAA_CENTR_CK_PD BIT(4)
- #define SD25G_LANE_CMU_0E_CFG_PMAA_CENTR_CK_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_0E_CFG_PMAA_CENTR_CK_PD, x)
- #define SD25G_LANE_CMU_0E_CFG_PMAA_CENTR_CK_PD_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_0E_CFG_PMAA_CENTR_CK_PD, x)
- /* SD25G_TARGET:CMU_GRP_0:CMU_13 */
- #define SD25G_LANE_CMU_13(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 76, 0, 1, 4)
- #define SD25G_LANE_CMU_13_CFG_PLL_RESERVE_3_0 GENMASK(3, 0)
- #define SD25G_LANE_CMU_13_CFG_PLL_RESERVE_3_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_13_CFG_PLL_RESERVE_3_0, x)
- #define SD25G_LANE_CMU_13_CFG_PLL_RESERVE_3_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_13_CFG_PLL_RESERVE_3_0, x)
- #define SD25G_LANE_CMU_13_CFG_JT_EN BIT(4)
- #define SD25G_LANE_CMU_13_CFG_JT_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_13_CFG_JT_EN, x)
- #define SD25G_LANE_CMU_13_CFG_JT_EN_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_13_CFG_JT_EN, x)
- /* SD25G_TARGET:CMU_GRP_0:CMU_18 */
- #define SD25G_LANE_CMU_18(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 96, 0, 1, 4)
- #define SD25G_LANE_CMU_18_R_PLL_RSTN BIT(0)
- #define SD25G_LANE_CMU_18_R_PLL_RSTN_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_18_R_PLL_RSTN, x)
- #define SD25G_LANE_CMU_18_R_PLL_RSTN_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_18_R_PLL_RSTN, x)
- #define SD25G_LANE_CMU_18_R_PLL_LOL_SET BIT(1)
- #define SD25G_LANE_CMU_18_R_PLL_LOL_SET_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_18_R_PLL_LOL_SET, x)
- #define SD25G_LANE_CMU_18_R_PLL_LOL_SET_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_18_R_PLL_LOL_SET, x)
- #define SD25G_LANE_CMU_18_R_PLL_LOS_SET BIT(2)
- #define SD25G_LANE_CMU_18_R_PLL_LOS_SET_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_18_R_PLL_LOS_SET, x)
- #define SD25G_LANE_CMU_18_R_PLL_LOS_SET_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_18_R_PLL_LOS_SET, x)
- #define SD25G_LANE_CMU_18_R_PLL_TP_SEL_1_0 GENMASK(5, 4)
- #define SD25G_LANE_CMU_18_R_PLL_TP_SEL_1_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_18_R_PLL_TP_SEL_1_0, x)
- #define SD25G_LANE_CMU_18_R_PLL_TP_SEL_1_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_18_R_PLL_TP_SEL_1_0, x)
- /* SD25G_TARGET:CMU_GRP_0:CMU_19 */
- #define SD25G_LANE_CMU_19(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 100, 0, 1, 4)
- #define SD25G_LANE_CMU_19_R_CK_RESETB BIT(0)
- #define SD25G_LANE_CMU_19_R_CK_RESETB_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_19_R_CK_RESETB, x)
- #define SD25G_LANE_CMU_19_R_CK_RESETB_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_19_R_CK_RESETB, x)
- #define SD25G_LANE_CMU_19_R_PLL_DLOL_EN BIT(1)
- #define SD25G_LANE_CMU_19_R_PLL_DLOL_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_19_R_PLL_DLOL_EN, x)
- #define SD25G_LANE_CMU_19_R_PLL_DLOL_EN_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_19_R_PLL_DLOL_EN, x)
- /* SD25G_TARGET:CMU_GRP_0:CMU_1A */
- #define SD25G_LANE_CMU_1A(t) __REG(TARGET_SD25G_LANE, t, 8, 0, 0, 1, 132, 104, 0, 1, 4)
- #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_2_0 GENMASK(2, 0)
- #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_1A_R_DWIDTHCTRL_2_0, x)
- #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_1A_R_DWIDTHCTRL_2_0, x)
- #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_FROM_HWT BIT(4)
- #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_FROM_HWT_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_1A_R_DWIDTHCTRL_FROM_HWT, x)
- #define SD25G_LANE_CMU_1A_R_DWIDTHCTRL_FROM_HWT_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_1A_R_DWIDTHCTRL_FROM_HWT, x)
- #define SD25G_LANE_CMU_1A_R_MASK_EI_SOURCE BIT(5)
- #define SD25G_LANE_CMU_1A_R_MASK_EI_SOURCE_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_1A_R_MASK_EI_SOURCE, x)
- #define SD25G_LANE_CMU_1A_R_MASK_EI_SOURCE_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_1A_R_MASK_EI_SOURCE, x)
- #define SD25G_LANE_CMU_1A_R_REG_MANUAL BIT(6)
- #define SD25G_LANE_CMU_1A_R_REG_MANUAL_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_1A_R_REG_MANUAL, x)
- #define SD25G_LANE_CMU_1A_R_REG_MANUAL_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_1A_R_REG_MANUAL, x)
- /* SD25G_TARGET:CMU_GRP_1:CMU_2A */
- #define SD25G_LANE_CMU_2A(t) __REG(TARGET_SD25G_LANE, t, 8, 132, 0, 1, 124, 36, 0, 1, 4)
- #define SD25G_LANE_CMU_2A_R_DBG_SEL_1_0 GENMASK(1, 0)
- #define SD25G_LANE_CMU_2A_R_DBG_SEL_1_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_2A_R_DBG_SEL_1_0, x)
- #define SD25G_LANE_CMU_2A_R_DBG_SEL_1_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_2A_R_DBG_SEL_1_0, x)
- #define SD25G_LANE_CMU_2A_R_DBG_LINK_LANE BIT(4)
- #define SD25G_LANE_CMU_2A_R_DBG_LINK_LANE_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_2A_R_DBG_LINK_LANE, x)
- #define SD25G_LANE_CMU_2A_R_DBG_LINK_LANE_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_2A_R_DBG_LINK_LANE, x)
- #define SD25G_LANE_CMU_2A_R_DBG_LOL_STATUS BIT(5)
- #define SD25G_LANE_CMU_2A_R_DBG_LOL_STATUS_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_2A_R_DBG_LOL_STATUS, x)
- #define SD25G_LANE_CMU_2A_R_DBG_LOL_STATUS_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_2A_R_DBG_LOL_STATUS, x)
- /* SD25G_TARGET:CMU_GRP_1:CMU_30 */
- #define SD25G_LANE_CMU_30(t) __REG(TARGET_SD25G_LANE, t, 8, 132, 0, 1, 124, 60, 0, 1, 4)
- #define SD25G_LANE_CMU_30_R_TXFIFO_CK_DIV_PMAD_2_0 GENMASK(2, 0)
- #define SD25G_LANE_CMU_30_R_TXFIFO_CK_DIV_PMAD_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_30_R_TXFIFO_CK_DIV_PMAD_2_0, x)
- #define SD25G_LANE_CMU_30_R_TXFIFO_CK_DIV_PMAD_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_30_R_TXFIFO_CK_DIV_PMAD_2_0, x)
- #define SD25G_LANE_CMU_30_R_RXFIFO_CK_DIV_PMAD_2_0 GENMASK(6, 4)
- #define SD25G_LANE_CMU_30_R_RXFIFO_CK_DIV_PMAD_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_30_R_RXFIFO_CK_DIV_PMAD_2_0, x)
- #define SD25G_LANE_CMU_30_R_RXFIFO_CK_DIV_PMAD_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_30_R_RXFIFO_CK_DIV_PMAD_2_0, x)
- /* SD25G_TARGET:CMU_GRP_1:CMU_31 */
- #define SD25G_LANE_CMU_31(t) __REG(TARGET_SD25G_LANE, t, 8, 132, 0, 1, 124, 64, 0, 1, 4)
- #define SD25G_LANE_CMU_31_CFG_COMMON_RESERVE_7_0 GENMASK(7, 0)
- #define SD25G_LANE_CMU_31_CFG_COMMON_RESERVE_7_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_31_CFG_COMMON_RESERVE_7_0, x)
- #define SD25G_LANE_CMU_31_CFG_COMMON_RESERVE_7_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_31_CFG_COMMON_RESERVE_7_0, x)
- /* SD25G_TARGET:CMU_GRP_2:CMU_40 */
- #define SD25G_LANE_CMU_40(t) __REG(TARGET_SD25G_LANE, t, 8, 256, 0, 1, 512, 0, 0, 1, 4)
- #define SD25G_LANE_CMU_40_L0_CFG_CKSKEW_CTRL BIT(0)
- #define SD25G_LANE_CMU_40_L0_CFG_CKSKEW_CTRL_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_CKSKEW_CTRL, x)
- #define SD25G_LANE_CMU_40_L0_CFG_CKSKEW_CTRL_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_CKSKEW_CTRL, x)
- #define SD25G_LANE_CMU_40_L0_CFG_ISCAN_HOLD BIT(1)
- #define SD25G_LANE_CMU_40_L0_CFG_ISCAN_HOLD_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_ISCAN_HOLD, x)
- #define SD25G_LANE_CMU_40_L0_CFG_ISCAN_HOLD_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_ISCAN_HOLD, x)
- #define SD25G_LANE_CMU_40_L0_CFG_PD_CLK BIT(2)
- #define SD25G_LANE_CMU_40_L0_CFG_PD_CLK_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_PD_CLK, x)
- #define SD25G_LANE_CMU_40_L0_CFG_PD_CLK_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_PD_CLK, x)
- #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_EN BIT(3)
- #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_TXCAL_EN, x)
- #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_EN_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_TXCAL_EN, x)
- #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_MAN_EN BIT(4)
- #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_MAN_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_TXCAL_MAN_EN, x)
- #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_MAN_EN_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_TXCAL_MAN_EN, x)
- #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_RST BIT(5)
- #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_RST_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_40_L0_CFG_TXCAL_RST, x)
- #define SD25G_LANE_CMU_40_L0_CFG_TXCAL_RST_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_40_L0_CFG_TXCAL_RST, x)
- /* SD25G_TARGET:CMU_GRP_2:CMU_45 */
- #define SD25G_LANE_CMU_45(t) __REG(TARGET_SD25G_LANE, t, 8, 256, 0, 1, 512, 20, 0, 1, 4)
- #define SD25G_LANE_CMU_45_L0_CFG_TX_RESERVE_7_0 GENMASK(7, 0)
- #define SD25G_LANE_CMU_45_L0_CFG_TX_RESERVE_7_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_45_L0_CFG_TX_RESERVE_7_0, x)
- #define SD25G_LANE_CMU_45_L0_CFG_TX_RESERVE_7_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_45_L0_CFG_TX_RESERVE_7_0, x)
- /* SD25G_TARGET:CMU_GRP_2:CMU_46 */
- #define SD25G_LANE_CMU_46(t) __REG(TARGET_SD25G_LANE, t, 8, 256, 0, 1, 512, 24, 0, 1, 4)
- #define SD25G_LANE_CMU_46_L0_CFG_TX_RESERVE_15_8 GENMASK(7, 0)
- #define SD25G_LANE_CMU_46_L0_CFG_TX_RESERVE_15_8_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_46_L0_CFG_TX_RESERVE_15_8, x)
- #define SD25G_LANE_CMU_46_L0_CFG_TX_RESERVE_15_8_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_46_L0_CFG_TX_RESERVE_15_8, x)
- /* SD25G_TARGET:CMU_GRP_3:CMU_C0 */
- #define SD25G_LANE_CMU_C0(t) __REG(TARGET_SD25G_LANE, t, 8, 768, 0, 1, 252, 0, 0, 1, 4)
- #define SD25G_LANE_CMU_C0_READ_VCO_CTUNE_3_0 GENMASK(3, 0)
- #define SD25G_LANE_CMU_C0_READ_VCO_CTUNE_3_0_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_C0_READ_VCO_CTUNE_3_0, x)
- #define SD25G_LANE_CMU_C0_READ_VCO_CTUNE_3_0_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_C0_READ_VCO_CTUNE_3_0, x)
- #define SD25G_LANE_CMU_C0_PLL_LOL_UDL BIT(4)
- #define SD25G_LANE_CMU_C0_PLL_LOL_UDL_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_C0_PLL_LOL_UDL, x)
- #define SD25G_LANE_CMU_C0_PLL_LOL_UDL_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_C0_PLL_LOL_UDL, x)
- /* SD25G_TARGET:CMU_GRP_4:CMU_FF */
- #define SD25G_LANE_CMU_FF(t) __REG(TARGET_SD25G_LANE, t, 8, 1020, 0, 1, 4, 0, 0, 1, 4)
- #define SD25G_LANE_CMU_FF_REGISTER_TABLE_INDEX GENMASK(7, 0)
- #define SD25G_LANE_CMU_FF_REGISTER_TABLE_INDEX_SET(x)\
- FIELD_PREP(SD25G_LANE_CMU_FF_REGISTER_TABLE_INDEX, x)
- #define SD25G_LANE_CMU_FF_REGISTER_TABLE_INDEX_GET(x)\
- FIELD_GET(SD25G_LANE_CMU_FF_REGISTER_TABLE_INDEX, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_00 */
- #define SD25G_LANE_LANE_00(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 0, 0, 1, 4)
- #define SD25G_LANE_LANE_00_LN_CFG_ITX_VC_DRIVER_3_0 GENMASK(3, 0)
- #define SD25G_LANE_LANE_00_LN_CFG_ITX_VC_DRIVER_3_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_00_LN_CFG_ITX_VC_DRIVER_3_0, x)
- #define SD25G_LANE_LANE_00_LN_CFG_ITX_VC_DRIVER_3_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_00_LN_CFG_ITX_VC_DRIVER_3_0, x)
- #define SD25G_LANE_LANE_00_LN_CFG_ITX_IPCML_BASE_1_0 GENMASK(5, 4)
- #define SD25G_LANE_LANE_00_LN_CFG_ITX_IPCML_BASE_1_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_00_LN_CFG_ITX_IPCML_BASE_1_0, x)
- #define SD25G_LANE_LANE_00_LN_CFG_ITX_IPCML_BASE_1_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_00_LN_CFG_ITX_IPCML_BASE_1_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_01 */
- #define SD25G_LANE_LANE_01(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 4, 0, 1, 4)
- #define SD25G_LANE_LANE_01_LN_CFG_ITX_IPDRIVER_BASE_2_0 GENMASK(2, 0)
- #define SD25G_LANE_LANE_01_LN_CFG_ITX_IPDRIVER_BASE_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_01_LN_CFG_ITX_IPDRIVER_BASE_2_0, x)
- #define SD25G_LANE_LANE_01_LN_CFG_ITX_IPDRIVER_BASE_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_01_LN_CFG_ITX_IPDRIVER_BASE_2_0, x)
- #define SD25G_LANE_LANE_01_LN_CFG_TX_PREDIV_1_0 GENMASK(5, 4)
- #define SD25G_LANE_LANE_01_LN_CFG_TX_PREDIV_1_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_01_LN_CFG_TX_PREDIV_1_0, x)
- #define SD25G_LANE_LANE_01_LN_CFG_TX_PREDIV_1_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_01_LN_CFG_TX_PREDIV_1_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_03 */
- #define SD25G_LANE_LANE_03(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 12, 0, 1, 4)
- #define SD25G_LANE_LANE_03_LN_CFG_TAP_DLY_4_0 GENMASK(4, 0)
- #define SD25G_LANE_LANE_03_LN_CFG_TAP_DLY_4_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_03_LN_CFG_TAP_DLY_4_0, x)
- #define SD25G_LANE_LANE_03_LN_CFG_TAP_DLY_4_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_03_LN_CFG_TAP_DLY_4_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_04 */
- #define SD25G_LANE_LANE_04(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 16, 0, 1, 4)
- #define SD25G_LANE_LANE_04_LN_CFG_TX2RX_LP_EN BIT(0)
- #define SD25G_LANE_LANE_04_LN_CFG_TX2RX_LP_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_TX2RX_LP_EN, x)
- #define SD25G_LANE_LANE_04_LN_CFG_TX2RX_LP_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_TX2RX_LP_EN, x)
- #define SD25G_LANE_LANE_04_LN_CFG_RX2TX_LP_EN BIT(1)
- #define SD25G_LANE_LANE_04_LN_CFG_RX2TX_LP_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_RX2TX_LP_EN, x)
- #define SD25G_LANE_LANE_04_LN_CFG_RX2TX_LP_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_RX2TX_LP_EN, x)
- #define SD25G_LANE_LANE_04_LN_CFG_PD_CML BIT(2)
- #define SD25G_LANE_LANE_04_LN_CFG_PD_CML_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_PD_CML, x)
- #define SD25G_LANE_LANE_04_LN_CFG_PD_CML_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_PD_CML, x)
- #define SD25G_LANE_LANE_04_LN_CFG_PD_CLK BIT(3)
- #define SD25G_LANE_LANE_04_LN_CFG_PD_CLK_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_PD_CLK, x)
- #define SD25G_LANE_LANE_04_LN_CFG_PD_CLK_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_PD_CLK, x)
- #define SD25G_LANE_LANE_04_LN_CFG_PD_DRIVER BIT(4)
- #define SD25G_LANE_LANE_04_LN_CFG_PD_DRIVER_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_PD_DRIVER, x)
- #define SD25G_LANE_LANE_04_LN_CFG_PD_DRIVER_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_PD_DRIVER, x)
- #define SD25G_LANE_LANE_04_LN_CFG_TAP_MAIN BIT(5)
- #define SD25G_LANE_LANE_04_LN_CFG_TAP_MAIN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_04_LN_CFG_TAP_MAIN, x)
- #define SD25G_LANE_LANE_04_LN_CFG_TAP_MAIN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_04_LN_CFG_TAP_MAIN, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_05 */
- #define SD25G_LANE_LANE_05(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 20, 0, 1, 4)
- #define SD25G_LANE_LANE_05_LN_CFG_TAP_DLY2_3_0 GENMASK(3, 0)
- #define SD25G_LANE_LANE_05_LN_CFG_TAP_DLY2_3_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_05_LN_CFG_TAP_DLY2_3_0, x)
- #define SD25G_LANE_LANE_05_LN_CFG_TAP_DLY2_3_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_05_LN_CFG_TAP_DLY2_3_0, x)
- #define SD25G_LANE_LANE_05_LN_CFG_BW_1_0 GENMASK(5, 4)
- #define SD25G_LANE_LANE_05_LN_CFG_BW_1_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_05_LN_CFG_BW_1_0, x)
- #define SD25G_LANE_LANE_05_LN_CFG_BW_1_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_05_LN_CFG_BW_1_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_06 */
- #define SD25G_LANE_LANE_06(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 24, 0, 1, 4)
- #define SD25G_LANE_LANE_06_LN_CFG_EN_MAIN BIT(0)
- #define SD25G_LANE_LANE_06_LN_CFG_EN_MAIN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_06_LN_CFG_EN_MAIN, x)
- #define SD25G_LANE_LANE_06_LN_CFG_EN_MAIN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_06_LN_CFG_EN_MAIN, x)
- #define SD25G_LANE_LANE_06_LN_CFG_TAP_ADV_3_0 GENMASK(7, 4)
- #define SD25G_LANE_LANE_06_LN_CFG_TAP_ADV_3_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_06_LN_CFG_TAP_ADV_3_0, x)
- #define SD25G_LANE_LANE_06_LN_CFG_TAP_ADV_3_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_06_LN_CFG_TAP_ADV_3_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_07 */
- #define SD25G_LANE_LANE_07(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 28, 0, 1, 4)
- #define SD25G_LANE_LANE_07_LN_CFG_EN_ADV BIT(0)
- #define SD25G_LANE_LANE_07_LN_CFG_EN_ADV_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_07_LN_CFG_EN_ADV, x)
- #define SD25G_LANE_LANE_07_LN_CFG_EN_ADV_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_07_LN_CFG_EN_ADV, x)
- #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY2 BIT(1)
- #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY2_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_07_LN_CFG_EN_DLY2, x)
- #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY2_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_07_LN_CFG_EN_DLY2, x)
- #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY BIT(2)
- #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_07_LN_CFG_EN_DLY, x)
- #define SD25G_LANE_LANE_07_LN_CFG_EN_DLY_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_07_LN_CFG_EN_DLY, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_09 */
- #define SD25G_LANE_LANE_09(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 36, 0, 1, 4)
- #define SD25G_LANE_LANE_09_LN_CFG_TXCAL_VALID_SEL_3_0 GENMASK(3, 0)
- #define SD25G_LANE_LANE_09_LN_CFG_TXCAL_VALID_SEL_3_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_09_LN_CFG_TXCAL_VALID_SEL_3_0, x)
- #define SD25G_LANE_LANE_09_LN_CFG_TXCAL_VALID_SEL_3_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_09_LN_CFG_TXCAL_VALID_SEL_3_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_0A */
- #define SD25G_LANE_LANE_0A(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 40, 0, 1, 4)
- #define SD25G_LANE_LANE_0A_LN_CFG_TXCAL_SHIFT_CODE_5_0 GENMASK(5, 0)
- #define SD25G_LANE_LANE_0A_LN_CFG_TXCAL_SHIFT_CODE_5_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0A_LN_CFG_TXCAL_SHIFT_CODE_5_0, x)
- #define SD25G_LANE_LANE_0A_LN_CFG_TXCAL_SHIFT_CODE_5_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0A_LN_CFG_TXCAL_SHIFT_CODE_5_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_0B */
- #define SD25G_LANE_LANE_0B(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 44, 0, 1, 4)
- #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_MAN_EN BIT(0)
- #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_MAN_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0B_LN_CFG_TXCAL_MAN_EN, x)
- #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_MAN_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0B_LN_CFG_TXCAL_MAN_EN, x)
- #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_RST BIT(1)
- #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_RST_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0B_LN_CFG_TXCAL_RST, x)
- #define SD25G_LANE_LANE_0B_LN_CFG_TXCAL_RST_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0B_LN_CFG_TXCAL_RST, x)
- #define SD25G_LANE_LANE_0B_LN_CFG_QUAD_MAN_1_0 GENMASK(5, 4)
- #define SD25G_LANE_LANE_0B_LN_CFG_QUAD_MAN_1_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0B_LN_CFG_QUAD_MAN_1_0, x)
- #define SD25G_LANE_LANE_0B_LN_CFG_QUAD_MAN_1_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0B_LN_CFG_QUAD_MAN_1_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_0C */
- #define SD25G_LANE_LANE_0C(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 48, 0, 1, 4)
- #define SD25G_LANE_LANE_0C_LN_CFG_PMA_TX_CK_BITWIDTH_2_0 GENMASK(2, 0)
- #define SD25G_LANE_LANE_0C_LN_CFG_PMA_TX_CK_BITWIDTH_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0C_LN_CFG_PMA_TX_CK_BITWIDTH_2_0, x)
- #define SD25G_LANE_LANE_0C_LN_CFG_PMA_TX_CK_BITWIDTH_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0C_LN_CFG_PMA_TX_CK_BITWIDTH_2_0, x)
- #define SD25G_LANE_LANE_0C_LN_CFG_TXCAL_EN BIT(4)
- #define SD25G_LANE_LANE_0C_LN_CFG_TXCAL_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0C_LN_CFG_TXCAL_EN, x)
- #define SD25G_LANE_LANE_0C_LN_CFG_TXCAL_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0C_LN_CFG_TXCAL_EN, x)
- #define SD25G_LANE_LANE_0C_LN_CFG_RXTERM_PD BIT(5)
- #define SD25G_LANE_LANE_0C_LN_CFG_RXTERM_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0C_LN_CFG_RXTERM_PD, x)
- #define SD25G_LANE_LANE_0C_LN_CFG_RXTERM_PD_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0C_LN_CFG_RXTERM_PD, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_0D */
- #define SD25G_LANE_LANE_0D(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 52, 0, 1, 4)
- #define SD25G_LANE_LANE_0D_LN_CFG_RXTERM_2_0 GENMASK(2, 0)
- #define SD25G_LANE_LANE_0D_LN_CFG_RXTERM_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0D_LN_CFG_RXTERM_2_0, x)
- #define SD25G_LANE_LANE_0D_LN_CFG_RXTERM_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0D_LN_CFG_RXTERM_2_0, x)
- #define SD25G_LANE_LANE_0D_LN_CFG_RSTN_DIV5_8 BIT(4)
- #define SD25G_LANE_LANE_0D_LN_CFG_RSTN_DIV5_8_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0D_LN_CFG_RSTN_DIV5_8, x)
- #define SD25G_LANE_LANE_0D_LN_CFG_RSTN_DIV5_8_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0D_LN_CFG_RSTN_DIV5_8, x)
- #define SD25G_LANE_LANE_0D_LN_CFG_SUMMER_EN BIT(5)
- #define SD25G_LANE_LANE_0D_LN_CFG_SUMMER_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0D_LN_CFG_SUMMER_EN, x)
- #define SD25G_LANE_LANE_0D_LN_CFG_SUMMER_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0D_LN_CFG_SUMMER_EN, x)
- #define SD25G_LANE_LANE_0D_LN_CFG_DMUX_PD BIT(6)
- #define SD25G_LANE_LANE_0D_LN_CFG_DMUX_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0D_LN_CFG_DMUX_PD, x)
- #define SD25G_LANE_LANE_0D_LN_CFG_DMUX_PD_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0D_LN_CFG_DMUX_PD, x)
- #define SD25G_LANE_LANE_0D_LN_CFG_DFECK_EN BIT(7)
- #define SD25G_LANE_LANE_0D_LN_CFG_DFECK_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0D_LN_CFG_DFECK_EN, x)
- #define SD25G_LANE_LANE_0D_LN_CFG_DFECK_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0D_LN_CFG_DFECK_EN, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_0E */
- #define SD25G_LANE_LANE_0E(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 56, 0, 1, 4)
- #define SD25G_LANE_LANE_0E_LN_CFG_ISCAN_EN BIT(0)
- #define SD25G_LANE_LANE_0E_LN_CFG_ISCAN_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0E_LN_CFG_ISCAN_EN, x)
- #define SD25G_LANE_LANE_0E_LN_CFG_ISCAN_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0E_LN_CFG_ISCAN_EN, x)
- #define SD25G_LANE_LANE_0E_LN_CFG_DMUX_CLK_PD BIT(1)
- #define SD25G_LANE_LANE_0E_LN_CFG_DMUX_CLK_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0E_LN_CFG_DMUX_CLK_PD, x)
- #define SD25G_LANE_LANE_0E_LN_CFG_DMUX_CLK_PD_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0E_LN_CFG_DMUX_CLK_PD, x)
- #define SD25G_LANE_LANE_0E_LN_CFG_EN_DFEDIG BIT(2)
- #define SD25G_LANE_LANE_0E_LN_CFG_EN_DFEDIG_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0E_LN_CFG_EN_DFEDIG, x)
- #define SD25G_LANE_LANE_0E_LN_CFG_EN_DFEDIG_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0E_LN_CFG_EN_DFEDIG, x)
- #define SD25G_LANE_LANE_0E_LN_CFG_DFEDIG_M_2_0 GENMASK(6, 4)
- #define SD25G_LANE_LANE_0E_LN_CFG_DFEDIG_M_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0E_LN_CFG_DFEDIG_M_2_0, x)
- #define SD25G_LANE_LANE_0E_LN_CFG_DFEDIG_M_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0E_LN_CFG_DFEDIG_M_2_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_0F */
- #define SD25G_LANE_LANE_0F(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 60, 0, 1, 4)
- #define SD25G_LANE_LANE_0F_LN_CFG_DFETAP_EN_5_1 GENMASK(4, 0)
- #define SD25G_LANE_LANE_0F_LN_CFG_DFETAP_EN_5_1_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_0F_LN_CFG_DFETAP_EN_5_1, x)
- #define SD25G_LANE_LANE_0F_LN_CFG_DFETAP_EN_5_1_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_0F_LN_CFG_DFETAP_EN_5_1, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_18 */
- #define SD25G_LANE_LANE_18(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 96, 0, 1, 4)
- #define SD25G_LANE_LANE_18_LN_CFG_CDRCK_EN BIT(0)
- #define SD25G_LANE_LANE_18_LN_CFG_CDRCK_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_18_LN_CFG_CDRCK_EN, x)
- #define SD25G_LANE_LANE_18_LN_CFG_CDRCK_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_18_LN_CFG_CDRCK_EN, x)
- #define SD25G_LANE_LANE_18_LN_CFG_ADD_VOLT BIT(1)
- #define SD25G_LANE_LANE_18_LN_CFG_ADD_VOLT_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_18_LN_CFG_ADD_VOLT, x)
- #define SD25G_LANE_LANE_18_LN_CFG_ADD_VOLT_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_18_LN_CFG_ADD_VOLT, x)
- #define SD25G_LANE_LANE_18_LN_CFG_MAN_VOLT_EN BIT(2)
- #define SD25G_LANE_LANE_18_LN_CFG_MAN_VOLT_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_18_LN_CFG_MAN_VOLT_EN, x)
- #define SD25G_LANE_LANE_18_LN_CFG_MAN_VOLT_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_18_LN_CFG_MAN_VOLT_EN, x)
- #define SD25G_LANE_LANE_18_LN_CFG_ERRAMP_PD BIT(3)
- #define SD25G_LANE_LANE_18_LN_CFG_ERRAMP_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_18_LN_CFG_ERRAMP_PD, x)
- #define SD25G_LANE_LANE_18_LN_CFG_ERRAMP_PD_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_18_LN_CFG_ERRAMP_PD, x)
- #define SD25G_LANE_LANE_18_LN_CFG_RXDIV_SEL_2_0 GENMASK(6, 4)
- #define SD25G_LANE_LANE_18_LN_CFG_RXDIV_SEL_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_18_LN_CFG_RXDIV_SEL_2_0, x)
- #define SD25G_LANE_LANE_18_LN_CFG_RXDIV_SEL_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_18_LN_CFG_RXDIV_SEL_2_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_19 */
- #define SD25G_LANE_LANE_19(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 100, 0, 1, 4)
- #define SD25G_LANE_LANE_19_LN_CFG_DCDR_PD BIT(0)
- #define SD25G_LANE_LANE_19_LN_CFG_DCDR_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_DCDR_PD, x)
- #define SD25G_LANE_LANE_19_LN_CFG_DCDR_PD_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_DCDR_PD, x)
- #define SD25G_LANE_LANE_19_LN_CFG_ECDR_PD BIT(1)
- #define SD25G_LANE_LANE_19_LN_CFG_ECDR_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_ECDR_PD, x)
- #define SD25G_LANE_LANE_19_LN_CFG_ECDR_PD_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_ECDR_PD, x)
- #define SD25G_LANE_LANE_19_LN_CFG_ISCAN_SEL BIT(2)
- #define SD25G_LANE_LANE_19_LN_CFG_ISCAN_SEL_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_ISCAN_SEL, x)
- #define SD25G_LANE_LANE_19_LN_CFG_ISCAN_SEL_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_ISCAN_SEL, x)
- #define SD25G_LANE_LANE_19_LN_CFG_TXLB_EN BIT(3)
- #define SD25G_LANE_LANE_19_LN_CFG_TXLB_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_TXLB_EN, x)
- #define SD25G_LANE_LANE_19_LN_CFG_TXLB_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_TXLB_EN, x)
- #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_PU BIT(4)
- #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_PU_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_RX_REG_PU, x)
- #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_PU_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_RX_REG_PU, x)
- #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_BYP BIT(5)
- #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_BYP_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_RX_REG_BYP, x)
- #define SD25G_LANE_LANE_19_LN_CFG_RX_REG_BYP_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_RX_REG_BYP, x)
- #define SD25G_LANE_LANE_19_LN_CFG_PD_RMS_DET BIT(6)
- #define SD25G_LANE_LANE_19_LN_CFG_PD_RMS_DET_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_PD_RMS_DET, x)
- #define SD25G_LANE_LANE_19_LN_CFG_PD_RMS_DET_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_PD_RMS_DET, x)
- #define SD25G_LANE_LANE_19_LN_CFG_PD_CTLE BIT(7)
- #define SD25G_LANE_LANE_19_LN_CFG_PD_CTLE_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_19_LN_CFG_PD_CTLE, x)
- #define SD25G_LANE_LANE_19_LN_CFG_PD_CTLE_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_19_LN_CFG_PD_CTLE, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_1A */
- #define SD25G_LANE_LANE_1A(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 104, 0, 1, 4)
- #define SD25G_LANE_LANE_1A_LN_CFG_CTLE_TP_EN BIT(0)
- #define SD25G_LANE_LANE_1A_LN_CFG_CTLE_TP_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1A_LN_CFG_CTLE_TP_EN, x)
- #define SD25G_LANE_LANE_1A_LN_CFG_CTLE_TP_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1A_LN_CFG_CTLE_TP_EN, x)
- #define SD25G_LANE_LANE_1A_LN_CFG_CDR_KF_2_0 GENMASK(6, 4)
- #define SD25G_LANE_LANE_1A_LN_CFG_CDR_KF_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1A_LN_CFG_CDR_KF_2_0, x)
- #define SD25G_LANE_LANE_1A_LN_CFG_CDR_KF_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1A_LN_CFG_CDR_KF_2_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_1B */
- #define SD25G_LANE_LANE_1B(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 108, 0, 1, 4)
- #define SD25G_LANE_LANE_1B_LN_CFG_CDR_M_7_0 GENMASK(7, 0)
- #define SD25G_LANE_LANE_1B_LN_CFG_CDR_M_7_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1B_LN_CFG_CDR_M_7_0, x)
- #define SD25G_LANE_LANE_1B_LN_CFG_CDR_M_7_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1B_LN_CFG_CDR_M_7_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_1C */
- #define SD25G_LANE_LANE_1C(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 112, 0, 1, 4)
- #define SD25G_LANE_LANE_1C_LN_CFG_CDR_RSTN BIT(0)
- #define SD25G_LANE_LANE_1C_LN_CFG_CDR_RSTN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1C_LN_CFG_CDR_RSTN, x)
- #define SD25G_LANE_LANE_1C_LN_CFG_CDR_RSTN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1C_LN_CFG_CDR_RSTN, x)
- #define SD25G_LANE_LANE_1C_LN_CFG_DFE_PD BIT(1)
- #define SD25G_LANE_LANE_1C_LN_CFG_DFE_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1C_LN_CFG_DFE_PD, x)
- #define SD25G_LANE_LANE_1C_LN_CFG_DFE_PD_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1C_LN_CFG_DFE_PD, x)
- #define SD25G_LANE_LANE_1C_LN_CFG_DFEDMX_PD BIT(2)
- #define SD25G_LANE_LANE_1C_LN_CFG_DFEDMX_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1C_LN_CFG_DFEDMX_PD, x)
- #define SD25G_LANE_LANE_1C_LN_CFG_DFEDMX_PD_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1C_LN_CFG_DFEDMX_PD, x)
- #define SD25G_LANE_LANE_1C_LN_CFG_EQC_FORCE_3_0 GENMASK(7, 4)
- #define SD25G_LANE_LANE_1C_LN_CFG_EQC_FORCE_3_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1C_LN_CFG_EQC_FORCE_3_0, x)
- #define SD25G_LANE_LANE_1C_LN_CFG_EQC_FORCE_3_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1C_LN_CFG_EQC_FORCE_3_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_1D */
- #define SD25G_LANE_LANE_1D(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 116, 0, 1, 4)
- #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_EXT_OVR BIT(0)
- #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_EXT_OVR_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_EXT_OVR, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_EXT_OVR_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_EXT_OVR, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_HOLD BIT(1)
- #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_HOLD_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_HOLD, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_HOLD_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_HOLD, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_RSTN BIT(2)
- #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_RSTN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_RSTN, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_ISCAN_RSTN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_ISCAN_RSTN, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_AGC_ADPT_BYP BIT(3)
- #define SD25G_LANE_LANE_1D_LN_CFG_AGC_ADPT_BYP_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_AGC_ADPT_BYP, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_AGC_ADPT_BYP_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_AGC_ADPT_BYP, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_PHID_1T BIT(4)
- #define SD25G_LANE_LANE_1D_LN_CFG_PHID_1T_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_PHID_1T, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_PHID_1T_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_PHID_1T, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_PI_DFE_EN BIT(5)
- #define SD25G_LANE_LANE_1D_LN_CFG_PI_DFE_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_PI_DFE_EN, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_PI_DFE_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_PI_DFE_EN, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_PI_EXT_OVR BIT(6)
- #define SD25G_LANE_LANE_1D_LN_CFG_PI_EXT_OVR_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_PI_EXT_OVR, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_PI_EXT_OVR_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_PI_EXT_OVR, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_PI_HOLD BIT(7)
- #define SD25G_LANE_LANE_1D_LN_CFG_PI_HOLD_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1D_LN_CFG_PI_HOLD, x)
- #define SD25G_LANE_LANE_1D_LN_CFG_PI_HOLD_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1D_LN_CFG_PI_HOLD, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_1E */
- #define SD25G_LANE_LANE_1E(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 120, 0, 1, 4)
- #define SD25G_LANE_LANE_1E_LN_CFG_PI_STEPS_1_0 GENMASK(1, 0)
- #define SD25G_LANE_LANE_1E_LN_CFG_PI_STEPS_1_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1E_LN_CFG_PI_STEPS_1_0, x)
- #define SD25G_LANE_LANE_1E_LN_CFG_PI_STEPS_1_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1E_LN_CFG_PI_STEPS_1_0, x)
- #define SD25G_LANE_LANE_1E_LN_CFG_RXLB_EN BIT(4)
- #define SD25G_LANE_LANE_1E_LN_CFG_RXLB_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1E_LN_CFG_RXLB_EN, x)
- #define SD25G_LANE_LANE_1E_LN_CFG_RXLB_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1E_LN_CFG_RXLB_EN, x)
- #define SD25G_LANE_LANE_1E_LN_CFG_SUM_SETCM_EN BIT(5)
- #define SD25G_LANE_LANE_1E_LN_CFG_SUM_SETCM_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1E_LN_CFG_SUM_SETCM_EN, x)
- #define SD25G_LANE_LANE_1E_LN_CFG_SUM_SETCM_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1E_LN_CFG_SUM_SETCM_EN, x)
- #define SD25G_LANE_LANE_1E_LN_CFG_R_OFFSET_DIR BIT(6)
- #define SD25G_LANE_LANE_1E_LN_CFG_R_OFFSET_DIR_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1E_LN_CFG_R_OFFSET_DIR, x)
- #define SD25G_LANE_LANE_1E_LN_CFG_R_OFFSET_DIR_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1E_LN_CFG_R_OFFSET_DIR, x)
- #define SD25G_LANE_LANE_1E_LN_CFG_PMAD_CK_PD BIT(7)
- #define SD25G_LANE_LANE_1E_LN_CFG_PMAD_CK_PD_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_1E_LN_CFG_PMAD_CK_PD, x)
- #define SD25G_LANE_LANE_1E_LN_CFG_PMAD_CK_PD_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_1E_LN_CFG_PMAD_CK_PD, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_21 */
- #define SD25G_LANE_LANE_21(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 132, 0, 1, 4)
- #define SD25G_LANE_LANE_21_LN_CFG_VGA_CTRL_BYP_4_0 GENMASK(4, 0)
- #define SD25G_LANE_LANE_21_LN_CFG_VGA_CTRL_BYP_4_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_21_LN_CFG_VGA_CTRL_BYP_4_0, x)
- #define SD25G_LANE_LANE_21_LN_CFG_VGA_CTRL_BYP_4_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_21_LN_CFG_VGA_CTRL_BYP_4_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_22 */
- #define SD25G_LANE_LANE_22(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 136, 0, 1, 4)
- #define SD25G_LANE_LANE_22_LN_CFG_EQR_FORCE_3_0 GENMASK(3, 0)
- #define SD25G_LANE_LANE_22_LN_CFG_EQR_FORCE_3_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_22_LN_CFG_EQR_FORCE_3_0, x)
- #define SD25G_LANE_LANE_22_LN_CFG_EQR_FORCE_3_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_22_LN_CFG_EQR_FORCE_3_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_25 */
- #define SD25G_LANE_LANE_25(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 148, 0, 1, 4)
- #define SD25G_LANE_LANE_25_LN_CFG_INIT_POS_ISCAN_6_0 GENMASK(6, 0)
- #define SD25G_LANE_LANE_25_LN_CFG_INIT_POS_ISCAN_6_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_25_LN_CFG_INIT_POS_ISCAN_6_0, x)
- #define SD25G_LANE_LANE_25_LN_CFG_INIT_POS_ISCAN_6_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_25_LN_CFG_INIT_POS_ISCAN_6_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_26 */
- #define SD25G_LANE_LANE_26(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 152, 0, 1, 4)
- #define SD25G_LANE_LANE_26_LN_CFG_INIT_POS_IPI_6_0 GENMASK(6, 0)
- #define SD25G_LANE_LANE_26_LN_CFG_INIT_POS_IPI_6_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_26_LN_CFG_INIT_POS_IPI_6_0, x)
- #define SD25G_LANE_LANE_26_LN_CFG_INIT_POS_IPI_6_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_26_LN_CFG_INIT_POS_IPI_6_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_28 */
- #define SD25G_LANE_LANE_28(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 160, 0, 1, 4)
- #define SD25G_LANE_LANE_28_LN_CFG_ISCAN_MODE_EN BIT(0)
- #define SD25G_LANE_LANE_28_LN_CFG_ISCAN_MODE_EN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_28_LN_CFG_ISCAN_MODE_EN, x)
- #define SD25G_LANE_LANE_28_LN_CFG_ISCAN_MODE_EN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_28_LN_CFG_ISCAN_MODE_EN, x)
- #define SD25G_LANE_LANE_28_LN_CFG_RX_SSC_LH BIT(1)
- #define SD25G_LANE_LANE_28_LN_CFG_RX_SSC_LH_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_28_LN_CFG_RX_SSC_LH, x)
- #define SD25G_LANE_LANE_28_LN_CFG_RX_SSC_LH_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_28_LN_CFG_RX_SSC_LH, x)
- #define SD25G_LANE_LANE_28_LN_CFG_FIGMERIT_SEL BIT(2)
- #define SD25G_LANE_LANE_28_LN_CFG_FIGMERIT_SEL_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_28_LN_CFG_FIGMERIT_SEL, x)
- #define SD25G_LANE_LANE_28_LN_CFG_FIGMERIT_SEL_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_28_LN_CFG_FIGMERIT_SEL, x)
- #define SD25G_LANE_LANE_28_LN_CFG_RX_SUBRATE_2_0 GENMASK(6, 4)
- #define SD25G_LANE_LANE_28_LN_CFG_RX_SUBRATE_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_28_LN_CFG_RX_SUBRATE_2_0, x)
- #define SD25G_LANE_LANE_28_LN_CFG_RX_SUBRATE_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_28_LN_CFG_RX_SUBRATE_2_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_2B */
- #define SD25G_LANE_LANE_2B(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 172, 0, 1, 4)
- #define SD25G_LANE_LANE_2B_LN_CFG_PI_BW_3_0 GENMASK(3, 0)
- #define SD25G_LANE_LANE_2B_LN_CFG_PI_BW_3_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2B_LN_CFG_PI_BW_3_0, x)
- #define SD25G_LANE_LANE_2B_LN_CFG_PI_BW_3_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2B_LN_CFG_PI_BW_3_0, x)
- #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_DMUX_SUBR BIT(4)
- #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_DMUX_SUBR_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2B_LN_CFG_RSTN_DMUX_SUBR, x)
- #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_DMUX_SUBR_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2B_LN_CFG_RSTN_DMUX_SUBR, x)
- #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_TXDUPU BIT(5)
- #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_TXDUPU_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2B_LN_CFG_RSTN_TXDUPU, x)
- #define SD25G_LANE_LANE_2B_LN_CFG_RSTN_TXDUPU_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2B_LN_CFG_RSTN_TXDUPU, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_2C */
- #define SD25G_LANE_LANE_2C(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 176, 0, 1, 4)
- #define SD25G_LANE_LANE_2C_LN_CFG_TX_SUBRATE_2_0 GENMASK(2, 0)
- #define SD25G_LANE_LANE_2C_LN_CFG_TX_SUBRATE_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2C_LN_CFG_TX_SUBRATE_2_0, x)
- #define SD25G_LANE_LANE_2C_LN_CFG_TX_SUBRATE_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2C_LN_CFG_TX_SUBRATE_2_0, x)
- #define SD25G_LANE_LANE_2C_LN_CFG_DIS_2NDORDER BIT(4)
- #define SD25G_LANE_LANE_2C_LN_CFG_DIS_2NDORDER_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2C_LN_CFG_DIS_2NDORDER, x)
- #define SD25G_LANE_LANE_2C_LN_CFG_DIS_2NDORDER_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2C_LN_CFG_DIS_2NDORDER, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_2D */
- #define SD25G_LANE_LANE_2D(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 180, 0, 1, 4)
- #define SD25G_LANE_LANE_2D_LN_CFG_ALOS_THR_2_0 GENMASK(2, 0)
- #define SD25G_LANE_LANE_2D_LN_CFG_ALOS_THR_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2D_LN_CFG_ALOS_THR_2_0, x)
- #define SD25G_LANE_LANE_2D_LN_CFG_ALOS_THR_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2D_LN_CFG_ALOS_THR_2_0, x)
- #define SD25G_LANE_LANE_2D_LN_CFG_SAT_CNTSEL_2_0 GENMASK(6, 4)
- #define SD25G_LANE_LANE_2D_LN_CFG_SAT_CNTSEL_2_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2D_LN_CFG_SAT_CNTSEL_2_0, x)
- #define SD25G_LANE_LANE_2D_LN_CFG_SAT_CNTSEL_2_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2D_LN_CFG_SAT_CNTSEL_2_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_2E */
- #define SD25G_LANE_LANE_2E(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 184, 0, 1, 4)
- #define SD25G_LANE_LANE_2E_LN_CFG_EN_FAST_ISCAN BIT(0)
- #define SD25G_LANE_LANE_2E_LN_CFG_EN_FAST_ISCAN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_EN_FAST_ISCAN, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_EN_FAST_ISCAN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_EN_FAST_ISCAN, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_DIS_SQ BIT(1)
- #define SD25G_LANE_LANE_2E_LN_CFG_DIS_SQ_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_DIS_SQ, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_DIS_SQ_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_DIS_SQ, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_PD_SQ BIT(2)
- #define SD25G_LANE_LANE_2E_LN_CFG_PD_SQ_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_PD_SQ, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_PD_SQ_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_PD_SQ, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_DIS_ALOS BIT(3)
- #define SD25G_LANE_LANE_2E_LN_CFG_DIS_ALOS_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_DIS_ALOS, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_DIS_ALOS_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_DIS_ALOS, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_RESETN_AGC BIT(4)
- #define SD25G_LANE_LANE_2E_LN_CFG_RESETN_AGC_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_RESETN_AGC, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_RESETN_AGC_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_RESETN_AGC, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_RSTN_DFEDIG BIT(5)
- #define SD25G_LANE_LANE_2E_LN_CFG_RSTN_DFEDIG_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_RSTN_DFEDIG, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_RSTN_DFEDIG_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_RSTN_DFEDIG, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_PI_RSTN BIT(6)
- #define SD25G_LANE_LANE_2E_LN_CFG_PI_RSTN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_PI_RSTN, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_PI_RSTN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_PI_RSTN, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_CTLE_RSTN BIT(7)
- #define SD25G_LANE_LANE_2E_LN_CFG_CTLE_RSTN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_2E_LN_CFG_CTLE_RSTN, x)
- #define SD25G_LANE_LANE_2E_LN_CFG_CTLE_RSTN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_2E_LN_CFG_CTLE_RSTN, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_40 */
- #define SD25G_LANE_LANE_40(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 256, 0, 1, 4)
- #define SD25G_LANE_LANE_40_LN_R_TX_BIT_REVERSE BIT(0)
- #define SD25G_LANE_LANE_40_LN_R_TX_BIT_REVERSE_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_40_LN_R_TX_BIT_REVERSE, x)
- #define SD25G_LANE_LANE_40_LN_R_TX_BIT_REVERSE_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_40_LN_R_TX_BIT_REVERSE, x)
- #define SD25G_LANE_LANE_40_LN_R_TX_POL_INV BIT(1)
- #define SD25G_LANE_LANE_40_LN_R_TX_POL_INV_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_40_LN_R_TX_POL_INV, x)
- #define SD25G_LANE_LANE_40_LN_R_TX_POL_INV_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_40_LN_R_TX_POL_INV, x)
- #define SD25G_LANE_LANE_40_LN_R_RX_BIT_REVERSE BIT(2)
- #define SD25G_LANE_LANE_40_LN_R_RX_BIT_REVERSE_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_40_LN_R_RX_BIT_REVERSE, x)
- #define SD25G_LANE_LANE_40_LN_R_RX_BIT_REVERSE_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_40_LN_R_RX_BIT_REVERSE, x)
- #define SD25G_LANE_LANE_40_LN_R_RX_POL_INV BIT(3)
- #define SD25G_LANE_LANE_40_LN_R_RX_POL_INV_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_40_LN_R_RX_POL_INV, x)
- #define SD25G_LANE_LANE_40_LN_R_RX_POL_INV_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_40_LN_R_RX_POL_INV, x)
- #define SD25G_LANE_LANE_40_LN_R_CDR_RSTN BIT(4)
- #define SD25G_LANE_LANE_40_LN_R_CDR_RSTN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_40_LN_R_CDR_RSTN, x)
- #define SD25G_LANE_LANE_40_LN_R_CDR_RSTN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_40_LN_R_CDR_RSTN, x)
- #define SD25G_LANE_LANE_40_LN_R_DFE_RSTN BIT(5)
- #define SD25G_LANE_LANE_40_LN_R_DFE_RSTN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_40_LN_R_DFE_RSTN, x)
- #define SD25G_LANE_LANE_40_LN_R_DFE_RSTN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_40_LN_R_DFE_RSTN, x)
- #define SD25G_LANE_LANE_40_LN_R_CTLE_RSTN BIT(6)
- #define SD25G_LANE_LANE_40_LN_R_CTLE_RSTN_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_40_LN_R_CTLE_RSTN, x)
- #define SD25G_LANE_LANE_40_LN_R_CTLE_RSTN_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_40_LN_R_CTLE_RSTN, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_42 */
- #define SD25G_LANE_LANE_42(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 264, 0, 1, 4)
- #define SD25G_LANE_LANE_42_LN_CFG_TX_RESERVE_7_0 GENMASK(7, 0)
- #define SD25G_LANE_LANE_42_LN_CFG_TX_RESERVE_7_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_42_LN_CFG_TX_RESERVE_7_0, x)
- #define SD25G_LANE_LANE_42_LN_CFG_TX_RESERVE_7_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_42_LN_CFG_TX_RESERVE_7_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_43 */
- #define SD25G_LANE_LANE_43(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 268, 0, 1, 4)
- #define SD25G_LANE_LANE_43_LN_CFG_TX_RESERVE_15_8 GENMASK(7, 0)
- #define SD25G_LANE_LANE_43_LN_CFG_TX_RESERVE_15_8_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_43_LN_CFG_TX_RESERVE_15_8, x)
- #define SD25G_LANE_LANE_43_LN_CFG_TX_RESERVE_15_8_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_43_LN_CFG_TX_RESERVE_15_8, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_44 */
- #define SD25G_LANE_LANE_44(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 272, 0, 1, 4)
- #define SD25G_LANE_LANE_44_LN_CFG_RX_RESERVE_7_0 GENMASK(7, 0)
- #define SD25G_LANE_LANE_44_LN_CFG_RX_RESERVE_7_0_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_44_LN_CFG_RX_RESERVE_7_0, x)
- #define SD25G_LANE_LANE_44_LN_CFG_RX_RESERVE_7_0_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_44_LN_CFG_RX_RESERVE_7_0, x)
- /* SD25G_TARGET:LANE_GRP_0:LANE_45 */
- #define SD25G_LANE_LANE_45(t) __REG(TARGET_SD25G_LANE, t, 8, 1024, 0, 1, 768, 276, 0, 1, 4)
- #define SD25G_LANE_LANE_45_LN_CFG_RX_RESERVE_15_8 GENMASK(7, 0)
- #define SD25G_LANE_LANE_45_LN_CFG_RX_RESERVE_15_8_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_45_LN_CFG_RX_RESERVE_15_8, x)
- #define SD25G_LANE_LANE_45_LN_CFG_RX_RESERVE_15_8_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_45_LN_CFG_RX_RESERVE_15_8, x)
- /* SD25G_TARGET:LANE_GRP_1:LANE_DE */
- #define SD25G_LANE_LANE_DE(t) __REG(TARGET_SD25G_LANE, t, 8, 1792, 0, 1, 128, 120, 0, 1, 4)
- #define SD25G_LANE_LANE_DE_LN_LOL_UDL BIT(0)
- #define SD25G_LANE_LANE_DE_LN_LOL_UDL_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_DE_LN_LOL_UDL, x)
- #define SD25G_LANE_LANE_DE_LN_LOL_UDL_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_DE_LN_LOL_UDL, x)
- #define SD25G_LANE_LANE_DE_LN_LOL BIT(1)
- #define SD25G_LANE_LANE_DE_LN_LOL_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_DE_LN_LOL, x)
- #define SD25G_LANE_LANE_DE_LN_LOL_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_DE_LN_LOL, x)
- #define SD25G_LANE_LANE_DE_LN_PMA2PCS_RXEI_FILTERED BIT(2)
- #define SD25G_LANE_LANE_DE_LN_PMA2PCS_RXEI_FILTERED_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_DE_LN_PMA2PCS_RXEI_FILTERED, x)
- #define SD25G_LANE_LANE_DE_LN_PMA2PCS_RXEI_FILTERED_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_DE_LN_PMA2PCS_RXEI_FILTERED, x)
- #define SD25G_LANE_LANE_DE_LN_PMA_RXEI BIT(3)
- #define SD25G_LANE_LANE_DE_LN_PMA_RXEI_SET(x)\
- FIELD_PREP(SD25G_LANE_LANE_DE_LN_PMA_RXEI, x)
- #define SD25G_LANE_LANE_DE_LN_PMA_RXEI_GET(x)\
- FIELD_GET(SD25G_LANE_LANE_DE_LN_PMA_RXEI, x)
- /* SD10G_LANE_TARGET:LANE_GRP_8:LANE_DF */
- #define SD6G_LANE_LANE_DF(t) __REG(TARGET_SD6G_LANE, t, 13, 832, 0, 1, 84, 60, 0, 1, 4)
- #define SD6G_LANE_LANE_DF_LOL_UDL BIT(0)
- #define SD6G_LANE_LANE_DF_LOL_UDL_SET(x)\
- FIELD_PREP(SD6G_LANE_LANE_DF_LOL_UDL, x)
- #define SD6G_LANE_LANE_DF_LOL_UDL_GET(x)\
- FIELD_GET(SD6G_LANE_LANE_DF_LOL_UDL, x)
- #define SD6G_LANE_LANE_DF_LOL BIT(1)
- #define SD6G_LANE_LANE_DF_LOL_SET(x)\
- FIELD_PREP(SD6G_LANE_LANE_DF_LOL, x)
- #define SD6G_LANE_LANE_DF_LOL_GET(x)\
- FIELD_GET(SD6G_LANE_LANE_DF_LOL, x)
- #define SD6G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED BIT(2)
- #define SD6G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED_SET(x)\
- FIELD_PREP(SD6G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED, x)
- #define SD6G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED_GET(x)\
- FIELD_GET(SD6G_LANE_LANE_DF_PMA2PCS_RXEI_FILTERED, x)
- #define SD6G_LANE_LANE_DF_SQUELCH BIT(3)
- #define SD6G_LANE_LANE_DF_SQUELCH_SET(x)\
- FIELD_PREP(SD6G_LANE_LANE_DF_SQUELCH, x)
- #define SD6G_LANE_LANE_DF_SQUELCH_GET(x)\
- FIELD_GET(SD6G_LANE_LANE_DF_SQUELCH, x)
- /* SD10G_CMU_TARGET:CMU_GRP_0:CMU_00 */
- #define SD_CMU_CMU_00(t) __REG(TARGET_SD_CMU, t, 14, 0, 0, 1, 20, 0, 0, 1, 4)
- #define SD_CMU_CMU_00_R_HWT_SIMULATION_MODE BIT(0)
- #define SD_CMU_CMU_00_R_HWT_SIMULATION_MODE_SET(x)\
- FIELD_PREP(SD_CMU_CMU_00_R_HWT_SIMULATION_MODE, x)
- #define SD_CMU_CMU_00_R_HWT_SIMULATION_MODE_GET(x)\
- FIELD_GET(SD_CMU_CMU_00_R_HWT_SIMULATION_MODE, x)
- #define SD_CMU_CMU_00_CFG_PLL_LOL_SET BIT(1)
- #define SD_CMU_CMU_00_CFG_PLL_LOL_SET_SET(x)\
- FIELD_PREP(SD_CMU_CMU_00_CFG_PLL_LOL_SET, x)
- #define SD_CMU_CMU_00_CFG_PLL_LOL_SET_GET(x)\
- FIELD_GET(SD_CMU_CMU_00_CFG_PLL_LOL_SET, x)
- #define SD_CMU_CMU_00_CFG_PLL_LOS_SET BIT(2)
- #define SD_CMU_CMU_00_CFG_PLL_LOS_SET_SET(x)\
- FIELD_PREP(SD_CMU_CMU_00_CFG_PLL_LOS_SET, x)
- #define SD_CMU_CMU_00_CFG_PLL_LOS_SET_GET(x)\
- FIELD_GET(SD_CMU_CMU_00_CFG_PLL_LOS_SET, x)
- #define SD_CMU_CMU_00_CFG_PLL_TP_SEL_1_0 GENMASK(5, 4)
- #define SD_CMU_CMU_00_CFG_PLL_TP_SEL_1_0_SET(x)\
- FIELD_PREP(SD_CMU_CMU_00_CFG_PLL_TP_SEL_1_0, x)
- #define SD_CMU_CMU_00_CFG_PLL_TP_SEL_1_0_GET(x)\
- FIELD_GET(SD_CMU_CMU_00_CFG_PLL_TP_SEL_1_0, x)
- /* SD10G_CMU_TARGET:CMU_GRP_1:CMU_05 */
- #define SD_CMU_CMU_05(t) __REG(TARGET_SD_CMU, t, 14, 20, 0, 1, 72, 0, 0, 1, 4)
- #define SD_CMU_CMU_05_CFG_REFCK_TERM_EN BIT(0)
- #define SD_CMU_CMU_05_CFG_REFCK_TERM_EN_SET(x)\
- FIELD_PREP(SD_CMU_CMU_05_CFG_REFCK_TERM_EN, x)
- #define SD_CMU_CMU_05_CFG_REFCK_TERM_EN_GET(x)\
- FIELD_GET(SD_CMU_CMU_05_CFG_REFCK_TERM_EN, x)
- #define SD_CMU_CMU_05_CFG_BIAS_TP_SEL_1_0 GENMASK(5, 4)
- #define SD_CMU_CMU_05_CFG_BIAS_TP_SEL_1_0_SET(x)\
- FIELD_PREP(SD_CMU_CMU_05_CFG_BIAS_TP_SEL_1_0, x)
- #define SD_CMU_CMU_05_CFG_BIAS_TP_SEL_1_0_GET(x)\
- FIELD_GET(SD_CMU_CMU_05_CFG_BIAS_TP_SEL_1_0, x)
- /* SD10G_CMU_TARGET:CMU_GRP_1:CMU_06 */
- #define SD_CMU_CMU_06(t) \
- __REG(TARGET_SD_CMU, t, 14, 20, 0, 1, 72, 4, 0, 1, 4)
- #define SD_CMU_CMU_06_CFG_DISLOS BIT(0)
- #define SD_CMU_CMU_06_CFG_DISLOS_SET(x)\
- FIELD_PREP(SD_CMU_CMU_06_CFG_DISLOS, x)
- #define SD_CMU_CMU_06_CFG_DISLOS_GET(x)\
- FIELD_GET(SD_CMU_CMU_06_CFG_DISLOS, x)
- #define SD_CMU_CMU_06_CFG_DISLOL BIT(1)
- #define SD_CMU_CMU_06_CFG_DISLOL_SET(x)\
- FIELD_PREP(SD_CMU_CMU_06_CFG_DISLOL, x)
- #define SD_CMU_CMU_06_CFG_DISLOL_GET(x)\
- FIELD_GET(SD_CMU_CMU_06_CFG_DISLOL, x)
- #define SD_CMU_CMU_06_CFG_DCLOL BIT(2)
- #define SD_CMU_CMU_06_CFG_DCLOL_SET(x)\
- FIELD_PREP(SD_CMU_CMU_06_CFG_DCLOL, x)
- #define SD_CMU_CMU_06_CFG_DCLOL_GET(x)\
- FIELD_GET(SD_CMU_CMU_06_CFG_DCLOL, x)
- #define SD_CMU_CMU_06_CFG_FORCE_RX_FILT BIT(3)
- #define SD_CMU_CMU_06_CFG_FORCE_RX_FILT_SET(x)\
- FIELD_PREP(SD_CMU_CMU_06_CFG_FORCE_RX_FILT, x)
- #define SD_CMU_CMU_06_CFG_FORCE_RX_FILT_GET(x)\
- FIELD_GET(SD_CMU_CMU_06_CFG_FORCE_RX_FILT, x)
- #define SD_CMU_CMU_06_CFG_CTRL_LOGIC_PD BIT(4)
- #define SD_CMU_CMU_06_CFG_CTRL_LOGIC_PD_SET(x)\
- FIELD_PREP(SD_CMU_CMU_06_CFG_CTRL_LOGIC_PD, x)
- #define SD_CMU_CMU_06_CFG_CTRL_LOGIC_PD_GET(x)\
- FIELD_GET(SD_CMU_CMU_06_CFG_CTRL_LOGIC_PD, x)
- #define SD_CMU_CMU_06_CFG_VCO_PD BIT(5)
- #define SD_CMU_CMU_06_CFG_VCO_PD_SET(x)\
- FIELD_PREP(SD_CMU_CMU_06_CFG_VCO_PD, x)
- #define SD_CMU_CMU_06_CFG_VCO_PD_GET(x)\
- FIELD_GET(SD_CMU_CMU_06_CFG_VCO_PD, x)
- #define SD_CMU_CMU_06_CFG_VCO_CAL_RESETN BIT(6)
- #define SD_CMU_CMU_06_CFG_VCO_CAL_RESETN_SET(x)\
- FIELD_PREP(SD_CMU_CMU_06_CFG_VCO_CAL_RESETN, x)
- #define SD_CMU_CMU_06_CFG_VCO_CAL_RESETN_GET(x)\
- FIELD_GET(SD_CMU_CMU_06_CFG_VCO_CAL_RESETN, x)
- #define SD_CMU_CMU_06_CFG_VCO_CAL_BYP BIT(7)
- #define SD_CMU_CMU_06_CFG_VCO_CAL_BYP_SET(x)\
- FIELD_PREP(SD_CMU_CMU_06_CFG_VCO_CAL_BYP, x)
- #define SD_CMU_CMU_06_CFG_VCO_CAL_BYP_GET(x)\
- FIELD_GET(SD_CMU_CMU_06_CFG_VCO_CAL_BYP, x)
- /* SD10G_CMU_TARGET:CMU_GRP_1:CMU_08 */
- #define SD_CMU_CMU_08(t) \
- __REG(TARGET_SD_CMU, t, 14, 20, 0, 1, 72, 12, 0, 1, 4)
- #define SD_CMU_CMU_08_CFG_VFILT2PAD BIT(0)
- #define SD_CMU_CMU_08_CFG_VFILT2PAD_SET(x)\
- FIELD_PREP(SD_CMU_CMU_08_CFG_VFILT2PAD, x)
- #define SD_CMU_CMU_08_CFG_VFILT2PAD_GET(x)\
- FIELD_GET(SD_CMU_CMU_08_CFG_VFILT2PAD, x)
- #define SD_CMU_CMU_08_CFG_EN_DUMMY BIT(1)
- #define SD_CMU_CMU_08_CFG_EN_DUMMY_SET(x)\
- FIELD_PREP(SD_CMU_CMU_08_CFG_EN_DUMMY, x)
- #define SD_CMU_CMU_08_CFG_EN_DUMMY_GET(x)\
- FIELD_GET(SD_CMU_CMU_08_CFG_EN_DUMMY, x)
- #define SD_CMU_CMU_08_CFG_CK_TREE_PD BIT(2)
- #define SD_CMU_CMU_08_CFG_CK_TREE_PD_SET(x)\
- FIELD_PREP(SD_CMU_CMU_08_CFG_CK_TREE_PD, x)
- #define SD_CMU_CMU_08_CFG_CK_TREE_PD_GET(x)\
- FIELD_GET(SD_CMU_CMU_08_CFG_CK_TREE_PD, x)
- #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN BIT(3)
- #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_SET(x)\
- FIELD_PREP(SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN, x)
- #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_GET(x)\
- FIELD_GET(SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN, x)
- #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_EN BIT(4)
- #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_EN_SET(x)\
- FIELD_PREP(SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_EN, x)
- #define SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_EN_GET(x)\
- FIELD_GET(SD_CMU_CMU_08_CFG_RST_TREE_PD_MAN_EN, x)
- /* SD10G_CMU_TARGET:CMU_GRP_1:CMU_09 */
- #define SD_CMU_CMU_09(t) __REG(TARGET_SD_CMU, t, 14, 20, 0, 1, 72, 16, 0, 1, 4)
- #define SD_CMU_CMU_09_CFG_EN_TX_CK_UP BIT(0)
- #define SD_CMU_CMU_09_CFG_EN_TX_CK_UP_SET(x)\
- FIELD_PREP(SD_CMU_CMU_09_CFG_EN_TX_CK_UP, x)
- #define SD_CMU_CMU_09_CFG_EN_TX_CK_UP_GET(x)\
- FIELD_GET(SD_CMU_CMU_09_CFG_EN_TX_CK_UP, x)
- #define SD_CMU_CMU_09_CFG_EN_TX_CK_DN BIT(1)
- #define SD_CMU_CMU_09_CFG_EN_TX_CK_DN_SET(x)\
- FIELD_PREP(SD_CMU_CMU_09_CFG_EN_TX_CK_DN, x)
- #define SD_CMU_CMU_09_CFG_EN_TX_CK_DN_GET(x)\
- FIELD_GET(SD_CMU_CMU_09_CFG_EN_TX_CK_DN, x)
- #define SD_CMU_CMU_09_CFG_SW_8G BIT(4)
- #define SD_CMU_CMU_09_CFG_SW_8G_SET(x)\
- FIELD_PREP(SD_CMU_CMU_09_CFG_SW_8G, x)
- #define SD_CMU_CMU_09_CFG_SW_8G_GET(x)\
- FIELD_GET(SD_CMU_CMU_09_CFG_SW_8G, x)
- #define SD_CMU_CMU_09_CFG_SW_10G BIT(5)
- #define SD_CMU_CMU_09_CFG_SW_10G_SET(x)\
- FIELD_PREP(SD_CMU_CMU_09_CFG_SW_10G, x)
- #define SD_CMU_CMU_09_CFG_SW_10G_GET(x)\
- FIELD_GET(SD_CMU_CMU_09_CFG_SW_10G, x)
- /* SD10G_CMU_TARGET:CMU_GRP_1:CMU_0D */
- #define SD_CMU_CMU_0D(t) __REG(TARGET_SD_CMU, t, 14, 20, 0, 1, 72, 32, 0, 1, 4)
- #define SD_CMU_CMU_0D_CFG_PD_DIV64 BIT(0)
- #define SD_CMU_CMU_0D_CFG_PD_DIV64_SET(x)\
- FIELD_PREP(SD_CMU_CMU_0D_CFG_PD_DIV64, x)
- #define SD_CMU_CMU_0D_CFG_PD_DIV64_GET(x)\
- FIELD_GET(SD_CMU_CMU_0D_CFG_PD_DIV64, x)
- #define SD_CMU_CMU_0D_CFG_PD_DIV66 BIT(1)
- #define SD_CMU_CMU_0D_CFG_PD_DIV66_SET(x)\
- FIELD_PREP(SD_CMU_CMU_0D_CFG_PD_DIV66, x)
- #define SD_CMU_CMU_0D_CFG_PD_DIV66_GET(x)\
- FIELD_GET(SD_CMU_CMU_0D_CFG_PD_DIV66, x)
- #define SD_CMU_CMU_0D_CFG_PMA_TX_CK_PD BIT(2)
- #define SD_CMU_CMU_0D_CFG_PMA_TX_CK_PD_SET(x)\
- FIELD_PREP(SD_CMU_CMU_0D_CFG_PMA_TX_CK_PD, x)
- #define SD_CMU_CMU_0D_CFG_PMA_TX_CK_PD_GET(x)\
- FIELD_GET(SD_CMU_CMU_0D_CFG_PMA_TX_CK_PD, x)
- #define SD_CMU_CMU_0D_CFG_JC_BYP BIT(3)
- #define SD_CMU_CMU_0D_CFG_JC_BYP_SET(x)\
- FIELD_PREP(SD_CMU_CMU_0D_CFG_JC_BYP, x)
- #define SD_CMU_CMU_0D_CFG_JC_BYP_GET(x)\
- FIELD_GET(SD_CMU_CMU_0D_CFG_JC_BYP, x)
- #define SD_CMU_CMU_0D_CFG_REFCK_PD BIT(4)
- #define SD_CMU_CMU_0D_CFG_REFCK_PD_SET(x)\
- FIELD_PREP(SD_CMU_CMU_0D_CFG_REFCK_PD, x)
- #define SD_CMU_CMU_0D_CFG_REFCK_PD_GET(x)\
- FIELD_GET(SD_CMU_CMU_0D_CFG_REFCK_PD, x)
- /* SD10G_CMU_TARGET:CMU_GRP_3:CMU_1B */
- #define SD_CMU_CMU_1B(t) __REG(TARGET_SD_CMU, t, 14, 104, 0, 1, 20, 4, 0, 1, 4)
- #define SD_CMU_CMU_1B_CFG_RESERVE_7_0 GENMASK(7, 0)
- #define SD_CMU_CMU_1B_CFG_RESERVE_7_0_SET(x)\
- FIELD_PREP(SD_CMU_CMU_1B_CFG_RESERVE_7_0, x)
- #define SD_CMU_CMU_1B_CFG_RESERVE_7_0_GET(x)\
- FIELD_GET(SD_CMU_CMU_1B_CFG_RESERVE_7_0, x)
- /* SD10G_CMU_TARGET:CMU_GRP_4:CMU_1F */
- #define SD_CMU_CMU_1F(t) __REG(TARGET_SD_CMU, t, 14, 124, 0, 1, 68, 0, 0, 1, 4)
- #define SD_CMU_CMU_1F_CFG_BIAS_DN_EN BIT(0)
- #define SD_CMU_CMU_1F_CFG_BIAS_DN_EN_SET(x)\
- FIELD_PREP(SD_CMU_CMU_1F_CFG_BIAS_DN_EN, x)
- #define SD_CMU_CMU_1F_CFG_BIAS_DN_EN_GET(x)\
- FIELD_GET(SD_CMU_CMU_1F_CFG_BIAS_DN_EN, x)
- #define SD_CMU_CMU_1F_CFG_BIAS_UP_EN BIT(1)
- #define SD_CMU_CMU_1F_CFG_BIAS_UP_EN_SET(x)\
- FIELD_PREP(SD_CMU_CMU_1F_CFG_BIAS_UP_EN, x)
- #define SD_CMU_CMU_1F_CFG_BIAS_UP_EN_GET(x)\
- FIELD_GET(SD_CMU_CMU_1F_CFG_BIAS_UP_EN, x)
- #define SD_CMU_CMU_1F_CFG_IC2IP_N BIT(2)
- #define SD_CMU_CMU_1F_CFG_IC2IP_N_SET(x)\
- FIELD_PREP(SD_CMU_CMU_1F_CFG_IC2IP_N, x)
- #define SD_CMU_CMU_1F_CFG_IC2IP_N_GET(x)\
- FIELD_GET(SD_CMU_CMU_1F_CFG_IC2IP_N, x)
- #define SD_CMU_CMU_1F_CFG_VTUNE_SEL BIT(3)
- #define SD_CMU_CMU_1F_CFG_VTUNE_SEL_SET(x)\
- FIELD_PREP(SD_CMU_CMU_1F_CFG_VTUNE_SEL, x)
- #define SD_CMU_CMU_1F_CFG_VTUNE_SEL_GET(x)\
- FIELD_GET(SD_CMU_CMU_1F_CFG_VTUNE_SEL, x)
- /* SD10G_CMU_TARGET:CMU_GRP_5:CMU_30 */
- #define SD_CMU_CMU_30(t) __REG(TARGET_SD_CMU, t, 14, 192, 0, 1, 72, 0, 0, 1, 4)
- #define SD_CMU_CMU_30_R_PLL_DLOL_EN BIT(0)
- #define SD_CMU_CMU_30_R_PLL_DLOL_EN_SET(x)\
- FIELD_PREP(SD_CMU_CMU_30_R_PLL_DLOL_EN, x)
- #define SD_CMU_CMU_30_R_PLL_DLOL_EN_GET(x)\
- FIELD_GET(SD_CMU_CMU_30_R_PLL_DLOL_EN, x)
- /* SD10G_CMU_TARGET:CMU_GRP_6:CMU_44 */
- #define SD_CMU_CMU_44(t) __REG(TARGET_SD_CMU, t, 14, 264, 0, 1, 632, 8, 0, 1, 4)
- #define SD_CMU_CMU_44_R_PLL_RSTN BIT(0)
- #define SD_CMU_CMU_44_R_PLL_RSTN_SET(x)\
- FIELD_PREP(SD_CMU_CMU_44_R_PLL_RSTN, x)
- #define SD_CMU_CMU_44_R_PLL_RSTN_GET(x)\
- FIELD_GET(SD_CMU_CMU_44_R_PLL_RSTN, x)
- #define SD_CMU_CMU_44_R_CK_RESETB BIT(1)
- #define SD_CMU_CMU_44_R_CK_RESETB_SET(x)\
- FIELD_PREP(SD_CMU_CMU_44_R_CK_RESETB, x)
- #define SD_CMU_CMU_44_R_CK_RESETB_GET(x)\
- FIELD_GET(SD_CMU_CMU_44_R_CK_RESETB, x)
- /* SD10G_CMU_TARGET:CMU_GRP_6:CMU_45 */
- #define SD_CMU_CMU_45(t) __REG(TARGET_SD_CMU, t, 14, 264, 0, 1, 632, 12, 0, 1, 4)
- #define SD_CMU_CMU_45_R_EN_RATECHG_CTRL BIT(0)
- #define SD_CMU_CMU_45_R_EN_RATECHG_CTRL_SET(x)\
- FIELD_PREP(SD_CMU_CMU_45_R_EN_RATECHG_CTRL, x)
- #define SD_CMU_CMU_45_R_EN_RATECHG_CTRL_GET(x)\
- FIELD_GET(SD_CMU_CMU_45_R_EN_RATECHG_CTRL, x)
- #define SD_CMU_CMU_45_R_DWIDTHCTRL_FROM_HWT BIT(1)
- #define SD_CMU_CMU_45_R_DWIDTHCTRL_FROM_HWT_SET(x)\
- FIELD_PREP(SD_CMU_CMU_45_R_DWIDTHCTRL_FROM_HWT, x)
- #define SD_CMU_CMU_45_R_DWIDTHCTRL_FROM_HWT_GET(x)\
- FIELD_GET(SD_CMU_CMU_45_R_DWIDTHCTRL_FROM_HWT, x)
- #define SD_CMU_CMU_45_RESERVED BIT(2)
- #define SD_CMU_CMU_45_RESERVED_SET(x)\
- FIELD_PREP(SD_CMU_CMU_45_RESERVED, x)
- #define SD_CMU_CMU_45_RESERVED_GET(x)\
- FIELD_GET(SD_CMU_CMU_45_RESERVED, x)
- #define SD_CMU_CMU_45_R_REFCK_SSC_EN_FROM_HWT BIT(3)
- #define SD_CMU_CMU_45_R_REFCK_SSC_EN_FROM_HWT_SET(x)\
- FIELD_PREP(SD_CMU_CMU_45_R_REFCK_SSC_EN_FROM_HWT, x)
- #define SD_CMU_CMU_45_R_REFCK_SSC_EN_FROM_HWT_GET(x)\
- FIELD_GET(SD_CMU_CMU_45_R_REFCK_SSC_EN_FROM_HWT, x)
- #define SD_CMU_CMU_45_RESERVED_2 BIT(4)
- #define SD_CMU_CMU_45_RESERVED_2_SET(x)\
- FIELD_PREP(SD_CMU_CMU_45_RESERVED_2, x)
- #define SD_CMU_CMU_45_RESERVED_2_GET(x)\
- FIELD_GET(SD_CMU_CMU_45_RESERVED_2, x)
- #define SD_CMU_CMU_45_R_LINK_BUF_EN_FROM_HWT BIT(5)
- #define SD_CMU_CMU_45_R_LINK_BUF_EN_FROM_HWT_SET(x)\
- FIELD_PREP(SD_CMU_CMU_45_R_LINK_BUF_EN_FROM_HWT, x)
- #define SD_CMU_CMU_45_R_LINK_BUF_EN_FROM_HWT_GET(x)\
- FIELD_GET(SD_CMU_CMU_45_R_LINK_BUF_EN_FROM_HWT, x)
- #define SD_CMU_CMU_45_R_BIAS_EN_FROM_HWT BIT(6)
- #define SD_CMU_CMU_45_R_BIAS_EN_FROM_HWT_SET(x)\
- FIELD_PREP(SD_CMU_CMU_45_R_BIAS_EN_FROM_HWT, x)
- #define SD_CMU_CMU_45_R_BIAS_EN_FROM_HWT_GET(x)\
- FIELD_GET(SD_CMU_CMU_45_R_BIAS_EN_FROM_HWT, x)
- #define SD_CMU_CMU_45_R_AUTO_RST_TREE_PD_MAN BIT(7)
- #define SD_CMU_CMU_45_R_AUTO_RST_TREE_PD_MAN_SET(x)\
- FIELD_PREP(SD_CMU_CMU_45_R_AUTO_RST_TREE_PD_MAN, x)
- #define SD_CMU_CMU_45_R_AUTO_RST_TREE_PD_MAN_GET(x)\
- FIELD_GET(SD_CMU_CMU_45_R_AUTO_RST_TREE_PD_MAN, x)
- /* SD10G_CMU_TARGET:CMU_GRP_6:CMU_47 */
- #define SD_CMU_CMU_47(t) __REG(TARGET_SD_CMU, t, 14, 264, 0, 1, 632, 20, 0, 1, 4)
- #define SD_CMU_CMU_47_R_PCS2PMA_PHYMODE_4_0 GENMASK(4, 0)
- #define SD_CMU_CMU_47_R_PCS2PMA_PHYMODE_4_0_SET(x)\
- FIELD_PREP(SD_CMU_CMU_47_R_PCS2PMA_PHYMODE_4_0, x)
- #define SD_CMU_CMU_47_R_PCS2PMA_PHYMODE_4_0_GET(x)\
- FIELD_GET(SD_CMU_CMU_47_R_PCS2PMA_PHYMODE_4_0, x)
- /* SD10G_CMU_TARGET:CMU_GRP_7:CMU_E0 */
- #define SD_CMU_CMU_E0(t) __REG(TARGET_SD_CMU, t, 14, 896, 0, 1, 8, 0, 0, 1, 4)
- #define SD_CMU_CMU_E0_READ_VCO_CTUNE_3_0 GENMASK(3, 0)
- #define SD_CMU_CMU_E0_READ_VCO_CTUNE_3_0_SET(x)\
- FIELD_PREP(SD_CMU_CMU_E0_READ_VCO_CTUNE_3_0, x)
- #define SD_CMU_CMU_E0_READ_VCO_CTUNE_3_0_GET(x)\
- FIELD_GET(SD_CMU_CMU_E0_READ_VCO_CTUNE_3_0, x)
- #define SD_CMU_CMU_E0_PLL_LOL_UDL BIT(4)
- #define SD_CMU_CMU_E0_PLL_LOL_UDL_SET(x)\
- FIELD_PREP(SD_CMU_CMU_E0_PLL_LOL_UDL, x)
- #define SD_CMU_CMU_E0_PLL_LOL_UDL_GET(x)\
- FIELD_GET(SD_CMU_CMU_E0_PLL_LOL_UDL, x)
- /* SD_CMU_TARGET:SD_CMU_CFG:SD_CMU_CFG */
- #define SD_CMU_CFG_SD_CMU_CFG(t) __REG(TARGET_SD_CMU_CFG, t, 14, 0, 0, 1, 8, 0, 0, 1, 4)
- #define SD_CMU_CFG_SD_CMU_CFG_CMU_RST BIT(0)
- #define SD_CMU_CFG_SD_CMU_CFG_CMU_RST_SET(x)\
- FIELD_PREP(SD_CMU_CFG_SD_CMU_CFG_CMU_RST, x)
- #define SD_CMU_CFG_SD_CMU_CFG_CMU_RST_GET(x)\
- FIELD_GET(SD_CMU_CFG_SD_CMU_CFG_CMU_RST, x)
- #define SD_CMU_CFG_SD_CMU_CFG_EXT_CFG_RST BIT(1)
- #define SD_CMU_CFG_SD_CMU_CFG_EXT_CFG_RST_SET(x)\
- FIELD_PREP(SD_CMU_CFG_SD_CMU_CFG_EXT_CFG_RST, x)
- #define SD_CMU_CFG_SD_CMU_CFG_EXT_CFG_RST_GET(x)\
- FIELD_GET(SD_CMU_CFG_SD_CMU_CFG_EXT_CFG_RST, x)
- /* SD_LANE_TARGET:SD_RESET:SD_SER_RST */
- #define SD_LANE_SD_SER_RST(t) __REG(TARGET_SD_LANE, t, 25, 0, 0, 1, 8, 0, 0, 1, 4)
- #define SD_LANE_SD_SER_RST_SER_RST BIT(0)
- #define SD_LANE_SD_SER_RST_SER_RST_SET(x)\
- FIELD_PREP(SD_LANE_SD_SER_RST_SER_RST, x)
- #define SD_LANE_SD_SER_RST_SER_RST_GET(x)\
- FIELD_GET(SD_LANE_SD_SER_RST_SER_RST, x)
- /* SD_LANE_TARGET:SD_RESET:SD_DES_RST */
- #define SD_LANE_SD_DES_RST(t) __REG(TARGET_SD_LANE, t, 25, 0, 0, 1, 8, 4, 0, 1, 4)
- #define SD_LANE_SD_DES_RST_DES_RST BIT(0)
- #define SD_LANE_SD_DES_RST_DES_RST_SET(x)\
- FIELD_PREP(SD_LANE_SD_DES_RST_DES_RST, x)
- #define SD_LANE_SD_DES_RST_DES_RST_GET(x)\
- FIELD_GET(SD_LANE_SD_DES_RST_DES_RST, x)
- /* SD_LANE_TARGET:SD_LANE_CFG_STAT:SD_LANE_CFG */
- #define SD_LANE_SD_LANE_CFG(t) __REG(TARGET_SD_LANE, t, 25, 8, 0, 1, 8, 0, 0, 1, 4)
- #define SD_LANE_SD_LANE_CFG_MACRO_RST BIT(0)
- #define SD_LANE_SD_LANE_CFG_MACRO_RST_SET(x)\
- FIELD_PREP(SD_LANE_SD_LANE_CFG_MACRO_RST, x)
- #define SD_LANE_SD_LANE_CFG_MACRO_RST_GET(x)\
- FIELD_GET(SD_LANE_SD_LANE_CFG_MACRO_RST, x)
- #define SD_LANE_SD_LANE_CFG_EXT_CFG_RST BIT(1)
- #define SD_LANE_SD_LANE_CFG_EXT_CFG_RST_SET(x)\
- FIELD_PREP(SD_LANE_SD_LANE_CFG_EXT_CFG_RST, x)
- #define SD_LANE_SD_LANE_CFG_EXT_CFG_RST_GET(x)\
- FIELD_GET(SD_LANE_SD_LANE_CFG_EXT_CFG_RST, x)
- #define SD_LANE_SD_LANE_CFG_TX_REF_SEL GENMASK(5, 4)
- #define SD_LANE_SD_LANE_CFG_TX_REF_SEL_SET(x)\
- FIELD_PREP(SD_LANE_SD_LANE_CFG_TX_REF_SEL, x)
- #define SD_LANE_SD_LANE_CFG_TX_REF_SEL_GET(x)\
- FIELD_GET(SD_LANE_SD_LANE_CFG_TX_REF_SEL, x)
- #define SD_LANE_SD_LANE_CFG_RX_REF_SEL GENMASK(7, 6)
- #define SD_LANE_SD_LANE_CFG_RX_REF_SEL_SET(x)\
- FIELD_PREP(SD_LANE_SD_LANE_CFG_RX_REF_SEL, x)
- #define SD_LANE_SD_LANE_CFG_RX_REF_SEL_GET(x)\
- FIELD_GET(SD_LANE_SD_LANE_CFG_RX_REF_SEL, x)
- #define SD_LANE_SD_LANE_CFG_LANE_RST BIT(8)
- #define SD_LANE_SD_LANE_CFG_LANE_RST_SET(x)\
- FIELD_PREP(SD_LANE_SD_LANE_CFG_LANE_RST, x)
- #define SD_LANE_SD_LANE_CFG_LANE_RST_GET(x)\
- FIELD_GET(SD_LANE_SD_LANE_CFG_LANE_RST, x)
- #define SD_LANE_SD_LANE_CFG_LANE_TX_RST BIT(9)
- #define SD_LANE_SD_LANE_CFG_LANE_TX_RST_SET(x)\
- FIELD_PREP(SD_LANE_SD_LANE_CFG_LANE_TX_RST, x)
- #define SD_LANE_SD_LANE_CFG_LANE_TX_RST_GET(x)\
- FIELD_GET(SD_LANE_SD_LANE_CFG_LANE_TX_RST, x)
- #define SD_LANE_SD_LANE_CFG_LANE_RX_RST BIT(10)
- #define SD_LANE_SD_LANE_CFG_LANE_RX_RST_SET(x)\
- FIELD_PREP(SD_LANE_SD_LANE_CFG_LANE_RX_RST, x)
- #define SD_LANE_SD_LANE_CFG_LANE_RX_RST_GET(x)\
- FIELD_GET(SD_LANE_SD_LANE_CFG_LANE_RX_RST, x)
- /* SD_LANE_TARGET:SD_LANE_CFG_STAT:SD_LANE_STAT */
- #define SD_LANE_SD_LANE_STAT(t) __REG(TARGET_SD_LANE, t, 25, 8, 0, 1, 8, 4, 0, 1, 4)
- #define SD_LANE_SD_LANE_STAT_PMA_RST_DONE BIT(0)
- #define SD_LANE_SD_LANE_STAT_PMA_RST_DONE_SET(x)\
- FIELD_PREP(SD_LANE_SD_LANE_STAT_PMA_RST_DONE, x)
- #define SD_LANE_SD_LANE_STAT_PMA_RST_DONE_GET(x)\
- FIELD_GET(SD_LANE_SD_LANE_STAT_PMA_RST_DONE, x)
- #define SD_LANE_SD_LANE_STAT_DFE_RST_DONE BIT(1)
- #define SD_LANE_SD_LANE_STAT_DFE_RST_DONE_SET(x)\
- FIELD_PREP(SD_LANE_SD_LANE_STAT_DFE_RST_DONE, x)
- #define SD_LANE_SD_LANE_STAT_DFE_RST_DONE_GET(x)\
- FIELD_GET(SD_LANE_SD_LANE_STAT_DFE_RST_DONE, x)
- #define SD_LANE_SD_LANE_STAT_DBG_OBS GENMASK(31, 16)
- #define SD_LANE_SD_LANE_STAT_DBG_OBS_SET(x)\
- FIELD_PREP(SD_LANE_SD_LANE_STAT_DBG_OBS, x)
- #define SD_LANE_SD_LANE_STAT_DBG_OBS_GET(x)\
- FIELD_GET(SD_LANE_SD_LANE_STAT_DBG_OBS, x)
- /* SD_LANE_TARGET:SD_PWR_CFG:QUIET_MODE_6G */
- #define SD_LANE_QUIET_MODE_6G(t) \
- __REG(TARGET_SD_LANE, t, 25, 24, 0, 1, 8, 4, 0, 1, 4)
- #define SD_LANE_QUIET_MODE_6G_QUIET_MODE GENMASK(24, 0)
- #define SD_LANE_QUIET_MODE_6G_QUIET_MODE_SET(x)\
- FIELD_PREP(SD_LANE_QUIET_MODE_6G_QUIET_MODE, x)
- #define SD_LANE_QUIET_MODE_6G_QUIET_MODE_GET(x)\
- FIELD_GET(SD_LANE_QUIET_MODE_6G_QUIET_MODE, x)
- /* SD_LANE_TARGET:CFG_STAT_FX100:MISC */
- #define SD_LANE_MISC(t) __REG(TARGET_SD_LANE, t, 25, 56, 0, 1, 56, 0, 0, 1, 4)
- #define SD_LANE_MISC_SD_125_RST_DIS BIT(0)
- #define SD_LANE_MISC_SD_125_RST_DIS_SET(x)\
- FIELD_PREP(SD_LANE_MISC_SD_125_RST_DIS, x)
- #define SD_LANE_MISC_SD_125_RST_DIS_GET(x)\
- FIELD_GET(SD_LANE_MISC_SD_125_RST_DIS, x)
- #define SD_LANE_MISC_RX_ENA BIT(1)
- #define SD_LANE_MISC_RX_ENA_SET(x)\
- FIELD_PREP(SD_LANE_MISC_RX_ENA, x)
- #define SD_LANE_MISC_RX_ENA_GET(x)\
- FIELD_GET(SD_LANE_MISC_RX_ENA, x)
- #define SD_LANE_MISC_MUX_ENA BIT(2)
- #define SD_LANE_MISC_MUX_ENA_SET(x)\
- FIELD_PREP(SD_LANE_MISC_MUX_ENA, x)
- #define SD_LANE_MISC_MUX_ENA_GET(x)\
- FIELD_GET(SD_LANE_MISC_MUX_ENA, x)
- #define SD_LANE_MISC_CORE_CLK_FREQ GENMASK(5, 4)
- #define SD_LANE_MISC_CORE_CLK_FREQ_SET(x)\
- FIELD_PREP(SD_LANE_MISC_CORE_CLK_FREQ, x)
- #define SD_LANE_MISC_CORE_CLK_FREQ_GET(x)\
- FIELD_GET(SD_LANE_MISC_CORE_CLK_FREQ, x)
- /* SD_LANE_TARGET:CFG_STAT_FX100:M_STAT_MISC */
- #define SD_LANE_M_STAT_MISC(t) __REG(TARGET_SD_LANE, t, 25, 56, 0, 1, 56, 36, 0, 1, 4)
- #define SD_LANE_M_STAT_MISC_M_RIS_EDGE_PTR_ADJ_SUM GENMASK(21, 0)
- #define SD_LANE_M_STAT_MISC_M_RIS_EDGE_PTR_ADJ_SUM_SET(x)\
- FIELD_PREP(SD_LANE_M_STAT_MISC_M_RIS_EDGE_PTR_ADJ_SUM, x)
- #define SD_LANE_M_STAT_MISC_M_RIS_EDGE_PTR_ADJ_SUM_GET(x)\
- FIELD_GET(SD_LANE_M_STAT_MISC_M_RIS_EDGE_PTR_ADJ_SUM, x)
- #define SD_LANE_M_STAT_MISC_M_LOCK_CNT GENMASK(31, 24)
- #define SD_LANE_M_STAT_MISC_M_LOCK_CNT_SET(x)\
- FIELD_PREP(SD_LANE_M_STAT_MISC_M_LOCK_CNT, x)
- #define SD_LANE_M_STAT_MISC_M_LOCK_CNT_GET(x)\
- FIELD_GET(SD_LANE_M_STAT_MISC_M_LOCK_CNT, x)
- /* SD25G_CFG_TARGET:SD_RESET:SD_SER_RST */
- #define SD_LANE_25G_SD_SER_RST(t) __REG(TARGET_SD_LANE_25G, t, 8, 0, 0, 1, 8, 0, 0, 1, 4)
- #define SD_LANE_25G_SD_SER_RST_SER_RST BIT(0)
- #define SD_LANE_25G_SD_SER_RST_SER_RST_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_SER_RST_SER_RST, x)
- #define SD_LANE_25G_SD_SER_RST_SER_RST_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_SER_RST_SER_RST, x)
- /* SD25G_CFG_TARGET:SD_RESET:SD_DES_RST */
- #define SD_LANE_25G_SD_DES_RST(t) __REG(TARGET_SD_LANE_25G, t, 8, 0, 0, 1, 8, 4, 0, 1, 4)
- #define SD_LANE_25G_SD_DES_RST_DES_RST BIT(0)
- #define SD_LANE_25G_SD_DES_RST_DES_RST_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_DES_RST_DES_RST, x)
- #define SD_LANE_25G_SD_DES_RST_DES_RST_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_DES_RST_DES_RST, x)
- /* SD25G_CFG_TARGET:SD_LANE_CFG_STAT:SD_LANE_CFG */
- #define SD_LANE_25G_SD_LANE_CFG(t) __REG(TARGET_SD_LANE_25G, t, 8, 8, 0, 1, 12, 0, 0, 1, 4)
- #define SD_LANE_25G_SD_LANE_CFG_MACRO_RST BIT(0)
- #define SD_LANE_25G_SD_LANE_CFG_MACRO_RST_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_MACRO_RST, x)
- #define SD_LANE_25G_SD_LANE_CFG_MACRO_RST_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_MACRO_RST, x)
- #define SD_LANE_25G_SD_LANE_CFG_EXT_CFG_RST BIT(1)
- #define SD_LANE_25G_SD_LANE_CFG_EXT_CFG_RST_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_EXT_CFG_RST, x)
- #define SD_LANE_25G_SD_LANE_CFG_EXT_CFG_RST_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_EXT_CFG_RST, x)
- #define SD_LANE_25G_SD_LANE_CFG_HWT_MULTI_LANE_MODE BIT(4)
- #define SD_LANE_25G_SD_LANE_CFG_HWT_MULTI_LANE_MODE_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_HWT_MULTI_LANE_MODE, x)
- #define SD_LANE_25G_SD_LANE_CFG_HWT_MULTI_LANE_MODE_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_HWT_MULTI_LANE_MODE, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_PHYMODE GENMASK(7, 5)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_PHYMODE_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_PHYMODE, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_PHYMODE_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_PHYMODE, x)
- #define SD_LANE_25G_SD_LANE_CFG_LANE_RST BIT(8)
- #define SD_LANE_25G_SD_LANE_CFG_LANE_RST_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_LANE_RST, x)
- #define SD_LANE_25G_SD_LANE_CFG_LANE_RST_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_LANE_RST, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_ADV BIT(9)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_ADV_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_EN_ADV, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_ADV_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_EN_ADV, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_MAIN BIT(10)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_MAIN_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_EN_MAIN, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_MAIN_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_EN_MAIN, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_DLY BIT(11)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_DLY_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_EN_DLY, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_DLY_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_EN_DLY, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_ADV GENMASK(15, 12)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_ADV_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_ADV, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_ADV_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_ADV, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_MAIN BIT(16)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_MAIN_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_MAIN, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_MAIN_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_MAIN, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_DLY GENMASK(21, 17)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_DLY_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_DLY, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_TAP_DLY_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_TAP_DLY, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_ISCAN_EN BIT(22)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_ISCAN_EN_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_ISCAN_EN, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_ISCAN_EN_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_ISCAN_EN, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_FAST_ISCAN BIT(23)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_FAST_ISCAN_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS_EN_FAST_ISCAN, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS_EN_FAST_ISCAN_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS_EN_FAST_ISCAN, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXSWING BIT(24)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXSWING_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXSWING, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXSWING_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXSWING, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXEI BIT(25)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXEI_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXEI, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXEI_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXEI, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXMARGIN GENMASK(28, 26)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXMARGIN_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXMARGIN, x)
- #define SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXMARGIN_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG_PCS2PMA_TXMARGIN, x)
- /* SD25G_CFG_TARGET:SD_LANE_CFG_STAT:SD_LANE_CFG2 */
- #define SD_LANE_25G_SD_LANE_CFG2(t) __REG(TARGET_SD_LANE_25G, t, 8, 8, 0, 1, 12, 4, 0, 1, 4)
- #define SD_LANE_25G_SD_LANE_CFG2_DATA_WIDTH_SEL GENMASK(2, 0)
- #define SD_LANE_25G_SD_LANE_CFG2_DATA_WIDTH_SEL_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_DATA_WIDTH_SEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_DATA_WIDTH_SEL_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_DATA_WIDTH_SEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_PMA_TXCK_SEL GENMASK(5, 3)
- #define SD_LANE_25G_SD_LANE_CFG2_PMA_TXCK_SEL_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_PMA_TXCK_SEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_PMA_TXCK_SEL_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_PMA_TXCK_SEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_PMA_RXDIV_SEL GENMASK(8, 6)
- #define SD_LANE_25G_SD_LANE_CFG2_PMA_RXDIV_SEL_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_PMA_RXDIV_SEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_PMA_RXDIV_SEL_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_PMA_RXDIV_SEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_PCS2PMA_TX_SPEED GENMASK(10, 9)
- #define SD_LANE_25G_SD_LANE_CFG2_PCS2PMA_TX_SPEED_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_PCS2PMA_TX_SPEED, x)
- #define SD_LANE_25G_SD_LANE_CFG2_PCS2PMA_TX_SPEED_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_PCS2PMA_TX_SPEED, x)
- #define SD_LANE_25G_SD_LANE_CFG2_TXFIFO_CK_DIV GENMASK(13, 11)
- #define SD_LANE_25G_SD_LANE_CFG2_TXFIFO_CK_DIV_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_TXFIFO_CK_DIV, x)
- #define SD_LANE_25G_SD_LANE_CFG2_TXFIFO_CK_DIV_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_TXFIFO_CK_DIV, x)
- #define SD_LANE_25G_SD_LANE_CFG2_RXFIFO_CK_DIV GENMASK(16, 14)
- #define SD_LANE_25G_SD_LANE_CFG2_RXFIFO_CK_DIV_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_RXFIFO_CK_DIV, x)
- #define SD_LANE_25G_SD_LANE_CFG2_RXFIFO_CK_DIV_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_RXFIFO_CK_DIV, x)
- #define SD_LANE_25G_SD_LANE_CFG2_HWT_VCO_DIV_SEL GENMASK(19, 17)
- #define SD_LANE_25G_SD_LANE_CFG2_HWT_VCO_DIV_SEL_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_HWT_VCO_DIV_SEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_HWT_VCO_DIV_SEL_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_HWT_VCO_DIV_SEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_HWT_CFG_SEL_DIV GENMASK(23, 20)
- #define SD_LANE_25G_SD_LANE_CFG2_HWT_CFG_SEL_DIV_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_HWT_CFG_SEL_DIV, x)
- #define SD_LANE_25G_SD_LANE_CFG2_HWT_CFG_SEL_DIV_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_HWT_CFG_SEL_DIV, x)
- #define SD_LANE_25G_SD_LANE_CFG2_HWT_PRE_DIVSEL GENMASK(25, 24)
- #define SD_LANE_25G_SD_LANE_CFG2_HWT_PRE_DIVSEL_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_HWT_PRE_DIVSEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_HWT_PRE_DIVSEL_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_HWT_PRE_DIVSEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_TXRATE_SEL GENMASK(28, 26)
- #define SD_LANE_25G_SD_LANE_CFG2_TXRATE_SEL_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_TXRATE_SEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_TXRATE_SEL_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_TXRATE_SEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_RXRATE_SEL GENMASK(31, 29)
- #define SD_LANE_25G_SD_LANE_CFG2_RXRATE_SEL_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_CFG2_RXRATE_SEL, x)
- #define SD_LANE_25G_SD_LANE_CFG2_RXRATE_SEL_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_CFG2_RXRATE_SEL, x)
- /* SD25G_CFG_TARGET:SD_LANE_CFG_STAT:SD_LANE_STAT */
- #define SD_LANE_25G_SD_LANE_STAT(t) __REG(TARGET_SD_LANE_25G, t, 8, 8, 0, 1, 12, 8, 0, 1, 4)
- #define SD_LANE_25G_SD_LANE_STAT_PMA_RST_DONE BIT(0)
- #define SD_LANE_25G_SD_LANE_STAT_PMA_RST_DONE_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_STAT_PMA_RST_DONE, x)
- #define SD_LANE_25G_SD_LANE_STAT_PMA_RST_DONE_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_STAT_PMA_RST_DONE, x)
- #define SD_LANE_25G_SD_LANE_STAT_LANE_RST_DONE BIT(1)
- #define SD_LANE_25G_SD_LANE_STAT_LANE_RST_DONE_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_STAT_LANE_RST_DONE, x)
- #define SD_LANE_25G_SD_LANE_STAT_LANE_RST_DONE_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_STAT_LANE_RST_DONE, x)
- #define SD_LANE_25G_SD_LANE_STAT_DBG_OBS GENMASK(31, 16)
- #define SD_LANE_25G_SD_LANE_STAT_DBG_OBS_SET(x)\
- FIELD_PREP(SD_LANE_25G_SD_LANE_STAT_DBG_OBS, x)
- #define SD_LANE_25G_SD_LANE_STAT_DBG_OBS_GET(x)\
- FIELD_GET(SD_LANE_25G_SD_LANE_STAT_DBG_OBS, x)
- /* SD25G_CFG_TARGET:SD_PWR_CFG:QUIET_MODE_6G */
- #define SD_LANE_25G_QUIET_MODE_6G(t) \
- __REG(TARGET_SD_LANE_25G, t, 8, 28, 0, 1, 8, 4, 0, 1, 4)
- #define SD_LANE_25G_QUIET_MODE_6G_QUIET_MODE GENMASK(24, 0)
- #define SD_LANE_25G_QUIET_MODE_6G_QUIET_MODE_SET(x)\
- FIELD_PREP(SD_LANE_25G_QUIET_MODE_6G_QUIET_MODE, x)
- #define SD_LANE_25G_QUIET_MODE_6G_QUIET_MODE_GET(x)\
- FIELD_GET(SD_LANE_25G_QUIET_MODE_6G_QUIET_MODE, x)
- #endif /* _SPARX5_SERDES_REGS_H_ */
|