phy-qcom-qmp-pcie.c 186 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2017, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/clk-provider.h>
  7. #include <linux/delay.h>
  8. #include <linux/err.h>
  9. #include <linux/io.h>
  10. #include <linux/iopoll.h>
  11. #include <linux/kernel.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/of_address.h>
  16. #include <linux/phy/pcie.h>
  17. #include <linux/phy/phy.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/regmap.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/reset.h>
  22. #include <linux/slab.h>
  23. #include <dt-bindings/phy/phy-qcom-qmp.h>
  24. #include "phy-qcom-qmp-common.h"
  25. #include "phy-qcom-qmp.h"
  26. #include "phy-qcom-qmp-pcs-misc-v3.h"
  27. #include "phy-qcom-qmp-pcs-pcie-v4.h"
  28. #include "phy-qcom-qmp-pcs-pcie-v4_20.h"
  29. #include "phy-qcom-qmp-pcs-pcie-v5.h"
  30. #include "phy-qcom-qmp-pcs-pcie-v5_20.h"
  31. #include "phy-qcom-qmp-pcs-pcie-v6.h"
  32. #include "phy-qcom-qmp-pcs-pcie-v6_20.h"
  33. #include "phy-qcom-qmp-pcie-qhp.h"
  34. #define PHY_INIT_COMPLETE_TIMEOUT 10000
  35. /* set of registers with offsets different per-PHY */
  36. enum qphy_reg_layout {
  37. /* PCS registers */
  38. QPHY_SW_RESET,
  39. QPHY_START_CTRL,
  40. QPHY_PCS_STATUS,
  41. QPHY_PCS_POWER_DOWN_CONTROL,
  42. /* Keep last to ensure regs_layout arrays are properly initialized */
  43. QPHY_LAYOUT_SIZE
  44. };
  45. static const unsigned int pciephy_v2_regs_layout[QPHY_LAYOUT_SIZE] = {
  46. [QPHY_SW_RESET] = QPHY_V2_PCS_SW_RESET,
  47. [QPHY_START_CTRL] = QPHY_V2_PCS_START_CONTROL,
  48. [QPHY_PCS_STATUS] = QPHY_V2_PCS_PCI_PCS_STATUS,
  49. [QPHY_PCS_POWER_DOWN_CONTROL] = QPHY_V2_PCS_POWER_DOWN_CONTROL,
  50. };
  51. static const unsigned int pciephy_v3_regs_layout[QPHY_LAYOUT_SIZE] = {
  52. [QPHY_SW_RESET] = QPHY_V3_PCS_SW_RESET,
  53. [QPHY_START_CTRL] = QPHY_V3_PCS_START_CONTROL,
  54. [QPHY_PCS_STATUS] = QPHY_V3_PCS_PCS_STATUS,
  55. [QPHY_PCS_POWER_DOWN_CONTROL] = QPHY_V3_PCS_POWER_DOWN_CONTROL,
  56. };
  57. static const unsigned int sdm845_qhp_pciephy_regs_layout[QPHY_LAYOUT_SIZE] = {
  58. [QPHY_SW_RESET] = 0x00,
  59. [QPHY_START_CTRL] = 0x08,
  60. [QPHY_PCS_STATUS] = 0x2ac,
  61. [QPHY_PCS_POWER_DOWN_CONTROL] = 0x04,
  62. };
  63. static const unsigned int pciephy_v4_regs_layout[QPHY_LAYOUT_SIZE] = {
  64. [QPHY_SW_RESET] = QPHY_V4_PCS_SW_RESET,
  65. [QPHY_START_CTRL] = QPHY_V4_PCS_START_CONTROL,
  66. [QPHY_PCS_STATUS] = QPHY_V4_PCS_PCS_STATUS1,
  67. [QPHY_PCS_POWER_DOWN_CONTROL] = QPHY_V4_PCS_POWER_DOWN_CONTROL,
  68. };
  69. static const unsigned int pciephy_v5_regs_layout[QPHY_LAYOUT_SIZE] = {
  70. [QPHY_SW_RESET] = QPHY_V5_PCS_SW_RESET,
  71. [QPHY_START_CTRL] = QPHY_V5_PCS_START_CONTROL,
  72. [QPHY_PCS_STATUS] = QPHY_V5_PCS_PCS_STATUS1,
  73. [QPHY_PCS_POWER_DOWN_CONTROL] = QPHY_V5_PCS_POWER_DOWN_CONTROL,
  74. };
  75. static const unsigned int pciephy_v6_regs_layout[QPHY_LAYOUT_SIZE] = {
  76. [QPHY_SW_RESET] = QPHY_V6_PCS_SW_RESET,
  77. [QPHY_START_CTRL] = QPHY_V6_PCS_START_CONTROL,
  78. [QPHY_PCS_STATUS] = QPHY_V6_PCS_PCS_STATUS1,
  79. [QPHY_PCS_POWER_DOWN_CONTROL] = QPHY_V6_PCS_POWER_DOWN_CONTROL,
  80. };
  81. static const struct qmp_phy_init_tbl msm8998_pcie_serdes_tbl[] = {
  82. QMP_PHY_INIT_CFG(QSERDES_V3_COM_BIAS_EN_CLKBUFLR_EN, 0x14),
  83. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x30),
  84. QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_IVCO, 0x0f),
  85. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_CONFIG, 0x06),
  86. QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP_EN, 0x01),
  87. QMP_PHY_INIT_CFG(QSERDES_V3_COM_RESETSM_CNTRL, 0x20),
  88. QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_MAP, 0x00),
  89. QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE2_MODE0, 0x01),
  90. QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE1_MODE0, 0xc9),
  91. QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER1, 0xff),
  92. QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER2, 0x3f),
  93. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SVS_MODE_CLK_SEL, 0x01),
  94. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORE_CLK_EN, 0x00),
  95. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORECLK_DIV_MODE0, 0x0a),
  96. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_EP_DIV, 0x19),
  97. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_ENABLE1, 0x90),
  98. QMP_PHY_INIT_CFG(QSERDES_V3_COM_DEC_START_MODE0, 0x82),
  99. QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START3_MODE0, 0x03),
  100. QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START2_MODE0, 0x55),
  101. QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START1_MODE0, 0x55),
  102. QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP3_MODE0, 0x00),
  103. QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP2_MODE0, 0x0d),
  104. QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP1_MODE0, 0x04),
  105. QMP_PHY_INIT_CFG(QSERDES_V3_COM_HSCLK_SEL, 0x00),
  106. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CP_CTRL_MODE0, 0x08),
  107. QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_RCTRL_MODE0, 0x16),
  108. QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_CCTRL_MODE0, 0x34),
  109. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_CONFIG, 0x06),
  110. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x33),
  111. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYS_CLK_CTRL, 0x02),
  112. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_BUF_ENABLE, 0x07),
  113. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_EN_SEL, 0x04),
  114. QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN1_MODE0, 0x00),
  115. QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN0_MODE0, 0x3f),
  116. QMP_PHY_INIT_CFG(QSERDES_V3_COM_BG_TIMER, 0x09),
  117. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_EN_CENTER, 0x01),
  118. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER1, 0x40),
  119. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER2, 0x01),
  120. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER1, 0x02),
  121. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER2, 0x00),
  122. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE1, 0x7e),
  123. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE2, 0x15),
  124. };
  125. static const struct qmp_phy_init_tbl msm8998_pcie_tx_tbl[] = {
  126. QMP_PHY_INIT_CFG(QSERDES_V3_TX_RES_CODE_LANE_OFFSET_TX, 0x02),
  127. QMP_PHY_INIT_CFG(QSERDES_V3_TX_RCV_DETECT_LVL_2, 0x12),
  128. QMP_PHY_INIT_CFG(QSERDES_V3_TX_HIGHZ_DRVR_EN, 0x10),
  129. QMP_PHY_INIT_CFG(QSERDES_V3_TX_LANE_MODE_1, 0x06),
  130. };
  131. static const struct qmp_phy_init_tbl msm8998_pcie_rx_tbl[] = {
  132. QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_CNTRL, 0x03),
  133. QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_ENABLES, 0x1c),
  134. QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
  135. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0a),
  136. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL3, 0x04),
  137. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1a),
  138. QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x4b),
  139. QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN, 0x04),
  140. QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN_HALF, 0x04),
  141. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x00),
  142. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80),
  143. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_INTERFACE_MODE, 0x40),
  144. QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_PI_CONTROLS, 0x71),
  145. QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_FASTLOCK_COUNT_LOW, 0x40),
  146. };
  147. static const struct qmp_phy_init_tbl msm8998_pcie_pcs_tbl[] = {
  148. QMP_PHY_INIT_CFG(QPHY_V3_PCS_ENDPOINT_REFCLK_DRIVE, 0x04),
  149. QMP_PHY_INIT_CFG(QPHY_V3_PCS_OSC_DTCT_ACTIONS, 0x00),
  150. QMP_PHY_INIT_CFG(QPHY_V3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x01),
  151. QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00),
  152. QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_LSB, 0x20),
  153. QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00),
  154. QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK, 0x01),
  155. QMP_PHY_INIT_CFG(QPHY_V3_PCS_PLL_LOCK_CHK_DLY_TIME, 0x73),
  156. QMP_PHY_INIT_CFG(QPHY_V3_PCS_RX_SIGDET_LVL, 0x99),
  157. QMP_PHY_INIT_CFG(QPHY_V3_PCS_SIGDET_CNTRL, 0x03),
  158. };
  159. static const struct qmp_phy_init_tbl ipq6018_pcie_serdes_tbl[] = {
  160. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_PER1, 0x7d),
  161. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_PER2, 0x01),
  162. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE1_MODE0, 0x0a),
  163. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE2_MODE0, 0x05),
  164. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE1_MODE1, 0x08),
  165. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE2_MODE1, 0x04),
  166. QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CLKBUFLR_EN, 0x18),
  167. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x90),
  168. QMP_PHY_INIT_CFG(QSERDES_PLL_SYS_CLK_CTRL, 0x02),
  169. QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_BUF_ENABLE, 0x07),
  170. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_IVCO, 0x0f),
  171. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE0, 0xd4),
  172. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE0, 0x14),
  173. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE1, 0xaa),
  174. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE1, 0x29),
  175. QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TRIM, 0x0f),
  176. QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE0, 0x09),
  177. QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE1, 0x09),
  178. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE0, 0x16),
  179. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE1, 0x16),
  180. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE0, 0x28),
  181. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE1, 0x28),
  182. QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CTRL_BY_PSM, 0x01),
  183. QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_EN_SEL, 0x08),
  184. QMP_PHY_INIT_CFG(QSERDES_PLL_RESETSM_CNTRL, 0x20),
  185. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP_EN, 0x42),
  186. QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE0, 0x68),
  187. QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE1, 0x53),
  188. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE0, 0xab),
  189. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE0, 0xaa),
  190. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE0, 0x02),
  191. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE1, 0x55),
  192. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE1, 0x55),
  193. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE1, 0x05),
  194. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE0, 0xa0),
  195. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE1, 0xa0),
  196. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE0, 0x24),
  197. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE0, 0x02),
  198. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE1, 0xb4),
  199. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE1, 0x03),
  200. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x32),
  201. QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x01),
  202. QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x00),
  203. QMP_PHY_INIT_CFG(QSERDES_PLL_CMN_CONFIG, 0x06),
  204. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
  205. QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV_MODE1, 0x08),
  206. };
  207. static const struct qmp_phy_init_tbl ipq6018_pcie_tx_tbl[] = {
  208. QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_OFFSET_TX, 0x02),
  209. QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x06),
  210. QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12),
  211. };
  212. static const struct qmp_phy_init_tbl ipq6018_pcie_rx_tbl[] = {
  213. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c),
  214. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x02),
  215. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f),
  216. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70),
  217. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x61),
  218. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x04),
  219. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1e),
  220. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0),
  221. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00),
  222. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x73),
  223. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80),
  224. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c),
  225. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03),
  226. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
  227. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0xf0),
  228. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH, 0x01),
  229. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0x2f),
  230. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0xd3),
  231. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x40),
  232. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x01),
  233. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0x02),
  234. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xc8),
  235. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x09),
  236. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0xb1),
  237. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0x00),
  238. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x02),
  239. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xc8),
  240. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x09),
  241. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0xb1),
  242. QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04),
  243. };
  244. static const struct qmp_phy_init_tbl ipq6018_pcie_pcs_tbl[] = {
  245. QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNTRL1, 0x01),
  246. QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d),
  247. QMP_PHY_INIT_CFG(QPHY_V4_PCS_G12S1_TXDEEMPH_M3P5DB, 0x10),
  248. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa),
  249. QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  250. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_DCC_CAL_CONFIG, 0x01),
  251. QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x01),
  252. };
  253. static const struct qmp_phy_init_tbl ipq6018_pcie_pcs_misc_tbl[] = {
  254. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG2, 0x0d),
  255. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG4, 0x07),
  256. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  257. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  258. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  259. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  260. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG1, 0x11),
  261. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_PRE, 0x00),
  262. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_POST, 0x58),
  263. };
  264. static const struct qmp_phy_init_tbl ipq8074_pcie_serdes_tbl[] = {
  265. QMP_PHY_INIT_CFG(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x18),
  266. QMP_PHY_INIT_CFG(QSERDES_COM_CLK_ENABLE1, 0x10),
  267. QMP_PHY_INIT_CFG(QSERDES_COM_BG_TRIM, 0xf),
  268. QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP_EN, 0x1),
  269. QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_MAP, 0x0),
  270. QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_TIMER1, 0xff),
  271. QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_TIMER2, 0x1f),
  272. QMP_PHY_INIT_CFG(QSERDES_COM_CMN_CONFIG, 0x6),
  273. QMP_PHY_INIT_CFG(QSERDES_COM_PLL_IVCO, 0xf),
  274. QMP_PHY_INIT_CFG(QSERDES_COM_HSCLK_SEL, 0x0),
  275. QMP_PHY_INIT_CFG(QSERDES_COM_SVS_MODE_CLK_SEL, 0x1),
  276. QMP_PHY_INIT_CFG(QSERDES_COM_CORE_CLK_EN, 0x20),
  277. QMP_PHY_INIT_CFG(QSERDES_COM_CORECLK_DIV, 0xa),
  278. QMP_PHY_INIT_CFG(QSERDES_COM_RESETSM_CNTRL, 0x20),
  279. QMP_PHY_INIT_CFG(QSERDES_COM_BG_TIMER, 0xa),
  280. QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_EN_SEL, 0xa),
  281. QMP_PHY_INIT_CFG(QSERDES_COM_DEC_START_MODE0, 0x82),
  282. QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START3_MODE0, 0x3),
  283. QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START2_MODE0, 0x55),
  284. QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START1_MODE0, 0x55),
  285. QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP3_MODE0, 0x0),
  286. QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP2_MODE0, 0xD),
  287. QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP1_MODE0, 0xD04),
  288. QMP_PHY_INIT_CFG(QSERDES_COM_CLK_SELECT, 0x33),
  289. QMP_PHY_INIT_CFG(QSERDES_COM_SYS_CLK_CTRL, 0x2),
  290. QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_BUF_ENABLE, 0x1f),
  291. QMP_PHY_INIT_CFG(QSERDES_COM_CP_CTRL_MODE0, 0xb),
  292. QMP_PHY_INIT_CFG(QSERDES_COM_PLL_RCTRL_MODE0, 0x16),
  293. QMP_PHY_INIT_CFG(QSERDES_COM_PLL_CCTRL_MODE0, 0x28),
  294. QMP_PHY_INIT_CFG(QSERDES_COM_INTEGLOOP_GAIN1_MODE0, 0x0),
  295. QMP_PHY_INIT_CFG(QSERDES_COM_INTEGLOOP_GAIN0_MODE0, 0x80),
  296. QMP_PHY_INIT_CFG(QSERDES_COM_BIAS_EN_CTRL_BY_PSM, 0x1),
  297. QMP_PHY_INIT_CFG(QSERDES_COM_SSC_EN_CENTER, 0x1),
  298. QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER1, 0x31),
  299. QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER2, 0x1),
  300. QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER1, 0x2),
  301. QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER2, 0x0),
  302. QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE1, 0x2f),
  303. QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE2, 0x19),
  304. QMP_PHY_INIT_CFG(QSERDES_COM_CLK_EP_DIV, 0x19),
  305. };
  306. static const struct qmp_phy_init_tbl ipq8074_pcie_tx_tbl[] = {
  307. QMP_PHY_INIT_CFG(QSERDES_TX_HIGHZ_TRANSCEIVEREN_BIAS_DRVR_EN, 0x45),
  308. QMP_PHY_INIT_CFG(QSERDES_TX_LANE_MODE, 0x6),
  309. QMP_PHY_INIT_CFG(QSERDES_TX_RES_CODE_LANE_OFFSET, 0x2),
  310. QMP_PHY_INIT_CFG(QSERDES_TX_RCV_DETECT_LVL_2, 0x12),
  311. QMP_PHY_INIT_CFG(QSERDES_TX_TX_EMP_POST1_LVL, 0x36),
  312. QMP_PHY_INIT_CFG(QSERDES_TX_SLEW_CNTL, 0x0a),
  313. };
  314. static const struct qmp_phy_init_tbl ipq8074_pcie_rx_tbl[] = {
  315. QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_ENABLES, 0x1c),
  316. QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
  317. QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2, 0x1),
  318. QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3, 0x0),
  319. QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL4, 0xdb),
  320. QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x4b),
  321. QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_SO_GAIN, 0x4),
  322. };
  323. static const struct qmp_phy_init_tbl ipq8074_pcie_pcs_tbl[] = {
  324. QMP_PHY_INIT_CFG(QPHY_V2_PCS_ENDPOINT_REFCLK_DRIVE, 0x4),
  325. QMP_PHY_INIT_CFG(QPHY_V2_PCS_OSC_DTCT_ACTIONS, 0x0),
  326. QMP_PHY_INIT_CFG(QPHY_V2_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x40),
  327. QMP_PHY_INIT_CFG(QPHY_V2_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x0),
  328. QMP_PHY_INIT_CFG(QPHY_V2_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_LSB, 0x40),
  329. QMP_PHY_INIT_CFG(QPHY_V2_PCS_PLL_LOCK_CHK_DLY_TIME_AUXCLK_LSB, 0x0),
  330. QMP_PHY_INIT_CFG(QPHY_V2_PCS_LP_WAKEUP_DLY_TIME_AUXCLK, 0x40),
  331. QMP_PHY_INIT_CFG(QPHY_V2_PCS_PLL_LOCK_CHK_DLY_TIME, 0x73),
  332. QMP_PHY_INIT_CFG(QPHY_V2_PCS_RX_SIGDET_LVL, 0x99),
  333. QMP_PHY_INIT_CFG(QPHY_V2_PCS_TXDEEMPH_M6DB_V0, 0x15),
  334. QMP_PHY_INIT_CFG(QPHY_V2_PCS_TXDEEMPH_M3P5DB_V0, 0xe),
  335. };
  336. static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_serdes_tbl[] = {
  337. QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CLKBUFLR_EN, 0x18),
  338. QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CTRL_BY_PSM, 0x01),
  339. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x31),
  340. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_IVCO, 0x0f),
  341. QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TRIM, 0x0f),
  342. QMP_PHY_INIT_CFG(QSERDES_PLL_CMN_CONFIG, 0x06),
  343. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP_EN, 0x42),
  344. QMP_PHY_INIT_CFG(QSERDES_PLL_RESETSM_CNTRL, 0x20),
  345. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x01),
  346. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_MAP, 0x04),
  347. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
  348. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_TIMER1, 0xff),
  349. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_TIMER2, 0x3f),
  350. QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x30),
  351. QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x21),
  352. QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE0, 0x82),
  353. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE0, 0x03),
  354. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE0, 0x355),
  355. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE0, 0x35555),
  356. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE0, 0x1a),
  357. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE0, 0x1a0a),
  358. QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE0, 0xb),
  359. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE0, 0x16),
  360. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE0, 0x28),
  361. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN1_MODE0, 0x0),
  362. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE0, 0x40),
  363. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE0, 0x02),
  364. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE0, 0x24),
  365. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
  366. QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x20),
  367. QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV, 0xa),
  368. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x32),
  369. QMP_PHY_INIT_CFG(QSERDES_PLL_SYS_CLK_CTRL, 0x02),
  370. QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_BUF_ENABLE, 0x07),
  371. QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_EN_SEL, 0x08),
  372. QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TIMER, 0xa),
  373. QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x1),
  374. QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE1, 0x68),
  375. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE1, 0x2),
  376. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE1, 0x2aa),
  377. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE1, 0x2aaab),
  378. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x90),
  379. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE1, 0x34),
  380. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE1, 0x3414),
  381. QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE1, 0x0b),
  382. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE1, 0x16),
  383. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE1, 0x28),
  384. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN1_MODE1, 0x0),
  385. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE1, 0x40),
  386. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE1, 0x03),
  387. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE1, 0xb4),
  388. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
  389. QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x0),
  390. QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV_MODE1, 0x08),
  391. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_EP_DIV_MODE0, 0x19),
  392. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_EP_DIV_MODE1, 0x28),
  393. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x90),
  394. };
  395. static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_tx_tbl[] = {
  396. QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_OFFSET_TX, 0x02),
  397. QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12),
  398. QMP_PHY_INIT_CFG(QSERDES_V4_TX_HIGHZ_DRVR_EN, 0x10),
  399. QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x06),
  400. };
  401. static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_rx_tbl[] = {
  402. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03),
  403. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c),
  404. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
  405. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0xe),
  406. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4),
  407. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1b),
  408. QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04),
  409. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f),
  410. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70),
  411. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x73),
  412. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80),
  413. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0x00),
  414. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x02),
  415. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xc8),
  416. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x09),
  417. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0xb1),
  418. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x01),
  419. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0x02),
  420. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xc8),
  421. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x09),
  422. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0xb1),
  423. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0xf0),
  424. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH, 0x2),
  425. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0x2f),
  426. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0xd3),
  427. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x40),
  428. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00),
  429. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0),
  430. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c),
  431. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x02),
  432. };
  433. static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_pcs_tbl[] = {
  434. QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNTRL2, 0x83),
  435. QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNT_VAL_L, 0x9),
  436. QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNT_VAL_H_TOL, 0x42),
  437. QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_MAN_CODE, 0x40),
  438. QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNTRL1, 0x01),
  439. QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_H, 0x0),
  440. QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x1),
  441. QMP_PHY_INIT_CFG(QPHY_V4_PCS_G12S1_TXDEEMPH_M3P5DB, 0x10),
  442. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_DCC_CAL_CONFIG, 0x01),
  443. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa),
  444. QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d),
  445. };
  446. static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_pcs_misc_tbl[] = {
  447. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x0),
  448. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_H, 0x00),
  449. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  450. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_H, 0x00),
  451. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  452. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG1, 0x11),
  453. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG2, 0xb),
  454. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG4, 0x07),
  455. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_CONFIG2, 0x52),
  456. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG2, 0x50),
  457. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG4, 0x1a),
  458. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG5, 0x6),
  459. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  460. };
  461. static const struct qmp_phy_init_tbl ipq9574_gen3x1_pcie_serdes_tbl[] = {
  462. QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CLKBUFLR_EN, 0x18),
  463. QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CTRL_BY_PSM, 0x01),
  464. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x31),
  465. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_IVCO, 0x0f),
  466. QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TRIM, 0x0f),
  467. QMP_PHY_INIT_CFG(QSERDES_PLL_CMN_CONFIG, 0x06),
  468. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP_EN, 0x42),
  469. QMP_PHY_INIT_CFG(QSERDES_PLL_RESETSM_CNTRL, 0x20),
  470. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x01),
  471. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_MAP, 0x04),
  472. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
  473. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_TIMER1, 0xff),
  474. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_TIMER2, 0x3f),
  475. QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x30),
  476. QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x21),
  477. QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE0, 0x68),
  478. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE0, 0x02),
  479. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE0, 0xaa),
  480. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE0, 0xab),
  481. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE0, 0x14),
  482. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE0, 0xd4),
  483. QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE0, 0x09),
  484. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE0, 0x16),
  485. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE0, 0x28),
  486. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN1_MODE0, 0x00),
  487. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE0, 0xa0),
  488. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE0, 0x02),
  489. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE0, 0x24),
  490. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
  491. QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x20),
  492. QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV, 0x0a),
  493. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x32),
  494. QMP_PHY_INIT_CFG(QSERDES_PLL_SYS_CLK_CTRL, 0x02),
  495. QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_BUF_ENABLE, 0x07),
  496. QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_EN_SEL, 0x08),
  497. QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TIMER, 0x0a),
  498. QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x01),
  499. QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE1, 0x53),
  500. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE1, 0x05),
  501. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE1, 0x55),
  502. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE1, 0x55),
  503. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE1, 0x29),
  504. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE1, 0xaa),
  505. QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE1, 0x09),
  506. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE1, 0x16),
  507. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE1, 0x28),
  508. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN1_MODE1, 0x00),
  509. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE1, 0xa0),
  510. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE1, 0x03),
  511. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE1, 0xb4),
  512. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
  513. QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x00),
  514. QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV_MODE1, 0x08),
  515. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_EN_CENTER, 0x01),
  516. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_PER1, 0x7d),
  517. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_PER2, 0x01),
  518. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_ADJ_PER1, 0x00),
  519. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_ADJ_PER2, 0x00),
  520. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE1_MODE0, 0x0a),
  521. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE2_MODE0, 0x05),
  522. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE1_MODE1, 0x08),
  523. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE2_MODE1, 0x04),
  524. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_EP_DIV_MODE0, 0x19),
  525. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_EP_DIV_MODE1, 0x28),
  526. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x90),
  527. QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x89),
  528. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x10),
  529. };
  530. static const struct qmp_phy_init_tbl ipq9574_gen3x2_pcie_serdes_tbl[] = {
  531. QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CLKBUFLR_EN, 0x18),
  532. QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CTRL_BY_PSM, 0x01),
  533. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x31),
  534. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_IVCO, 0x0f),
  535. QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TRIM, 0x0f),
  536. QMP_PHY_INIT_CFG(QSERDES_PLL_CMN_CONFIG, 0x06),
  537. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP_EN, 0x42),
  538. QMP_PHY_INIT_CFG(QSERDES_PLL_RESETSM_CNTRL, 0x20),
  539. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x01),
  540. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_MAP, 0x04),
  541. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
  542. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_TIMER1, 0xff),
  543. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_TIMER2, 0x3f),
  544. QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x30),
  545. QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x21),
  546. QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE0, 0x68),
  547. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE0, 0x02),
  548. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE0, 0xaa),
  549. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE0, 0xab),
  550. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE0, 0x14),
  551. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE0, 0xd4),
  552. QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE0, 0x09),
  553. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE0, 0x16),
  554. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE0, 0x28),
  555. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN1_MODE0, 0x00),
  556. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE0, 0xa0),
  557. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE0, 0x02),
  558. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE0, 0x24),
  559. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
  560. QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x00),
  561. QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV, 0x0a),
  562. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x32),
  563. QMP_PHY_INIT_CFG(QSERDES_PLL_SYS_CLK_CTRL, 0x02),
  564. QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_BUF_ENABLE, 0x07),
  565. QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_EN_SEL, 0x08),
  566. QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TIMER, 0x0a),
  567. QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x01),
  568. QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE1, 0x53),
  569. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE1, 0x05),
  570. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE1, 0x55),
  571. QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE1, 0x55),
  572. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE1, 0x29),
  573. QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE1, 0xaa),
  574. QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE1, 0x09),
  575. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE1, 0x16),
  576. QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE1, 0x28),
  577. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN1_MODE1, 0x00),
  578. QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE1, 0xa0),
  579. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE1, 0x03),
  580. QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE1, 0xb4),
  581. QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
  582. QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x00),
  583. QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV_MODE1, 0x08),
  584. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_EN_CENTER, 0x01),
  585. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_PER1, 0x7d),
  586. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_PER2, 0x01),
  587. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_ADJ_PER1, 0x00),
  588. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_ADJ_PER2, 0x00),
  589. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE1_MODE0, 0x0a),
  590. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE2_MODE0, 0x05),
  591. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE1_MODE1, 0x08),
  592. QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE2_MODE1, 0x04),
  593. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_EP_DIV_MODE0, 0x19),
  594. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_EP_DIV_MODE1, 0x28),
  595. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x90),
  596. QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x89),
  597. QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x10),
  598. };
  599. static const struct qmp_phy_init_tbl ipq9574_pcie_rx_tbl[] = {
  600. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03),
  601. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c),
  602. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
  603. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x61),
  604. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x04),
  605. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1e),
  606. QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04),
  607. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c),
  608. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x02),
  609. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f),
  610. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70),
  611. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL1, 0x73),
  612. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x80),
  613. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0x00),
  614. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x02),
  615. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xc8),
  616. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x09),
  617. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0xb1),
  618. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x00),
  619. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0x02),
  620. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xc8),
  621. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x09),
  622. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0xb1),
  623. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0xf0),
  624. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH, 0x02),
  625. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0x2f),
  626. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0xd3),
  627. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x40),
  628. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00),
  629. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0),
  630. };
  631. static const struct qmp_phy_init_tbl ipq9574_gen3x1_pcie_pcs_tbl[] = {
  632. QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_H, 0x00),
  633. QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  634. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_DCC_CAL_CONFIG, 0x01),
  635. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa),
  636. QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d),
  637. QMP_PHY_INIT_CFG(QPHY_V4_PCS_G12S1_TXDEEMPH_M3P5DB, 0x10),
  638. };
  639. static const struct qmp_phy_init_tbl ipq9574_gen3x1_pcie_pcs_misc_tbl[] = {
  640. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  641. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG2, 0x0d),
  642. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_H, 0x00),
  643. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  644. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_H, 0x00),
  645. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  646. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG1, 0x14),
  647. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG1, 0x10),
  648. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG2, 0x0b),
  649. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_PRE, 0x00),
  650. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_POST, 0x58),
  651. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG4, 0x07),
  652. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_CONFIG2, 0x52),
  653. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00),
  654. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG2, 0x50),
  655. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG4, 0x1a),
  656. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG5, 0x06),
  657. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG6, 0x03),
  658. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  659. };
  660. static const struct qmp_phy_init_tbl ipq9574_gen3x2_pcie_pcs_tbl[] = {
  661. QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d),
  662. QMP_PHY_INIT_CFG(QPHY_V4_PCS_G12S1_TXDEEMPH_M3P5DB, 0x10),
  663. QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_H, 0x00),
  664. QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  665. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_DCC_CAL_CONFIG, 0x01),
  666. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa),
  667. };
  668. static const struct qmp_phy_init_tbl ipq9574_gen3x2_pcie_pcs_misc_tbl[] = {
  669. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  670. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_POWER_STATE_CONFIG2, 0x1d),
  671. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_H, 0x00),
  672. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  673. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_H, 0x00),
  674. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  675. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_EQ_CONFIG1, 0x14),
  676. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_EQ_CONFIG1, 0x10),
  677. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_EQ_CONFIG2, 0x0b),
  678. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_PRESET_P10_PRE, 0x00),
  679. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_PRESET_P10_POST, 0x58),
  680. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_POWER_STATE_CONFIG4, 0x07),
  681. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_CONFIG1, 0x00),
  682. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_CONFIG2, 0x52),
  683. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_CONFIG4, 0x19),
  684. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00),
  685. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_MODE2_CONFIG2, 0x49),
  686. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_MODE2_CONFIG4, 0x2a),
  687. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_MODE2_CONFIG5, 0x02),
  688. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_MODE2_CONFIG6, 0x03),
  689. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  690. };
  691. static const struct qmp_phy_init_tbl sdm845_qmp_pcie_serdes_tbl[] = {
  692. QMP_PHY_INIT_CFG(QSERDES_V3_COM_BIAS_EN_CLKBUFLR_EN, 0x14),
  693. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x30),
  694. QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_IVCO, 0x007),
  695. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_CONFIG, 0x06),
  696. QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP_EN, 0x01),
  697. QMP_PHY_INIT_CFG(QSERDES_V3_COM_RESETSM_CNTRL, 0x20),
  698. QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_MAP, 0x00),
  699. QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE2_MODE0, 0x01),
  700. QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE1_MODE0, 0xc9),
  701. QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER1, 0xff),
  702. QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER2, 0x3f),
  703. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SVS_MODE_CLK_SEL, 0x01),
  704. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORE_CLK_EN, 0x00),
  705. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORECLK_DIV_MODE0, 0x0a),
  706. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_EP_DIV, 0x19),
  707. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_ENABLE1, 0x90),
  708. QMP_PHY_INIT_CFG(QSERDES_V3_COM_DEC_START_MODE0, 0x82),
  709. QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START3_MODE0, 0x02),
  710. QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START2_MODE0, 0xea),
  711. QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START1_MODE0, 0xab),
  712. QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP3_MODE0, 0x00),
  713. QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP2_MODE0, 0x0d),
  714. QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP1_MODE0, 0x04),
  715. QMP_PHY_INIT_CFG(QSERDES_V3_COM_HSCLK_SEL, 0x00),
  716. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CP_CTRL_MODE0, 0x06),
  717. QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_RCTRL_MODE0, 0x16),
  718. QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_CCTRL_MODE0, 0x36),
  719. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_MODE, 0x01),
  720. QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x33),
  721. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYS_CLK_CTRL, 0x02),
  722. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_BUF_ENABLE, 0x06),
  723. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_EN_SEL, 0x04),
  724. QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN1_MODE0, 0x00),
  725. QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN0_MODE0, 0x3f),
  726. QMP_PHY_INIT_CFG(QSERDES_V3_COM_BG_TIMER, 0x09),
  727. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_EN_CENTER, 0x01),
  728. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER1, 0x40),
  729. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER2, 0x01),
  730. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER1, 0x02),
  731. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER2, 0x00),
  732. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE1, 0x7e),
  733. QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE2, 0x15),
  734. };
  735. static const struct qmp_phy_init_tbl sdm845_qmp_pcie_tx_tbl[] = {
  736. QMP_PHY_INIT_CFG(QSERDES_V3_TX_RES_CODE_LANE_OFFSET_TX, 0x02),
  737. QMP_PHY_INIT_CFG(QSERDES_V3_TX_RCV_DETECT_LVL_2, 0x12),
  738. QMP_PHY_INIT_CFG(QSERDES_V3_TX_HIGHZ_DRVR_EN, 0x10),
  739. QMP_PHY_INIT_CFG(QSERDES_V3_TX_LANE_MODE_1, 0x06),
  740. };
  741. static const struct qmp_phy_init_tbl sdm845_qmp_pcie_rx_tbl[] = {
  742. QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_CNTRL, 0x03),
  743. QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_ENABLES, 0x10),
  744. QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
  745. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0e),
  746. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL3, 0x04),
  747. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1a),
  748. QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x4b),
  749. QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN, 0x04),
  750. QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN_HALF, 0x04),
  751. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x71),
  752. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_MODE_00, 0x59),
  753. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_MODE_01, 0x59),
  754. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80),
  755. QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_INTERFACE_MODE, 0x40),
  756. QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_PI_CONTROLS, 0x71),
  757. QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_FASTLOCK_COUNT_LOW, 0x40),
  758. };
  759. static const struct qmp_phy_init_tbl sdm845_qmp_pcie_pcs_tbl[] = {
  760. QMP_PHY_INIT_CFG(QPHY_V3_PCS_ENDPOINT_REFCLK_DRIVE, 0x04),
  761. QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL2, 0x83),
  762. QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_L, 0x09),
  763. QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_H_TOL, 0xa2),
  764. QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_MAN_CODE, 0x40),
  765. QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL1, 0x02),
  766. QMP_PHY_INIT_CFG(QPHY_V3_PCS_OSC_DTCT_ACTIONS, 0x00),
  767. QMP_PHY_INIT_CFG(QPHY_V3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x01),
  768. QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00),
  769. QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_LSB, 0x20),
  770. QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00),
  771. QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK, 0x01),
  772. QMP_PHY_INIT_CFG(QPHY_V3_PCS_PLL_LOCK_CHK_DLY_TIME, 0x73),
  773. QMP_PHY_INIT_CFG(QPHY_V3_PCS_RX_SIGDET_LVL, 0xbb),
  774. QMP_PHY_INIT_CFG(QPHY_V3_PCS_SIGDET_CNTRL, 0x03),
  775. QMP_PHY_INIT_CFG(QPHY_V3_PCS_REFGEN_REQ_CONFIG1, 0x0d),
  776. QMP_PHY_INIT_CFG(QPHY_V3_PCS_POWER_STATE_CONFIG4, 0x00),
  777. };
  778. static const struct qmp_phy_init_tbl sdm845_qmp_pcie_pcs_misc_tbl[] = {
  779. QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_CONFIG2, 0x52),
  780. QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG2, 0x10),
  781. QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG4, 0x1a),
  782. QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG5, 0x06),
  783. QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_PCIE_INT_AUX_CLK_CONFIG1, 0x00),
  784. };
  785. static const struct qmp_phy_init_tbl sdm845_qhp_pcie_serdes_tbl[] = {
  786. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SYSCLK_EN_SEL, 0x27),
  787. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_EN_CENTER, 0x01),
  788. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_PER1, 0x31),
  789. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_PER2, 0x01),
  790. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1, 0xde),
  791. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2, 0x07),
  792. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1_MODE1, 0x4c),
  793. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2_MODE1, 0x06),
  794. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_BIAS_EN_CKBUFLR_EN, 0x18),
  795. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CLK_ENABLE1, 0xb0),
  796. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP1_MODE0, 0x8c),
  797. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP2_MODE0, 0x20),
  798. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP1_MODE1, 0x14),
  799. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP2_MODE1, 0x34),
  800. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CP_CTRL_MODE0, 0x06),
  801. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CP_CTRL_MODE1, 0x06),
  802. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_RCTRL_MODE0, 0x16),
  803. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_RCTRL_MODE1, 0x16),
  804. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_CCTRL_MODE0, 0x36),
  805. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_CCTRL_MODE1, 0x36),
  806. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_RESTRIM_CTRL2, 0x05),
  807. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP_EN, 0x42),
  808. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DEC_START_MODE0, 0x82),
  809. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DEC_START_MODE1, 0x68),
  810. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START1_MODE0, 0x55),
  811. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START2_MODE0, 0x55),
  812. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START3_MODE0, 0x03),
  813. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START1_MODE1, 0xab),
  814. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START2_MODE1, 0xaa),
  815. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START3_MODE1, 0x02),
  816. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_INTEGLOOP_GAIN0_MODE0, 0x3f),
  817. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_INTEGLOOP_GAIN0_MODE1, 0x3f),
  818. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_VCO_TUNE_MAP, 0x10),
  819. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CLK_SELECT, 0x04),
  820. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_HSCLK_SEL1, 0x30),
  821. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CORECLK_DIV, 0x04),
  822. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CORE_CLK_EN, 0x73),
  823. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CMN_CONFIG, 0x0c),
  824. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SVS_MODE_CLK_SEL, 0x15),
  825. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CORECLK_DIV_MODE1, 0x04),
  826. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CMN_MODE, 0x01),
  827. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_VREGCLK_DIV1, 0x22),
  828. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_VREGCLK_DIV2, 0x00),
  829. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_BGV_TRIM, 0x20),
  830. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_BG_CTRL, 0x07),
  831. };
  832. static const struct qmp_phy_init_tbl sdm845_qhp_pcie_tx_tbl[] = {
  833. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_CTRL0, 0x00),
  834. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_TAP_EN, 0x0d),
  835. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_TX_BAND_MODE, 0x01),
  836. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_LANE_MODE, 0x1a),
  837. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PARALLEL_RATE, 0x2f),
  838. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CML_CTRL_MODE0, 0x09),
  839. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CML_CTRL_MODE1, 0x09),
  840. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CML_CTRL_MODE2, 0x1b),
  841. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PREAMP_CTRL_MODE1, 0x01),
  842. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PREAMP_CTRL_MODE2, 0x07),
  843. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE0, 0x31),
  844. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE1, 0x31),
  845. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE2, 0x03),
  846. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CTLE_THRESH_DFE, 0x02),
  847. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CGA_THRESH_DFE, 0x00),
  848. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXENGINE_EN0, 0x12),
  849. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CTLE_TRAIN_TIME, 0x25),
  850. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CTLE_DFE_OVRLP_TIME, 0x00),
  851. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DFE_REFRESH_TIME, 0x05),
  852. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DFE_ENABLE_TIME, 0x01),
  853. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_VGA_GAIN, 0x26),
  854. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DFE_GAIN, 0x12),
  855. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_EQ_GAIN, 0x04),
  856. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_OFFSET_GAIN, 0x04),
  857. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PRE_GAIN, 0x09),
  858. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_EQ_INTVAL, 0x15),
  859. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_EDAC_INITVAL, 0x28),
  860. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXEQ_INITB0, 0x7f),
  861. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXEQ_INITB1, 0x07),
  862. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RCVRDONE_THRESH1, 0x04),
  863. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXEQ_CTRL, 0x70),
  864. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE0, 0x8b),
  865. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE1, 0x08),
  866. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE2, 0x0a),
  867. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE0, 0x03),
  868. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE1, 0x04),
  869. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE2, 0x04),
  870. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_CONFIG, 0x0c),
  871. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_BAND, 0x02),
  872. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE0, 0x5c),
  873. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE1, 0x3e),
  874. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE2, 0x3f),
  875. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_SIGDET_ENABLES, 0x01),
  876. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_SIGDET_CNTRL, 0xa0),
  877. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_SIGDET_DEGLITCH_CNTRL, 0x08),
  878. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DCC_GAIN, 0x01),
  879. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_EN_SIGNAL, 0xc3),
  880. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PSM_RX_EN_CAL, 0x00),
  881. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_MISC_CNTRL0, 0xbc),
  882. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_TS0_TIMER, 0x7f),
  883. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DLL_HIGHDATARATE, 0x15),
  884. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_CTRL1, 0x0c),
  885. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_CTRL2, 0x0f),
  886. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RESETCODE_OFFSET, 0x04),
  887. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_VGA_INITVAL, 0x20),
  888. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RSM_START, 0x01),
  889. };
  890. static const struct qmp_phy_init_tbl sdm845_qhp_pcie_pcs_tbl[] = {
  891. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_POWER_STATE_CONFIG, 0x3f),
  892. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_PCS_TX_RX_CONFIG, 0x50),
  893. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_MAIN_V0_M3P5DB, 0x19),
  894. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_POST_V0_M3P5DB, 0x07),
  895. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_MAIN_V0_M6DB, 0x17),
  896. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_POST_V0_M6DB, 0x09),
  897. QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_POWER_STATE_CONFIG5, 0x9f),
  898. };
  899. static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_serdes_tbl[] = {
  900. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_EN_SEL, 0x08),
  901. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_SELECT, 0x34),
  902. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE1, 0x08),
  903. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_IVCO, 0x0f),
  904. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_EN, 0x42),
  905. QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE0, 0x24),
  906. QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE2_MODE1, 0x03),
  907. QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE1, 0xb4),
  908. QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE_MAP, 0x02),
  909. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_HSCLK_SEL, 0x11),
  910. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE0, 0x82),
  911. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE0, 0x03),
  912. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE0, 0x55),
  913. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE0, 0x55),
  914. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE0, 0x1a),
  915. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE0, 0x0a),
  916. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE1, 0x68),
  917. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE1, 0x02),
  918. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE1, 0xaa),
  919. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE1, 0xab),
  920. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE1, 0x34),
  921. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE1, 0x14),
  922. QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_SEL, 0x01),
  923. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE0, 0x06),
  924. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE0, 0x16),
  925. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE0, 0x36),
  926. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE1, 0x06),
  927. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE1, 0x16),
  928. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE1, 0x36),
  929. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e),
  930. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xca),
  931. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x18),
  932. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0xa2),
  933. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_BUF_ENABLE, 0x07),
  934. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_EN_CENTER, 0x01),
  935. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER1, 0x31),
  936. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER2, 0x01),
  937. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE0, 0xde),
  938. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE0, 0x07),
  939. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE1, 0x4c),
  940. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE1, 0x06),
  941. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_ENABLE1, 0x90),
  942. };
  943. static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_tx_tbl[] = {
  944. QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12),
  945. QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x5),
  946. };
  947. static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_rx_tbl[] = {
  948. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03),
  949. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c),
  950. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
  951. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL1, 0x07),
  952. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x6e),
  953. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x6e),
  954. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x4a),
  955. QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04),
  956. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f),
  957. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70),
  958. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x17),
  959. QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL1, 0x54),
  960. QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL2, 0x37),
  961. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0xd4),
  962. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x54),
  963. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xdb),
  964. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x39),
  965. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0x31),
  966. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x24),
  967. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0xe4),
  968. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xec),
  969. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x39),
  970. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0x36),
  971. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0x7f),
  972. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH, 0xff),
  973. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0xff),
  974. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0xdb),
  975. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x75),
  976. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00),
  977. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0),
  978. QMP_PHY_INIT_CFG(QSERDES_V4_RX_AUX_DATA_TCOARSE_TFINE, 0xa0),
  979. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RCLK_AUXDATA_SEL, 0xc0),
  980. QMP_PHY_INIT_CFG(QSERDES_V4_RX_DCC_CTRL1, 0x0c),
  981. QMP_PHY_INIT_CFG(QSERDES_V4_RX_GM_CAL, 0x05),
  982. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c),
  983. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x03),
  984. };
  985. static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_pcs_tbl[] = {
  986. QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  987. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa),
  988. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RATE_SLEW_CNTRL1, 0x0b),
  989. QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d),
  990. QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x01),
  991. };
  992. static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_pcs_misc_tbl[] = {
  993. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  994. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  995. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  996. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00),
  997. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_PRE, 0x00),
  998. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_POST, 0x58),
  999. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  1000. };
  1001. static const struct qmp_phy_init_tbl sc8280xp_qmp_pcie_serdes_tbl[] = {
  1002. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_EN_CENTER, 0x00),
  1003. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER1, 0x31),
  1004. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER2, 0x01),
  1005. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0, 0xde),
  1006. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE0, 0x07),
  1007. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE1, 0x4c),
  1008. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE1, 0x06),
  1009. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_ENABLE1, 0x90),
  1010. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_IVCO, 0x0f),
  1011. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x06),
  1012. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x06),
  1013. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x16),
  1014. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x16),
  1015. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x36),
  1016. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x36),
  1017. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x08),
  1018. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_EN, 0x42),
  1019. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0x0a),
  1020. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x1a),
  1021. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0x14),
  1022. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x34),
  1023. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x82),
  1024. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0x68),
  1025. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE0, 0x55),
  1026. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE0, 0x55),
  1027. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE0, 0x03),
  1028. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE1, 0xab),
  1029. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE1, 0xaa),
  1030. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE1, 0x02),
  1031. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE_MAP, 0x02),
  1032. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE1_MODE0, 0x24),
  1033. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE1_MODE1, 0xb4),
  1034. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE2_MODE1, 0x03),
  1035. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_SELECT, 0x34),
  1036. QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_SEL, 0x01),
  1037. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE1, 0x08),
  1038. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xb9),
  1039. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e),
  1040. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0x94),
  1041. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x18),
  1042. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_HSCLK_SEL, 0x11),
  1043. };
  1044. static const struct qmp_phy_init_tbl sc8280xp_qmp_gen3x1_pcie_rc_serdes_tbl[] = {
  1045. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_BUF_ENABLE, 0x07),
  1046. };
  1047. static const struct qmp_phy_init_tbl sc8280xp_qmp_gen3x2_pcie_rc_serdes_tbl[] = {
  1048. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIAS_EN_CLKBUFLR_EN, 0x14),
  1049. };
  1050. static const struct qmp_phy_init_tbl sc8280xp_qmp_gen3x4_pcie_serdes_4ln_tbl[] = {
  1051. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIAS_EN_CLKBUFLR_EN, 0x1c),
  1052. };
  1053. static const struct qmp_phy_init_tbl sc8280xp_qmp_gen3x1_pcie_tx_tbl[] = {
  1054. QMP_PHY_INIT_CFG(QSERDES_V5_TX_PI_QEC_CTRL, 0x20),
  1055. QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_1, 0x75),
  1056. QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_4, 0x3f),
  1057. QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_TX, 0x1d),
  1058. QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_RX, 0x0c),
  1059. };
  1060. static const struct qmp_phy_init_tbl sc8280xp_qmp_gen3x1_pcie_rx_tbl[] = {
  1061. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_LOW, 0x7f),
  1062. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH, 0xff),
  1063. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH2, 0xbf),
  1064. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH3, 0x3f),
  1065. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH4, 0xd8),
  1066. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_LOW, 0xdc),
  1067. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH, 0xdc),
  1068. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH2, 0x5c),
  1069. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH3, 0x34),
  1070. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH4, 0xa6),
  1071. QMP_PHY_INIT_CFG(QSERDES_V5_RX_TX_ADAPT_POST_THRESH, 0xf0),
  1072. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_10_HIGH3, 0x34),
  1073. QMP_PHY_INIT_CFG(QSERDES_V5_RX_VGA_CAL_CNTRL2, 0x07),
  1074. QMP_PHY_INIT_CFG(QSERDES_V5_RX_GM_CAL, 0x00),
  1075. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH1, 0x08),
  1076. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH2, 0x08),
  1077. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_PI_CONTROLS, 0xf0),
  1078. QMP_PHY_INIT_CFG(QSERDES_V5_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
  1079. };
  1080. static const struct qmp_phy_init_tbl sc8280xp_qmp_gen3x1_pcie_pcs_tbl[] = {
  1081. QMP_PHY_INIT_CFG(QPHY_V5_PCS_REFGEN_REQ_CONFIG1, 0x05),
  1082. QMP_PHY_INIT_CFG(QPHY_V5_PCS_RX_SIGDET_LVL, 0x77),
  1083. QMP_PHY_INIT_CFG(QPHY_V5_PCS_RATE_SLEW_CNTRL1, 0x0b),
  1084. };
  1085. static const struct qmp_phy_init_tbl sc8280xp_qmp_gen3x1_pcie_pcs_misc_tbl[] = {
  1086. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  1087. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00),
  1088. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_EQ_CONFIG2, 0x0f),
  1089. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  1090. };
  1091. static const struct qmp_phy_init_tbl sc8280xp_qmp_gen3x2_pcie_tx_tbl[] = {
  1092. QMP_PHY_INIT_CFG_LANE(QSERDES_V5_TX_PI_QEC_CTRL, 0x02, 1),
  1093. QMP_PHY_INIT_CFG_LANE(QSERDES_V5_TX_PI_QEC_CTRL, 0x04, 2),
  1094. QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_1, 0xd5),
  1095. QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_4, 0x3f),
  1096. QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_TX, 0x11),
  1097. QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_RX, 0x0c),
  1098. };
  1099. static const struct qmp_phy_init_tbl sc8280xp_qmp_gen3x2_pcie_rx_tbl[] = {
  1100. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_LOW, 0x7f),
  1101. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH, 0xff),
  1102. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH2, 0x7f),
  1103. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH3, 0x34),
  1104. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH4, 0xd8),
  1105. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_LOW, 0xdc),
  1106. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH, 0xdc),
  1107. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH2, 0x5c),
  1108. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH3, 0x34),
  1109. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH4, 0xa6),
  1110. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_10_HIGH3, 0x34),
  1111. QMP_PHY_INIT_CFG(QSERDES_V5_RX_VGA_CAL_CNTRL2, 0x0f),
  1112. QMP_PHY_INIT_CFG(QSERDES_V5_RX_GM_CAL, 0x00),
  1113. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH1, 0x08),
  1114. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH2, 0x08),
  1115. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_PI_CONTROLS, 0xf0),
  1116. QMP_PHY_INIT_CFG(QSERDES_V5_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
  1117. };
  1118. static const struct qmp_phy_init_tbl sc8280xp_qmp_gen3x2_pcie_pcs_tbl[] = {
  1119. QMP_PHY_INIT_CFG(QPHY_V5_PCS_REFGEN_REQ_CONFIG1, 0x05),
  1120. QMP_PHY_INIT_CFG(QPHY_V5_PCS_RX_SIGDET_LVL, 0x88),
  1121. QMP_PHY_INIT_CFG(QPHY_V5_PCS_RATE_SLEW_CNTRL1, 0x0b),
  1122. QMP_PHY_INIT_CFG(QPHY_V5_PCS_EQ_CONFIG3, 0x0f),
  1123. };
  1124. static const struct qmp_phy_init_tbl sc8280xp_qmp_gen3x2_pcie_pcs_misc_tbl[] = {
  1125. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_POWER_STATE_CONFIG2, 0x1d),
  1126. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_POWER_STATE_CONFIG4, 0x07),
  1127. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  1128. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  1129. };
  1130. static const struct qmp_phy_init_tbl x1e80100_qmp_gen4x2_pcie_serdes_tbl[] = {
  1131. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE1_MODE1, 0x26),
  1132. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE2_MODE1, 0x03),
  1133. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CP_CTRL_MODE1, 0x06),
  1134. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_RCTRL_MODE1, 0x16),
  1135. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_CCTRL_MODE1, 0x36),
  1136. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CORECLK_DIV_MODE1, 0x04),
  1137. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP1_MODE1, 0x0a),
  1138. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP2_MODE1, 0x1a),
  1139. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DEC_START_MODE1, 0x68),
  1140. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START1_MODE1, 0xab),
  1141. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START2_MODE1, 0xaa),
  1142. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START3_MODE1, 0x02),
  1143. QMP_PHY_INIT_CFG(QSERDES_V6_COM_HSCLK_SEL_1, 0x12),
  1144. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE1_MODE0, 0xf8),
  1145. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE2_MODE0, 0x01),
  1146. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CP_CTRL_MODE0, 0x06),
  1147. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_RCTRL_MODE0, 0x16),
  1148. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_CCTRL_MODE0, 0x36),
  1149. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_CORE_CLK_DIV_MODE0, 0x0a),
  1150. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP1_MODE0, 0x04),
  1151. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP2_MODE0, 0x0d),
  1152. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DEC_START_MODE0, 0x41),
  1153. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START1_MODE0, 0xab),
  1154. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START2_MODE0, 0xaa),
  1155. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START3_MODE0, 0x01),
  1156. QMP_PHY_INIT_CFG(QSERDES_V6_COM_HSCLK_HS_SWITCH_SEL_1, 0x00),
  1157. QMP_PHY_INIT_CFG(QSERDES_V6_COM_BG_TIMER, 0x0a),
  1158. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_EN_CENTER, 0x01),
  1159. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_PER1, 0x62),
  1160. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_PER2, 0x02),
  1161. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_POST_DIV_MUX, 0x40),
  1162. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_BIAS_EN_CLK_BUFLR_EN, 0x14),
  1163. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CLK_ENABLE1, 0x90),
  1164. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SYS_CLK_CTRL, 0x82),
  1165. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_IVCO, 0x0f),
  1166. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SYSCLK_EN_SEL, 0x08),
  1167. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP_EN, 0x46),
  1168. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP_CFG, 0x04),
  1169. QMP_PHY_INIT_CFG(QSERDES_V6_COM_VCO_TUNE_MAP, 0x14),
  1170. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CLK_SELECT, 0x34),
  1171. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CORE_CLK_EN, 0xa0),
  1172. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CMN_CONFIG_1, 0x06),
  1173. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CMN_MISC_1, 0x88),
  1174. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CMN_MODE, 0x14),
  1175. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_VCO_DC_LEVEL_CTRL, 0x0f),
  1176. };
  1177. static const struct qmp_phy_init_tbl x1e80100_qmp_gen4x4_pcie_serdes_4ln_tbl[] = {
  1178. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_BIAS_EN_CLK_BUFLR_EN, 0x1c),
  1179. };
  1180. static const struct qmp_phy_init_tbl x1e80100_qmp_gen4x2_pcie_ln_shrd_tbl[] = {
  1181. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RXCLK_DIV2_CTRL, 0x01),
  1182. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_DFE_DAC_ENABLE1, 0x88),
  1183. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_TX_ADAPT_POST_THRESH1, 0x02),
  1184. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_TX_ADAPT_POST_THRESH2, 0x0d),
  1185. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B0, 0xd4),
  1186. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B1, 0x12),
  1187. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B2, 0xdb),
  1188. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B3, 0x9a),
  1189. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B4, 0x32),
  1190. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B5, 0xb6),
  1191. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B6, 0x64),
  1192. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH1_RATE210, 0x1f),
  1193. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH1_RATE3, 0x1f),
  1194. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH2_RATE210, 0x1f),
  1195. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH2_RATE3, 0x1f),
  1196. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH3_RATE210, 0x1f),
  1197. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH3_RATE3, 0x1f),
  1198. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH4_RATE3, 0x1f),
  1199. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH5_RATE3, 0x1f),
  1200. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH6_RATE3, 0x1f),
  1201. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_SUMMER_CAL_SPD_MODE, 0x5b),
  1202. };
  1203. static const struct qmp_phy_init_tbl x1e80100_qmp_gen4x2_pcie_tx_tbl[] = {
  1204. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_RES_CODE_LANE_OFFSET_TX, 0x1d),
  1205. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_RES_CODE_LANE_OFFSET_RX, 0x03),
  1206. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_LANE_MODE_1, 0x01),
  1207. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_LANE_MODE_2, 0x10),
  1208. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_LANE_MODE_3, 0x51),
  1209. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_TRAN_DRVR_EMP_EN, 0x34),
  1210. };
  1211. static const struct qmp_phy_init_tbl x1e80100_qmp_gen4x2_pcie_rx_tbl[] = {
  1212. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_2, 0x0c),
  1213. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_SO_GAIN_RATE_2, 0x04),
  1214. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_3, 0x0a),
  1215. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_PI_CONTROLS, 0x16),
  1216. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_SO_ACC_DEFAULT_VAL_RATE3, 0x00),
  1217. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_IVCM_CAL_CTRL2, 0x80),
  1218. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_IVCM_POSTCAL_OFFSET, 0x00),
  1219. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_BKUP_CTRL1, 0x15),
  1220. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_DFE_1, 0x01),
  1221. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_DFE_2, 0x01),
  1222. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_DFE_3, 0x45),
  1223. QMP_PHY_INIT_CFG_LANE(QSERDES_V6_20_RX_VGA_CAL_MAN_VAL, 0x0a, 1),
  1224. QMP_PHY_INIT_CFG_LANE(QSERDES_V6_20_RX_VGA_CAL_MAN_VAL, 0x0b, 2),
  1225. QMP_PHY_INIT_CFG(QSERDES_V6_20_VGA_CAL_CNTRL1, 0x00),
  1226. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_GM_CAL, 0x0d),
  1227. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_EQU_ADAPTOR_CNTRL4, 0x0b),
  1228. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_SIGDET_ENABLES, 0x1c),
  1229. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_PHPRE_CTRL, 0x20),
  1230. QMP_PHY_INIT_CFG_LANE(QSERDES_V6_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x3a, 1),
  1231. QMP_PHY_INIT_CFG_LANE(QSERDES_V6_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38, 2),
  1232. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_Q_PI_INTRINSIC_BIAS_RATE32, 0x39),
  1233. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B0, 0x14),
  1234. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B1, 0xb3),
  1235. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B2, 0x58),
  1236. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B3, 0x9a),
  1237. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B4, 0x26),
  1238. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B5, 0xb6),
  1239. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B6, 0xee),
  1240. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B0, 0xe4),
  1241. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B1, 0xa4),
  1242. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B2, 0x60),
  1243. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B3, 0xdf),
  1244. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B4, 0x4b),
  1245. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B5, 0x76),
  1246. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B6, 0xff),
  1247. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_TX_ADPT_CTRL, 0x10),
  1248. };
  1249. static const struct qmp_phy_init_tbl x1e80100_qmp_gen4x2_pcie_pcs_tbl[] = {
  1250. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_G3S2_PRE_GAIN, 0x2e),
  1251. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_RX_SIGDET_LVL, 0xcc),
  1252. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_EQ_CONFIG4, 0x00),
  1253. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_EQ_CONFIG5, 0x22),
  1254. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_TX_RX_CONFIG1, 0x04),
  1255. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_TX_RX_CONFIG2, 0x02),
  1256. };
  1257. static const struct qmp_phy_init_tbl x1e80100_qmp_gen4x2_pcie_pcs_misc_tbl[] = {
  1258. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_ENDPOINT_REFCLK_DRIVE, 0xc1),
  1259. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_OSC_DTCT_ATCIONS, 0x00),
  1260. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_EQ_CONFIG1, 0x16),
  1261. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_EQ_CONFIG5, 0x02),
  1262. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_G4_PRE_GAIN, 0x2e),
  1263. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_RX_MARGINING_CONFIG1, 0x03),
  1264. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_RX_MARGINING_CONFIG3, 0x28),
  1265. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_G3_RXEQEVAL_TIME, 0x27),
  1266. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_G4_RXEQEVAL_TIME, 0x27),
  1267. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_TX_RX_CONFIG, 0xc0),
  1268. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_POWER_STATE_CONFIG2, 0x1d),
  1269. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_RX_MARGINING_CONFIG5, 0x18),
  1270. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_G3_FOM_EQ_CONFIG5, 0x7a),
  1271. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_G4_FOM_EQ_CONFIG5, 0x8a),
  1272. };
  1273. static const struct qmp_phy_init_tbl sm8250_qmp_pcie_serdes_tbl[] = {
  1274. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_EN_SEL, 0x08),
  1275. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_SELECT, 0x34),
  1276. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE1, 0x08),
  1277. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_IVCO, 0x0f),
  1278. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_EN, 0x42),
  1279. QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE0, 0x24),
  1280. QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE2_MODE1, 0x03),
  1281. QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE1, 0xb4),
  1282. QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE_MAP, 0x02),
  1283. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_HSCLK_SEL, 0x11),
  1284. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE0, 0x82),
  1285. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE0, 0x03),
  1286. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE0, 0x55),
  1287. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE0, 0x55),
  1288. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE0, 0x1a),
  1289. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE0, 0x0a),
  1290. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE1, 0x68),
  1291. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE1, 0x02),
  1292. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE1, 0xaa),
  1293. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE1, 0xab),
  1294. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE1, 0x34),
  1295. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE1, 0x14),
  1296. QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_SEL, 0x01),
  1297. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE0, 0x06),
  1298. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE0, 0x16),
  1299. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE0, 0x36),
  1300. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE1, 0x06),
  1301. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE1, 0x16),
  1302. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE1, 0x36),
  1303. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e),
  1304. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xca),
  1305. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x18),
  1306. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0xa2),
  1307. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_EN_CENTER, 0x01),
  1308. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER1, 0x31),
  1309. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER2, 0x01),
  1310. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE0, 0xde),
  1311. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE0, 0x07),
  1312. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE1, 0x4c),
  1313. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE1, 0x06),
  1314. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_ENABLE1, 0x90),
  1315. };
  1316. static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_serdes_tbl[] = {
  1317. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_BUF_ENABLE, 0x07),
  1318. };
  1319. static const struct qmp_phy_init_tbl sm8250_qmp_pcie_tx_tbl[] = {
  1320. QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12),
  1321. QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x35),
  1322. QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_OFFSET_TX, 0x11),
  1323. };
  1324. static const struct qmp_phy_init_tbl sm8250_qmp_pcie_rx_tbl[] = {
  1325. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c),
  1326. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x03),
  1327. QMP_PHY_INIT_CFG(QSERDES_V4_RX_GM_CAL, 0x1b),
  1328. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00),
  1329. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0),
  1330. QMP_PHY_INIT_CFG(QSERDES_V4_RX_AUX_DATA_TCOARSE_TFINE, 0x30),
  1331. QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL1, 0x04),
  1332. QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL2, 0x07),
  1333. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f),
  1334. QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70),
  1335. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0e),
  1336. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4a),
  1337. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0f),
  1338. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03),
  1339. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c),
  1340. QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x1e),
  1341. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x17),
  1342. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0xd4),
  1343. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x54),
  1344. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xdb),
  1345. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x3b),
  1346. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0x31),
  1347. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x24),
  1348. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0xff),
  1349. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0x7f),
  1350. QMP_PHY_INIT_CFG(QSERDES_V4_RX_DCC_CTRL1, 0x0c),
  1351. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0xe4),
  1352. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xec),
  1353. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x3b),
  1354. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0x36),
  1355. };
  1356. static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_rx_tbl[] = {
  1357. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RCLK_AUXDATA_SEL, 0x00),
  1358. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL1, 0x00),
  1359. QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04),
  1360. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0x3f),
  1361. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x14),
  1362. QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_CTLE_POST_CAL_OFFSET, 0x30),
  1363. };
  1364. static const struct qmp_phy_init_tbl sm8250_qmp_pcie_pcs_tbl[] = {
  1365. QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  1366. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0x77),
  1367. QMP_PHY_INIT_CFG(QPHY_V4_PCS_RATE_SLEW_CNTRL1, 0x0b),
  1368. };
  1369. static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_pcs_tbl[] = {
  1370. QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d),
  1371. QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x12),
  1372. };
  1373. static const struct qmp_phy_init_tbl sm8250_qmp_pcie_pcs_misc_tbl[] = {
  1374. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  1375. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  1376. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
  1377. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P6_P7_PRE, 0x33),
  1378. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_PRE, 0x00),
  1379. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_POST, 0x58),
  1380. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  1381. };
  1382. static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_pcs_misc_tbl[] = {
  1383. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00),
  1384. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG2, 0x0f),
  1385. };
  1386. static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_tx_tbl[] = {
  1387. QMP_PHY_INIT_CFG(QSERDES_V4_TX_PI_QEC_CTRL, 0x20),
  1388. };
  1389. static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_rx_tbl[] = {
  1390. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL1, 0x04),
  1391. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0xbf),
  1392. QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x15),
  1393. QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
  1394. };
  1395. static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_pcs_tbl[] = {
  1396. QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x05),
  1397. QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG2, 0x0f),
  1398. };
  1399. static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_pcs_misc_tbl[] = {
  1400. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG2, 0x0d),
  1401. QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG4, 0x07),
  1402. };
  1403. static const struct qmp_phy_init_tbl sdx55_qmp_pcie_serdes_tbl[] = {
  1404. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIAS_EN_CLKBUFLR_EN, 0x18),
  1405. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_IVCO, 0x0f),
  1406. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_EN, 0x46),
  1407. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_CFG, 0x04),
  1408. QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE_MAP, 0x02),
  1409. QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_SEL, 0x12),
  1410. QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_HS_SWITCH_SEL, 0x00),
  1411. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE0, 0x05),
  1412. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE1, 0x04),
  1413. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_MISC1, 0x88),
  1414. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_MISC2, 0x03),
  1415. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_MODE, 0x17),
  1416. QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_DC_LEVEL_CTRL, 0x0b),
  1417. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_HSCLK_SEL, 0x22),
  1418. };
  1419. static const struct qmp_phy_init_tbl sdx55_qmp_pcie_rc_serdes_tbl[] = {
  1420. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_EN_CENTER, 0x01),
  1421. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER1, 0x31),
  1422. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER2, 0x01),
  1423. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE0, 0xce),
  1424. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE0, 0x0b),
  1425. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE1, 0x97),
  1426. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE1, 0x0c),
  1427. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_ENABLE1, 0x90),
  1428. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_EP_DIV_MODE0, 0x0a),
  1429. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_EP_DIV_MODE1, 0x10),
  1430. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE0, 0x06),
  1431. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE1, 0x06),
  1432. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE0, 0x16),
  1433. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE1, 0x16),
  1434. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE0, 0x36),
  1435. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE1, 0x36),
  1436. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_EN_SEL, 0x08),
  1437. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE0, 0x04),
  1438. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE0, 0x0d),
  1439. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE1, 0x0a),
  1440. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE1, 0x1a),
  1441. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE0, 0xc3),
  1442. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE1, 0xd0),
  1443. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE0, 0x05),
  1444. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE1, 0x55),
  1445. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE1, 0x55),
  1446. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE1, 0x05),
  1447. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_SELECT, 0x34),
  1448. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xca),
  1449. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e),
  1450. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0xd8),
  1451. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x20),
  1452. };
  1453. static const struct qmp_phy_init_tbl sdx55_qmp_pcie_ep_serdes_tbl[] = {
  1454. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BG_TIMER, 0x02),
  1455. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYS_CLK_CTRL, 0x07),
  1456. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE0, 0x0a),
  1457. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE1, 0x0a),
  1458. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE0, 0x19),
  1459. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE1, 0x19),
  1460. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE0, 0x03),
  1461. QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE1, 0x03),
  1462. QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_EN_SEL, 0x00),
  1463. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE0, 0x7f),
  1464. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE0, 0x02),
  1465. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE1, 0xff),
  1466. QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE1, 0x04),
  1467. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE0, 0x4b),
  1468. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE1, 0x50),
  1469. QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE0, 0x00),
  1470. QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN0_MODE0, 0xfb),
  1471. QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN1_MODE0, 0x01),
  1472. QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN0_MODE1, 0xfb),
  1473. QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN1_MODE1, 0x01),
  1474. QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_CONFIG, 0x04),
  1475. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0x56),
  1476. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1d),
  1477. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0x4b),
  1478. QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x1f),
  1479. };
  1480. static const struct qmp_phy_init_tbl sdx55_qmp_pcie_tx_tbl[] = {
  1481. QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_LANE_MODE_1, 0x05),
  1482. QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_LANE_MODE_2, 0xf6),
  1483. QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_LANE_MODE_3, 0x13),
  1484. QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_VMODE_CTRL1, 0x00),
  1485. QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_PI_QEC_CTRL, 0x00),
  1486. };
  1487. static const struct qmp_phy_init_tbl sdx55_qmp_pcie_rx_tbl[] = {
  1488. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_FO_GAIN_RATE2, 0x0c),
  1489. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_UCDR_PI_CONTROLS, 0x16),
  1490. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_AUX_DATA_TCOARSE_TFINE, 0x7f),
  1491. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_3, 0x55),
  1492. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_DAC_ENABLE1, 0x0c),
  1493. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_DAC_ENABLE2, 0x00),
  1494. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_VGA_CAL_CNTRL2, 0x08),
  1495. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x27),
  1496. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B1, 0x1a),
  1497. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B2, 0x5a),
  1498. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B3, 0x09),
  1499. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B4, 0x37),
  1500. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B0, 0xbd),
  1501. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B1, 0xf9),
  1502. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B2, 0xbf),
  1503. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B3, 0xce),
  1504. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B4, 0x62),
  1505. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B0, 0xbf),
  1506. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B1, 0x7d),
  1507. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B2, 0xbf),
  1508. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B3, 0xcf),
  1509. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B4, 0xd6),
  1510. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_PHPRE_CTRL, 0xa0),
  1511. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
  1512. QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_MARG_COARSE_CTRL2, 0x12),
  1513. };
  1514. static const struct qmp_phy_init_tbl sdx55_qmp_pcie_pcs_tbl[] = {
  1515. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_RX_SIGDET_LVL, 0x77),
  1516. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_EQ_CONFIG2, 0x01),
  1517. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_EQ_CONFIG4, 0x16),
  1518. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_EQ_CONFIG5, 0x02),
  1519. };
  1520. static const struct qmp_phy_init_tbl sdx55_qmp_pcie_pcs_misc_tbl[] = {
  1521. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_EQ_CONFIG1, 0x17),
  1522. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G3_RXEQEVAL_TIME, 0x13),
  1523. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G4_RXEQEVAL_TIME, 0x13),
  1524. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G4_EQ_CONFIG2, 0x01),
  1525. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G4_EQ_CONFIG5, 0x02),
  1526. };
  1527. static const struct qmp_phy_init_tbl sdx55_qmp_pcie_rc_pcs_misc_tbl[] = {
  1528. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  1529. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  1530. };
  1531. static const struct qmp_phy_init_tbl sdx55_qmp_pcie_ep_pcs_misc_tbl[] = {
  1532. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_LANE1_INSIG_SW_CTRL2, 0x00),
  1533. QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_LANE1_INSIG_MX_CTRL2, 0x00),
  1534. };
  1535. static const struct qmp_phy_init_tbl sdx65_qmp_pcie_serdes_tbl[] = {
  1536. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BG_TIMER, 0x02),
  1537. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIAS_EN_CLKBUFLR_EN, 0x14),
  1538. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYS_CLK_CTRL, 0x07),
  1539. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_IVCO, 0x0f),
  1540. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x27),
  1541. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x0a),
  1542. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x17),
  1543. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x19),
  1544. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x00),
  1545. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x03),
  1546. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x00),
  1547. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_EN, 0x46),
  1548. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_CFG, 0x04),
  1549. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0xff),
  1550. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x04),
  1551. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0xff),
  1552. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x09),
  1553. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x19),
  1554. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0x28),
  1555. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN0_MODE0, 0xfb),
  1556. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN1_MODE0, 0x01),
  1557. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN0_MODE1, 0xfb),
  1558. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN1_MODE1, 0x01),
  1559. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE_MAP, 0x02),
  1560. QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_SEL, 0x12),
  1561. QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_HS_SWITCH_SEL, 0x00),
  1562. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE0, 0x0a),
  1563. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE1, 0x04),
  1564. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORE_CLK_EN, 0x60),
  1565. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MISC1, 0x88),
  1566. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_CONFIG, 0x06),
  1567. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MODE, 0x14),
  1568. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MODE_CONTD, 0x00),
  1569. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_DC_LEVEL_CTRL, 0x0f),
  1570. };
  1571. static const struct qmp_phy_init_tbl sdx65_qmp_pcie_tx_tbl[] = {
  1572. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_1, 0x05),
  1573. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_2, 0xf6),
  1574. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_3, 0x00),
  1575. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_VMODE_CTRL1, 0x00),
  1576. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_PI_QEC_CTRL, 0x00),
  1577. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_TX, 0x1a),
  1578. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_RX, 0x0c),
  1579. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_RCV_DETECT_LVL_2, 0x12),
  1580. };
  1581. static const struct qmp_phy_init_tbl sdx65_qmp_pcie_rx_tbl[] = {
  1582. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_0_1, 0x3f),
  1583. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_1, 0x06),
  1584. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_2, 0x06),
  1585. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_PRE_THRESH1, 0x3e),
  1586. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_PRE_THRESH2, 0x1e),
  1587. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH1, 0x00),
  1588. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH2, 0x1f),
  1589. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_MAIN_THRESH1, 0x02),
  1590. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_MAIN_THRESH2, 0x1d),
  1591. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_VGA_CAL_CNTRL1, 0x44),
  1592. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_VGA_CAL_CNTRL2, 0x00),
  1593. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_EQU_ADAPTOR_CNTRL2, 0x00),
  1594. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4a),
  1595. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x74),
  1596. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x00),
  1597. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_SIGDET_ENABLES, 0x1c),
  1598. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_SIGDET_CNTRL, 0x03),
  1599. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
  1600. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B0, 0x04),
  1601. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B1, 0xcc),
  1602. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B2, 0x12),
  1603. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B3, 0xcc),
  1604. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B4, 0x64),
  1605. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B5, 0x4a),
  1606. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B6, 0x29),
  1607. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_PHPRE_CTRL, 0x20),
  1608. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DCC_CTRL1, 0x0c),
  1609. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE210, 0x1f),
  1610. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE3, 0x1f),
  1611. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE210, 0x1f),
  1612. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE3, 0x1f),
  1613. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE210, 0x1f),
  1614. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE3, 0x1f),
  1615. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH4_RATE3, 0x1f),
  1616. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH5_RATE3, 0x1f),
  1617. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH6_RATE3, 0x1f),
  1618. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE2, 0x0c),
  1619. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE3, 0x0a),
  1620. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_PI_CONTROLS, 0x16),
  1621. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_2_3, 0x37),
  1622. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_IDAC_SAOFFSET, 0x10),
  1623. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_3, 0x05),
  1624. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_DAC_ENABLE1, 0x00),
  1625. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_DAC_ENABLE2, 0x00),
  1626. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_VGA_CAL_MAN_VAL, 0x0a),
  1627. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_GM_CAL, 0x0f),
  1628. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0b),
  1629. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B0, 0xc5),
  1630. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B1, 0xac),
  1631. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B2, 0xb6),
  1632. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B3, 0xc0),
  1633. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B4, 0x07),
  1634. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B5, 0xfb),
  1635. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B6, 0x0d),
  1636. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B0, 0xc5),
  1637. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B1, 0xee),
  1638. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B2, 0xbf),
  1639. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B3, 0xa0),
  1640. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B4, 0x81),
  1641. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B5, 0xde),
  1642. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B6, 0x7f),
  1643. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_EN_TIMER, 0x28),
  1644. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
  1645. };
  1646. static const struct qmp_phy_init_tbl sdx65_qmp_pcie_pcs_tbl[] = {
  1647. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_G3S2_PRE_GAIN, 0x2e),
  1648. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_RX_SIGDET_LVL, 0xaa),
  1649. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_EQ_CONFIG2, 0x0d),
  1650. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_EQ_CONFIG4, 0x16),
  1651. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_EQ_CONFIG5, 0x22),
  1652. };
  1653. static const struct qmp_phy_init_tbl sdx65_qmp_pcie_pcs_misc_tbl[] = {
  1654. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_EQ_CONFIG1, 0x16),
  1655. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_RX_MARGINING_CONFIG3, 0x28),
  1656. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_OSC_DTCT_MODE2_CONFIG5, 0x08),
  1657. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_G4_EQ_CONFIG2, 0x0d),
  1658. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_G4_EQ_CONFIG5, 0x02),
  1659. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_G4_PRE_GAIN, 0x2e),
  1660. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_LANE1_INSIG_SW_CTRL2, 0x00),
  1661. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_LANE1_INSIG_MX_CTRL2, 0x00),
  1662. };
  1663. static const struct qmp_phy_init_tbl sm8450_qmp_gen3_pcie_serdes_tbl[] = {
  1664. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x08),
  1665. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_SELECT, 0x34),
  1666. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE1, 0x08),
  1667. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_IVCO, 0x0f),
  1668. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_EN, 0x42),
  1669. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE1_MODE0, 0x24),
  1670. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE2_MODE1, 0x03),
  1671. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE1_MODE1, 0xb4),
  1672. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE_MAP, 0x02),
  1673. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_HSCLK_SEL, 0x11),
  1674. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x82),
  1675. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE0, 0x03),
  1676. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE0, 0x55),
  1677. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE0, 0x55),
  1678. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x1a),
  1679. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0x0a),
  1680. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0x68),
  1681. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE1, 0x02),
  1682. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE1, 0xaa),
  1683. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE1, 0xab),
  1684. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x34),
  1685. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0x14),
  1686. QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_SEL, 0x01),
  1687. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x06),
  1688. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x16),
  1689. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x36),
  1690. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x06),
  1691. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x16),
  1692. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x36),
  1693. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e),
  1694. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xca),
  1695. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x18),
  1696. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0xa2),
  1697. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_EN_CENTER, 0x01),
  1698. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER1, 0x31),
  1699. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER2, 0x01),
  1700. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0, 0xde),
  1701. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE0, 0x07),
  1702. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE1, 0x4c),
  1703. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE1, 0x06),
  1704. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_ENABLE1, 0x90),
  1705. };
  1706. static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_rc_serdes_tbl[] = {
  1707. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_BUF_ENABLE, 0x07),
  1708. };
  1709. static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_tx_tbl[] = {
  1710. QMP_PHY_INIT_CFG(QSERDES_V5_TX_PI_QEC_CTRL, 0x20),
  1711. QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_1, 0x75),
  1712. QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_4, 0x3f),
  1713. QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_TX, 0x16),
  1714. QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_RX, 0x04),
  1715. };
  1716. static const struct qmp_phy_init_tbl sm8450_qmp_gen3_pcie_rx_tbl[] = {
  1717. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_LOW, 0x7f),
  1718. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH, 0xff),
  1719. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH4, 0xd8),
  1720. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_LOW, 0xdc),
  1721. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH, 0xdc),
  1722. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH2, 0x5c),
  1723. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH3, 0x34),
  1724. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH4, 0xa6),
  1725. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_10_HIGH3, 0x34),
  1726. QMP_PHY_INIT_CFG(QSERDES_V5_RX_GM_CAL, 0x00),
  1727. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH1, 0x08),
  1728. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH2, 0x08),
  1729. QMP_PHY_INIT_CFG(QSERDES_V5_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
  1730. QMP_PHY_INIT_CFG(QSERDES_V5_RX_TX_ADAPT_POST_THRESH, 0xf0),
  1731. };
  1732. static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_rc_rx_tbl[] = {
  1733. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH2, 0xbf),
  1734. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH3, 0x3f),
  1735. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_10_HIGH4, 0x38),
  1736. QMP_PHY_INIT_CFG(QSERDES_V5_RX_VGA_CAL_CNTRL2, 0x07),
  1737. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_PI_CONTROLS, 0xf0),
  1738. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_EQU_ADAPTOR_CNTRL4, 0x07),
  1739. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_FO_GAIN, 0x09),
  1740. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SO_GAIN, 0x05),
  1741. };
  1742. static const struct qmp_phy_init_tbl sm8450_qmp_gen3_pcie_pcs_tbl[] = {
  1743. QMP_PHY_INIT_CFG(QPHY_V5_PCS_RX_SIGDET_LVL, 0x77),
  1744. QMP_PHY_INIT_CFG(QPHY_V5_PCS_RATE_SLEW_CNTRL1, 0x0b),
  1745. QMP_PHY_INIT_CFG(QPHY_V5_PCS_REFGEN_REQ_CONFIG1, 0x05),
  1746. };
  1747. static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_pcs_misc_tbl[] = {
  1748. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  1749. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00),
  1750. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_EQ_CONFIG2, 0x0f),
  1751. QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  1752. };
  1753. static const struct qmp_phy_init_tbl sm8350_qmp_gen3x1_pcie_tx_tbl[] = {
  1754. QMP_PHY_INIT_CFG(QSERDES_V5_TX_PI_QEC_CTRL, 0x20),
  1755. QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_1, 0x75),
  1756. QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_4, 0x3f),
  1757. QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_TX, 0x1d),
  1758. QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_RX, 0x0c),
  1759. };
  1760. static const struct qmp_phy_init_tbl sm8350_qmp_gen3x1_pcie_rc_rx_tbl[] = {
  1761. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH2, 0xbf),
  1762. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH3, 0x3f),
  1763. QMP_PHY_INIT_CFG(QSERDES_V5_RX_VGA_CAL_CNTRL2, 0x07),
  1764. QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_PI_CONTROLS, 0xf0),
  1765. };
  1766. static const struct qmp_phy_init_tbl sm8350_qmp_gen3x2_pcie_rc_rx_tbl[] = {
  1767. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH2, 0x7f),
  1768. QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH3, 0x34),
  1769. QMP_PHY_INIT_CFG(QSERDES_V5_RX_VGA_CAL_CNTRL2, 0x0f),
  1770. };
  1771. static const struct qmp_phy_init_tbl sm8350_qmp_gen3x2_pcie_tx_tbl[] = {
  1772. QMP_PHY_INIT_CFG_LANE(QSERDES_V5_TX_PI_QEC_CTRL, 0x02, 1),
  1773. QMP_PHY_INIT_CFG_LANE(QSERDES_V5_TX_PI_QEC_CTRL, 0x04, 2),
  1774. QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_1, 0xd5),
  1775. QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_4, 0x3f),
  1776. QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_TX, 0x1d),
  1777. QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_RX, 0x0c),
  1778. };
  1779. static const struct qmp_phy_init_tbl sm8350_qmp_gen3x2_pcie_rc_pcs_tbl[] = {
  1780. QMP_PHY_INIT_CFG(QPHY_V5_PCS_EQ_CONFIG2, 0x0f),
  1781. };
  1782. static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_serdes_tbl[] = {
  1783. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIAS_EN_CLKBUFLR_EN, 0x14),
  1784. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_IVCO, 0x0f),
  1785. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_EN, 0x46),
  1786. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_CFG, 0x04),
  1787. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE_MAP, 0x02),
  1788. QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_SEL, 0x12),
  1789. QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_HS_SWITCH_SEL, 0x00),
  1790. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE0, 0x0a),
  1791. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE1, 0x04),
  1792. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MISC1, 0x88),
  1793. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_CONFIG, 0x06),
  1794. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MODE, 0x14),
  1795. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_DC_LEVEL_CTRL, 0x0f),
  1796. };
  1797. static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_rc_serdes_tbl[] = {
  1798. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER1, 0x31),
  1799. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER2, 0x01),
  1800. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0, 0xde),
  1801. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE0, 0x07),
  1802. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE1, 0x97),
  1803. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE1, 0x0c),
  1804. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_ENABLE1, 0x90),
  1805. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x06),
  1806. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x06),
  1807. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x16),
  1808. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x16),
  1809. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x36),
  1810. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x36),
  1811. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x08),
  1812. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0x0a),
  1813. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x1a),
  1814. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0x14),
  1815. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x34),
  1816. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x82),
  1817. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0xd0),
  1818. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE0, 0x55),
  1819. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE0, 0x55),
  1820. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE0, 0x03),
  1821. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE1, 0x55),
  1822. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE1, 0x55),
  1823. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE1, 0x05),
  1824. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_SELECT, 0x34),
  1825. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORE_CLK_EN, 0x20),
  1826. };
  1827. static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_tx_tbl[] = {
  1828. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_1, 0x05),
  1829. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_2, 0xf6),
  1830. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_TX, 0x1a),
  1831. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_RX, 0x0c),
  1832. };
  1833. static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_rx_tbl[] = {
  1834. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_PI_CONTROLS, 0x16),
  1835. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
  1836. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B1, 0xcc),
  1837. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B2, 0x12),
  1838. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B3, 0xcc),
  1839. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B5, 0x4a),
  1840. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B6, 0x29),
  1841. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B0, 0xc5),
  1842. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B1, 0xad),
  1843. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B2, 0xb6),
  1844. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B3, 0xc0),
  1845. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B4, 0x1f),
  1846. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B5, 0xfb),
  1847. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B6, 0x0f),
  1848. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B0, 0xc7),
  1849. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B1, 0xef),
  1850. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B2, 0xbf),
  1851. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B3, 0xa0),
  1852. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B4, 0x81),
  1853. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B5, 0xde),
  1854. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B6, 0x7f),
  1855. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_PHPRE_CTRL, 0x20),
  1856. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_0_1, 0x3f),
  1857. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_2_3, 0x37),
  1858. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_3, 0x05),
  1859. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE3, 0x1f),
  1860. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE3, 0x1f),
  1861. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE3, 0x1f),
  1862. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH4_RATE3, 0x1f),
  1863. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH5_RATE3, 0x1f),
  1864. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH6_RATE3, 0x1f),
  1865. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE210, 0x1f),
  1866. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE210, 0x1f),
  1867. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE210, 0x1f),
  1868. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE2, 0x0c),
  1869. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE3, 0x0a),
  1870. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_VGA_CAL_MAN_VAL, 0x0a),
  1871. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0b),
  1872. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_IDAC_SAOFFSET, 0x10),
  1873. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_DAC_ENABLE1, 0x00),
  1874. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_GM_CAL, 0x0f),
  1875. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH1, 0x00),
  1876. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH2, 0x1f),
  1877. };
  1878. static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_pcs_tbl[] = {
  1879. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_EQ_CONFIG4, 0x16),
  1880. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_EQ_CONFIG5, 0x22),
  1881. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_G3S2_PRE_GAIN, 0x2e),
  1882. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_RX_SIGDET_LVL, 0x99),
  1883. };
  1884. static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_pcs_misc_tbl[] = {
  1885. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_G4_EQ_CONFIG5, 0x02),
  1886. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_EQ_CONFIG1, 0x16),
  1887. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_RX_MARGINING_CONFIG3, 0x28),
  1888. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_G4_PRE_GAIN, 0x2e),
  1889. };
  1890. static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_rc_pcs_misc_tbl[] = {
  1891. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  1892. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  1893. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_PRESET_P10_POST, 0x00),
  1894. };
  1895. static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_ep_serdes_tbl[] = {
  1896. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BG_TIMER, 0x02),
  1897. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYS_CLK_CTRL, 0x07),
  1898. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x27),
  1899. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x0a),
  1900. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x17),
  1901. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x19),
  1902. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x00),
  1903. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x03),
  1904. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x00),
  1905. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0xff),
  1906. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x04),
  1907. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0xff),
  1908. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x09),
  1909. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x19),
  1910. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0x28),
  1911. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN0_MODE0, 0xfb),
  1912. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN1_MODE0, 0x01),
  1913. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN0_MODE1, 0xfb),
  1914. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN1_MODE1, 0x01),
  1915. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORE_CLK_EN, 0x60),
  1916. };
  1917. static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_ep_pcs_misc_tbl[] = {
  1918. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_OSC_DTCT_MODE2_CONFIG5, 0x08),
  1919. };
  1920. static const struct qmp_phy_init_tbl sm8550_qmp_gen3x2_pcie_serdes_tbl[] = {
  1921. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_EN_CENTER, 0x01),
  1922. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_PER1, 0x62),
  1923. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_PER2, 0x02),
  1924. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE1_MODE0, 0xf8),
  1925. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE2_MODE0, 0x01),
  1926. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE1_MODE1, 0x93),
  1927. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE2_MODE1, 0x01),
  1928. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CLK_ENABLE1, 0x90),
  1929. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SYS_CLK_CTRL, 0x82),
  1930. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_IVCO, 0x07),
  1931. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CP_CTRL_MODE0, 0x02),
  1932. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CP_CTRL_MODE1, 0x02),
  1933. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_RCTRL_MODE0, 0x16),
  1934. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_RCTRL_MODE1, 0x16),
  1935. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_CCTRL_MODE0, 0x36),
  1936. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_CCTRL_MODE1, 0x36),
  1937. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SYSCLK_EN_SEL, 0x08),
  1938. QMP_PHY_INIT_CFG(QSERDES_V6_COM_BG_TIMER, 0x0a),
  1939. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP_EN, 0x42),
  1940. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP1_MODE0, 0x04),
  1941. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP2_MODE0, 0x0d),
  1942. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP1_MODE1, 0x0a),
  1943. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP2_MODE1, 0x1a),
  1944. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DEC_START_MODE0, 0x41),
  1945. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DEC_START_MODE1, 0x34),
  1946. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START1_MODE0, 0xab),
  1947. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START2_MODE0, 0xaa),
  1948. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START3_MODE0, 0x01),
  1949. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START1_MODE1, 0x55),
  1950. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START2_MODE1, 0x55),
  1951. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START3_MODE1, 0x01),
  1952. QMP_PHY_INIT_CFG(QSERDES_V6_COM_VCO_TUNE_MAP, 0x14),
  1953. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CLK_SELECT, 0x34),
  1954. QMP_PHY_INIT_CFG(QSERDES_V6_COM_HSCLK_SEL_1, 0x01),
  1955. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CORECLK_DIV_MODE1, 0x04),
  1956. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CMN_CONFIG_1, 0x16),
  1957. QMP_PHY_INIT_CFG(QSERDES_V6_COM_ADDITIONAL_MISC_3, 0x0f),
  1958. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CORE_CLK_EN, 0xa0),
  1959. };
  1960. static const struct qmp_phy_init_tbl sm8550_qmp_gen3x2_pcie_tx_tbl[] = {
  1961. QMP_PHY_INIT_CFG(QSERDES_V6_TX_LANE_MODE_1, 0x15),
  1962. QMP_PHY_INIT_CFG(QSERDES_V6_TX_LANE_MODE_4, 0x3f),
  1963. QMP_PHY_INIT_CFG(QSERDES_V6_TX_PI_QEC_CTRL, 0x02),
  1964. QMP_PHY_INIT_CFG(QSERDES_V6_TX_RES_CODE_LANE_OFFSET_RX, 0x06),
  1965. QMP_PHY_INIT_CFG(QSERDES_V6_TX_RES_CODE_LANE_OFFSET_TX, 0x18),
  1966. };
  1967. static const struct qmp_phy_init_tbl sm8550_qmp_gen3x2_pcie_rx_tbl[] = {
  1968. QMP_PHY_INIT_CFG(QSERDES_V6_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
  1969. QMP_PHY_INIT_CFG(QSERDES_V6_RX_GM_CAL, 0x11),
  1970. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_00_HIGH, 0xbf),
  1971. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_00_HIGH2, 0xbf),
  1972. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_00_HIGH3, 0xb7),
  1973. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_00_HIGH4, 0xea),
  1974. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_00_LOW, 0x3f),
  1975. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_01_HIGH, 0x5c),
  1976. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_01_HIGH2, 0x9c),
  1977. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_01_HIGH3, 0x1a),
  1978. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_01_HIGH4, 0x89),
  1979. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_01_LOW, 0xdc),
  1980. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_10_HIGH, 0x94),
  1981. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_10_HIGH2, 0x5b),
  1982. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_10_HIGH3, 0x1a),
  1983. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_MODE_10_HIGH4, 0x89),
  1984. QMP_PHY_INIT_CFG(QSERDES_V6_RX_TX_ADAPT_POST_THRESH, 0x00),
  1985. QMP_PHY_INIT_CFG(QSERDES_V6_RX_UCDR_FO_GAIN, 0x09),
  1986. QMP_PHY_INIT_CFG(QSERDES_V6_RX_UCDR_SO_GAIN, 0x05),
  1987. QMP_PHY_INIT_CFG(QSERDES_V6_RX_UCDR_SB2_THRESH1, 0x08),
  1988. QMP_PHY_INIT_CFG(QSERDES_V6_RX_UCDR_SB2_THRESH2, 0x08),
  1989. QMP_PHY_INIT_CFG(QSERDES_V6_RX_VGA_CAL_CNTRL2, 0x0f),
  1990. QMP_PHY_INIT_CFG(QSERDES_V6_RX_SIDGET_ENABLES, 0x1c),
  1991. QMP_PHY_INIT_CFG(QSERDES_V6_RX_RX_IDAC_TSETTLE_LOW, 0x07),
  1992. QMP_PHY_INIT_CFG(QSERDES_V6_RX_SIGDET_CAL_TRIM, 0x08),
  1993. };
  1994. static const struct qmp_phy_init_tbl sm8550_qmp_gen3x2_pcie_pcs_tbl[] = {
  1995. QMP_PHY_INIT_CFG(QPHY_V6_PCS_REFGEN_REQ_CONFIG1, 0x05),
  1996. QMP_PHY_INIT_CFG(QPHY_V6_PCS_RX_SIGDET_LVL, 0x77),
  1997. QMP_PHY_INIT_CFG(QPHY_V6_PCS_RATE_SLEW_CNTRL1, 0x0b),
  1998. QMP_PHY_INIT_CFG(QPHY_V6_PCS_EQ_CONFIG2, 0x0f),
  1999. QMP_PHY_INIT_CFG(QPHY_V6_PCS_PCS_TX_RX_CONFIG, 0x8c),
  2000. };
  2001. static const struct qmp_phy_init_tbl sm8550_qmp_gen3x2_pcie_pcs_misc_tbl[] = {
  2002. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_PCS_PCIE_EQ_CONFIG1, 0x1e),
  2003. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_PCS_PCIE_RXEQEVAL_TIME, 0x27),
  2004. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_PCS_PCIE_POWER_STATE_CONFIG2, 0x1d),
  2005. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_PCS_PCIE_POWER_STATE_CONFIG4, 0x07),
  2006. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  2007. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  2008. };
  2009. static const struct qmp_phy_init_tbl sm8550_qmp_gen4x2_pcie_serdes_tbl[] = {
  2010. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE1_MODE1, 0x26),
  2011. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE2_MODE1, 0x03),
  2012. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CP_CTRL_MODE1, 0x06),
  2013. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_RCTRL_MODE1, 0x16),
  2014. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_CCTRL_MODE1, 0x36),
  2015. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CORECLK_DIV_MODE1, 0x04),
  2016. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP1_MODE1, 0x0a),
  2017. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP2_MODE1, 0x1a),
  2018. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DEC_START_MODE1, 0x68),
  2019. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START1_MODE1, 0xab),
  2020. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START2_MODE1, 0xaa),
  2021. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START3_MODE1, 0x02),
  2022. QMP_PHY_INIT_CFG(QSERDES_V6_COM_HSCLK_SEL_1, 0x12),
  2023. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE1_MODE0, 0xf8),
  2024. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_STEP_SIZE2_MODE0, 0x01),
  2025. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CP_CTRL_MODE0, 0x06),
  2026. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_RCTRL_MODE0, 0x16),
  2027. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_CCTRL_MODE0, 0x36),
  2028. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_CORE_CLK_DIV_MODE0, 0x0a),
  2029. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP1_MODE0, 0x04),
  2030. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP2_MODE0, 0x0d),
  2031. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DEC_START_MODE0, 0x41),
  2032. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START1_MODE0, 0xab),
  2033. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START2_MODE0, 0xaa),
  2034. QMP_PHY_INIT_CFG(QSERDES_V6_COM_DIV_FRAC_START3_MODE0, 0x01),
  2035. QMP_PHY_INIT_CFG(QSERDES_V6_COM_HSCLK_HS_SWITCH_SEL_1, 0x00),
  2036. QMP_PHY_INIT_CFG(QSERDES_V6_COM_BG_TIMER, 0x0a),
  2037. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_EN_CENTER, 0x01),
  2038. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_PER1, 0x62),
  2039. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SSC_PER2, 0x02),
  2040. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_POST_DIV_MUX, 0x40),
  2041. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_BIAS_EN_CLK_BUFLR_EN, 0x14),
  2042. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CLK_ENABLE1, 0x90),
  2043. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SYS_CLK_CTRL, 0x82),
  2044. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_IVCO, 0x0f),
  2045. QMP_PHY_INIT_CFG(QSERDES_V6_COM_SYSCLK_EN_SEL, 0x08),
  2046. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP_EN, 0x46),
  2047. QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP_CFG, 0x04),
  2048. QMP_PHY_INIT_CFG(QSERDES_V6_COM_VCO_TUNE_MAP, 0x14),
  2049. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CLK_SELECT, 0x34),
  2050. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CORE_CLK_EN, 0xa0),
  2051. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CMN_CONFIG_1, 0x06),
  2052. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CMN_MISC_1, 0x88),
  2053. QMP_PHY_INIT_CFG(QSERDES_V6_COM_CMN_MODE, 0x14),
  2054. QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_VCO_DC_LEVEL_CTRL, 0x0f),
  2055. };
  2056. static const struct qmp_phy_init_tbl sm8550_qmp_gen4x2_pcie_ln_shrd_tbl[] = {
  2057. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RXCLK_DIV2_CTRL, 0x01),
  2058. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_DFE_DAC_ENABLE1, 0x00),
  2059. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_TX_ADAPT_POST_THRESH1, 0x02),
  2060. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_TX_ADAPT_POST_THRESH2, 0x0d),
  2061. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B0, 0x12),
  2062. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B1, 0x12),
  2063. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B2, 0xdb),
  2064. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B3, 0x9a),
  2065. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B4, 0x38),
  2066. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B5, 0xb6),
  2067. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MODE_RATE_0_1_B6, 0x64),
  2068. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH1_RATE210, 0x1f),
  2069. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH1_RATE3, 0x1f),
  2070. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH2_RATE210, 0x1f),
  2071. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH2_RATE3, 0x1f),
  2072. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH3_RATE210, 0x1f),
  2073. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH3_RATE3, 0x1f),
  2074. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH4_RATE3, 0x1f),
  2075. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH5_RATE3, 0x1f),
  2076. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_MARG_COARSE_THRESH6_RATE3, 0x1f),
  2077. QMP_PHY_INIT_CFG(QSERDES_V6_LN_SHRD_RX_SUMMER_CAL_SPD_MODE, 0x5b),
  2078. };
  2079. static const struct qmp_phy_init_tbl sm8550_qmp_gen4x2_pcie_tx_tbl[] = {
  2080. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_RES_CODE_LANE_OFFSET_TX, 0x1d),
  2081. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_RES_CODE_LANE_OFFSET_RX, 0x03),
  2082. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_LANE_MODE_1, 0x01),
  2083. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_LANE_MODE_2, 0x00),
  2084. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_LANE_MODE_3, 0x51),
  2085. QMP_PHY_INIT_CFG(QSERDES_V6_20_TX_TRAN_DRVR_EMP_EN, 0x34),
  2086. };
  2087. static const struct qmp_phy_init_tbl sm8550_qmp_gen4x2_pcie_rx_tbl[] = {
  2088. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_2, 0x0c),
  2089. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_3, 0x0a),
  2090. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_SO_GAIN_RATE_2, 0x04),
  2091. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_PI_CONTROLS, 0x16),
  2092. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_SO_ACC_DEFAULT_VAL_RATE3, 0x00),
  2093. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_IVCM_CAL_CTRL2, 0x80),
  2094. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_IVCM_POSTCAL_OFFSET, 0x7c),
  2095. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_DFE_3, 0x05),
  2096. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_TX_ADPT_CTRL, 0x10),
  2097. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_VGA_CAL_MAN_VAL, 0x0a),
  2098. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_GM_CAL, 0x0d),
  2099. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_EQU_ADAPTOR_CNTRL4, 0x0b),
  2100. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_SIGDET_ENABLES, 0x1c),
  2101. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_PHPRE_CTRL, 0x20),
  2102. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x30),
  2103. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_Q_PI_INTRINSIC_BIAS_RATE32, 0x09),
  2104. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B0, 0x14),
  2105. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B1, 0xb3),
  2106. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B2, 0x58),
  2107. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B3, 0x9a),
  2108. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B4, 0x26),
  2109. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B5, 0xb6),
  2110. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B6, 0xee),
  2111. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B0, 0xdb),
  2112. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B1, 0xdb),
  2113. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B2, 0xa0),
  2114. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B3, 0xdf),
  2115. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B4, 0x78),
  2116. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B5, 0x76),
  2117. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B6, 0xff),
  2118. QMP_PHY_INIT_CFG(QSERDES_V6_20_VGA_CAL_CNTRL1, 0x00),
  2119. };
  2120. static const struct qmp_phy_init_tbl sm8550_qmp_gen4x2_pcie_pcs_tbl[] = {
  2121. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_G12S1_TXDEEMPH_M6DB, 0x17),
  2122. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_G3S2_PRE_GAIN, 0x2e),
  2123. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_RX_SIGDET_LVL, 0xcc),
  2124. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_EQ_CONFIG4, 0x00),
  2125. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_EQ_CONFIG5, 0x22),
  2126. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_TX_RX_CONFIG1, 0x04),
  2127. QMP_PHY_INIT_CFG(QPHY_V6_20_PCS_TX_RX_CONFIG2, 0x02),
  2128. };
  2129. static const struct qmp_phy_init_tbl sm8550_qmp_gen4x2_pcie_pcs_misc_tbl[] = {
  2130. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_ENDPOINT_REFCLK_DRIVE, 0xc1),
  2131. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_OSC_DTCT_ATCIONS, 0x00),
  2132. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_EQ_CONFIG1, 0x16),
  2133. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_G3_RXEQEVAL_TIME, 0x27),
  2134. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_G4_RXEQEVAL_TIME, 0x27),
  2135. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_EQ_CONFIG5, 0x02),
  2136. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_G4_PRE_GAIN, 0x2e),
  2137. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_RX_MARGINING_CONFIG1, 0x03),
  2138. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_RX_MARGINING_CONFIG3, 0x28),
  2139. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_TX_RX_CONFIG, 0xc0),
  2140. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_POWER_STATE_CONFIG2, 0x1d),
  2141. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_RX_MARGINING_CONFIG5, 0x0f),
  2142. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_G3_FOM_EQ_CONFIG5, 0xf2),
  2143. QMP_PHY_INIT_CFG(QPHY_PCIE_V6_20_PCS_G4_FOM_EQ_CONFIG5, 0xf2),
  2144. };
  2145. static const struct qmp_phy_init_tbl sm8650_qmp_gen4x2_pcie_rx_tbl[] = {
  2146. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_2, 0x0a),
  2147. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_3, 0x0a),
  2148. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_PI_CONTROLS, 0x16),
  2149. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_UCDR_SO_ACC_DEFAULT_VAL_RATE3, 0x00),
  2150. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_IVCM_CAL_CTRL2, 0x82),
  2151. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_DFE_3, 0x05),
  2152. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_VGA_CAL_MAN_VAL, 0x0a),
  2153. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_GM_CAL, 0x0d),
  2154. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_EQU_ADAPTOR_CNTRL4, 0x0b),
  2155. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_SIGDET_ENABLES, 0x1c),
  2156. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_PHPRE_CTRL, 0x20),
  2157. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
  2158. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B0, 0xd3),
  2159. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B1, 0xd3),
  2160. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B2, 0x00),
  2161. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B3, 0x9a),
  2162. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B4, 0x06),
  2163. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B5, 0xb6),
  2164. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE2_B6, 0xee),
  2165. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B0, 0x23),
  2166. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B1, 0x9b),
  2167. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B2, 0x60),
  2168. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B3, 0xdf),
  2169. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B4, 0x43),
  2170. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B5, 0x76),
  2171. QMP_PHY_INIT_CFG(QSERDES_V6_20_RX_MODE_RATE3_B6, 0xff),
  2172. };
  2173. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4x2_pcie_serdes_alt_tbl[] = {
  2174. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIAS_EN_CLKBUFLR_EN, 0x14),
  2175. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_IVCO, 0x0f),
  2176. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_EN, 0x46),
  2177. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_CFG, 0x04),
  2178. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE_MAP, 0x02),
  2179. QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_SEL, 0x12),
  2180. QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_HS_SWITCH_SEL, 0x00),
  2181. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE0, 0x0a),
  2182. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE1, 0x04),
  2183. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MISC1, 0x88),
  2184. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORE_CLK_EN, 0x60),
  2185. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_CONFIG, 0x06),
  2186. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MODE, 0x14),
  2187. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_DC_LEVEL_CTRL, 0x0f),
  2188. };
  2189. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4x2_pcie_rc_serdes_alt_tbl[] = {
  2190. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_EN_CENTER, 0x00),
  2191. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER1, 0x31),
  2192. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER2, 0x01),
  2193. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0, 0xde),
  2194. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE0, 0x07),
  2195. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE1, 0x97),
  2196. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE1, 0x0c),
  2197. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_ENABLE1, 0x90),
  2198. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x06),
  2199. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x06),
  2200. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x16),
  2201. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x16),
  2202. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x36),
  2203. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x36),
  2204. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x08),
  2205. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0x0a),
  2206. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x1a),
  2207. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0x14),
  2208. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x34),
  2209. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x82),
  2210. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0xd0),
  2211. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE0, 0x55),
  2212. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE0, 0x55),
  2213. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE0, 0x03),
  2214. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE1, 0x55),
  2215. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE1, 0x55),
  2216. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE1, 0x05),
  2217. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_SELECT, 0x34),
  2218. };
  2219. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4x2_pcie_rx_alt_tbl[] = {
  2220. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_PI_CONTROLS, 0x16),
  2221. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
  2222. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B0, 0x9a),
  2223. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B1, 0xb0),
  2224. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B2, 0x92),
  2225. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B3, 0xf0),
  2226. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B4, 0x42),
  2227. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B5, 0x99),
  2228. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B6, 0x29),
  2229. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B0, 0x9a),
  2230. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B1, 0xfb),
  2231. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B2, 0x92),
  2232. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B3, 0xec),
  2233. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B4, 0x43),
  2234. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B5, 0xdd),
  2235. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B6, 0x0d),
  2236. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B0, 0xf3),
  2237. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B1, 0xf8),
  2238. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B2, 0xec),
  2239. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B3, 0xd6),
  2240. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B4, 0x83),
  2241. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B5, 0xf5),
  2242. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B6, 0x5e),
  2243. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_PHPRE_CTRL, 0x20),
  2244. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_0_1, 0x3f),
  2245. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_2_3, 0x37),
  2246. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_3, 0x00),
  2247. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE3, 0x1f),
  2248. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE3, 0x1f),
  2249. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE3, 0x1f),
  2250. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH4_RATE3, 0x1f),
  2251. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH5_RATE3, 0x1f),
  2252. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH6_RATE3, 0x1f),
  2253. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE210, 0x1f),
  2254. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE210, 0x1f),
  2255. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE210, 0x1f),
  2256. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_Q_PI_INTRINSIC_BIAS_RATE32, 0x09),
  2257. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE2, 0x0c),
  2258. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE3, 0x08),
  2259. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_SO_GAIN_RATE3, 0x04),
  2260. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_VGA_CAL_CNTRL1, 0x04),
  2261. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_VGA_CAL_MAN_VAL, 0x08),
  2262. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0b),
  2263. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x7c),
  2264. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_IDAC_SAOFFSET, 0x10),
  2265. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_DAC_ENABLE1, 0x00),
  2266. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_GM_CAL, 0x05),
  2267. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH1, 0x00),
  2268. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH2, 0x1f),
  2269. };
  2270. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4_pcie_tx_tbl[] = {
  2271. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_TX, 0x1f),
  2272. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_RX, 0x07),
  2273. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_1, 0x05),
  2274. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_2, 0xf6),
  2275. QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_3, 0x0f),
  2276. };
  2277. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4_pcie_pcs_misc_tbl[] = {
  2278. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_EQ_CONFIG1, 0x16),
  2279. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_G4_EQ_CONFIG5, 0x02),
  2280. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_G4_PRE_GAIN, 0x2e),
  2281. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_RX_MARGINING_CONFIG3, 0x28),
  2282. };
  2283. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4_pcie_rc_pcs_misc_tbl[] = {
  2284. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_POWER_STATE_CONFIG2, 0x1d),
  2285. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
  2286. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
  2287. };
  2288. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4x2_pcie_pcs_alt_tbl[] = {
  2289. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_EQ_CONFIG4, 0x16),
  2290. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_EQ_CONFIG5, 0x22),
  2291. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_LANE1_INSIG_SW_CTRL2, 0x00),
  2292. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_LANE1_INSIG_MX_CTRL2, 0x00),
  2293. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_G3S2_PRE_GAIN, 0x2e),
  2294. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_RX_SIGDET_LVL, 0x66),
  2295. };
  2296. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4x4_pcie_rx_alt_tbl[] = {
  2297. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_0_1, 0x3f),
  2298. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_2_3, 0x37),
  2299. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_3, 0x00),
  2300. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
  2301. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_DAC_ENABLE1, 0x00),
  2302. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_GM_CAL, 0x05),
  2303. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_PHPRE_CTRL, 0x20),
  2304. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0b),
  2305. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x7c),
  2306. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_IDAC_SAOFFSET, 0x10),
  2307. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE210, 0x1f),
  2308. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE3, 0x1f),
  2309. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE210, 0x1f),
  2310. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE3, 0x1f),
  2311. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE210, 0x1f),
  2312. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE3, 0x1f),
  2313. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH4_RATE3, 0x1f),
  2314. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH5_RATE3, 0x1f),
  2315. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH6_RATE3, 0x1f),
  2316. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_Q_PI_INTRINSIC_BIAS_RATE32, 0x09),
  2317. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B0, 0x99),
  2318. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B1, 0xb0),
  2319. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B2, 0x92),
  2320. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B3, 0xf0),
  2321. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B4, 0x42),
  2322. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B5, 0x00),
  2323. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B6, 0x20),
  2324. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B0, 0x9a),
  2325. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B1, 0xb6),
  2326. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B2, 0x92),
  2327. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B3, 0xf0),
  2328. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B4, 0x43),
  2329. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B5, 0xdd),
  2330. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B6, 0x0d),
  2331. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B0, 0xf3),
  2332. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B1, 0xf6),
  2333. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B2, 0xee),
  2334. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B3, 0xd2),
  2335. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B4, 0x83),
  2336. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B5, 0xf9),
  2337. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B6, 0x3d),
  2338. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH1, 0x00),
  2339. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH2, 0x1f),
  2340. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE2, 0x0c),
  2341. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE3, 0x08),
  2342. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_SO_GAIN_RATE3, 0x04),
  2343. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_PI_CONTROLS, 0x16),
  2344. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_VGA_CAL_CNTRL1, 0x04),
  2345. QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_VGA_CAL_MAN_VAL, 0x08),
  2346. };
  2347. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4x4_pcie_pcs_alt_tbl[] = {
  2348. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_EQ_CONFIG4, 0x16),
  2349. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_EQ_CONFIG5, 0x22),
  2350. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_G3S2_PRE_GAIN, 0x2e),
  2351. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_RX_SIGDET_LVL, 0x66),
  2352. };
  2353. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4x4_pcie_serdes_alt_tbl[] = {
  2354. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIAS_EN_CLKBUFLR_EN, 0x1c),
  2355. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_IVCO, 0x0f),
  2356. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x36),
  2357. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x36),
  2358. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_EN, 0x46),
  2359. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_CFG, 0x04),
  2360. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE_MAP, 0x02),
  2361. QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_SEL, 0x12),
  2362. QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_HS_SWITCH_SEL, 0x00),
  2363. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE0, 0x0a),
  2364. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE1, 0x04),
  2365. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MISC1, 0x88),
  2366. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORE_CLK_EN, 0x60),
  2367. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_CONFIG, 0x06),
  2368. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MODE, 0x14),
  2369. QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_DC_LEVEL_CTRL, 0x0f),
  2370. };
  2371. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4x4_pcie_rc_serdes_alt_tbl[] = {
  2372. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_EN_CENTER, 0x00),
  2373. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER1, 0x31),
  2374. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER2, 0x01),
  2375. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0, 0xde),
  2376. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE0, 0x07),
  2377. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE1, 0x97),
  2378. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE1, 0x0c),
  2379. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_ENABLE1, 0x90),
  2380. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x06),
  2381. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x06),
  2382. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x16),
  2383. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x16),
  2384. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x08),
  2385. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0x0a),
  2386. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x1a),
  2387. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0x14),
  2388. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x34),
  2389. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x82),
  2390. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0xd0),
  2391. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE0, 0x55),
  2392. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE0, 0x55),
  2393. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE0, 0x03),
  2394. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE1, 0x55),
  2395. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE1, 0x55),
  2396. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE1, 0x05),
  2397. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_SELECT, 0x34),
  2398. };
  2399. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4x2_pcie_ep_serdes_alt_tbl[] = {
  2400. QMP_PHY_INIT_CFG(QSERDES_V5_COM_BG_TIMER, 0x02),
  2401. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYS_CLK_CTRL, 0x07),
  2402. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x27),
  2403. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x0a),
  2404. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x17),
  2405. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x19),
  2406. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x00),
  2407. QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x03),
  2408. QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x00),
  2409. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN0_MODE0, 0xfb),
  2410. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN1_MODE0, 0x01),
  2411. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN0_MODE1, 0xfb),
  2412. QMP_PHY_INIT_CFG(QSERDES_V5_COM_INTEGLOOP_GAIN1_MODE1, 0x01),
  2413. QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MODE, 0x14),
  2414. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0xff),
  2415. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x04),
  2416. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0xff),
  2417. QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x09),
  2418. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x19),
  2419. QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0x28),
  2420. };
  2421. static const struct qmp_phy_init_tbl sa8775p_qmp_gen4x2_pcie_ep_pcs_alt_tbl[] = {
  2422. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_INSIG_MX_CTRL7, 0x00),
  2423. QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_INSIG_SW_CTRL7, 0x00),
  2424. };
  2425. struct qmp_pcie_offsets {
  2426. u16 serdes;
  2427. u16 pcs;
  2428. u16 pcs_misc;
  2429. u16 tx;
  2430. u16 rx;
  2431. u16 tx2;
  2432. u16 rx2;
  2433. u16 ln_shrd;
  2434. };
  2435. struct qmp_phy_cfg_tbls {
  2436. const struct qmp_phy_init_tbl *serdes;
  2437. int serdes_num;
  2438. const struct qmp_phy_init_tbl *tx;
  2439. int tx_num;
  2440. const struct qmp_phy_init_tbl *rx;
  2441. int rx_num;
  2442. const struct qmp_phy_init_tbl *pcs;
  2443. int pcs_num;
  2444. const struct qmp_phy_init_tbl *pcs_misc;
  2445. int pcs_misc_num;
  2446. const struct qmp_phy_init_tbl *ln_shrd;
  2447. int ln_shrd_num;
  2448. };
  2449. /* struct qmp_phy_cfg - per-PHY initialization config */
  2450. struct qmp_phy_cfg {
  2451. int lanes;
  2452. const struct qmp_pcie_offsets *offsets;
  2453. /* Main init sequence for PHY blocks - serdes, tx, rx, pcs */
  2454. const struct qmp_phy_cfg_tbls tbls;
  2455. /*
  2456. * Additional init sequences for PHY blocks, providing additional
  2457. * register programming. They are used for providing separate sequences
  2458. * for the Root Complex and End Point use cases.
  2459. *
  2460. * If EP mode is not supported, both tables can be left unset.
  2461. */
  2462. const struct qmp_phy_cfg_tbls *tbls_rc;
  2463. const struct qmp_phy_cfg_tbls *tbls_ep;
  2464. const struct qmp_phy_init_tbl *serdes_4ln_tbl;
  2465. int serdes_4ln_num;
  2466. /* resets to be requested */
  2467. const char * const *reset_list;
  2468. int num_resets;
  2469. /* regulators to be requested */
  2470. const char * const *vreg_list;
  2471. int num_vregs;
  2472. /* array of registers with different offsets */
  2473. const unsigned int *regs;
  2474. unsigned int pwrdn_ctrl;
  2475. /* bit offset of PHYSTATUS in QPHY_PCS_STATUS register */
  2476. unsigned int phy_status;
  2477. bool skip_start_delay;
  2478. bool has_nocsr_reset;
  2479. /* QMP PHY pipe clock interface rate */
  2480. unsigned long pipe_clock_rate;
  2481. /* QMP PHY AUX clock interface rate */
  2482. unsigned long aux_clock_rate;
  2483. };
  2484. struct qmp_pcie {
  2485. struct device *dev;
  2486. const struct qmp_phy_cfg *cfg;
  2487. bool tcsr_4ln_config;
  2488. void __iomem *serdes;
  2489. void __iomem *pcs;
  2490. void __iomem *pcs_misc;
  2491. void __iomem *tx;
  2492. void __iomem *rx;
  2493. void __iomem *tx2;
  2494. void __iomem *rx2;
  2495. void __iomem *ln_shrd;
  2496. void __iomem *port_b;
  2497. struct clk_bulk_data *clks;
  2498. struct clk_bulk_data pipe_clks[2];
  2499. int num_pipe_clks;
  2500. struct reset_control_bulk_data *resets;
  2501. struct reset_control *nocsr_reset;
  2502. struct regulator_bulk_data *vregs;
  2503. struct phy *phy;
  2504. int mode;
  2505. struct clk_fixed_rate pipe_clk_fixed;
  2506. struct clk_fixed_rate aux_clk_fixed;
  2507. };
  2508. static inline void qphy_setbits(void __iomem *base, u32 offset, u32 val)
  2509. {
  2510. u32 reg;
  2511. reg = readl(base + offset);
  2512. reg |= val;
  2513. writel(reg, base + offset);
  2514. /* ensure that above write is through */
  2515. readl(base + offset);
  2516. }
  2517. static inline void qphy_clrbits(void __iomem *base, u32 offset, u32 val)
  2518. {
  2519. u32 reg;
  2520. reg = readl(base + offset);
  2521. reg &= ~val;
  2522. writel(reg, base + offset);
  2523. /* ensure that above write is through */
  2524. readl(base + offset);
  2525. }
  2526. /* list of clocks required by phy */
  2527. static const char * const qmp_pciephy_clk_l[] = {
  2528. "aux", "cfg_ahb", "ref", "refgen", "rchng", "phy_aux",
  2529. };
  2530. /* list of regulators */
  2531. static const char * const qmp_phy_vreg_l[] = {
  2532. "vdda-phy", "vdda-pll",
  2533. };
  2534. static const char * const sm8550_qmp_phy_vreg_l[] = {
  2535. "vdda-phy", "vdda-pll", "vdda-qref",
  2536. };
  2537. /* list of resets */
  2538. static const char * const ipq8074_pciephy_reset_l[] = {
  2539. "phy", "common",
  2540. };
  2541. static const char * const sdm845_pciephy_reset_l[] = {
  2542. "phy",
  2543. };
  2544. static const struct qmp_pcie_offsets qmp_pcie_offsets_qhp = {
  2545. .serdes = 0,
  2546. .pcs = 0x1800,
  2547. .tx = 0x0800,
  2548. /* no .rx for QHP */
  2549. };
  2550. static const struct qmp_pcie_offsets qmp_pcie_offsets_v2 = {
  2551. .serdes = 0,
  2552. .pcs = 0x0800,
  2553. .tx = 0x0200,
  2554. .rx = 0x0400,
  2555. };
  2556. static const struct qmp_pcie_offsets qmp_pcie_offsets_v3 = {
  2557. .serdes = 0,
  2558. .pcs = 0x0800,
  2559. .pcs_misc = 0x0600,
  2560. .tx = 0x0200,
  2561. .rx = 0x0400,
  2562. };
  2563. static const struct qmp_pcie_offsets qmp_pcie_offsets_v4x1 = {
  2564. .serdes = 0,
  2565. .pcs = 0x0800,
  2566. .pcs_misc = 0x0c00,
  2567. .tx = 0x0200,
  2568. .rx = 0x0400,
  2569. };
  2570. static const struct qmp_pcie_offsets qmp_pcie_offsets_v4x2 = {
  2571. .serdes = 0,
  2572. .pcs = 0x0a00,
  2573. .pcs_misc = 0x0e00,
  2574. .tx = 0x0200,
  2575. .rx = 0x0400,
  2576. .tx2 = 0x0600,
  2577. .rx2 = 0x0800,
  2578. };
  2579. static const struct qmp_pcie_offsets qmp_pcie_offsets_v4_20 = {
  2580. .serdes = 0x1000,
  2581. .pcs = 0x1200,
  2582. .pcs_misc = 0x1600,
  2583. .tx = 0x0000,
  2584. .rx = 0x0200,
  2585. .tx2 = 0x0800,
  2586. .rx2 = 0x0a00,
  2587. };
  2588. static const struct qmp_pcie_offsets qmp_pcie_offsets_v5 = {
  2589. .serdes = 0,
  2590. .pcs = 0x0200,
  2591. .pcs_misc = 0x0600,
  2592. .tx = 0x0e00,
  2593. .rx = 0x1000,
  2594. .tx2 = 0x1600,
  2595. .rx2 = 0x1800,
  2596. };
  2597. static const struct qmp_pcie_offsets qmp_pcie_offsets_ipq9574 = {
  2598. .serdes = 0,
  2599. .pcs = 0x1000,
  2600. .pcs_misc = 0x1400,
  2601. .tx = 0x0200,
  2602. .rx = 0x0400,
  2603. .tx2 = 0x0600,
  2604. .rx2 = 0x0800,
  2605. };
  2606. static const struct qmp_pcie_offsets qmp_pcie_offsets_v5_20 = {
  2607. .serdes = 0x1000,
  2608. .pcs = 0x1200,
  2609. .pcs_misc = 0x1400,
  2610. .tx = 0x0000,
  2611. .rx = 0x0200,
  2612. .tx2 = 0x0800,
  2613. .rx2 = 0x0a00,
  2614. };
  2615. static const struct qmp_pcie_offsets qmp_pcie_offsets_v5_30 = {
  2616. .serdes = 0x2000,
  2617. .pcs = 0x2200,
  2618. .pcs_misc = 0x2400,
  2619. .tx = 0x0,
  2620. .rx = 0x0200,
  2621. .tx2 = 0x3800,
  2622. .rx2 = 0x3a00,
  2623. };
  2624. static const struct qmp_pcie_offsets qmp_pcie_offsets_v6_20 = {
  2625. .serdes = 0x1000,
  2626. .pcs = 0x1200,
  2627. .pcs_misc = 0x1400,
  2628. .tx = 0x0000,
  2629. .rx = 0x0200,
  2630. .tx2 = 0x0800,
  2631. .rx2 = 0x0a00,
  2632. .ln_shrd = 0x0e00,
  2633. };
  2634. static const struct qmp_phy_cfg ipq8074_pciephy_cfg = {
  2635. .lanes = 1,
  2636. .offsets = &qmp_pcie_offsets_v2,
  2637. .tbls = {
  2638. .serdes = ipq8074_pcie_serdes_tbl,
  2639. .serdes_num = ARRAY_SIZE(ipq8074_pcie_serdes_tbl),
  2640. .tx = ipq8074_pcie_tx_tbl,
  2641. .tx_num = ARRAY_SIZE(ipq8074_pcie_tx_tbl),
  2642. .rx = ipq8074_pcie_rx_tbl,
  2643. .rx_num = ARRAY_SIZE(ipq8074_pcie_rx_tbl),
  2644. .pcs = ipq8074_pcie_pcs_tbl,
  2645. .pcs_num = ARRAY_SIZE(ipq8074_pcie_pcs_tbl),
  2646. },
  2647. .reset_list = ipq8074_pciephy_reset_l,
  2648. .num_resets = ARRAY_SIZE(ipq8074_pciephy_reset_l),
  2649. .vreg_list = NULL,
  2650. .num_vregs = 0,
  2651. .regs = pciephy_v2_regs_layout,
  2652. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2653. .phy_status = PHYSTATUS,
  2654. };
  2655. static const struct qmp_phy_cfg ipq8074_pciephy_gen3_cfg = {
  2656. .lanes = 1,
  2657. .offsets = &qmp_pcie_offsets_v4x1,
  2658. .tbls = {
  2659. .serdes = ipq8074_pcie_gen3_serdes_tbl,
  2660. .serdes_num = ARRAY_SIZE(ipq8074_pcie_gen3_serdes_tbl),
  2661. .tx = ipq8074_pcie_gen3_tx_tbl,
  2662. .tx_num = ARRAY_SIZE(ipq8074_pcie_gen3_tx_tbl),
  2663. .rx = ipq8074_pcie_gen3_rx_tbl,
  2664. .rx_num = ARRAY_SIZE(ipq8074_pcie_gen3_rx_tbl),
  2665. .pcs = ipq8074_pcie_gen3_pcs_tbl,
  2666. .pcs_num = ARRAY_SIZE(ipq8074_pcie_gen3_pcs_tbl),
  2667. .pcs_misc = ipq8074_pcie_gen3_pcs_misc_tbl,
  2668. .pcs_misc_num = ARRAY_SIZE(ipq8074_pcie_gen3_pcs_misc_tbl),
  2669. },
  2670. .reset_list = ipq8074_pciephy_reset_l,
  2671. .num_resets = ARRAY_SIZE(ipq8074_pciephy_reset_l),
  2672. .vreg_list = NULL,
  2673. .num_vregs = 0,
  2674. .regs = pciephy_v4_regs_layout,
  2675. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2676. .phy_status = PHYSTATUS,
  2677. .pipe_clock_rate = 250000000,
  2678. };
  2679. static const struct qmp_phy_cfg ipq6018_pciephy_cfg = {
  2680. .lanes = 1,
  2681. .offsets = &qmp_pcie_offsets_v4x1,
  2682. .tbls = {
  2683. .serdes = ipq6018_pcie_serdes_tbl,
  2684. .serdes_num = ARRAY_SIZE(ipq6018_pcie_serdes_tbl),
  2685. .tx = ipq6018_pcie_tx_tbl,
  2686. .tx_num = ARRAY_SIZE(ipq6018_pcie_tx_tbl),
  2687. .rx = ipq6018_pcie_rx_tbl,
  2688. .rx_num = ARRAY_SIZE(ipq6018_pcie_rx_tbl),
  2689. .pcs = ipq6018_pcie_pcs_tbl,
  2690. .pcs_num = ARRAY_SIZE(ipq6018_pcie_pcs_tbl),
  2691. .pcs_misc = ipq6018_pcie_pcs_misc_tbl,
  2692. .pcs_misc_num = ARRAY_SIZE(ipq6018_pcie_pcs_misc_tbl),
  2693. },
  2694. .reset_list = ipq8074_pciephy_reset_l,
  2695. .num_resets = ARRAY_SIZE(ipq8074_pciephy_reset_l),
  2696. .vreg_list = NULL,
  2697. .num_vregs = 0,
  2698. .regs = pciephy_v4_regs_layout,
  2699. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2700. .phy_status = PHYSTATUS,
  2701. };
  2702. static const struct qmp_phy_cfg ipq9574_gen3x1_pciephy_cfg = {
  2703. .lanes = 1,
  2704. .offsets = &qmp_pcie_offsets_v4x1,
  2705. .tbls = {
  2706. .serdes = ipq9574_gen3x1_pcie_serdes_tbl,
  2707. .serdes_num = ARRAY_SIZE(ipq9574_gen3x1_pcie_serdes_tbl),
  2708. .tx = ipq8074_pcie_gen3_tx_tbl,
  2709. .tx_num = ARRAY_SIZE(ipq8074_pcie_gen3_tx_tbl),
  2710. .rx = ipq9574_pcie_rx_tbl,
  2711. .rx_num = ARRAY_SIZE(ipq9574_pcie_rx_tbl),
  2712. .pcs = ipq9574_gen3x1_pcie_pcs_tbl,
  2713. .pcs_num = ARRAY_SIZE(ipq9574_gen3x1_pcie_pcs_tbl),
  2714. .pcs_misc = ipq9574_gen3x1_pcie_pcs_misc_tbl,
  2715. .pcs_misc_num = ARRAY_SIZE(ipq9574_gen3x1_pcie_pcs_misc_tbl),
  2716. },
  2717. .reset_list = ipq8074_pciephy_reset_l,
  2718. .num_resets = ARRAY_SIZE(ipq8074_pciephy_reset_l),
  2719. .vreg_list = NULL,
  2720. .num_vregs = 0,
  2721. .regs = pciephy_v4_regs_layout,
  2722. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2723. .phy_status = PHYSTATUS,
  2724. .pipe_clock_rate = 250000000,
  2725. };
  2726. static const struct qmp_phy_cfg ipq9574_gen3x2_pciephy_cfg = {
  2727. .lanes = 2,
  2728. .offsets = &qmp_pcie_offsets_ipq9574,
  2729. .tbls = {
  2730. .serdes = ipq9574_gen3x2_pcie_serdes_tbl,
  2731. .serdes_num = ARRAY_SIZE(ipq9574_gen3x2_pcie_serdes_tbl),
  2732. .tx = ipq8074_pcie_gen3_tx_tbl,
  2733. .tx_num = ARRAY_SIZE(ipq8074_pcie_gen3_tx_tbl),
  2734. .rx = ipq9574_pcie_rx_tbl,
  2735. .rx_num = ARRAY_SIZE(ipq9574_pcie_rx_tbl),
  2736. .pcs = ipq9574_gen3x2_pcie_pcs_tbl,
  2737. .pcs_num = ARRAY_SIZE(ipq9574_gen3x2_pcie_pcs_tbl),
  2738. .pcs_misc = ipq9574_gen3x2_pcie_pcs_misc_tbl,
  2739. .pcs_misc_num = ARRAY_SIZE(ipq9574_gen3x2_pcie_pcs_misc_tbl),
  2740. },
  2741. .reset_list = ipq8074_pciephy_reset_l,
  2742. .num_resets = ARRAY_SIZE(ipq8074_pciephy_reset_l),
  2743. .vreg_list = NULL,
  2744. .num_vregs = 0,
  2745. .regs = pciephy_v5_regs_layout,
  2746. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2747. .phy_status = PHYSTATUS,
  2748. .pipe_clock_rate = 250000000,
  2749. };
  2750. static const struct qmp_phy_cfg sdm845_qmp_pciephy_cfg = {
  2751. .lanes = 1,
  2752. .offsets = &qmp_pcie_offsets_v3,
  2753. .tbls = {
  2754. .serdes = sdm845_qmp_pcie_serdes_tbl,
  2755. .serdes_num = ARRAY_SIZE(sdm845_qmp_pcie_serdes_tbl),
  2756. .tx = sdm845_qmp_pcie_tx_tbl,
  2757. .tx_num = ARRAY_SIZE(sdm845_qmp_pcie_tx_tbl),
  2758. .rx = sdm845_qmp_pcie_rx_tbl,
  2759. .rx_num = ARRAY_SIZE(sdm845_qmp_pcie_rx_tbl),
  2760. .pcs = sdm845_qmp_pcie_pcs_tbl,
  2761. .pcs_num = ARRAY_SIZE(sdm845_qmp_pcie_pcs_tbl),
  2762. .pcs_misc = sdm845_qmp_pcie_pcs_misc_tbl,
  2763. .pcs_misc_num = ARRAY_SIZE(sdm845_qmp_pcie_pcs_misc_tbl),
  2764. },
  2765. .reset_list = sdm845_pciephy_reset_l,
  2766. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  2767. .vreg_list = qmp_phy_vreg_l,
  2768. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  2769. .regs = pciephy_v3_regs_layout,
  2770. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2771. .phy_status = PHYSTATUS,
  2772. };
  2773. static const struct qmp_phy_cfg sdm845_qhp_pciephy_cfg = {
  2774. .lanes = 1,
  2775. .offsets = &qmp_pcie_offsets_qhp,
  2776. .tbls = {
  2777. .serdes = sdm845_qhp_pcie_serdes_tbl,
  2778. .serdes_num = ARRAY_SIZE(sdm845_qhp_pcie_serdes_tbl),
  2779. .tx = sdm845_qhp_pcie_tx_tbl,
  2780. .tx_num = ARRAY_SIZE(sdm845_qhp_pcie_tx_tbl),
  2781. .pcs = sdm845_qhp_pcie_pcs_tbl,
  2782. .pcs_num = ARRAY_SIZE(sdm845_qhp_pcie_pcs_tbl),
  2783. },
  2784. .reset_list = sdm845_pciephy_reset_l,
  2785. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  2786. .vreg_list = qmp_phy_vreg_l,
  2787. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  2788. .regs = sdm845_qhp_pciephy_regs_layout,
  2789. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2790. .phy_status = PHYSTATUS,
  2791. };
  2792. static const struct qmp_phy_cfg sm8250_qmp_gen3x1_pciephy_cfg = {
  2793. .lanes = 1,
  2794. .offsets = &qmp_pcie_offsets_v4x1,
  2795. .tbls = {
  2796. .serdes = sm8250_qmp_pcie_serdes_tbl,
  2797. .serdes_num = ARRAY_SIZE(sm8250_qmp_pcie_serdes_tbl),
  2798. .tx = sm8250_qmp_pcie_tx_tbl,
  2799. .tx_num = ARRAY_SIZE(sm8250_qmp_pcie_tx_tbl),
  2800. .rx = sm8250_qmp_pcie_rx_tbl,
  2801. .rx_num = ARRAY_SIZE(sm8250_qmp_pcie_rx_tbl),
  2802. .pcs = sm8250_qmp_pcie_pcs_tbl,
  2803. .pcs_num = ARRAY_SIZE(sm8250_qmp_pcie_pcs_tbl),
  2804. .pcs_misc = sm8250_qmp_pcie_pcs_misc_tbl,
  2805. .pcs_misc_num = ARRAY_SIZE(sm8250_qmp_pcie_pcs_misc_tbl),
  2806. },
  2807. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  2808. .serdes = sm8250_qmp_gen3x1_pcie_serdes_tbl,
  2809. .serdes_num = ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_serdes_tbl),
  2810. .rx = sm8250_qmp_gen3x1_pcie_rx_tbl,
  2811. .rx_num = ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_rx_tbl),
  2812. .pcs = sm8250_qmp_gen3x1_pcie_pcs_tbl,
  2813. .pcs_num = ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_pcs_tbl),
  2814. .pcs_misc = sm8250_qmp_gen3x1_pcie_pcs_misc_tbl,
  2815. .pcs_misc_num = ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_pcs_misc_tbl),
  2816. },
  2817. .reset_list = sdm845_pciephy_reset_l,
  2818. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  2819. .vreg_list = qmp_phy_vreg_l,
  2820. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  2821. .regs = pciephy_v4_regs_layout,
  2822. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2823. .phy_status = PHYSTATUS,
  2824. };
  2825. static const struct qmp_phy_cfg sm8250_qmp_gen3x2_pciephy_cfg = {
  2826. .lanes = 2,
  2827. .offsets = &qmp_pcie_offsets_v4x2,
  2828. .tbls = {
  2829. .serdes = sm8250_qmp_pcie_serdes_tbl,
  2830. .serdes_num = ARRAY_SIZE(sm8250_qmp_pcie_serdes_tbl),
  2831. .tx = sm8250_qmp_pcie_tx_tbl,
  2832. .tx_num = ARRAY_SIZE(sm8250_qmp_pcie_tx_tbl),
  2833. .rx = sm8250_qmp_pcie_rx_tbl,
  2834. .rx_num = ARRAY_SIZE(sm8250_qmp_pcie_rx_tbl),
  2835. .pcs = sm8250_qmp_pcie_pcs_tbl,
  2836. .pcs_num = ARRAY_SIZE(sm8250_qmp_pcie_pcs_tbl),
  2837. .pcs_misc = sm8250_qmp_pcie_pcs_misc_tbl,
  2838. .pcs_misc_num = ARRAY_SIZE(sm8250_qmp_pcie_pcs_misc_tbl),
  2839. },
  2840. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  2841. .tx = sm8250_qmp_gen3x2_pcie_tx_tbl,
  2842. .tx_num = ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_tx_tbl),
  2843. .rx = sm8250_qmp_gen3x2_pcie_rx_tbl,
  2844. .rx_num = ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_rx_tbl),
  2845. .pcs = sm8250_qmp_gen3x2_pcie_pcs_tbl,
  2846. .pcs_num = ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_pcs_tbl),
  2847. .pcs_misc = sm8250_qmp_gen3x2_pcie_pcs_misc_tbl,
  2848. .pcs_misc_num = ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_pcs_misc_tbl),
  2849. },
  2850. .reset_list = sdm845_pciephy_reset_l,
  2851. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  2852. .vreg_list = qmp_phy_vreg_l,
  2853. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  2854. .regs = pciephy_v4_regs_layout,
  2855. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2856. .phy_status = PHYSTATUS,
  2857. };
  2858. static const struct qmp_phy_cfg msm8998_pciephy_cfg = {
  2859. .lanes = 1,
  2860. .offsets = &qmp_pcie_offsets_v3,
  2861. .tbls = {
  2862. .serdes = msm8998_pcie_serdes_tbl,
  2863. .serdes_num = ARRAY_SIZE(msm8998_pcie_serdes_tbl),
  2864. .tx = msm8998_pcie_tx_tbl,
  2865. .tx_num = ARRAY_SIZE(msm8998_pcie_tx_tbl),
  2866. .rx = msm8998_pcie_rx_tbl,
  2867. .rx_num = ARRAY_SIZE(msm8998_pcie_rx_tbl),
  2868. .pcs = msm8998_pcie_pcs_tbl,
  2869. .pcs_num = ARRAY_SIZE(msm8998_pcie_pcs_tbl),
  2870. },
  2871. .reset_list = ipq8074_pciephy_reset_l,
  2872. .num_resets = ARRAY_SIZE(ipq8074_pciephy_reset_l),
  2873. .vreg_list = qmp_phy_vreg_l,
  2874. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  2875. .regs = pciephy_v3_regs_layout,
  2876. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2877. .phy_status = PHYSTATUS,
  2878. .skip_start_delay = true,
  2879. };
  2880. static const struct qmp_phy_cfg sc8180x_pciephy_cfg = {
  2881. .lanes = 2,
  2882. .offsets = &qmp_pcie_offsets_v4x2,
  2883. .tbls = {
  2884. .serdes = sc8180x_qmp_pcie_serdes_tbl,
  2885. .serdes_num = ARRAY_SIZE(sc8180x_qmp_pcie_serdes_tbl),
  2886. .tx = sc8180x_qmp_pcie_tx_tbl,
  2887. .tx_num = ARRAY_SIZE(sc8180x_qmp_pcie_tx_tbl),
  2888. .rx = sc8180x_qmp_pcie_rx_tbl,
  2889. .rx_num = ARRAY_SIZE(sc8180x_qmp_pcie_rx_tbl),
  2890. .pcs = sc8180x_qmp_pcie_pcs_tbl,
  2891. .pcs_num = ARRAY_SIZE(sc8180x_qmp_pcie_pcs_tbl),
  2892. .pcs_misc = sc8180x_qmp_pcie_pcs_misc_tbl,
  2893. .pcs_misc_num = ARRAY_SIZE(sc8180x_qmp_pcie_pcs_misc_tbl),
  2894. },
  2895. .reset_list = sdm845_pciephy_reset_l,
  2896. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  2897. .vreg_list = qmp_phy_vreg_l,
  2898. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  2899. .regs = pciephy_v4_regs_layout,
  2900. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2901. .phy_status = PHYSTATUS,
  2902. };
  2903. static const struct qmp_phy_cfg sc8280xp_qmp_gen3x1_pciephy_cfg = {
  2904. .lanes = 1,
  2905. .offsets = &qmp_pcie_offsets_v5,
  2906. .tbls = {
  2907. .serdes = sc8280xp_qmp_pcie_serdes_tbl,
  2908. .serdes_num = ARRAY_SIZE(sc8280xp_qmp_pcie_serdes_tbl),
  2909. .tx = sc8280xp_qmp_gen3x1_pcie_tx_tbl,
  2910. .tx_num = ARRAY_SIZE(sc8280xp_qmp_gen3x1_pcie_tx_tbl),
  2911. .rx = sc8280xp_qmp_gen3x1_pcie_rx_tbl,
  2912. .rx_num = ARRAY_SIZE(sc8280xp_qmp_gen3x1_pcie_rx_tbl),
  2913. .pcs = sc8280xp_qmp_gen3x1_pcie_pcs_tbl,
  2914. .pcs_num = ARRAY_SIZE(sc8280xp_qmp_gen3x1_pcie_pcs_tbl),
  2915. .pcs_misc = sc8280xp_qmp_gen3x1_pcie_pcs_misc_tbl,
  2916. .pcs_misc_num = ARRAY_SIZE(sc8280xp_qmp_gen3x1_pcie_pcs_misc_tbl),
  2917. },
  2918. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  2919. .serdes = sc8280xp_qmp_gen3x1_pcie_rc_serdes_tbl,
  2920. .serdes_num = ARRAY_SIZE(sc8280xp_qmp_gen3x1_pcie_rc_serdes_tbl),
  2921. },
  2922. .reset_list = sdm845_pciephy_reset_l,
  2923. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  2924. .vreg_list = qmp_phy_vreg_l,
  2925. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  2926. .regs = pciephy_v5_regs_layout,
  2927. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2928. .phy_status = PHYSTATUS,
  2929. };
  2930. static const struct qmp_phy_cfg sc8280xp_qmp_gen3x2_pciephy_cfg = {
  2931. .lanes = 2,
  2932. .offsets = &qmp_pcie_offsets_v5,
  2933. .tbls = {
  2934. .serdes = sc8280xp_qmp_pcie_serdes_tbl,
  2935. .serdes_num = ARRAY_SIZE(sc8280xp_qmp_pcie_serdes_tbl),
  2936. .tx = sc8280xp_qmp_gen3x2_pcie_tx_tbl,
  2937. .tx_num = ARRAY_SIZE(sc8280xp_qmp_gen3x2_pcie_tx_tbl),
  2938. .rx = sc8280xp_qmp_gen3x2_pcie_rx_tbl,
  2939. .rx_num = ARRAY_SIZE(sc8280xp_qmp_gen3x2_pcie_rx_tbl),
  2940. .pcs = sc8280xp_qmp_gen3x2_pcie_pcs_tbl,
  2941. .pcs_num = ARRAY_SIZE(sc8280xp_qmp_gen3x2_pcie_pcs_tbl),
  2942. .pcs_misc = sc8280xp_qmp_gen3x2_pcie_pcs_misc_tbl,
  2943. .pcs_misc_num = ARRAY_SIZE(sc8280xp_qmp_gen3x2_pcie_pcs_misc_tbl),
  2944. },
  2945. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  2946. .serdes = sc8280xp_qmp_gen3x2_pcie_rc_serdes_tbl,
  2947. .serdes_num = ARRAY_SIZE(sc8280xp_qmp_gen3x2_pcie_rc_serdes_tbl),
  2948. },
  2949. .reset_list = sdm845_pciephy_reset_l,
  2950. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  2951. .vreg_list = qmp_phy_vreg_l,
  2952. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  2953. .regs = pciephy_v5_regs_layout,
  2954. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2955. .phy_status = PHYSTATUS,
  2956. };
  2957. static const struct qmp_phy_cfg sc8280xp_qmp_gen3x4_pciephy_cfg = {
  2958. .lanes = 4,
  2959. .offsets = &qmp_pcie_offsets_v5,
  2960. .tbls = {
  2961. .serdes = sc8280xp_qmp_pcie_serdes_tbl,
  2962. .serdes_num = ARRAY_SIZE(sc8280xp_qmp_pcie_serdes_tbl),
  2963. .tx = sc8280xp_qmp_gen3x2_pcie_tx_tbl,
  2964. .tx_num = ARRAY_SIZE(sc8280xp_qmp_gen3x2_pcie_tx_tbl),
  2965. .rx = sc8280xp_qmp_gen3x2_pcie_rx_tbl,
  2966. .rx_num = ARRAY_SIZE(sc8280xp_qmp_gen3x2_pcie_rx_tbl),
  2967. .pcs = sc8280xp_qmp_gen3x2_pcie_pcs_tbl,
  2968. .pcs_num = ARRAY_SIZE(sc8280xp_qmp_gen3x2_pcie_pcs_tbl),
  2969. .pcs_misc = sc8280xp_qmp_gen3x2_pcie_pcs_misc_tbl,
  2970. .pcs_misc_num = ARRAY_SIZE(sc8280xp_qmp_gen3x2_pcie_pcs_misc_tbl),
  2971. },
  2972. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  2973. .serdes = sc8280xp_qmp_gen3x2_pcie_rc_serdes_tbl,
  2974. .serdes_num = ARRAY_SIZE(sc8280xp_qmp_gen3x2_pcie_rc_serdes_tbl),
  2975. },
  2976. .serdes_4ln_tbl = sc8280xp_qmp_gen3x4_pcie_serdes_4ln_tbl,
  2977. .serdes_4ln_num = ARRAY_SIZE(sc8280xp_qmp_gen3x4_pcie_serdes_4ln_tbl),
  2978. .reset_list = sdm845_pciephy_reset_l,
  2979. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  2980. .vreg_list = qmp_phy_vreg_l,
  2981. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  2982. .regs = pciephy_v5_regs_layout,
  2983. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  2984. .phy_status = PHYSTATUS,
  2985. };
  2986. static const struct qmp_phy_cfg sdx55_qmp_pciephy_cfg = {
  2987. .lanes = 2,
  2988. .offsets = &qmp_pcie_offsets_v4_20,
  2989. .tbls = {
  2990. .serdes = sdx55_qmp_pcie_serdes_tbl,
  2991. .serdes_num = ARRAY_SIZE(sdx55_qmp_pcie_serdes_tbl),
  2992. .tx = sdx55_qmp_pcie_tx_tbl,
  2993. .tx_num = ARRAY_SIZE(sdx55_qmp_pcie_tx_tbl),
  2994. .rx = sdx55_qmp_pcie_rx_tbl,
  2995. .rx_num = ARRAY_SIZE(sdx55_qmp_pcie_rx_tbl),
  2996. .pcs = sdx55_qmp_pcie_pcs_tbl,
  2997. .pcs_num = ARRAY_SIZE(sdx55_qmp_pcie_pcs_tbl),
  2998. .pcs_misc = sdx55_qmp_pcie_pcs_misc_tbl,
  2999. .pcs_misc_num = ARRAY_SIZE(sdx55_qmp_pcie_pcs_misc_tbl),
  3000. },
  3001. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  3002. .serdes = sdx55_qmp_pcie_rc_serdes_tbl,
  3003. .serdes_num = ARRAY_SIZE(sdx55_qmp_pcie_rc_serdes_tbl),
  3004. .pcs_misc = sdx55_qmp_pcie_rc_pcs_misc_tbl,
  3005. .pcs_misc_num = ARRAY_SIZE(sdx55_qmp_pcie_rc_pcs_misc_tbl),
  3006. },
  3007. .tbls_ep = &(const struct qmp_phy_cfg_tbls) {
  3008. .serdes = sdx55_qmp_pcie_ep_serdes_tbl,
  3009. .serdes_num = ARRAY_SIZE(sdx55_qmp_pcie_ep_serdes_tbl),
  3010. .pcs_misc = sdx55_qmp_pcie_ep_pcs_misc_tbl,
  3011. .pcs_misc_num = ARRAY_SIZE(sdx55_qmp_pcie_ep_pcs_misc_tbl),
  3012. },
  3013. .reset_list = sdm845_pciephy_reset_l,
  3014. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3015. .vreg_list = qmp_phy_vreg_l,
  3016. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  3017. .regs = pciephy_v4_regs_layout,
  3018. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3019. .phy_status = PHYSTATUS_4_20,
  3020. };
  3021. static const struct qmp_phy_cfg sm8350_qmp_gen3x1_pciephy_cfg = {
  3022. .lanes = 1,
  3023. .offsets = &qmp_pcie_offsets_v5,
  3024. .tbls = {
  3025. .serdes = sm8450_qmp_gen3_pcie_serdes_tbl,
  3026. .serdes_num = ARRAY_SIZE(sm8450_qmp_gen3_pcie_serdes_tbl),
  3027. .tx = sm8350_qmp_gen3x1_pcie_tx_tbl,
  3028. .tx_num = ARRAY_SIZE(sm8350_qmp_gen3x1_pcie_tx_tbl),
  3029. .rx = sm8450_qmp_gen3_pcie_rx_tbl,
  3030. .rx_num = ARRAY_SIZE(sm8450_qmp_gen3_pcie_rx_tbl),
  3031. .pcs = sm8450_qmp_gen3_pcie_pcs_tbl,
  3032. .pcs_num = ARRAY_SIZE(sm8450_qmp_gen3_pcie_pcs_tbl),
  3033. .pcs_misc = sm8450_qmp_gen3x1_pcie_pcs_misc_tbl,
  3034. .pcs_misc_num = ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_pcs_misc_tbl),
  3035. },
  3036. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  3037. .serdes = sm8450_qmp_gen3x1_pcie_rc_serdes_tbl,
  3038. .serdes_num = ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_rc_serdes_tbl),
  3039. .rx = sm8350_qmp_gen3x1_pcie_rc_rx_tbl,
  3040. .rx_num = ARRAY_SIZE(sm8350_qmp_gen3x1_pcie_rc_rx_tbl),
  3041. },
  3042. .reset_list = sdm845_pciephy_reset_l,
  3043. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3044. .vreg_list = qmp_phy_vreg_l,
  3045. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  3046. .regs = pciephy_v5_regs_layout,
  3047. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3048. .phy_status = PHYSTATUS,
  3049. };
  3050. static const struct qmp_phy_cfg sm8350_qmp_gen3x2_pciephy_cfg = {
  3051. .lanes = 2,
  3052. .offsets = &qmp_pcie_offsets_v5,
  3053. .tbls = {
  3054. .serdes = sm8450_qmp_gen3_pcie_serdes_tbl,
  3055. .serdes_num = ARRAY_SIZE(sm8450_qmp_gen3_pcie_serdes_tbl),
  3056. .tx = sm8350_qmp_gen3x2_pcie_tx_tbl,
  3057. .tx_num = ARRAY_SIZE(sm8350_qmp_gen3x2_pcie_tx_tbl),
  3058. .rx = sm8450_qmp_gen3_pcie_rx_tbl,
  3059. .rx_num = ARRAY_SIZE(sm8450_qmp_gen3_pcie_rx_tbl),
  3060. .pcs = sm8450_qmp_gen3_pcie_pcs_tbl,
  3061. .pcs_num = ARRAY_SIZE(sm8450_qmp_gen3_pcie_pcs_tbl),
  3062. .pcs_misc = sc8280xp_qmp_gen3x2_pcie_pcs_misc_tbl,
  3063. .pcs_misc_num = ARRAY_SIZE(sc8280xp_qmp_gen3x2_pcie_pcs_misc_tbl),
  3064. },
  3065. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  3066. .rx = sm8350_qmp_gen3x2_pcie_rc_rx_tbl,
  3067. .rx_num = ARRAY_SIZE(sm8350_qmp_gen3x2_pcie_rc_rx_tbl),
  3068. .pcs = sm8350_qmp_gen3x2_pcie_rc_pcs_tbl,
  3069. .pcs_num = ARRAY_SIZE(sm8350_qmp_gen3x2_pcie_rc_pcs_tbl),
  3070. },
  3071. .reset_list = sdm845_pciephy_reset_l,
  3072. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3073. .vreg_list = qmp_phy_vreg_l,
  3074. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  3075. .regs = pciephy_v5_regs_layout,
  3076. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3077. .phy_status = PHYSTATUS,
  3078. };
  3079. static const struct qmp_phy_cfg sdx65_qmp_pciephy_cfg = {
  3080. .lanes = 2,
  3081. .offsets = &qmp_pcie_offsets_v6_20,
  3082. .tbls = {
  3083. .serdes = sdx65_qmp_pcie_serdes_tbl,
  3084. .serdes_num = ARRAY_SIZE(sdx65_qmp_pcie_serdes_tbl),
  3085. .tx = sdx65_qmp_pcie_tx_tbl,
  3086. .tx_num = ARRAY_SIZE(sdx65_qmp_pcie_tx_tbl),
  3087. .rx = sdx65_qmp_pcie_rx_tbl,
  3088. .rx_num = ARRAY_SIZE(sdx65_qmp_pcie_rx_tbl),
  3089. .pcs = sdx65_qmp_pcie_pcs_tbl,
  3090. .pcs_num = ARRAY_SIZE(sdx65_qmp_pcie_pcs_tbl),
  3091. .pcs_misc = sdx65_qmp_pcie_pcs_misc_tbl,
  3092. .pcs_misc_num = ARRAY_SIZE(sdx65_qmp_pcie_pcs_misc_tbl),
  3093. },
  3094. .reset_list = sdm845_pciephy_reset_l,
  3095. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3096. .vreg_list = qmp_phy_vreg_l,
  3097. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  3098. .regs = pciephy_v6_regs_layout,
  3099. .pwrdn_ctrl = SW_PWRDN,
  3100. .phy_status = PHYSTATUS_4_20,
  3101. };
  3102. static const struct qmp_phy_cfg sm8450_qmp_gen3x1_pciephy_cfg = {
  3103. .lanes = 1,
  3104. .offsets = &qmp_pcie_offsets_v5,
  3105. .tbls = {
  3106. .serdes = sm8450_qmp_gen3_pcie_serdes_tbl,
  3107. .serdes_num = ARRAY_SIZE(sm8450_qmp_gen3_pcie_serdes_tbl),
  3108. .tx = sm8450_qmp_gen3x1_pcie_tx_tbl,
  3109. .tx_num = ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_tx_tbl),
  3110. .rx = sm8450_qmp_gen3_pcie_rx_tbl,
  3111. .rx_num = ARRAY_SIZE(sm8450_qmp_gen3_pcie_rx_tbl),
  3112. .pcs = sm8450_qmp_gen3_pcie_pcs_tbl,
  3113. .pcs_num = ARRAY_SIZE(sm8450_qmp_gen3_pcie_pcs_tbl),
  3114. .pcs_misc = sm8450_qmp_gen3x1_pcie_pcs_misc_tbl,
  3115. .pcs_misc_num = ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_pcs_misc_tbl),
  3116. },
  3117. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  3118. .serdes = sm8450_qmp_gen3x1_pcie_rc_serdes_tbl,
  3119. .serdes_num = ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_rc_serdes_tbl),
  3120. .rx = sm8450_qmp_gen3x1_pcie_rc_rx_tbl,
  3121. .rx_num = ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_rc_rx_tbl),
  3122. },
  3123. .reset_list = sdm845_pciephy_reset_l,
  3124. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3125. .vreg_list = qmp_phy_vreg_l,
  3126. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  3127. .regs = pciephy_v5_regs_layout,
  3128. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3129. .phy_status = PHYSTATUS,
  3130. };
  3131. static const struct qmp_phy_cfg sm8450_qmp_gen4x2_pciephy_cfg = {
  3132. .lanes = 2,
  3133. .offsets = &qmp_pcie_offsets_v5_20,
  3134. .tbls = {
  3135. .serdes = sm8450_qmp_gen4x2_pcie_serdes_tbl,
  3136. .serdes_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_serdes_tbl),
  3137. .tx = sm8450_qmp_gen4x2_pcie_tx_tbl,
  3138. .tx_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_tx_tbl),
  3139. .rx = sm8450_qmp_gen4x2_pcie_rx_tbl,
  3140. .rx_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_rx_tbl),
  3141. .pcs = sm8450_qmp_gen4x2_pcie_pcs_tbl,
  3142. .pcs_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_pcs_tbl),
  3143. .pcs_misc = sm8450_qmp_gen4x2_pcie_pcs_misc_tbl,
  3144. .pcs_misc_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_pcs_misc_tbl),
  3145. },
  3146. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  3147. .serdes = sm8450_qmp_gen4x2_pcie_rc_serdes_tbl,
  3148. .serdes_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_rc_serdes_tbl),
  3149. .pcs_misc = sm8450_qmp_gen4x2_pcie_rc_pcs_misc_tbl,
  3150. .pcs_misc_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_rc_pcs_misc_tbl),
  3151. },
  3152. .tbls_ep = &(const struct qmp_phy_cfg_tbls) {
  3153. .serdes = sm8450_qmp_gen4x2_pcie_ep_serdes_tbl,
  3154. .serdes_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_ep_serdes_tbl),
  3155. .pcs_misc = sm8450_qmp_gen4x2_pcie_ep_pcs_misc_tbl,
  3156. .pcs_misc_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_ep_pcs_misc_tbl),
  3157. },
  3158. .reset_list = sdm845_pciephy_reset_l,
  3159. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3160. .vreg_list = qmp_phy_vreg_l,
  3161. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  3162. .regs = pciephy_v5_regs_layout,
  3163. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3164. .phy_status = PHYSTATUS_4_20,
  3165. /* 20MHz PHY AUX Clock */
  3166. .aux_clock_rate = 20000000,
  3167. };
  3168. static const struct qmp_phy_cfg sm8550_qmp_gen3x2_pciephy_cfg = {
  3169. .lanes = 2,
  3170. .offsets = &qmp_pcie_offsets_v5,
  3171. .tbls = {
  3172. .serdes = sm8550_qmp_gen3x2_pcie_serdes_tbl,
  3173. .serdes_num = ARRAY_SIZE(sm8550_qmp_gen3x2_pcie_serdes_tbl),
  3174. .tx = sm8550_qmp_gen3x2_pcie_tx_tbl,
  3175. .tx_num = ARRAY_SIZE(sm8550_qmp_gen3x2_pcie_tx_tbl),
  3176. .rx = sm8550_qmp_gen3x2_pcie_rx_tbl,
  3177. .rx_num = ARRAY_SIZE(sm8550_qmp_gen3x2_pcie_rx_tbl),
  3178. .pcs = sm8550_qmp_gen3x2_pcie_pcs_tbl,
  3179. .pcs_num = ARRAY_SIZE(sm8550_qmp_gen3x2_pcie_pcs_tbl),
  3180. .pcs_misc = sm8550_qmp_gen3x2_pcie_pcs_misc_tbl,
  3181. .pcs_misc_num = ARRAY_SIZE(sm8550_qmp_gen3x2_pcie_pcs_misc_tbl),
  3182. },
  3183. .reset_list = sdm845_pciephy_reset_l,
  3184. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3185. .vreg_list = qmp_phy_vreg_l,
  3186. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  3187. .regs = pciephy_v5_regs_layout,
  3188. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3189. .phy_status = PHYSTATUS,
  3190. };
  3191. static const struct qmp_phy_cfg sm8550_qmp_gen4x2_pciephy_cfg = {
  3192. .lanes = 2,
  3193. .offsets = &qmp_pcie_offsets_v6_20,
  3194. .tbls = {
  3195. .serdes = sm8550_qmp_gen4x2_pcie_serdes_tbl,
  3196. .serdes_num = ARRAY_SIZE(sm8550_qmp_gen4x2_pcie_serdes_tbl),
  3197. .tx = sm8550_qmp_gen4x2_pcie_tx_tbl,
  3198. .tx_num = ARRAY_SIZE(sm8550_qmp_gen4x2_pcie_tx_tbl),
  3199. .rx = sm8550_qmp_gen4x2_pcie_rx_tbl,
  3200. .rx_num = ARRAY_SIZE(sm8550_qmp_gen4x2_pcie_rx_tbl),
  3201. .pcs = sm8550_qmp_gen4x2_pcie_pcs_tbl,
  3202. .pcs_num = ARRAY_SIZE(sm8550_qmp_gen4x2_pcie_pcs_tbl),
  3203. .pcs_misc = sm8550_qmp_gen4x2_pcie_pcs_misc_tbl,
  3204. .pcs_misc_num = ARRAY_SIZE(sm8550_qmp_gen4x2_pcie_pcs_misc_tbl),
  3205. .ln_shrd = sm8550_qmp_gen4x2_pcie_ln_shrd_tbl,
  3206. .ln_shrd_num = ARRAY_SIZE(sm8550_qmp_gen4x2_pcie_ln_shrd_tbl),
  3207. },
  3208. .reset_list = sdm845_pciephy_reset_l,
  3209. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3210. .vreg_list = sm8550_qmp_phy_vreg_l,
  3211. .num_vregs = ARRAY_SIZE(sm8550_qmp_phy_vreg_l),
  3212. .regs = pciephy_v6_regs_layout,
  3213. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3214. .phy_status = PHYSTATUS_4_20,
  3215. .has_nocsr_reset = true,
  3216. /* 20MHz PHY AUX Clock */
  3217. .aux_clock_rate = 20000000,
  3218. };
  3219. static const struct qmp_phy_cfg sm8650_qmp_gen4x2_pciephy_cfg = {
  3220. .lanes = 2,
  3221. .offsets = &qmp_pcie_offsets_v6_20,
  3222. .tbls = {
  3223. .serdes = sm8550_qmp_gen4x2_pcie_serdes_tbl,
  3224. .serdes_num = ARRAY_SIZE(sm8550_qmp_gen4x2_pcie_serdes_tbl),
  3225. .tx = sm8550_qmp_gen4x2_pcie_tx_tbl,
  3226. .tx_num = ARRAY_SIZE(sm8550_qmp_gen4x2_pcie_tx_tbl),
  3227. .rx = sm8650_qmp_gen4x2_pcie_rx_tbl,
  3228. .rx_num = ARRAY_SIZE(sm8650_qmp_gen4x2_pcie_rx_tbl),
  3229. .pcs = sm8550_qmp_gen4x2_pcie_pcs_tbl,
  3230. .pcs_num = ARRAY_SIZE(sm8550_qmp_gen4x2_pcie_pcs_tbl),
  3231. .pcs_misc = sm8550_qmp_gen4x2_pcie_pcs_misc_tbl,
  3232. .pcs_misc_num = ARRAY_SIZE(sm8550_qmp_gen4x2_pcie_pcs_misc_tbl),
  3233. .ln_shrd = sm8550_qmp_gen4x2_pcie_ln_shrd_tbl,
  3234. .ln_shrd_num = ARRAY_SIZE(sm8550_qmp_gen4x2_pcie_ln_shrd_tbl),
  3235. },
  3236. .reset_list = sdm845_pciephy_reset_l,
  3237. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3238. .vreg_list = sm8550_qmp_phy_vreg_l,
  3239. .num_vregs = ARRAY_SIZE(sm8550_qmp_phy_vreg_l),
  3240. .regs = pciephy_v6_regs_layout,
  3241. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3242. .phy_status = PHYSTATUS_4_20,
  3243. .has_nocsr_reset = true,
  3244. /* 20MHz PHY AUX Clock */
  3245. .aux_clock_rate = 20000000,
  3246. };
  3247. static const struct qmp_phy_cfg sa8775p_qmp_gen4x2_pciephy_cfg = {
  3248. .lanes = 2,
  3249. .offsets = &qmp_pcie_offsets_v5_20,
  3250. .tbls = {
  3251. .serdes = sa8775p_qmp_gen4x2_pcie_serdes_alt_tbl,
  3252. .serdes_num = ARRAY_SIZE(sa8775p_qmp_gen4x2_pcie_serdes_alt_tbl),
  3253. .tx = sa8775p_qmp_gen4_pcie_tx_tbl,
  3254. .tx_num = ARRAY_SIZE(sa8775p_qmp_gen4_pcie_tx_tbl),
  3255. .rx = sa8775p_qmp_gen4x2_pcie_rx_alt_tbl,
  3256. .rx_num = ARRAY_SIZE(sa8775p_qmp_gen4x2_pcie_rx_alt_tbl),
  3257. .pcs = sa8775p_qmp_gen4x2_pcie_pcs_alt_tbl,
  3258. .pcs_num = ARRAY_SIZE(sa8775p_qmp_gen4x2_pcie_pcs_alt_tbl),
  3259. .pcs_misc = sa8775p_qmp_gen4_pcie_pcs_misc_tbl,
  3260. .pcs_misc_num = ARRAY_SIZE(sa8775p_qmp_gen4_pcie_pcs_misc_tbl),
  3261. },
  3262. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  3263. .serdes = sa8775p_qmp_gen4x2_pcie_rc_serdes_alt_tbl,
  3264. .serdes_num = ARRAY_SIZE(sa8775p_qmp_gen4x2_pcie_rc_serdes_alt_tbl),
  3265. .pcs_misc = sa8775p_qmp_gen4_pcie_rc_pcs_misc_tbl,
  3266. .pcs_misc_num = ARRAY_SIZE(sa8775p_qmp_gen4_pcie_rc_pcs_misc_tbl),
  3267. },
  3268. .tbls_ep = &(const struct qmp_phy_cfg_tbls) {
  3269. .serdes = sa8775p_qmp_gen4x2_pcie_ep_serdes_alt_tbl,
  3270. .serdes_num = ARRAY_SIZE(sa8775p_qmp_gen4x2_pcie_ep_serdes_alt_tbl),
  3271. .pcs_misc = sm8450_qmp_gen4x2_pcie_ep_pcs_misc_tbl,
  3272. .pcs_misc_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_ep_pcs_misc_tbl),
  3273. .pcs = sa8775p_qmp_gen4x2_pcie_ep_pcs_alt_tbl,
  3274. .pcs_num = ARRAY_SIZE(sa8775p_qmp_gen4x2_pcie_ep_pcs_alt_tbl),
  3275. },
  3276. .reset_list = sdm845_pciephy_reset_l,
  3277. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3278. .vreg_list = qmp_phy_vreg_l,
  3279. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  3280. .regs = pciephy_v5_regs_layout,
  3281. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3282. .phy_status = PHYSTATUS_4_20,
  3283. };
  3284. static const struct qmp_phy_cfg sa8775p_qmp_gen4x4_pciephy_cfg = {
  3285. .lanes = 4,
  3286. .offsets = &qmp_pcie_offsets_v5_30,
  3287. .tbls = {
  3288. .serdes = sa8775p_qmp_gen4x4_pcie_serdes_alt_tbl,
  3289. .serdes_num = ARRAY_SIZE(sa8775p_qmp_gen4x4_pcie_serdes_alt_tbl),
  3290. .tx = sa8775p_qmp_gen4_pcie_tx_tbl,
  3291. .tx_num = ARRAY_SIZE(sa8775p_qmp_gen4_pcie_tx_tbl),
  3292. .rx = sa8775p_qmp_gen4x4_pcie_rx_alt_tbl,
  3293. .rx_num = ARRAY_SIZE(sa8775p_qmp_gen4x4_pcie_rx_alt_tbl),
  3294. .pcs = sa8775p_qmp_gen4x4_pcie_pcs_alt_tbl,
  3295. .pcs_num = ARRAY_SIZE(sa8775p_qmp_gen4x4_pcie_pcs_alt_tbl),
  3296. .pcs_misc = sa8775p_qmp_gen4_pcie_pcs_misc_tbl,
  3297. .pcs_misc_num = ARRAY_SIZE(sa8775p_qmp_gen4_pcie_pcs_misc_tbl),
  3298. },
  3299. .tbls_rc = &(const struct qmp_phy_cfg_tbls) {
  3300. .serdes = sa8775p_qmp_gen4x4_pcie_rc_serdes_alt_tbl,
  3301. .serdes_num = ARRAY_SIZE(sa8775p_qmp_gen4x4_pcie_rc_serdes_alt_tbl),
  3302. .pcs_misc = sa8775p_qmp_gen4_pcie_rc_pcs_misc_tbl,
  3303. .pcs_misc_num = ARRAY_SIZE(sa8775p_qmp_gen4_pcie_rc_pcs_misc_tbl),
  3304. },
  3305. .tbls_ep = &(const struct qmp_phy_cfg_tbls) {
  3306. .serdes = sa8775p_qmp_gen4x2_pcie_ep_serdes_alt_tbl,
  3307. .serdes_num = ARRAY_SIZE(sa8775p_qmp_gen4x2_pcie_ep_serdes_alt_tbl),
  3308. .pcs_misc = sm8450_qmp_gen4x2_pcie_ep_pcs_misc_tbl,
  3309. .pcs_misc_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_ep_pcs_misc_tbl),
  3310. },
  3311. .reset_list = sdm845_pciephy_reset_l,
  3312. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3313. .vreg_list = qmp_phy_vreg_l,
  3314. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  3315. .regs = pciephy_v5_regs_layout,
  3316. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3317. .phy_status = PHYSTATUS_4_20,
  3318. };
  3319. static const struct qmp_phy_cfg x1e80100_qmp_gen4x2_pciephy_cfg = {
  3320. .lanes = 2,
  3321. .offsets = &qmp_pcie_offsets_v6_20,
  3322. .tbls = {
  3323. .serdes = x1e80100_qmp_gen4x2_pcie_serdes_tbl,
  3324. .serdes_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_serdes_tbl),
  3325. .tx = x1e80100_qmp_gen4x2_pcie_tx_tbl,
  3326. .tx_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_tx_tbl),
  3327. .rx = x1e80100_qmp_gen4x2_pcie_rx_tbl,
  3328. .rx_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_rx_tbl),
  3329. .pcs = x1e80100_qmp_gen4x2_pcie_pcs_tbl,
  3330. .pcs_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_pcs_tbl),
  3331. .pcs_misc = x1e80100_qmp_gen4x2_pcie_pcs_misc_tbl,
  3332. .pcs_misc_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_pcs_misc_tbl),
  3333. .ln_shrd = x1e80100_qmp_gen4x2_pcie_ln_shrd_tbl,
  3334. .ln_shrd_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_ln_shrd_tbl),
  3335. },
  3336. .reset_list = sdm845_pciephy_reset_l,
  3337. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3338. .vreg_list = qmp_phy_vreg_l,
  3339. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  3340. .regs = pciephy_v6_regs_layout,
  3341. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3342. .phy_status = PHYSTATUS_4_20,
  3343. .has_nocsr_reset = true,
  3344. };
  3345. static const struct qmp_phy_cfg x1e80100_qmp_gen4x4_pciephy_cfg = {
  3346. .lanes = 4,
  3347. .offsets = &qmp_pcie_offsets_v6_20,
  3348. .tbls = {
  3349. .serdes = x1e80100_qmp_gen4x2_pcie_serdes_tbl,
  3350. .serdes_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_serdes_tbl),
  3351. .tx = x1e80100_qmp_gen4x2_pcie_tx_tbl,
  3352. .tx_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_tx_tbl),
  3353. .rx = x1e80100_qmp_gen4x2_pcie_rx_tbl,
  3354. .rx_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_rx_tbl),
  3355. .pcs = x1e80100_qmp_gen4x2_pcie_pcs_tbl,
  3356. .pcs_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_pcs_tbl),
  3357. .pcs_misc = x1e80100_qmp_gen4x2_pcie_pcs_misc_tbl,
  3358. .pcs_misc_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_pcs_misc_tbl),
  3359. .ln_shrd = x1e80100_qmp_gen4x2_pcie_ln_shrd_tbl,
  3360. .ln_shrd_num = ARRAY_SIZE(x1e80100_qmp_gen4x2_pcie_ln_shrd_tbl),
  3361. },
  3362. .serdes_4ln_tbl = x1e80100_qmp_gen4x4_pcie_serdes_4ln_tbl,
  3363. .serdes_4ln_num = ARRAY_SIZE(x1e80100_qmp_gen4x4_pcie_serdes_4ln_tbl),
  3364. .reset_list = sdm845_pciephy_reset_l,
  3365. .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l),
  3366. .vreg_list = qmp_phy_vreg_l,
  3367. .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l),
  3368. .regs = pciephy_v6_regs_layout,
  3369. .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL,
  3370. .phy_status = PHYSTATUS_4_20,
  3371. .has_nocsr_reset = true,
  3372. };
  3373. static void qmp_pcie_init_port_b(struct qmp_pcie *qmp, const struct qmp_phy_cfg_tbls *tbls)
  3374. {
  3375. const struct qmp_phy_cfg *cfg = qmp->cfg;
  3376. const struct qmp_pcie_offsets *offs = cfg->offsets;
  3377. void __iomem *serdes, *tx3, *rx3, *tx4, *rx4, *pcs, *pcs_misc, *ln_shrd;
  3378. serdes = qmp->port_b + offs->serdes;
  3379. tx3 = qmp->port_b + offs->tx;
  3380. rx3 = qmp->port_b + offs->rx;
  3381. tx4 = qmp->port_b + offs->tx2;
  3382. rx4 = qmp->port_b + offs->rx2;
  3383. pcs = qmp->port_b + offs->pcs;
  3384. pcs_misc = qmp->port_b + offs->pcs_misc;
  3385. ln_shrd = qmp->port_b + offs->ln_shrd;
  3386. qmp_configure(qmp->dev, serdes, tbls->serdes, tbls->serdes_num);
  3387. qmp_configure(qmp->dev, serdes, cfg->serdes_4ln_tbl, cfg->serdes_4ln_num);
  3388. qmp_configure_lane(qmp->dev, tx3, tbls->tx, tbls->tx_num, 1);
  3389. qmp_configure_lane(qmp->dev, rx3, tbls->rx, tbls->rx_num, 1);
  3390. qmp_configure_lane(qmp->dev, tx4, tbls->tx, tbls->tx_num, 2);
  3391. qmp_configure_lane(qmp->dev, rx4, tbls->rx, tbls->rx_num, 2);
  3392. qmp_configure(qmp->dev, pcs, tbls->pcs, tbls->pcs_num);
  3393. qmp_configure(qmp->dev, pcs_misc, tbls->pcs_misc, tbls->pcs_misc_num);
  3394. qmp_configure(qmp->dev, ln_shrd, tbls->ln_shrd, tbls->ln_shrd_num);
  3395. }
  3396. static void qmp_pcie_init_registers(struct qmp_pcie *qmp, const struct qmp_phy_cfg_tbls *tbls)
  3397. {
  3398. const struct qmp_phy_cfg *cfg = qmp->cfg;
  3399. void __iomem *serdes = qmp->serdes;
  3400. void __iomem *tx = qmp->tx;
  3401. void __iomem *rx = qmp->rx;
  3402. void __iomem *tx2 = qmp->tx2;
  3403. void __iomem *rx2 = qmp->rx2;
  3404. void __iomem *pcs = qmp->pcs;
  3405. void __iomem *pcs_misc = qmp->pcs_misc;
  3406. void __iomem *ln_shrd = qmp->ln_shrd;
  3407. if (!tbls)
  3408. return;
  3409. qmp_configure(qmp->dev, serdes, tbls->serdes, tbls->serdes_num);
  3410. qmp_configure_lane(qmp->dev, tx, tbls->tx, tbls->tx_num, 1);
  3411. qmp_configure_lane(qmp->dev, rx, tbls->rx, tbls->rx_num, 1);
  3412. if (cfg->lanes >= 2) {
  3413. qmp_configure_lane(qmp->dev, tx2, tbls->tx, tbls->tx_num, 2);
  3414. qmp_configure_lane(qmp->dev, rx2, tbls->rx, tbls->rx_num, 2);
  3415. }
  3416. qmp_configure(qmp->dev, pcs, tbls->pcs, tbls->pcs_num);
  3417. qmp_configure(qmp->dev, pcs_misc, tbls->pcs_misc, tbls->pcs_misc_num);
  3418. if (cfg->lanes >= 4 && qmp->tcsr_4ln_config) {
  3419. qmp_configure(qmp->dev, serdes, cfg->serdes_4ln_tbl,
  3420. cfg->serdes_4ln_num);
  3421. qmp_pcie_init_port_b(qmp, tbls);
  3422. }
  3423. qmp_configure(qmp->dev, ln_shrd, tbls->ln_shrd, tbls->ln_shrd_num);
  3424. }
  3425. static int qmp_pcie_init(struct phy *phy)
  3426. {
  3427. struct qmp_pcie *qmp = phy_get_drvdata(phy);
  3428. const struct qmp_phy_cfg *cfg = qmp->cfg;
  3429. int ret;
  3430. ret = regulator_bulk_enable(cfg->num_vregs, qmp->vregs);
  3431. if (ret) {
  3432. dev_err(qmp->dev, "failed to enable regulators, err=%d\n", ret);
  3433. return ret;
  3434. }
  3435. ret = reset_control_bulk_assert(cfg->num_resets, qmp->resets);
  3436. if (ret) {
  3437. dev_err(qmp->dev, "reset assert failed\n");
  3438. goto err_disable_regulators;
  3439. }
  3440. ret = reset_control_assert(qmp->nocsr_reset);
  3441. if (ret) {
  3442. dev_err(qmp->dev, "no-csr reset assert failed\n");
  3443. goto err_assert_reset;
  3444. }
  3445. usleep_range(200, 300);
  3446. ret = reset_control_bulk_deassert(cfg->num_resets, qmp->resets);
  3447. if (ret) {
  3448. dev_err(qmp->dev, "reset deassert failed\n");
  3449. goto err_assert_reset;
  3450. }
  3451. ret = clk_bulk_prepare_enable(ARRAY_SIZE(qmp_pciephy_clk_l), qmp->clks);
  3452. if (ret)
  3453. goto err_assert_reset;
  3454. return 0;
  3455. err_assert_reset:
  3456. reset_control_bulk_assert(cfg->num_resets, qmp->resets);
  3457. err_disable_regulators:
  3458. regulator_bulk_disable(cfg->num_vregs, qmp->vregs);
  3459. return ret;
  3460. }
  3461. static int qmp_pcie_exit(struct phy *phy)
  3462. {
  3463. struct qmp_pcie *qmp = phy_get_drvdata(phy);
  3464. const struct qmp_phy_cfg *cfg = qmp->cfg;
  3465. reset_control_bulk_assert(cfg->num_resets, qmp->resets);
  3466. clk_bulk_disable_unprepare(ARRAY_SIZE(qmp_pciephy_clk_l), qmp->clks);
  3467. regulator_bulk_disable(cfg->num_vregs, qmp->vregs);
  3468. return 0;
  3469. }
  3470. static int qmp_pcie_power_on(struct phy *phy)
  3471. {
  3472. struct qmp_pcie *qmp = phy_get_drvdata(phy);
  3473. const struct qmp_phy_cfg *cfg = qmp->cfg;
  3474. const struct qmp_phy_cfg_tbls *mode_tbls;
  3475. void __iomem *pcs = qmp->pcs;
  3476. void __iomem *status;
  3477. unsigned int mask, val;
  3478. int ret;
  3479. qphy_setbits(pcs, cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL],
  3480. cfg->pwrdn_ctrl);
  3481. if (qmp->mode == PHY_MODE_PCIE_RC)
  3482. mode_tbls = cfg->tbls_rc;
  3483. else
  3484. mode_tbls = cfg->tbls_ep;
  3485. qmp_pcie_init_registers(qmp, &cfg->tbls);
  3486. qmp_pcie_init_registers(qmp, mode_tbls);
  3487. ret = clk_bulk_prepare_enable(qmp->num_pipe_clks, qmp->pipe_clks);
  3488. if (ret)
  3489. return ret;
  3490. ret = reset_control_deassert(qmp->nocsr_reset);
  3491. if (ret) {
  3492. dev_err(qmp->dev, "no-csr reset deassert failed\n");
  3493. goto err_disable_pipe_clk;
  3494. }
  3495. /* Pull PHY out of reset state */
  3496. qphy_clrbits(pcs, cfg->regs[QPHY_SW_RESET], SW_RESET);
  3497. /* start SerDes and Phy-Coding-Sublayer */
  3498. qphy_setbits(pcs, cfg->regs[QPHY_START_CTRL], SERDES_START | PCS_START);
  3499. if (!cfg->skip_start_delay)
  3500. usleep_range(1000, 1200);
  3501. status = pcs + cfg->regs[QPHY_PCS_STATUS];
  3502. mask = cfg->phy_status;
  3503. ret = readl_poll_timeout(status, val, !(val & mask), 200,
  3504. PHY_INIT_COMPLETE_TIMEOUT);
  3505. if (ret) {
  3506. dev_err(qmp->dev, "phy initialization timed-out\n");
  3507. goto err_disable_pipe_clk;
  3508. }
  3509. return 0;
  3510. err_disable_pipe_clk:
  3511. clk_bulk_disable_unprepare(qmp->num_pipe_clks, qmp->pipe_clks);
  3512. return ret;
  3513. }
  3514. static int qmp_pcie_power_off(struct phy *phy)
  3515. {
  3516. struct qmp_pcie *qmp = phy_get_drvdata(phy);
  3517. const struct qmp_phy_cfg *cfg = qmp->cfg;
  3518. clk_bulk_disable_unprepare(qmp->num_pipe_clks, qmp->pipe_clks);
  3519. /* PHY reset */
  3520. qphy_setbits(qmp->pcs, cfg->regs[QPHY_SW_RESET], SW_RESET);
  3521. /* stop SerDes and Phy-Coding-Sublayer */
  3522. qphy_clrbits(qmp->pcs, cfg->regs[QPHY_START_CTRL],
  3523. SERDES_START | PCS_START);
  3524. /* Put PHY into POWER DOWN state: active low */
  3525. qphy_clrbits(qmp->pcs, cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL],
  3526. cfg->pwrdn_ctrl);
  3527. return 0;
  3528. }
  3529. static int qmp_pcie_enable(struct phy *phy)
  3530. {
  3531. int ret;
  3532. ret = qmp_pcie_init(phy);
  3533. if (ret)
  3534. return ret;
  3535. ret = qmp_pcie_power_on(phy);
  3536. if (ret)
  3537. qmp_pcie_exit(phy);
  3538. return ret;
  3539. }
  3540. static int qmp_pcie_disable(struct phy *phy)
  3541. {
  3542. int ret;
  3543. ret = qmp_pcie_power_off(phy);
  3544. if (ret)
  3545. return ret;
  3546. return qmp_pcie_exit(phy);
  3547. }
  3548. static int qmp_pcie_set_mode(struct phy *phy, enum phy_mode mode, int submode)
  3549. {
  3550. struct qmp_pcie *qmp = phy_get_drvdata(phy);
  3551. switch (submode) {
  3552. case PHY_MODE_PCIE_RC:
  3553. case PHY_MODE_PCIE_EP:
  3554. qmp->mode = submode;
  3555. break;
  3556. default:
  3557. dev_err(&phy->dev, "Unsupported submode %d\n", submode);
  3558. return -EINVAL;
  3559. }
  3560. return 0;
  3561. }
  3562. static const struct phy_ops qmp_pcie_phy_ops = {
  3563. .power_on = qmp_pcie_enable,
  3564. .power_off = qmp_pcie_disable,
  3565. .set_mode = qmp_pcie_set_mode,
  3566. .owner = THIS_MODULE,
  3567. };
  3568. static int qmp_pcie_vreg_init(struct qmp_pcie *qmp)
  3569. {
  3570. const struct qmp_phy_cfg *cfg = qmp->cfg;
  3571. struct device *dev = qmp->dev;
  3572. int num = cfg->num_vregs;
  3573. int i;
  3574. qmp->vregs = devm_kcalloc(dev, num, sizeof(*qmp->vregs), GFP_KERNEL);
  3575. if (!qmp->vregs)
  3576. return -ENOMEM;
  3577. for (i = 0; i < num; i++)
  3578. qmp->vregs[i].supply = cfg->vreg_list[i];
  3579. return devm_regulator_bulk_get(dev, num, qmp->vregs);
  3580. }
  3581. static int qmp_pcie_reset_init(struct qmp_pcie *qmp)
  3582. {
  3583. const struct qmp_phy_cfg *cfg = qmp->cfg;
  3584. struct device *dev = qmp->dev;
  3585. int i;
  3586. int ret;
  3587. qmp->resets = devm_kcalloc(dev, cfg->num_resets,
  3588. sizeof(*qmp->resets), GFP_KERNEL);
  3589. if (!qmp->resets)
  3590. return -ENOMEM;
  3591. for (i = 0; i < cfg->num_resets; i++)
  3592. qmp->resets[i].id = cfg->reset_list[i];
  3593. ret = devm_reset_control_bulk_get_exclusive(dev, cfg->num_resets, qmp->resets);
  3594. if (ret)
  3595. return dev_err_probe(dev, ret, "failed to get resets\n");
  3596. if (cfg->has_nocsr_reset) {
  3597. qmp->nocsr_reset = devm_reset_control_get_exclusive(dev, "phy_nocsr");
  3598. if (IS_ERR(qmp->nocsr_reset))
  3599. return dev_err_probe(dev, PTR_ERR(qmp->nocsr_reset),
  3600. "failed to get no-csr reset\n");
  3601. }
  3602. return 0;
  3603. }
  3604. static int qmp_pcie_clk_init(struct qmp_pcie *qmp)
  3605. {
  3606. struct device *dev = qmp->dev;
  3607. int num = ARRAY_SIZE(qmp_pciephy_clk_l);
  3608. int i;
  3609. qmp->clks = devm_kcalloc(dev, num, sizeof(*qmp->clks), GFP_KERNEL);
  3610. if (!qmp->clks)
  3611. return -ENOMEM;
  3612. for (i = 0; i < num; i++)
  3613. qmp->clks[i].id = qmp_pciephy_clk_l[i];
  3614. return devm_clk_bulk_get_optional(dev, num, qmp->clks);
  3615. }
  3616. static void phy_clk_release_provider(void *res)
  3617. {
  3618. of_clk_del_provider(res);
  3619. }
  3620. /*
  3621. * Register a fixed rate pipe clock.
  3622. *
  3623. * The <s>_pipe_clksrc generated by PHY goes to the GCC that gate
  3624. * controls it. The <s>_pipe_clk coming out of the GCC is requested
  3625. * by the PHY driver for its operations.
  3626. * We register the <s>_pipe_clksrc here. The gcc driver takes care
  3627. * of assigning this <s>_pipe_clksrc as parent to <s>_pipe_clk.
  3628. * Below picture shows this relationship.
  3629. *
  3630. * +---------------+
  3631. * | PHY block |<<---------------------------------------+
  3632. * | | |
  3633. * | +-------+ | +-----+ |
  3634. * I/P---^-->| PLL |---^--->pipe_clksrc--->| GCC |--->pipe_clk---+
  3635. * clk | +-------+ | +-----+
  3636. * +---------------+
  3637. */
  3638. static int phy_pipe_clk_register(struct qmp_pcie *qmp, struct device_node *np)
  3639. {
  3640. struct clk_fixed_rate *fixed = &qmp->pipe_clk_fixed;
  3641. struct clk_init_data init = { };
  3642. int ret;
  3643. ret = of_property_read_string_index(np, "clock-output-names", 0, &init.name);
  3644. if (ret) {
  3645. dev_err(qmp->dev, "%pOFn: No clock-output-names\n", np);
  3646. return ret;
  3647. }
  3648. init.ops = &clk_fixed_rate_ops;
  3649. /*
  3650. * Controllers using QMP PHY-s use 125MHz pipe clock interface
  3651. * unless other frequency is specified in the PHY config.
  3652. */
  3653. if (qmp->cfg->pipe_clock_rate)
  3654. fixed->fixed_rate = qmp->cfg->pipe_clock_rate;
  3655. else
  3656. fixed->fixed_rate = 125000000;
  3657. fixed->hw.init = &init;
  3658. return devm_clk_hw_register(qmp->dev, &fixed->hw);
  3659. }
  3660. /*
  3661. * Register a fixed rate PHY aux clock.
  3662. *
  3663. * The <s>_phy_aux_clksrc generated by PHY goes to the GCC that gate
  3664. * controls it. The <s>_phy_aux_clk coming out of the GCC is requested
  3665. * by the PHY driver for its operations.
  3666. * We register the <s>_phy_aux_clksrc here. The gcc driver takes care
  3667. * of assigning this <s>_phy_aux_clksrc as parent to <s>_phy_aux_clk.
  3668. * Below picture shows this relationship.
  3669. *
  3670. * +---------------+
  3671. * | PHY block |<<---------------------------------------------+
  3672. * | | |
  3673. * | +-------+ | +-----+ |
  3674. * I/P---^-->| PLL |---^--->phy_aux_clksrc--->| GCC |--->phy_aux_clk---+
  3675. * clk | +-------+ | +-----+
  3676. * +---------------+
  3677. */
  3678. static int phy_aux_clk_register(struct qmp_pcie *qmp, struct device_node *np)
  3679. {
  3680. struct clk_fixed_rate *fixed = &qmp->aux_clk_fixed;
  3681. struct clk_init_data init = { };
  3682. char name[64];
  3683. snprintf(name, sizeof(name), "%s::phy_aux_clk", dev_name(qmp->dev));
  3684. init.name = name;
  3685. init.ops = &clk_fixed_rate_ops;
  3686. fixed->fixed_rate = qmp->cfg->aux_clock_rate;
  3687. fixed->hw.init = &init;
  3688. return devm_clk_hw_register(qmp->dev, &fixed->hw);
  3689. }
  3690. static struct clk_hw *qmp_pcie_clk_hw_get(struct of_phandle_args *clkspec, void *data)
  3691. {
  3692. struct qmp_pcie *qmp = data;
  3693. /* Support legacy bindings */
  3694. if (!clkspec->args_count)
  3695. return &qmp->pipe_clk_fixed.hw;
  3696. switch (clkspec->args[0]) {
  3697. case QMP_PCIE_PIPE_CLK:
  3698. return &qmp->pipe_clk_fixed.hw;
  3699. case QMP_PCIE_PHY_AUX_CLK:
  3700. return &qmp->aux_clk_fixed.hw;
  3701. }
  3702. return ERR_PTR(-EINVAL);
  3703. }
  3704. static int qmp_pcie_register_clocks(struct qmp_pcie *qmp, struct device_node *np)
  3705. {
  3706. int ret;
  3707. ret = phy_pipe_clk_register(qmp, np);
  3708. if (ret)
  3709. return ret;
  3710. if (qmp->cfg->aux_clock_rate) {
  3711. ret = phy_aux_clk_register(qmp, np);
  3712. if (ret)
  3713. return ret;
  3714. ret = of_clk_add_hw_provider(np, qmp_pcie_clk_hw_get, qmp);
  3715. if (ret)
  3716. return ret;
  3717. } else {
  3718. ret = of_clk_add_hw_provider(np, of_clk_hw_simple_get, &qmp->pipe_clk_fixed.hw);
  3719. if (ret)
  3720. return ret;
  3721. }
  3722. /*
  3723. * Roll a devm action because the clock provider is the child node, but
  3724. * the child node is not actually a device.
  3725. */
  3726. return devm_add_action_or_reset(qmp->dev, phy_clk_release_provider, np);
  3727. }
  3728. static int qmp_pcie_parse_dt_legacy(struct qmp_pcie *qmp, struct device_node *np)
  3729. {
  3730. struct platform_device *pdev = to_platform_device(qmp->dev);
  3731. const struct qmp_phy_cfg *cfg = qmp->cfg;
  3732. struct device *dev = qmp->dev;
  3733. struct clk *clk;
  3734. qmp->serdes = devm_platform_ioremap_resource(pdev, 0);
  3735. if (IS_ERR(qmp->serdes))
  3736. return PTR_ERR(qmp->serdes);
  3737. /*
  3738. * Get memory resources for the PHY:
  3739. * Resources are indexed as: tx -> 0; rx -> 1; pcs -> 2.
  3740. * For dual lane PHYs: tx2 -> 3, rx2 -> 4, pcs_misc (optional) -> 5
  3741. * For single lane PHYs: pcs_misc (optional) -> 3.
  3742. */
  3743. qmp->tx = devm_of_iomap(dev, np, 0, NULL);
  3744. if (IS_ERR(qmp->tx))
  3745. return PTR_ERR(qmp->tx);
  3746. if (of_device_is_compatible(dev->of_node, "qcom,sdm845-qhp-pcie-phy"))
  3747. qmp->rx = qmp->tx;
  3748. else
  3749. qmp->rx = devm_of_iomap(dev, np, 1, NULL);
  3750. if (IS_ERR(qmp->rx))
  3751. return PTR_ERR(qmp->rx);
  3752. qmp->pcs = devm_of_iomap(dev, np, 2, NULL);
  3753. if (IS_ERR(qmp->pcs))
  3754. return PTR_ERR(qmp->pcs);
  3755. if (cfg->lanes >= 2) {
  3756. qmp->tx2 = devm_of_iomap(dev, np, 3, NULL);
  3757. if (IS_ERR(qmp->tx2))
  3758. return PTR_ERR(qmp->tx2);
  3759. qmp->rx2 = devm_of_iomap(dev, np, 4, NULL);
  3760. if (IS_ERR(qmp->rx2))
  3761. return PTR_ERR(qmp->rx2);
  3762. qmp->pcs_misc = devm_of_iomap(dev, np, 5, NULL);
  3763. } else {
  3764. qmp->pcs_misc = devm_of_iomap(dev, np, 3, NULL);
  3765. }
  3766. if (IS_ERR(qmp->pcs_misc) &&
  3767. of_device_is_compatible(dev->of_node, "qcom,ipq6018-qmp-pcie-phy"))
  3768. qmp->pcs_misc = qmp->pcs + 0x400;
  3769. if (IS_ERR(qmp->pcs_misc)) {
  3770. if (cfg->tbls.pcs_misc ||
  3771. (cfg->tbls_rc && cfg->tbls_rc->pcs_misc) ||
  3772. (cfg->tbls_ep && cfg->tbls_ep->pcs_misc)) {
  3773. return PTR_ERR(qmp->pcs_misc);
  3774. }
  3775. }
  3776. clk = devm_get_clk_from_child(dev, np, NULL);
  3777. if (IS_ERR(clk)) {
  3778. return dev_err_probe(dev, PTR_ERR(clk),
  3779. "failed to get pipe clock\n");
  3780. }
  3781. qmp->num_pipe_clks = 1;
  3782. qmp->pipe_clks[0].id = "pipe";
  3783. qmp->pipe_clks[0].clk = clk;
  3784. return 0;
  3785. }
  3786. static int qmp_pcie_get_4ln_config(struct qmp_pcie *qmp)
  3787. {
  3788. struct regmap *tcsr;
  3789. unsigned int args[2];
  3790. int ret;
  3791. tcsr = syscon_regmap_lookup_by_phandle_args(qmp->dev->of_node,
  3792. "qcom,4ln-config-sel",
  3793. ARRAY_SIZE(args), args);
  3794. if (IS_ERR(tcsr)) {
  3795. ret = PTR_ERR(tcsr);
  3796. if (ret == -ENOENT)
  3797. return 0;
  3798. dev_err(qmp->dev, "failed to lookup syscon: %d\n", ret);
  3799. return ret;
  3800. }
  3801. ret = regmap_test_bits(tcsr, args[0], BIT(args[1]));
  3802. if (ret < 0) {
  3803. dev_err(qmp->dev, "failed to read tcsr: %d\n", ret);
  3804. return ret;
  3805. }
  3806. qmp->tcsr_4ln_config = ret;
  3807. dev_dbg(qmp->dev, "4ln_config_sel = %d\n", qmp->tcsr_4ln_config);
  3808. return 0;
  3809. }
  3810. static int qmp_pcie_parse_dt(struct qmp_pcie *qmp)
  3811. {
  3812. struct platform_device *pdev = to_platform_device(qmp->dev);
  3813. const struct qmp_phy_cfg *cfg = qmp->cfg;
  3814. const struct qmp_pcie_offsets *offs = cfg->offsets;
  3815. struct device *dev = qmp->dev;
  3816. void __iomem *base;
  3817. int ret;
  3818. if (!offs)
  3819. return -EINVAL;
  3820. ret = qmp_pcie_get_4ln_config(qmp);
  3821. if (ret)
  3822. return ret;
  3823. base = devm_platform_ioremap_resource(pdev, 0);
  3824. if (IS_ERR(base))
  3825. return PTR_ERR(base);
  3826. qmp->serdes = base + offs->serdes;
  3827. qmp->pcs = base + offs->pcs;
  3828. qmp->pcs_misc = base + offs->pcs_misc;
  3829. qmp->tx = base + offs->tx;
  3830. qmp->rx = base + offs->rx;
  3831. if (cfg->lanes >= 2) {
  3832. qmp->tx2 = base + offs->tx2;
  3833. qmp->rx2 = base + offs->rx2;
  3834. }
  3835. if (qmp->cfg->lanes >= 4 && qmp->tcsr_4ln_config) {
  3836. qmp->port_b = devm_platform_ioremap_resource(pdev, 1);
  3837. if (IS_ERR(qmp->port_b))
  3838. return PTR_ERR(qmp->port_b);
  3839. }
  3840. if (cfg->tbls.ln_shrd)
  3841. qmp->ln_shrd = base + offs->ln_shrd;
  3842. qmp->num_pipe_clks = 2;
  3843. qmp->pipe_clks[0].id = "pipe";
  3844. qmp->pipe_clks[1].id = "pipediv2";
  3845. ret = devm_clk_bulk_get(dev, 1, qmp->pipe_clks);
  3846. if (ret)
  3847. return ret;
  3848. ret = devm_clk_bulk_get_optional(dev, qmp->num_pipe_clks - 1, qmp->pipe_clks + 1);
  3849. if (ret)
  3850. return ret;
  3851. return 0;
  3852. }
  3853. static int qmp_pcie_probe(struct platform_device *pdev)
  3854. {
  3855. struct device *dev = &pdev->dev;
  3856. struct phy_provider *phy_provider;
  3857. struct device_node *np;
  3858. struct qmp_pcie *qmp;
  3859. int ret;
  3860. qmp = devm_kzalloc(dev, sizeof(*qmp), GFP_KERNEL);
  3861. if (!qmp)
  3862. return -ENOMEM;
  3863. qmp->dev = dev;
  3864. qmp->cfg = of_device_get_match_data(dev);
  3865. if (!qmp->cfg)
  3866. return -EINVAL;
  3867. WARN_ON_ONCE(!qmp->cfg->pwrdn_ctrl);
  3868. WARN_ON_ONCE(!qmp->cfg->phy_status);
  3869. ret = qmp_pcie_clk_init(qmp);
  3870. if (ret)
  3871. return ret;
  3872. ret = qmp_pcie_reset_init(qmp);
  3873. if (ret)
  3874. return ret;
  3875. ret = qmp_pcie_vreg_init(qmp);
  3876. if (ret)
  3877. return ret;
  3878. /* Check for legacy binding with child node. */
  3879. np = of_get_next_available_child(dev->of_node, NULL);
  3880. if (np) {
  3881. ret = qmp_pcie_parse_dt_legacy(qmp, np);
  3882. } else {
  3883. np = of_node_get(dev->of_node);
  3884. ret = qmp_pcie_parse_dt(qmp);
  3885. }
  3886. if (ret)
  3887. goto err_node_put;
  3888. ret = qmp_pcie_register_clocks(qmp, np);
  3889. if (ret)
  3890. goto err_node_put;
  3891. qmp->mode = PHY_MODE_PCIE_RC;
  3892. qmp->phy = devm_phy_create(dev, np, &qmp_pcie_phy_ops);
  3893. if (IS_ERR(qmp->phy)) {
  3894. ret = PTR_ERR(qmp->phy);
  3895. dev_err(dev, "failed to create PHY: %d\n", ret);
  3896. goto err_node_put;
  3897. }
  3898. phy_set_drvdata(qmp->phy, qmp);
  3899. of_node_put(np);
  3900. phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  3901. return PTR_ERR_OR_ZERO(phy_provider);
  3902. err_node_put:
  3903. of_node_put(np);
  3904. return ret;
  3905. }
  3906. static const struct of_device_id qmp_pcie_of_match_table[] = {
  3907. {
  3908. .compatible = "qcom,ipq6018-qmp-pcie-phy",
  3909. .data = &ipq6018_pciephy_cfg,
  3910. }, {
  3911. .compatible = "qcom,ipq8074-qmp-gen3-pcie-phy",
  3912. .data = &ipq8074_pciephy_gen3_cfg,
  3913. }, {
  3914. .compatible = "qcom,ipq8074-qmp-pcie-phy",
  3915. .data = &ipq8074_pciephy_cfg,
  3916. }, {
  3917. .compatible = "qcom,ipq9574-qmp-gen3x1-pcie-phy",
  3918. .data = &ipq9574_gen3x1_pciephy_cfg,
  3919. }, {
  3920. .compatible = "qcom,ipq9574-qmp-gen3x2-pcie-phy",
  3921. .data = &ipq9574_gen3x2_pciephy_cfg,
  3922. }, {
  3923. .compatible = "qcom,msm8998-qmp-pcie-phy",
  3924. .data = &msm8998_pciephy_cfg,
  3925. }, {
  3926. .compatible = "qcom,sa8775p-qmp-gen4x2-pcie-phy",
  3927. .data = &sa8775p_qmp_gen4x2_pciephy_cfg,
  3928. }, {
  3929. .compatible = "qcom,sa8775p-qmp-gen4x4-pcie-phy",
  3930. .data = &sa8775p_qmp_gen4x4_pciephy_cfg,
  3931. }, {
  3932. .compatible = "qcom,sc8180x-qmp-pcie-phy",
  3933. .data = &sc8180x_pciephy_cfg,
  3934. }, {
  3935. .compatible = "qcom,sc8280xp-qmp-gen3x1-pcie-phy",
  3936. .data = &sc8280xp_qmp_gen3x1_pciephy_cfg,
  3937. }, {
  3938. .compatible = "qcom,sc8280xp-qmp-gen3x2-pcie-phy",
  3939. .data = &sc8280xp_qmp_gen3x2_pciephy_cfg,
  3940. }, {
  3941. .compatible = "qcom,sc8280xp-qmp-gen3x4-pcie-phy",
  3942. .data = &sc8280xp_qmp_gen3x4_pciephy_cfg,
  3943. }, {
  3944. .compatible = "qcom,sdm845-qhp-pcie-phy",
  3945. .data = &sdm845_qhp_pciephy_cfg,
  3946. }, {
  3947. .compatible = "qcom,sdm845-qmp-pcie-phy",
  3948. .data = &sdm845_qmp_pciephy_cfg,
  3949. }, {
  3950. .compatible = "qcom,sdx55-qmp-pcie-phy",
  3951. .data = &sdx55_qmp_pciephy_cfg,
  3952. }, {
  3953. .compatible = "qcom,sdx65-qmp-gen4x2-pcie-phy",
  3954. .data = &sdx65_qmp_pciephy_cfg,
  3955. }, {
  3956. .compatible = "qcom,sm8150-qmp-gen3x1-pcie-phy",
  3957. .data = &sm8250_qmp_gen3x1_pciephy_cfg,
  3958. }, {
  3959. .compatible = "qcom,sm8150-qmp-gen3x2-pcie-phy",
  3960. .data = &sm8250_qmp_gen3x2_pciephy_cfg,
  3961. }, {
  3962. .compatible = "qcom,sm8250-qmp-gen3x1-pcie-phy",
  3963. .data = &sm8250_qmp_gen3x1_pciephy_cfg,
  3964. }, {
  3965. .compatible = "qcom,sm8250-qmp-gen3x2-pcie-phy",
  3966. .data = &sm8250_qmp_gen3x2_pciephy_cfg,
  3967. }, {
  3968. .compatible = "qcom,sm8250-qmp-modem-pcie-phy",
  3969. .data = &sm8250_qmp_gen3x2_pciephy_cfg,
  3970. }, {
  3971. .compatible = "qcom,sm8350-qmp-gen3x1-pcie-phy",
  3972. .data = &sm8350_qmp_gen3x1_pciephy_cfg,
  3973. }, {
  3974. .compatible = "qcom,sm8350-qmp-gen3x2-pcie-phy",
  3975. .data = &sm8350_qmp_gen3x2_pciephy_cfg,
  3976. }, {
  3977. .compatible = "qcom,sm8450-qmp-gen3x1-pcie-phy",
  3978. .data = &sm8450_qmp_gen3x1_pciephy_cfg,
  3979. }, {
  3980. .compatible = "qcom,sm8450-qmp-gen4x2-pcie-phy",
  3981. .data = &sm8450_qmp_gen4x2_pciephy_cfg,
  3982. }, {
  3983. .compatible = "qcom,sm8550-qmp-gen3x2-pcie-phy",
  3984. .data = &sm8550_qmp_gen3x2_pciephy_cfg,
  3985. }, {
  3986. .compatible = "qcom,sm8550-qmp-gen4x2-pcie-phy",
  3987. .data = &sm8550_qmp_gen4x2_pciephy_cfg,
  3988. }, {
  3989. .compatible = "qcom,sm8650-qmp-gen3x2-pcie-phy",
  3990. .data = &sm8550_qmp_gen3x2_pciephy_cfg,
  3991. }, {
  3992. .compatible = "qcom,sm8650-qmp-gen4x2-pcie-phy",
  3993. .data = &sm8650_qmp_gen4x2_pciephy_cfg,
  3994. }, {
  3995. .compatible = "qcom,x1e80100-qmp-gen3x2-pcie-phy",
  3996. .data = &sm8550_qmp_gen3x2_pciephy_cfg,
  3997. }, {
  3998. .compatible = "qcom,x1e80100-qmp-gen4x2-pcie-phy",
  3999. .data = &x1e80100_qmp_gen4x2_pciephy_cfg,
  4000. }, {
  4001. .compatible = "qcom,x1e80100-qmp-gen4x4-pcie-phy",
  4002. .data = &x1e80100_qmp_gen4x4_pciephy_cfg,
  4003. },
  4004. { },
  4005. };
  4006. MODULE_DEVICE_TABLE(of, qmp_pcie_of_match_table);
  4007. static struct platform_driver qmp_pcie_driver = {
  4008. .probe = qmp_pcie_probe,
  4009. .driver = {
  4010. .name = "qcom-qmp-pcie-phy",
  4011. .of_match_table = qmp_pcie_of_match_table,
  4012. },
  4013. };
  4014. module_platform_driver(qmp_pcie_driver);
  4015. MODULE_AUTHOR("Vivek Gautam <vivek.gautam@codeaurora.org>");
  4016. MODULE_DESCRIPTION("Qualcomm QMP PCIe PHY driver");
  4017. MODULE_LICENSE("GPL v2");