phy-rockchip-dphy-rx0.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Rockchip MIPI Synopsys DPHY RX0 driver
  4. *
  5. * Copyright (C) 2019 Collabora, Ltd.
  6. *
  7. * Based on:
  8. *
  9. * drivers/media/platform/rockchip/isp1/mipi_dphy_sy.c
  10. * in https://chromium.googlesource.com/chromiumos/third_party/kernel,
  11. * chromeos-4.4 branch.
  12. *
  13. * Copyright (C) 2017 Fuzhou Rockchip Electronics Co., Ltd.
  14. * Jacob Chen <jacob2.chen@rock-chips.com>
  15. * Shunqian Zheng <zhengsq@rock-chips.com>
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/io.h>
  20. #include <linux/mfd/syscon.h>
  21. #include <linux/module.h>
  22. #include <linux/of.h>
  23. #include <linux/phy/phy.h>
  24. #include <linux/phy/phy-mipi-dphy.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/regmap.h>
  27. #define RK3399_GRF_SOC_CON9 0x6224
  28. #define RK3399_GRF_SOC_CON21 0x6254
  29. #define RK3399_GRF_SOC_CON22 0x6258
  30. #define RK3399_GRF_SOC_CON23 0x625c
  31. #define RK3399_GRF_SOC_CON24 0x6260
  32. #define RK3399_GRF_SOC_CON25 0x6264
  33. #define RK3399_GRF_SOC_STATUS1 0xe2a4
  34. #define CLOCK_LANE_HS_RX_CONTROL 0x34
  35. #define LANE0_HS_RX_CONTROL 0x44
  36. #define LANE1_HS_RX_CONTROL 0x54
  37. #define LANE2_HS_RX_CONTROL 0x84
  38. #define LANE3_HS_RX_CONTROL 0x94
  39. #define LANES_THS_SETTLE_CONTROL 0x75
  40. #define THS_SETTLE_COUNTER_THRESHOLD 0x04
  41. struct hsfreq_range {
  42. u16 range_h;
  43. u8 cfg_bit;
  44. };
  45. static const struct hsfreq_range rk3399_mipidphy_hsfreq_ranges[] = {
  46. { 89, 0x00 }, { 99, 0x10 }, { 109, 0x20 }, { 129, 0x01 },
  47. { 139, 0x11 }, { 149, 0x21 }, { 169, 0x02 }, { 179, 0x12 },
  48. { 199, 0x22 }, { 219, 0x03 }, { 239, 0x13 }, { 249, 0x23 },
  49. { 269, 0x04 }, { 299, 0x14 }, { 329, 0x05 }, { 359, 0x15 },
  50. { 399, 0x25 }, { 449, 0x06 }, { 499, 0x16 }, { 549, 0x07 },
  51. { 599, 0x17 }, { 649, 0x08 }, { 699, 0x18 }, { 749, 0x09 },
  52. { 799, 0x19 }, { 849, 0x29 }, { 899, 0x39 }, { 949, 0x0a },
  53. { 999, 0x1a }, { 1049, 0x2a }, { 1099, 0x3a }, { 1149, 0x0b },
  54. { 1199, 0x1b }, { 1249, 0x2b }, { 1299, 0x3b }, { 1349, 0x0c },
  55. { 1399, 0x1c }, { 1449, 0x2c }, { 1500, 0x3c }
  56. };
  57. static const char * const rk3399_mipidphy_clks[] = {
  58. "dphy-ref",
  59. "dphy-cfg",
  60. "grf",
  61. };
  62. enum dphy_reg_id {
  63. GRF_DPHY_RX0_TURNDISABLE = 0,
  64. GRF_DPHY_RX0_FORCERXMODE,
  65. GRF_DPHY_RX0_FORCETXSTOPMODE,
  66. GRF_DPHY_RX0_ENABLE,
  67. GRF_DPHY_RX0_TESTCLR,
  68. GRF_DPHY_RX0_TESTCLK,
  69. GRF_DPHY_RX0_TESTEN,
  70. GRF_DPHY_RX0_TESTDIN,
  71. GRF_DPHY_RX0_TURNREQUEST,
  72. GRF_DPHY_RX0_TESTDOUT,
  73. GRF_DPHY_TX0_TURNDISABLE,
  74. GRF_DPHY_TX0_FORCERXMODE,
  75. GRF_DPHY_TX0_FORCETXSTOPMODE,
  76. GRF_DPHY_TX0_TURNREQUEST,
  77. GRF_DPHY_TX1RX1_TURNDISABLE,
  78. GRF_DPHY_TX1RX1_FORCERXMODE,
  79. GRF_DPHY_TX1RX1_FORCETXSTOPMODE,
  80. GRF_DPHY_TX1RX1_ENABLE,
  81. GRF_DPHY_TX1RX1_MASTERSLAVEZ,
  82. GRF_DPHY_TX1RX1_BASEDIR,
  83. GRF_DPHY_TX1RX1_ENABLECLK,
  84. GRF_DPHY_TX1RX1_TURNREQUEST,
  85. GRF_DPHY_RX1_SRC_SEL,
  86. /* rk3288 only */
  87. GRF_CON_DISABLE_ISP,
  88. GRF_CON_ISP_DPHY_SEL,
  89. GRF_DSI_CSI_TESTBUS_SEL,
  90. GRF_DVP_V18SEL,
  91. /* below is for rk3399 only */
  92. GRF_DPHY_RX0_CLK_INV_SEL,
  93. GRF_DPHY_RX1_CLK_INV_SEL,
  94. };
  95. struct dphy_reg {
  96. u16 offset;
  97. u8 mask;
  98. u8 shift;
  99. };
  100. #define PHY_REG(_offset, _width, _shift) \
  101. { .offset = _offset, .mask = BIT(_width) - 1, .shift = _shift, }
  102. static const struct dphy_reg rk3399_grf_dphy_regs[] = {
  103. [GRF_DPHY_RX0_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON9, 4, 0),
  104. [GRF_DPHY_RX0_CLK_INV_SEL] = PHY_REG(RK3399_GRF_SOC_CON9, 1, 10),
  105. [GRF_DPHY_RX1_CLK_INV_SEL] = PHY_REG(RK3399_GRF_SOC_CON9, 1, 11),
  106. [GRF_DPHY_RX0_ENABLE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 0),
  107. [GRF_DPHY_RX0_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 4),
  108. [GRF_DPHY_RX0_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 8),
  109. [GRF_DPHY_RX0_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 12),
  110. [GRF_DPHY_TX0_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 0),
  111. [GRF_DPHY_TX0_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 4),
  112. [GRF_DPHY_TX0_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 8),
  113. [GRF_DPHY_TX0_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 12),
  114. [GRF_DPHY_TX1RX1_ENABLE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 0),
  115. [GRF_DPHY_TX1RX1_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 4),
  116. [GRF_DPHY_TX1RX1_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 8),
  117. [GRF_DPHY_TX1RX1_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 12),
  118. [GRF_DPHY_TX1RX1_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON24, 4, 0),
  119. [GRF_DPHY_RX1_SRC_SEL] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 4),
  120. [GRF_DPHY_TX1RX1_BASEDIR] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 5),
  121. [GRF_DPHY_TX1RX1_ENABLECLK] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 6),
  122. [GRF_DPHY_TX1RX1_MASTERSLAVEZ] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 7),
  123. [GRF_DPHY_RX0_TESTDIN] = PHY_REG(RK3399_GRF_SOC_CON25, 8, 0),
  124. [GRF_DPHY_RX0_TESTEN] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 8),
  125. [GRF_DPHY_RX0_TESTCLK] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 9),
  126. [GRF_DPHY_RX0_TESTCLR] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 10),
  127. [GRF_DPHY_RX0_TESTDOUT] = PHY_REG(RK3399_GRF_SOC_STATUS1, 8, 0),
  128. };
  129. struct rk_dphy_drv_data {
  130. const char * const *clks;
  131. unsigned int num_clks;
  132. const struct hsfreq_range *hsfreq_ranges;
  133. unsigned int num_hsfreq_ranges;
  134. const struct dphy_reg *regs;
  135. };
  136. struct rk_dphy {
  137. struct device *dev;
  138. struct regmap *grf;
  139. struct clk_bulk_data *clks;
  140. const struct rk_dphy_drv_data *drv_data;
  141. struct phy_configure_opts_mipi_dphy config;
  142. u8 hsfreq;
  143. };
  144. static inline void rk_dphy_write_grf(struct rk_dphy *priv,
  145. unsigned int index, u8 value)
  146. {
  147. const struct dphy_reg *reg = &priv->drv_data->regs[index];
  148. /* Update high word */
  149. unsigned int val = (value << reg->shift) |
  150. (reg->mask << (reg->shift + 16));
  151. if (WARN_ON(!reg->offset))
  152. return;
  153. regmap_write(priv->grf, reg->offset, val);
  154. }
  155. static void rk_dphy_write(struct rk_dphy *priv, u8 test_code, u8 test_data)
  156. {
  157. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTDIN, test_code);
  158. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTEN, 1);
  159. /*
  160. * With the falling edge on TESTCLK, the TESTDIN[7:0] signal content
  161. * is latched internally as the current test code. Test data is
  162. * programmed internally by rising edge on TESTCLK.
  163. * This code assumes that TESTCLK is already 1.
  164. */
  165. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 0);
  166. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTEN, 0);
  167. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTDIN, test_data);
  168. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 1);
  169. }
  170. static void rk_dphy_enable(struct rk_dphy *priv)
  171. {
  172. rk_dphy_write_grf(priv, GRF_DPHY_RX0_FORCERXMODE, 0);
  173. rk_dphy_write_grf(priv, GRF_DPHY_RX0_FORCETXSTOPMODE, 0);
  174. /* Disable lane turn around, which is ignored in receive mode */
  175. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TURNREQUEST, 0);
  176. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TURNDISABLE, 0xf);
  177. rk_dphy_write_grf(priv, GRF_DPHY_RX0_ENABLE,
  178. GENMASK(priv->config.lanes - 1, 0));
  179. /* dphy start */
  180. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 1);
  181. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLR, 1);
  182. usleep_range(100, 150);
  183. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLR, 0);
  184. usleep_range(100, 150);
  185. /* set clock lane */
  186. /* HS hsfreq_range & lane 0 settle bypass */
  187. rk_dphy_write(priv, CLOCK_LANE_HS_RX_CONTROL, 0);
  188. /* HS RX Control of lane0 */
  189. rk_dphy_write(priv, LANE0_HS_RX_CONTROL, priv->hsfreq << 1);
  190. /* HS RX Control of lane1 */
  191. rk_dphy_write(priv, LANE1_HS_RX_CONTROL, priv->hsfreq << 1);
  192. /* HS RX Control of lane2 */
  193. rk_dphy_write(priv, LANE2_HS_RX_CONTROL, priv->hsfreq << 1);
  194. /* HS RX Control of lane3 */
  195. rk_dphy_write(priv, LANE3_HS_RX_CONTROL, priv->hsfreq << 1);
  196. /* HS RX Data Lanes Settle State Time Control */
  197. rk_dphy_write(priv, LANES_THS_SETTLE_CONTROL,
  198. THS_SETTLE_COUNTER_THRESHOLD);
  199. /* Normal operation */
  200. rk_dphy_write(priv, 0x0, 0);
  201. }
  202. static int rk_dphy_configure(struct phy *phy, union phy_configure_opts *opts)
  203. {
  204. struct rk_dphy *priv = phy_get_drvdata(phy);
  205. const struct rk_dphy_drv_data *drv_data = priv->drv_data;
  206. struct phy_configure_opts_mipi_dphy *config = &opts->mipi_dphy;
  207. unsigned int hsfreq = 0;
  208. unsigned int i;
  209. u64 data_rate_mbps;
  210. int ret;
  211. /* pass with phy_mipi_dphy_get_default_config (with pixel rate?) */
  212. ret = phy_mipi_dphy_config_validate(config);
  213. if (ret)
  214. return ret;
  215. data_rate_mbps = div_u64(config->hs_clk_rate, 1000 * 1000);
  216. dev_dbg(priv->dev, "lanes %d - data_rate_mbps %llu\n",
  217. config->lanes, data_rate_mbps);
  218. for (i = 0; i < drv_data->num_hsfreq_ranges; i++) {
  219. if (drv_data->hsfreq_ranges[i].range_h >= data_rate_mbps) {
  220. hsfreq = drv_data->hsfreq_ranges[i].cfg_bit;
  221. break;
  222. }
  223. }
  224. if (!hsfreq)
  225. return -EINVAL;
  226. priv->hsfreq = hsfreq;
  227. priv->config = *config;
  228. return 0;
  229. }
  230. static int rk_dphy_power_on(struct phy *phy)
  231. {
  232. struct rk_dphy *priv = phy_get_drvdata(phy);
  233. int ret;
  234. ret = clk_bulk_enable(priv->drv_data->num_clks, priv->clks);
  235. if (ret)
  236. return ret;
  237. rk_dphy_enable(priv);
  238. return 0;
  239. }
  240. static int rk_dphy_power_off(struct phy *phy)
  241. {
  242. struct rk_dphy *priv = phy_get_drvdata(phy);
  243. rk_dphy_write_grf(priv, GRF_DPHY_RX0_ENABLE, 0);
  244. clk_bulk_disable(priv->drv_data->num_clks, priv->clks);
  245. return 0;
  246. }
  247. static int rk_dphy_init(struct phy *phy)
  248. {
  249. struct rk_dphy *priv = phy_get_drvdata(phy);
  250. return clk_bulk_prepare(priv->drv_data->num_clks, priv->clks);
  251. }
  252. static int rk_dphy_exit(struct phy *phy)
  253. {
  254. struct rk_dphy *priv = phy_get_drvdata(phy);
  255. clk_bulk_unprepare(priv->drv_data->num_clks, priv->clks);
  256. return 0;
  257. }
  258. static const struct phy_ops rk_dphy_ops = {
  259. .power_on = rk_dphy_power_on,
  260. .power_off = rk_dphy_power_off,
  261. .init = rk_dphy_init,
  262. .exit = rk_dphy_exit,
  263. .configure = rk_dphy_configure,
  264. .owner = THIS_MODULE,
  265. };
  266. static const struct rk_dphy_drv_data rk3399_mipidphy_drv_data = {
  267. .clks = rk3399_mipidphy_clks,
  268. .num_clks = ARRAY_SIZE(rk3399_mipidphy_clks),
  269. .hsfreq_ranges = rk3399_mipidphy_hsfreq_ranges,
  270. .num_hsfreq_ranges = ARRAY_SIZE(rk3399_mipidphy_hsfreq_ranges),
  271. .regs = rk3399_grf_dphy_regs,
  272. };
  273. static const struct of_device_id rk_dphy_dt_ids[] = {
  274. {
  275. .compatible = "rockchip,rk3399-mipi-dphy-rx0",
  276. .data = &rk3399_mipidphy_drv_data,
  277. },
  278. {}
  279. };
  280. MODULE_DEVICE_TABLE(of, rk_dphy_dt_ids);
  281. static int rk_dphy_probe(struct platform_device *pdev)
  282. {
  283. struct device *dev = &pdev->dev;
  284. struct device_node *np = dev->of_node;
  285. const struct rk_dphy_drv_data *drv_data;
  286. struct phy_provider *phy_provider;
  287. struct rk_dphy *priv;
  288. struct phy *phy;
  289. unsigned int i;
  290. int ret;
  291. if (!dev->parent || !dev->parent->of_node)
  292. return -ENODEV;
  293. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  294. if (!priv)
  295. return -ENOMEM;
  296. priv->dev = dev;
  297. priv->grf = syscon_node_to_regmap(dev->parent->of_node);
  298. if (IS_ERR(priv->grf)) {
  299. dev_err(dev, "Can't find GRF syscon\n");
  300. return -ENODEV;
  301. }
  302. drv_data = of_device_get_match_data(dev);
  303. priv->drv_data = drv_data;
  304. priv->clks = devm_kcalloc(&pdev->dev, drv_data->num_clks,
  305. sizeof(*priv->clks), GFP_KERNEL);
  306. if (!priv->clks)
  307. return -ENOMEM;
  308. for (i = 0; i < drv_data->num_clks; i++)
  309. priv->clks[i].id = drv_data->clks[i];
  310. ret = devm_clk_bulk_get(&pdev->dev, drv_data->num_clks, priv->clks);
  311. if (ret)
  312. return ret;
  313. phy = devm_phy_create(dev, np, &rk_dphy_ops);
  314. if (IS_ERR(phy)) {
  315. dev_err(dev, "failed to create phy\n");
  316. return PTR_ERR(phy);
  317. }
  318. phy_set_drvdata(phy, priv);
  319. phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  320. return PTR_ERR_OR_ZERO(phy_provider);
  321. }
  322. static struct platform_driver rk_dphy_driver = {
  323. .probe = rk_dphy_probe,
  324. .driver = {
  325. .name = "rockchip-mipi-dphy-rx0",
  326. .of_match_table = rk_dphy_dt_ids,
  327. },
  328. };
  329. module_platform_driver(rk_dphy_driver);
  330. MODULE_AUTHOR("Ezequiel Garcia <ezequiel@collabora.com>");
  331. MODULE_DESCRIPTION("Rockchip MIPI Synopsys DPHY RX0 driver");
  332. MODULE_LICENSE("Dual MIT/GPL");