ptp_idt82p33.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Copyright (C) 2018 Integrated Device Technology, Inc
  4. //
  5. #define pr_fmt(fmt) "IDT_82p33xxx: " fmt
  6. #include <linux/firmware.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/module.h>
  9. #include <linux/ptp_clock_kernel.h>
  10. #include <linux/delay.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/kernel.h>
  13. #include <linux/timekeeping.h>
  14. #include <linux/bitops.h>
  15. #include <linux/of.h>
  16. #include <linux/mfd/rsmu.h>
  17. #include <linux/mfd/idt82p33_reg.h>
  18. #include "ptp_private.h"
  19. #include "ptp_idt82p33.h"
  20. MODULE_DESCRIPTION("Driver for IDT 82p33xxx clock devices");
  21. MODULE_AUTHOR("IDT support-1588 <IDT-support-1588@lm.renesas.com>");
  22. MODULE_VERSION("1.0");
  23. MODULE_LICENSE("GPL");
  24. MODULE_FIRMWARE(FW_FILENAME);
  25. #define EXTTS_PERIOD_MS (95)
  26. /* Module Parameters */
  27. static u32 phase_snap_threshold = SNAP_THRESHOLD_NS;
  28. module_param(phase_snap_threshold, uint, 0);
  29. MODULE_PARM_DESC(phase_snap_threshold,
  30. "threshold (10000ns by default) below which adjtime would use double dco");
  31. static char *firmware;
  32. module_param(firmware, charp, 0);
  33. static struct ptp_pin_desc pin_config[MAX_PHC_PLL][MAX_TRIG_CLK];
  34. static inline int idt82p33_read(struct idt82p33 *idt82p33, u16 regaddr,
  35. u8 *buf, u16 count)
  36. {
  37. return regmap_bulk_read(idt82p33->regmap, regaddr, buf, count);
  38. }
  39. static inline int idt82p33_write(struct idt82p33 *idt82p33, u16 regaddr,
  40. u8 *buf, u16 count)
  41. {
  42. return regmap_bulk_write(idt82p33->regmap, regaddr, buf, count);
  43. }
  44. static void idt82p33_byte_array_to_timespec(struct timespec64 *ts,
  45. u8 buf[TOD_BYTE_COUNT])
  46. {
  47. time64_t sec;
  48. s32 nsec;
  49. u8 i;
  50. nsec = buf[3];
  51. for (i = 0; i < 3; i++) {
  52. nsec <<= 8;
  53. nsec |= buf[2 - i];
  54. }
  55. sec = buf[9];
  56. for (i = 0; i < 5; i++) {
  57. sec <<= 8;
  58. sec |= buf[8 - i];
  59. }
  60. ts->tv_sec = sec;
  61. ts->tv_nsec = nsec;
  62. }
  63. static void idt82p33_timespec_to_byte_array(struct timespec64 const *ts,
  64. u8 buf[TOD_BYTE_COUNT])
  65. {
  66. time64_t sec;
  67. s32 nsec;
  68. u8 i;
  69. nsec = ts->tv_nsec;
  70. sec = ts->tv_sec;
  71. for (i = 0; i < 4; i++) {
  72. buf[i] = nsec & 0xff;
  73. nsec >>= 8;
  74. }
  75. for (i = 4; i < TOD_BYTE_COUNT; i++) {
  76. buf[i] = sec & 0xff;
  77. sec >>= 8;
  78. }
  79. }
  80. static int idt82p33_dpll_set_mode(struct idt82p33_channel *channel,
  81. enum pll_mode mode)
  82. {
  83. struct idt82p33 *idt82p33 = channel->idt82p33;
  84. u8 dpll_mode;
  85. int err;
  86. if (channel->pll_mode == mode)
  87. return 0;
  88. err = idt82p33_read(idt82p33, channel->dpll_mode_cnfg,
  89. &dpll_mode, sizeof(dpll_mode));
  90. if (err)
  91. return err;
  92. dpll_mode &= ~(PLL_MODE_MASK << PLL_MODE_SHIFT);
  93. dpll_mode |= (mode << PLL_MODE_SHIFT);
  94. err = idt82p33_write(idt82p33, channel->dpll_mode_cnfg,
  95. &dpll_mode, sizeof(dpll_mode));
  96. if (err)
  97. return err;
  98. channel->pll_mode = mode;
  99. return 0;
  100. }
  101. static int idt82p33_set_tod_trigger(struct idt82p33_channel *channel,
  102. u8 trigger, bool write)
  103. {
  104. struct idt82p33 *idt82p33 = channel->idt82p33;
  105. int err;
  106. u8 cfg;
  107. if (trigger > WR_TRIG_SEL_MAX)
  108. return -EINVAL;
  109. err = idt82p33_read(idt82p33, channel->dpll_tod_trigger,
  110. &cfg, sizeof(cfg));
  111. if (err)
  112. return err;
  113. if (write == true)
  114. trigger = (trigger << WRITE_TRIGGER_SHIFT) |
  115. (cfg & READ_TRIGGER_MASK);
  116. else
  117. trigger = (trigger << READ_TRIGGER_SHIFT) |
  118. (cfg & WRITE_TRIGGER_MASK);
  119. return idt82p33_write(idt82p33, channel->dpll_tod_trigger,
  120. &trigger, sizeof(trigger));
  121. }
  122. static int idt82p33_get_extts(struct idt82p33_channel *channel,
  123. struct timespec64 *ts)
  124. {
  125. struct idt82p33 *idt82p33 = channel->idt82p33;
  126. u8 buf[TOD_BYTE_COUNT];
  127. int err;
  128. err = idt82p33_read(idt82p33, channel->dpll_tod_sts, buf, sizeof(buf));
  129. if (err)
  130. return err;
  131. /* Since trigger is not self clearing itself, we have to poll tod_sts */
  132. if (memcmp(buf, channel->extts_tod_sts, TOD_BYTE_COUNT) == 0)
  133. return -EAGAIN;
  134. memcpy(channel->extts_tod_sts, buf, TOD_BYTE_COUNT);
  135. idt82p33_byte_array_to_timespec(ts, buf);
  136. if (channel->discard_next_extts) {
  137. channel->discard_next_extts = false;
  138. return -EAGAIN;
  139. }
  140. return 0;
  141. }
  142. static int map_ref_to_tod_trig_sel(int ref, u8 *trigger)
  143. {
  144. int err = 0;
  145. switch (ref) {
  146. case 0:
  147. *trigger = HW_TOD_TRIG_SEL_IN12;
  148. break;
  149. case 1:
  150. *trigger = HW_TOD_TRIG_SEL_IN13;
  151. break;
  152. case 2:
  153. *trigger = HW_TOD_TRIG_SEL_IN14;
  154. break;
  155. default:
  156. err = -EINVAL;
  157. }
  158. return err;
  159. }
  160. static bool is_one_shot(u8 mask)
  161. {
  162. /* Treat single bit PLL masks as continuous trigger */
  163. if ((mask == 1) || (mask == 2))
  164. return false;
  165. else
  166. return true;
  167. }
  168. static int arm_tod_read_with_trigger(struct idt82p33_channel *channel, u8 trigger)
  169. {
  170. struct idt82p33 *idt82p33 = channel->idt82p33;
  171. u8 buf[TOD_BYTE_COUNT];
  172. int err;
  173. /* Remember the current tod_sts before setting the trigger */
  174. err = idt82p33_read(idt82p33, channel->dpll_tod_sts, buf, sizeof(buf));
  175. if (err)
  176. return err;
  177. memcpy(channel->extts_tod_sts, buf, TOD_BYTE_COUNT);
  178. err = idt82p33_set_tod_trigger(channel, trigger, false);
  179. if (err)
  180. dev_err(idt82p33->dev, "%s: err = %d", __func__, err);
  181. return err;
  182. }
  183. static int idt82p33_extts_enable(struct idt82p33_channel *channel,
  184. struct ptp_clock_request *rq, int on)
  185. {
  186. u8 index = rq->extts.index;
  187. struct idt82p33 *idt82p33;
  188. u8 mask = 1 << index;
  189. int err = 0;
  190. u8 old_mask;
  191. u8 trigger;
  192. int ref;
  193. idt82p33 = channel->idt82p33;
  194. old_mask = idt82p33->extts_mask;
  195. /* Reject requests with unsupported flags */
  196. if (rq->extts.flags & ~(PTP_ENABLE_FEATURE |
  197. PTP_RISING_EDGE |
  198. PTP_FALLING_EDGE |
  199. PTP_STRICT_FLAGS))
  200. return -EOPNOTSUPP;
  201. /* Reject requests to enable time stamping on falling edge */
  202. if ((rq->extts.flags & PTP_ENABLE_FEATURE) &&
  203. (rq->extts.flags & PTP_FALLING_EDGE))
  204. return -EOPNOTSUPP;
  205. if (index >= MAX_PHC_PLL)
  206. return -EINVAL;
  207. if (on) {
  208. /* Return if it was already enabled */
  209. if (idt82p33->extts_mask & mask)
  210. return 0;
  211. /* Use the pin configured for the channel */
  212. ref = ptp_find_pin(channel->ptp_clock, PTP_PF_EXTTS, channel->plln);
  213. if (ref < 0) {
  214. dev_err(idt82p33->dev, "%s: No valid pin found for Pll%d!\n",
  215. __func__, channel->plln);
  216. return -EBUSY;
  217. }
  218. err = map_ref_to_tod_trig_sel(ref, &trigger);
  219. if (err) {
  220. dev_err(idt82p33->dev,
  221. "%s: Unsupported ref %d!\n", __func__, ref);
  222. return err;
  223. }
  224. err = arm_tod_read_with_trigger(&idt82p33->channel[index], trigger);
  225. if (err == 0) {
  226. idt82p33->extts_mask |= mask;
  227. idt82p33->channel[index].tod_trigger = trigger;
  228. idt82p33->event_channel[index] = channel;
  229. idt82p33->extts_single_shot = is_one_shot(idt82p33->extts_mask);
  230. if (old_mask)
  231. return 0;
  232. schedule_delayed_work(&idt82p33->extts_work,
  233. msecs_to_jiffies(EXTTS_PERIOD_MS));
  234. }
  235. } else {
  236. idt82p33->extts_mask &= ~mask;
  237. idt82p33->extts_single_shot = is_one_shot(idt82p33->extts_mask);
  238. if (idt82p33->extts_mask == 0)
  239. cancel_delayed_work(&idt82p33->extts_work);
  240. }
  241. return err;
  242. }
  243. static int idt82p33_extts_check_channel(struct idt82p33 *idt82p33, u8 todn)
  244. {
  245. struct idt82p33_channel *event_channel;
  246. struct ptp_clock_event event;
  247. struct timespec64 ts;
  248. int err;
  249. err = idt82p33_get_extts(&idt82p33->channel[todn], &ts);
  250. if (err == 0) {
  251. event_channel = idt82p33->event_channel[todn];
  252. event.type = PTP_CLOCK_EXTTS;
  253. event.index = todn;
  254. event.timestamp = timespec64_to_ns(&ts);
  255. ptp_clock_event(event_channel->ptp_clock,
  256. &event);
  257. }
  258. return err;
  259. }
  260. static u8 idt82p33_extts_enable_mask(struct idt82p33_channel *channel,
  261. u8 extts_mask, bool enable)
  262. {
  263. struct idt82p33 *idt82p33 = channel->idt82p33;
  264. u8 trigger = channel->tod_trigger;
  265. u8 mask;
  266. int err;
  267. int i;
  268. if (extts_mask == 0)
  269. return 0;
  270. if (enable == false)
  271. cancel_delayed_work_sync(&idt82p33->extts_work);
  272. for (i = 0; i < MAX_PHC_PLL; i++) {
  273. mask = 1 << i;
  274. if ((extts_mask & mask) == 0)
  275. continue;
  276. if (enable) {
  277. err = arm_tod_read_with_trigger(&idt82p33->channel[i], trigger);
  278. if (err)
  279. dev_err(idt82p33->dev,
  280. "%s: Arm ToD read trigger failed, err = %d",
  281. __func__, err);
  282. } else {
  283. err = idt82p33_extts_check_channel(idt82p33, i);
  284. if (err == 0 && idt82p33->extts_single_shot)
  285. /* trigger happened so we won't re-enable it */
  286. extts_mask &= ~mask;
  287. }
  288. }
  289. if (enable)
  290. schedule_delayed_work(&idt82p33->extts_work,
  291. msecs_to_jiffies(EXTTS_PERIOD_MS));
  292. return extts_mask;
  293. }
  294. static int _idt82p33_gettime(struct idt82p33_channel *channel,
  295. struct timespec64 *ts)
  296. {
  297. struct idt82p33 *idt82p33 = channel->idt82p33;
  298. u8 old_mask = idt82p33->extts_mask;
  299. u8 buf[TOD_BYTE_COUNT];
  300. u8 new_mask = 0;
  301. int err;
  302. /* Disable extts */
  303. if (old_mask)
  304. new_mask = idt82p33_extts_enable_mask(channel, old_mask, false);
  305. err = idt82p33_set_tod_trigger(channel, HW_TOD_RD_TRIG_SEL_LSB_TOD_STS,
  306. false);
  307. if (err)
  308. return err;
  309. channel->discard_next_extts = true;
  310. if (idt82p33->calculate_overhead_flag)
  311. idt82p33->start_time = ktime_get_raw();
  312. err = idt82p33_read(idt82p33, channel->dpll_tod_sts, buf, sizeof(buf));
  313. if (err)
  314. return err;
  315. /* Re-enable extts */
  316. if (new_mask)
  317. idt82p33_extts_enable_mask(channel, new_mask, true);
  318. idt82p33_byte_array_to_timespec(ts, buf);
  319. return 0;
  320. }
  321. /*
  322. * TOD Trigger:
  323. * Bits[7:4] Write 0x9, MSB write
  324. * Bits[3:0] Read 0x9, LSB read
  325. */
  326. static int _idt82p33_settime(struct idt82p33_channel *channel,
  327. struct timespec64 const *ts)
  328. {
  329. struct idt82p33 *idt82p33 = channel->idt82p33;
  330. struct timespec64 local_ts = *ts;
  331. char buf[TOD_BYTE_COUNT];
  332. s64 dynamic_overhead_ns;
  333. int err;
  334. u8 i;
  335. err = idt82p33_set_tod_trigger(channel, HW_TOD_WR_TRIG_SEL_MSB_TOD_CNFG,
  336. true);
  337. if (err)
  338. return err;
  339. channel->discard_next_extts = true;
  340. if (idt82p33->calculate_overhead_flag) {
  341. dynamic_overhead_ns = ktime_to_ns(ktime_get_raw())
  342. - ktime_to_ns(idt82p33->start_time);
  343. timespec64_add_ns(&local_ts, dynamic_overhead_ns);
  344. idt82p33->calculate_overhead_flag = 0;
  345. }
  346. idt82p33_timespec_to_byte_array(&local_ts, buf);
  347. /*
  348. * Store the new time value.
  349. */
  350. for (i = 0; i < TOD_BYTE_COUNT; i++) {
  351. err = idt82p33_write(idt82p33, channel->dpll_tod_cnfg + i,
  352. &buf[i], sizeof(buf[i]));
  353. if (err)
  354. return err;
  355. }
  356. return err;
  357. }
  358. static int _idt82p33_adjtime_immediate(struct idt82p33_channel *channel,
  359. s64 delta_ns)
  360. {
  361. struct idt82p33 *idt82p33 = channel->idt82p33;
  362. struct timespec64 ts;
  363. s64 now_ns;
  364. int err;
  365. idt82p33->calculate_overhead_flag = 1;
  366. err = _idt82p33_gettime(channel, &ts);
  367. if (err)
  368. return err;
  369. now_ns = timespec64_to_ns(&ts);
  370. now_ns += delta_ns + idt82p33->tod_write_overhead_ns;
  371. ts = ns_to_timespec64(now_ns);
  372. err = _idt82p33_settime(channel, &ts);
  373. return err;
  374. }
  375. static int _idt82p33_adjtime_internal_triggered(struct idt82p33_channel *channel,
  376. s64 delta_ns)
  377. {
  378. struct idt82p33 *idt82p33 = channel->idt82p33;
  379. char buf[TOD_BYTE_COUNT];
  380. struct timespec64 ts;
  381. const u8 delay_ns = 32;
  382. s32 remainder;
  383. s64 ns;
  384. int err;
  385. err = _idt82p33_gettime(channel, &ts);
  386. if (err)
  387. return err;
  388. if (ts.tv_nsec > (NSEC_PER_SEC - 5 * NSEC_PER_MSEC)) {
  389. /* Too close to miss next trigger, so skip it */
  390. mdelay(6);
  391. ns = (ts.tv_sec + 2) * NSEC_PER_SEC + delta_ns + delay_ns;
  392. } else
  393. ns = (ts.tv_sec + 1) * NSEC_PER_SEC + delta_ns + delay_ns;
  394. ts = ns_to_timespec64(ns);
  395. idt82p33_timespec_to_byte_array(&ts, buf);
  396. /*
  397. * Store the new time value.
  398. */
  399. err = idt82p33_write(idt82p33, channel->dpll_tod_cnfg, buf, sizeof(buf));
  400. if (err)
  401. return err;
  402. /* Schedule to implement the workaround in one second */
  403. (void)div_s64_rem(delta_ns, NSEC_PER_SEC, &remainder);
  404. if (remainder != 0)
  405. schedule_delayed_work(&channel->adjtime_work, HZ);
  406. return idt82p33_set_tod_trigger(channel, HW_TOD_TRIG_SEL_TOD_PPS, true);
  407. }
  408. static void idt82p33_adjtime_workaround(struct work_struct *work)
  409. {
  410. struct idt82p33_channel *channel = container_of(work,
  411. struct idt82p33_channel,
  412. adjtime_work.work);
  413. struct idt82p33 *idt82p33 = channel->idt82p33;
  414. mutex_lock(idt82p33->lock);
  415. /* Workaround for TOD-to-output alignment issue */
  416. _idt82p33_adjtime_internal_triggered(channel, 0);
  417. mutex_unlock(idt82p33->lock);
  418. }
  419. static int _idt82p33_adjfine(struct idt82p33_channel *channel, long scaled_ppm)
  420. {
  421. struct idt82p33 *idt82p33 = channel->idt82p33;
  422. unsigned char buf[5] = {0};
  423. int err, i;
  424. s64 fcw;
  425. /*
  426. * Frequency Control Word unit is: 1.6861512 * 10^-10 ppm
  427. *
  428. * adjfreq:
  429. * ppb * 10^14
  430. * FCW = -----------
  431. * 16861512
  432. *
  433. * adjfine:
  434. * scaled_ppm * 5^12 * 10^5
  435. * FCW = ------------------------
  436. * 16861512 * 2^4
  437. */
  438. fcw = scaled_ppm * 762939453125ULL;
  439. fcw = div_s64(fcw, 8430756LL);
  440. for (i = 0; i < 5; i++) {
  441. buf[i] = fcw & 0xff;
  442. fcw >>= 8;
  443. }
  444. err = idt82p33_dpll_set_mode(channel, PLL_MODE_DCO);
  445. if (err)
  446. return err;
  447. err = idt82p33_write(idt82p33, channel->dpll_freq_cnfg,
  448. buf, sizeof(buf));
  449. return err;
  450. }
  451. /* ppb = scaled_ppm * 125 / 2^13 */
  452. static s32 idt82p33_ddco_scaled_ppm(long current_ppm, s32 ddco_ppb)
  453. {
  454. s64 scaled_ppm = div_s64(((s64)ddco_ppb << 13), 125);
  455. s64 max_scaled_ppm = div_s64(((s64)DCO_MAX_PPB << 13), 125);
  456. current_ppm += scaled_ppm;
  457. if (current_ppm > max_scaled_ppm)
  458. current_ppm = max_scaled_ppm;
  459. else if (current_ppm < -max_scaled_ppm)
  460. current_ppm = -max_scaled_ppm;
  461. return (s32)current_ppm;
  462. }
  463. static int idt82p33_stop_ddco(struct idt82p33_channel *channel)
  464. {
  465. int err;
  466. err = _idt82p33_adjfine(channel, channel->current_freq);
  467. if (err)
  468. return err;
  469. channel->ddco = false;
  470. return 0;
  471. }
  472. static int idt82p33_start_ddco(struct idt82p33_channel *channel, s32 delta_ns)
  473. {
  474. s32 current_ppm = channel->current_freq;
  475. u32 duration_ms = MSEC_PER_SEC;
  476. s32 ppb;
  477. int err;
  478. /* If the ToD correction is less than 5 nanoseconds, then skip it.
  479. * The error introduced by the ToD adjustment procedure would be bigger
  480. * than the required ToD correction
  481. */
  482. if (abs(delta_ns) < DDCO_THRESHOLD_NS)
  483. return 0;
  484. /* For most cases, keep ddco duration 1 second */
  485. ppb = delta_ns;
  486. while (abs(ppb) > DCO_MAX_PPB) {
  487. duration_ms *= 2;
  488. ppb /= 2;
  489. }
  490. err = _idt82p33_adjfine(channel,
  491. idt82p33_ddco_scaled_ppm(current_ppm, ppb));
  492. if (err)
  493. return err;
  494. /* schedule the worker to cancel ddco */
  495. ptp_schedule_worker(channel->ptp_clock,
  496. msecs_to_jiffies(duration_ms) - 1);
  497. channel->ddco = true;
  498. return 0;
  499. }
  500. static int idt82p33_measure_one_byte_write_overhead(
  501. struct idt82p33_channel *channel, s64 *overhead_ns)
  502. {
  503. struct idt82p33 *idt82p33 = channel->idt82p33;
  504. ktime_t start, stop;
  505. u8 trigger = 0;
  506. s64 total_ns;
  507. int err;
  508. u8 i;
  509. total_ns = 0;
  510. *overhead_ns = 0;
  511. for (i = 0; i < MAX_MEASURMENT_COUNT; i++) {
  512. start = ktime_get_raw();
  513. err = idt82p33_write(idt82p33, channel->dpll_tod_trigger,
  514. &trigger, sizeof(trigger));
  515. stop = ktime_get_raw();
  516. if (err)
  517. return err;
  518. total_ns += ktime_to_ns(stop) - ktime_to_ns(start);
  519. }
  520. *overhead_ns = div_s64(total_ns, MAX_MEASURMENT_COUNT);
  521. return err;
  522. }
  523. static int idt82p33_measure_one_byte_read_overhead(
  524. struct idt82p33_channel *channel, s64 *overhead_ns)
  525. {
  526. struct idt82p33 *idt82p33 = channel->idt82p33;
  527. ktime_t start, stop;
  528. u8 trigger = 0;
  529. s64 total_ns;
  530. int err;
  531. u8 i;
  532. total_ns = 0;
  533. *overhead_ns = 0;
  534. for (i = 0; i < MAX_MEASURMENT_COUNT; i++) {
  535. start = ktime_get_raw();
  536. err = idt82p33_read(idt82p33, channel->dpll_tod_trigger,
  537. &trigger, sizeof(trigger));
  538. stop = ktime_get_raw();
  539. if (err)
  540. return err;
  541. total_ns += ktime_to_ns(stop) - ktime_to_ns(start);
  542. }
  543. *overhead_ns = div_s64(total_ns, MAX_MEASURMENT_COUNT);
  544. return err;
  545. }
  546. static int idt82p33_measure_tod_write_9_byte_overhead(
  547. struct idt82p33_channel *channel)
  548. {
  549. struct idt82p33 *idt82p33 = channel->idt82p33;
  550. u8 buf[TOD_BYTE_COUNT];
  551. ktime_t start, stop;
  552. s64 total_ns;
  553. int err = 0;
  554. u8 i, j;
  555. total_ns = 0;
  556. idt82p33->tod_write_overhead_ns = 0;
  557. for (i = 0; i < MAX_MEASURMENT_COUNT; i++) {
  558. start = ktime_get_raw();
  559. /* Need one less byte for applicable overhead */
  560. for (j = 0; j < (TOD_BYTE_COUNT - 1); j++) {
  561. err = idt82p33_write(idt82p33,
  562. channel->dpll_tod_cnfg + i,
  563. &buf[i], sizeof(buf[i]));
  564. if (err)
  565. return err;
  566. }
  567. stop = ktime_get_raw();
  568. total_ns += ktime_to_ns(stop) - ktime_to_ns(start);
  569. }
  570. idt82p33->tod_write_overhead_ns = div_s64(total_ns,
  571. MAX_MEASURMENT_COUNT);
  572. return err;
  573. }
  574. static int idt82p33_measure_settime_gettime_gap_overhead(
  575. struct idt82p33_channel *channel, s64 *overhead_ns)
  576. {
  577. struct timespec64 ts1 = {0, 0};
  578. struct timespec64 ts2;
  579. int err;
  580. *overhead_ns = 0;
  581. err = _idt82p33_settime(channel, &ts1);
  582. if (err)
  583. return err;
  584. err = _idt82p33_gettime(channel, &ts2);
  585. if (!err)
  586. *overhead_ns = timespec64_to_ns(&ts2) - timespec64_to_ns(&ts1);
  587. return err;
  588. }
  589. static int idt82p33_measure_tod_write_overhead(struct idt82p33_channel *channel)
  590. {
  591. s64 trailing_overhead_ns, one_byte_write_ns, gap_ns, one_byte_read_ns;
  592. struct idt82p33 *idt82p33 = channel->idt82p33;
  593. int err;
  594. idt82p33->tod_write_overhead_ns = 0;
  595. err = idt82p33_measure_settime_gettime_gap_overhead(channel, &gap_ns);
  596. if (err) {
  597. dev_err(idt82p33->dev,
  598. "Failed in %s with err %d!\n", __func__, err);
  599. return err;
  600. }
  601. err = idt82p33_measure_one_byte_write_overhead(channel,
  602. &one_byte_write_ns);
  603. if (err)
  604. return err;
  605. err = idt82p33_measure_one_byte_read_overhead(channel,
  606. &one_byte_read_ns);
  607. if (err)
  608. return err;
  609. err = idt82p33_measure_tod_write_9_byte_overhead(channel);
  610. if (err)
  611. return err;
  612. trailing_overhead_ns = gap_ns - 2 * one_byte_write_ns
  613. - one_byte_read_ns;
  614. idt82p33->tod_write_overhead_ns -= trailing_overhead_ns;
  615. return err;
  616. }
  617. static int idt82p33_check_and_set_masks(struct idt82p33 *idt82p33,
  618. u8 page,
  619. u8 offset,
  620. u8 val)
  621. {
  622. int err = 0;
  623. if (page == PLLMASK_ADDR_HI && offset == PLLMASK_ADDR_LO) {
  624. if ((val & 0xfc) || !(val & 0x3)) {
  625. dev_err(idt82p33->dev,
  626. "Invalid PLL mask 0x%x\n", val);
  627. err = -EINVAL;
  628. } else {
  629. idt82p33->pll_mask = val;
  630. }
  631. } else if (page == PLL0_OUTMASK_ADDR_HI &&
  632. offset == PLL0_OUTMASK_ADDR_LO) {
  633. idt82p33->channel[0].output_mask = val;
  634. } else if (page == PLL1_OUTMASK_ADDR_HI &&
  635. offset == PLL1_OUTMASK_ADDR_LO) {
  636. idt82p33->channel[1].output_mask = val;
  637. }
  638. return err;
  639. }
  640. static void idt82p33_display_masks(struct idt82p33 *idt82p33)
  641. {
  642. u8 mask, i;
  643. dev_info(idt82p33->dev,
  644. "pllmask = 0x%02x\n", idt82p33->pll_mask);
  645. for (i = 0; i < MAX_PHC_PLL; i++) {
  646. mask = 1 << i;
  647. if (mask & idt82p33->pll_mask)
  648. dev_info(idt82p33->dev,
  649. "PLL%d output_mask = 0x%04x\n",
  650. i, idt82p33->channel[i].output_mask);
  651. }
  652. }
  653. static int idt82p33_sync_tod(struct idt82p33_channel *channel, bool enable)
  654. {
  655. struct idt82p33 *idt82p33 = channel->idt82p33;
  656. u8 sync_cnfg;
  657. int err;
  658. err = idt82p33_read(idt82p33, channel->dpll_sync_cnfg,
  659. &sync_cnfg, sizeof(sync_cnfg));
  660. if (err)
  661. return err;
  662. sync_cnfg &= ~SYNC_TOD;
  663. if (enable)
  664. sync_cnfg |= SYNC_TOD;
  665. return idt82p33_write(idt82p33, channel->dpll_sync_cnfg,
  666. &sync_cnfg, sizeof(sync_cnfg));
  667. }
  668. static long idt82p33_work_handler(struct ptp_clock_info *ptp)
  669. {
  670. struct idt82p33_channel *channel =
  671. container_of(ptp, struct idt82p33_channel, caps);
  672. struct idt82p33 *idt82p33 = channel->idt82p33;
  673. mutex_lock(idt82p33->lock);
  674. (void)idt82p33_stop_ddco(channel);
  675. mutex_unlock(idt82p33->lock);
  676. /* Return a negative value here to not reschedule */
  677. return -1;
  678. }
  679. static int idt82p33_output_enable(struct idt82p33_channel *channel,
  680. bool enable, unsigned int outn)
  681. {
  682. struct idt82p33 *idt82p33 = channel->idt82p33;
  683. int err;
  684. u8 val;
  685. err = idt82p33_read(idt82p33, OUT_MUX_CNFG(outn), &val, sizeof(val));
  686. if (err)
  687. return err;
  688. if (enable)
  689. val &= ~SQUELCH_ENABLE;
  690. else
  691. val |= SQUELCH_ENABLE;
  692. return idt82p33_write(idt82p33, OUT_MUX_CNFG(outn), &val, sizeof(val));
  693. }
  694. static int idt82p33_perout_enable(struct idt82p33_channel *channel,
  695. bool enable,
  696. struct ptp_perout_request *perout)
  697. {
  698. /* Enable/disable individual output instead */
  699. return idt82p33_output_enable(channel, enable, perout->index);
  700. }
  701. static int idt82p33_enable_tod(struct idt82p33_channel *channel)
  702. {
  703. struct idt82p33 *idt82p33 = channel->idt82p33;
  704. struct timespec64 ts = {0, 0};
  705. int err;
  706. err = idt82p33_measure_tod_write_overhead(channel);
  707. if (err) {
  708. dev_err(idt82p33->dev,
  709. "Failed in %s with err %d!\n", __func__, err);
  710. return err;
  711. }
  712. err = _idt82p33_settime(channel, &ts);
  713. if (err)
  714. return err;
  715. return idt82p33_sync_tod(channel, true);
  716. }
  717. static void idt82p33_ptp_clock_unregister_all(struct idt82p33 *idt82p33)
  718. {
  719. struct idt82p33_channel *channel;
  720. u8 i;
  721. for (i = 0; i < MAX_PHC_PLL; i++) {
  722. channel = &idt82p33->channel[i];
  723. cancel_delayed_work_sync(&channel->adjtime_work);
  724. if (channel->ptp_clock)
  725. ptp_clock_unregister(channel->ptp_clock);
  726. }
  727. }
  728. static int idt82p33_enable(struct ptp_clock_info *ptp,
  729. struct ptp_clock_request *rq, int on)
  730. {
  731. struct idt82p33_channel *channel =
  732. container_of(ptp, struct idt82p33_channel, caps);
  733. struct idt82p33 *idt82p33 = channel->idt82p33;
  734. int err = -EOPNOTSUPP;
  735. mutex_lock(idt82p33->lock);
  736. switch (rq->type) {
  737. case PTP_CLK_REQ_PEROUT:
  738. if (!on)
  739. err = idt82p33_perout_enable(channel, false,
  740. &rq->perout);
  741. /* Only accept a 1-PPS aligned to the second. */
  742. else if (rq->perout.start.nsec || rq->perout.period.sec != 1 ||
  743. rq->perout.period.nsec)
  744. err = -ERANGE;
  745. else
  746. err = idt82p33_perout_enable(channel, true,
  747. &rq->perout);
  748. break;
  749. case PTP_CLK_REQ_EXTTS:
  750. err = idt82p33_extts_enable(channel, rq, on);
  751. break;
  752. default:
  753. break;
  754. }
  755. mutex_unlock(idt82p33->lock);
  756. if (err)
  757. dev_err(idt82p33->dev,
  758. "Failed in %s with err %d!\n", __func__, err);
  759. return err;
  760. }
  761. static s32 idt82p33_getmaxphase(__always_unused struct ptp_clock_info *ptp)
  762. {
  763. return WRITE_PHASE_OFFSET_LIMIT;
  764. }
  765. static int idt82p33_adjwritephase(struct ptp_clock_info *ptp, s32 offset_ns)
  766. {
  767. struct idt82p33_channel *channel =
  768. container_of(ptp, struct idt82p33_channel, caps);
  769. struct idt82p33 *idt82p33 = channel->idt82p33;
  770. s64 offset_regval;
  771. u8 val[4] = {0};
  772. int err;
  773. /* Convert from phaseoffset_fs to register value */
  774. offset_regval = div_s64((s64)(-offset_ns) * 1000000000ll,
  775. IDT_T0DPLL_PHASE_RESOL);
  776. val[0] = offset_regval & 0xFF;
  777. val[1] = (offset_regval >> 8) & 0xFF;
  778. val[2] = (offset_regval >> 16) & 0xFF;
  779. val[3] = (offset_regval >> 24) & 0x1F;
  780. val[3] |= PH_OFFSET_EN;
  781. mutex_lock(idt82p33->lock);
  782. err = idt82p33_dpll_set_mode(channel, PLL_MODE_WPH);
  783. if (err) {
  784. dev_err(idt82p33->dev,
  785. "Failed in %s with err %d!\n", __func__, err);
  786. goto out;
  787. }
  788. err = idt82p33_write(idt82p33, channel->dpll_phase_cnfg, val,
  789. sizeof(val));
  790. out:
  791. mutex_unlock(idt82p33->lock);
  792. return err;
  793. }
  794. static int idt82p33_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
  795. {
  796. struct idt82p33_channel *channel =
  797. container_of(ptp, struct idt82p33_channel, caps);
  798. struct idt82p33 *idt82p33 = channel->idt82p33;
  799. int err;
  800. if (channel->ddco == true)
  801. return 0;
  802. if (scaled_ppm == channel->current_freq)
  803. return 0;
  804. mutex_lock(idt82p33->lock);
  805. err = _idt82p33_adjfine(channel, scaled_ppm);
  806. if (err == 0)
  807. channel->current_freq = scaled_ppm;
  808. mutex_unlock(idt82p33->lock);
  809. if (err)
  810. dev_err(idt82p33->dev,
  811. "Failed in %s with err %d!\n", __func__, err);
  812. return err;
  813. }
  814. static int idt82p33_adjtime(struct ptp_clock_info *ptp, s64 delta_ns)
  815. {
  816. struct idt82p33_channel *channel =
  817. container_of(ptp, struct idt82p33_channel, caps);
  818. struct idt82p33 *idt82p33 = channel->idt82p33;
  819. int err;
  820. if (channel->ddco == true)
  821. return -EBUSY;
  822. mutex_lock(idt82p33->lock);
  823. if (abs(delta_ns) < phase_snap_threshold) {
  824. err = idt82p33_start_ddco(channel, delta_ns);
  825. mutex_unlock(idt82p33->lock);
  826. return err;
  827. }
  828. /* Use more accurate internal 1pps triggered write first */
  829. err = _idt82p33_adjtime_internal_triggered(channel, delta_ns);
  830. if (err && delta_ns > IMMEDIATE_SNAP_THRESHOLD_NS)
  831. err = _idt82p33_adjtime_immediate(channel, delta_ns);
  832. mutex_unlock(idt82p33->lock);
  833. if (err)
  834. dev_err(idt82p33->dev,
  835. "Failed in %s with err %d!\n", __func__, err);
  836. return err;
  837. }
  838. static int idt82p33_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
  839. {
  840. struct idt82p33_channel *channel =
  841. container_of(ptp, struct idt82p33_channel, caps);
  842. struct idt82p33 *idt82p33 = channel->idt82p33;
  843. int err;
  844. mutex_lock(idt82p33->lock);
  845. err = _idt82p33_gettime(channel, ts);
  846. mutex_unlock(idt82p33->lock);
  847. if (err)
  848. dev_err(idt82p33->dev,
  849. "Failed in %s with err %d!\n", __func__, err);
  850. return err;
  851. }
  852. static int idt82p33_settime(struct ptp_clock_info *ptp,
  853. const struct timespec64 *ts)
  854. {
  855. struct idt82p33_channel *channel =
  856. container_of(ptp, struct idt82p33_channel, caps);
  857. struct idt82p33 *idt82p33 = channel->idt82p33;
  858. int err;
  859. mutex_lock(idt82p33->lock);
  860. err = _idt82p33_settime(channel, ts);
  861. mutex_unlock(idt82p33->lock);
  862. if (err)
  863. dev_err(idt82p33->dev,
  864. "Failed in %s with err %d!\n", __func__, err);
  865. return err;
  866. }
  867. static int idt82p33_channel_init(struct idt82p33 *idt82p33, u32 index)
  868. {
  869. struct idt82p33_channel *channel = &idt82p33->channel[index];
  870. switch (index) {
  871. case 0:
  872. channel->dpll_tod_cnfg = DPLL1_TOD_CNFG;
  873. channel->dpll_tod_trigger = DPLL1_TOD_TRIGGER;
  874. channel->dpll_tod_sts = DPLL1_TOD_STS;
  875. channel->dpll_mode_cnfg = DPLL1_OPERATING_MODE_CNFG;
  876. channel->dpll_freq_cnfg = DPLL1_HOLDOVER_FREQ_CNFG;
  877. channel->dpll_phase_cnfg = DPLL1_PHASE_OFFSET_CNFG;
  878. channel->dpll_sync_cnfg = DPLL1_SYNC_EDGE_CNFG;
  879. channel->dpll_input_mode_cnfg = DPLL1_INPUT_MODE_CNFG;
  880. break;
  881. case 1:
  882. channel->dpll_tod_cnfg = DPLL2_TOD_CNFG;
  883. channel->dpll_tod_trigger = DPLL2_TOD_TRIGGER;
  884. channel->dpll_tod_sts = DPLL2_TOD_STS;
  885. channel->dpll_mode_cnfg = DPLL2_OPERATING_MODE_CNFG;
  886. channel->dpll_freq_cnfg = DPLL2_HOLDOVER_FREQ_CNFG;
  887. channel->dpll_phase_cnfg = DPLL2_PHASE_OFFSET_CNFG;
  888. channel->dpll_sync_cnfg = DPLL2_SYNC_EDGE_CNFG;
  889. channel->dpll_input_mode_cnfg = DPLL2_INPUT_MODE_CNFG;
  890. break;
  891. default:
  892. return -EINVAL;
  893. }
  894. channel->plln = index;
  895. channel->current_freq = 0;
  896. channel->idt82p33 = idt82p33;
  897. INIT_DELAYED_WORK(&channel->adjtime_work, idt82p33_adjtime_workaround);
  898. return 0;
  899. }
  900. static int idt82p33_verify_pin(struct ptp_clock_info *ptp, unsigned int pin,
  901. enum ptp_pin_function func, unsigned int chan)
  902. {
  903. switch (func) {
  904. case PTP_PF_NONE:
  905. case PTP_PF_EXTTS:
  906. break;
  907. case PTP_PF_PEROUT:
  908. case PTP_PF_PHYSYNC:
  909. return -1;
  910. }
  911. return 0;
  912. }
  913. static void idt82p33_caps_init(u32 index, struct ptp_clock_info *caps,
  914. struct ptp_pin_desc *pin_cfg, u8 max_pins)
  915. {
  916. struct ptp_pin_desc *ppd;
  917. int i;
  918. caps->owner = THIS_MODULE;
  919. caps->max_adj = DCO_MAX_PPB;
  920. caps->n_per_out = MAX_PER_OUT;
  921. caps->n_ext_ts = MAX_PHC_PLL;
  922. caps->n_pins = max_pins;
  923. caps->adjphase = idt82p33_adjwritephase;
  924. caps->getmaxphase = idt82p33_getmaxphase;
  925. caps->adjfine = idt82p33_adjfine;
  926. caps->adjtime = idt82p33_adjtime;
  927. caps->gettime64 = idt82p33_gettime;
  928. caps->settime64 = idt82p33_settime;
  929. caps->enable = idt82p33_enable;
  930. caps->verify = idt82p33_verify_pin;
  931. caps->do_aux_work = idt82p33_work_handler;
  932. snprintf(caps->name, sizeof(caps->name), "IDT 82P33 PLL%u", index);
  933. caps->pin_config = pin_cfg;
  934. for (i = 0; i < max_pins; ++i) {
  935. ppd = &pin_cfg[i];
  936. ppd->index = i;
  937. ppd->func = PTP_PF_NONE;
  938. ppd->chan = index;
  939. snprintf(ppd->name, sizeof(ppd->name), "in%d", 12 + i);
  940. }
  941. }
  942. static int idt82p33_enable_channel(struct idt82p33 *idt82p33, u32 index)
  943. {
  944. struct idt82p33_channel *channel;
  945. int err;
  946. if (!(index < MAX_PHC_PLL))
  947. return -EINVAL;
  948. channel = &idt82p33->channel[index];
  949. err = idt82p33_channel_init(idt82p33, index);
  950. if (err) {
  951. dev_err(idt82p33->dev,
  952. "Channel_init failed in %s with err %d!\n",
  953. __func__, err);
  954. return err;
  955. }
  956. idt82p33_caps_init(index, &channel->caps,
  957. pin_config[index], MAX_TRIG_CLK);
  958. channel->ptp_clock = ptp_clock_register(&channel->caps, NULL);
  959. if (IS_ERR(channel->ptp_clock)) {
  960. err = PTR_ERR(channel->ptp_clock);
  961. channel->ptp_clock = NULL;
  962. return err;
  963. }
  964. if (!channel->ptp_clock)
  965. return -ENOTSUPP;
  966. err = idt82p33_dpll_set_mode(channel, PLL_MODE_DCO);
  967. if (err) {
  968. dev_err(idt82p33->dev,
  969. "Dpll_set_mode failed in %s with err %d!\n",
  970. __func__, err);
  971. return err;
  972. }
  973. err = idt82p33_enable_tod(channel);
  974. if (err) {
  975. dev_err(idt82p33->dev,
  976. "Enable_tod failed in %s with err %d!\n",
  977. __func__, err);
  978. return err;
  979. }
  980. dev_info(idt82p33->dev, "PLL%d registered as ptp%d\n",
  981. index, channel->ptp_clock->index);
  982. return 0;
  983. }
  984. static int idt82p33_reset(struct idt82p33 *idt82p33, bool cold)
  985. {
  986. int err;
  987. u8 cfg = SOFT_RESET_EN;
  988. if (cold == true)
  989. goto cold_reset;
  990. err = idt82p33_read(idt82p33, REG_SOFT_RESET, &cfg, sizeof(cfg));
  991. if (err) {
  992. dev_err(idt82p33->dev,
  993. "Soft reset failed with err %d!\n", err);
  994. return err;
  995. }
  996. cfg |= SOFT_RESET_EN;
  997. cold_reset:
  998. err = idt82p33_write(idt82p33, REG_SOFT_RESET, &cfg, sizeof(cfg));
  999. if (err)
  1000. dev_err(idt82p33->dev,
  1001. "Cold reset failed with err %d!\n", err);
  1002. return err;
  1003. }
  1004. static int idt82p33_load_firmware(struct idt82p33 *idt82p33)
  1005. {
  1006. char fname[128] = FW_FILENAME;
  1007. const struct firmware *fw;
  1008. struct idt82p33_fwrc *rec;
  1009. u8 loaddr, page, val;
  1010. int err;
  1011. s32 len;
  1012. if (firmware) /* module parameter */
  1013. snprintf(fname, sizeof(fname), "%s", firmware);
  1014. dev_info(idt82p33->dev, "requesting firmware '%s'\n", fname);
  1015. err = request_firmware(&fw, fname, idt82p33->dev);
  1016. if (err) {
  1017. dev_err(idt82p33->dev,
  1018. "Failed in %s with err %d!\n", __func__, err);
  1019. return err;
  1020. }
  1021. dev_dbg(idt82p33->dev, "firmware size %zu bytes\n", fw->size);
  1022. rec = (struct idt82p33_fwrc *) fw->data;
  1023. for (len = fw->size; len > 0; len -= sizeof(*rec)) {
  1024. if (rec->reserved) {
  1025. dev_err(idt82p33->dev,
  1026. "bad firmware, reserved field non-zero\n");
  1027. err = -EINVAL;
  1028. } else {
  1029. val = rec->value;
  1030. loaddr = rec->loaddr;
  1031. page = rec->hiaddr;
  1032. rec++;
  1033. err = idt82p33_check_and_set_masks(idt82p33, page,
  1034. loaddr, val);
  1035. }
  1036. if (err == 0) {
  1037. /* Page size 128, last 4 bytes of page skipped */
  1038. if (loaddr > 0x7b)
  1039. continue;
  1040. err = idt82p33_write(idt82p33, REG_ADDR(page, loaddr),
  1041. &val, sizeof(val));
  1042. }
  1043. if (err)
  1044. goto out;
  1045. }
  1046. idt82p33_display_masks(idt82p33);
  1047. out:
  1048. release_firmware(fw);
  1049. return err;
  1050. }
  1051. static void idt82p33_extts_check(struct work_struct *work)
  1052. {
  1053. struct idt82p33 *idt82p33 = container_of(work, struct idt82p33,
  1054. extts_work.work);
  1055. struct idt82p33_channel *channel;
  1056. int err;
  1057. u8 mask;
  1058. int i;
  1059. if (idt82p33->extts_mask == 0)
  1060. return;
  1061. mutex_lock(idt82p33->lock);
  1062. for (i = 0; i < MAX_PHC_PLL; i++) {
  1063. mask = 1 << i;
  1064. if ((idt82p33->extts_mask & mask) == 0)
  1065. continue;
  1066. err = idt82p33_extts_check_channel(idt82p33, i);
  1067. if (err == 0) {
  1068. /* trigger clears itself, so clear the mask */
  1069. if (idt82p33->extts_single_shot) {
  1070. idt82p33->extts_mask &= ~mask;
  1071. } else {
  1072. /* Re-arm */
  1073. channel = &idt82p33->channel[i];
  1074. arm_tod_read_with_trigger(channel, channel->tod_trigger);
  1075. }
  1076. }
  1077. }
  1078. if (idt82p33->extts_mask)
  1079. schedule_delayed_work(&idt82p33->extts_work,
  1080. msecs_to_jiffies(EXTTS_PERIOD_MS));
  1081. mutex_unlock(idt82p33->lock);
  1082. }
  1083. static int idt82p33_probe(struct platform_device *pdev)
  1084. {
  1085. struct rsmu_ddata *ddata = dev_get_drvdata(pdev->dev.parent);
  1086. struct idt82p33 *idt82p33;
  1087. int err;
  1088. u8 i;
  1089. idt82p33 = devm_kzalloc(&pdev->dev,
  1090. sizeof(struct idt82p33), GFP_KERNEL);
  1091. if (!idt82p33)
  1092. return -ENOMEM;
  1093. idt82p33->dev = &pdev->dev;
  1094. idt82p33->mfd = pdev->dev.parent;
  1095. idt82p33->lock = &ddata->lock;
  1096. idt82p33->regmap = ddata->regmap;
  1097. idt82p33->tod_write_overhead_ns = 0;
  1098. idt82p33->calculate_overhead_flag = 0;
  1099. idt82p33->pll_mask = DEFAULT_PLL_MASK;
  1100. idt82p33->channel[0].output_mask = DEFAULT_OUTPUT_MASK_PLL0;
  1101. idt82p33->channel[1].output_mask = DEFAULT_OUTPUT_MASK_PLL1;
  1102. idt82p33->extts_mask = 0;
  1103. INIT_DELAYED_WORK(&idt82p33->extts_work, idt82p33_extts_check);
  1104. mutex_lock(idt82p33->lock);
  1105. /* cold reset before loading firmware */
  1106. idt82p33_reset(idt82p33, true);
  1107. err = idt82p33_load_firmware(idt82p33);
  1108. if (err)
  1109. dev_warn(idt82p33->dev,
  1110. "loading firmware failed with %d\n", err);
  1111. /* soft reset after loading firmware */
  1112. idt82p33_reset(idt82p33, false);
  1113. if (idt82p33->pll_mask) {
  1114. for (i = 0; i < MAX_PHC_PLL; i++) {
  1115. if (idt82p33->pll_mask & (1 << i))
  1116. err = idt82p33_enable_channel(idt82p33, i);
  1117. else
  1118. err = idt82p33_channel_init(idt82p33, i);
  1119. if (err) {
  1120. dev_err(idt82p33->dev,
  1121. "Failed in %s with err %d!\n",
  1122. __func__, err);
  1123. break;
  1124. }
  1125. }
  1126. } else {
  1127. dev_err(idt82p33->dev,
  1128. "no PLLs flagged as PHCs, nothing to do\n");
  1129. err = -ENODEV;
  1130. }
  1131. mutex_unlock(idt82p33->lock);
  1132. if (err) {
  1133. idt82p33_ptp_clock_unregister_all(idt82p33);
  1134. return err;
  1135. }
  1136. platform_set_drvdata(pdev, idt82p33);
  1137. return 0;
  1138. }
  1139. static void idt82p33_remove(struct platform_device *pdev)
  1140. {
  1141. struct idt82p33 *idt82p33 = platform_get_drvdata(pdev);
  1142. cancel_delayed_work_sync(&idt82p33->extts_work);
  1143. idt82p33_ptp_clock_unregister_all(idt82p33);
  1144. }
  1145. static struct platform_driver idt82p33_driver = {
  1146. .driver = {
  1147. .name = "82p33x1x-phc",
  1148. },
  1149. .probe = idt82p33_probe,
  1150. .remove_new = idt82p33_remove,
  1151. };
  1152. module_platform_driver(idt82p33_driver);