pwm-rcar.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R-Car PWM Timer driver
  4. *
  5. * Copyright (C) 2015 Renesas Electronics Corporation
  6. *
  7. * Limitations:
  8. * - The hardware cannot generate a 0% duty cycle.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/err.h>
  12. #include <linux/io.h>
  13. #include <linux/log2.h>
  14. #include <linux/math64.h>
  15. #include <linux/module.h>
  16. #include <linux/of.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/pwm.h>
  20. #include <linux/slab.h>
  21. #define RCAR_PWM_MAX_DIVISION 24
  22. #define RCAR_PWM_MAX_CYCLE 1023
  23. #define RCAR_PWMCR 0x00
  24. #define RCAR_PWMCR_CC0_MASK 0x000f0000
  25. #define RCAR_PWMCR_CC0_SHIFT 16
  26. #define RCAR_PWMCR_CCMD BIT(15)
  27. #define RCAR_PWMCR_SYNC BIT(11)
  28. #define RCAR_PWMCR_SS0 BIT(4)
  29. #define RCAR_PWMCR_EN0 BIT(0)
  30. #define RCAR_PWMCNT 0x04
  31. #define RCAR_PWMCNT_CYC0_MASK 0x03ff0000
  32. #define RCAR_PWMCNT_CYC0_SHIFT 16
  33. #define RCAR_PWMCNT_PH0_MASK 0x000003ff
  34. #define RCAR_PWMCNT_PH0_SHIFT 0
  35. struct rcar_pwm_chip {
  36. void __iomem *base;
  37. struct clk *clk;
  38. };
  39. static inline struct rcar_pwm_chip *to_rcar_pwm_chip(struct pwm_chip *chip)
  40. {
  41. return pwmchip_get_drvdata(chip);
  42. }
  43. static void rcar_pwm_write(struct rcar_pwm_chip *rp, u32 data,
  44. unsigned int offset)
  45. {
  46. writel(data, rp->base + offset);
  47. }
  48. static u32 rcar_pwm_read(struct rcar_pwm_chip *rp, unsigned int offset)
  49. {
  50. return readl(rp->base + offset);
  51. }
  52. static void rcar_pwm_update(struct rcar_pwm_chip *rp, u32 mask, u32 data,
  53. unsigned int offset)
  54. {
  55. u32 value;
  56. value = rcar_pwm_read(rp, offset);
  57. value &= ~mask;
  58. value |= data & mask;
  59. rcar_pwm_write(rp, value, offset);
  60. }
  61. static int rcar_pwm_get_clock_division(struct rcar_pwm_chip *rp, int period_ns)
  62. {
  63. unsigned long clk_rate = clk_get_rate(rp->clk);
  64. u64 div, tmp;
  65. if (clk_rate == 0)
  66. return -EINVAL;
  67. div = (u64)NSEC_PER_SEC * RCAR_PWM_MAX_CYCLE;
  68. tmp = (u64)period_ns * clk_rate + div - 1;
  69. tmp = div64_u64(tmp, div);
  70. div = ilog2(tmp - 1) + 1;
  71. return (div <= RCAR_PWM_MAX_DIVISION) ? div : -ERANGE;
  72. }
  73. static void rcar_pwm_set_clock_control(struct rcar_pwm_chip *rp,
  74. unsigned int div)
  75. {
  76. u32 value;
  77. value = rcar_pwm_read(rp, RCAR_PWMCR);
  78. value &= ~(RCAR_PWMCR_CCMD | RCAR_PWMCR_CC0_MASK);
  79. if (div & 1)
  80. value |= RCAR_PWMCR_CCMD;
  81. div >>= 1;
  82. value |= div << RCAR_PWMCR_CC0_SHIFT;
  83. rcar_pwm_write(rp, value, RCAR_PWMCR);
  84. }
  85. static int rcar_pwm_set_counter(struct rcar_pwm_chip *rp, int div, int duty_ns,
  86. int period_ns)
  87. {
  88. unsigned long long one_cycle, tmp; /* 0.01 nanoseconds */
  89. unsigned long clk_rate = clk_get_rate(rp->clk);
  90. u32 cyc, ph;
  91. one_cycle = NSEC_PER_SEC * 100ULL << div;
  92. do_div(one_cycle, clk_rate);
  93. tmp = period_ns * 100ULL;
  94. do_div(tmp, one_cycle);
  95. cyc = (tmp << RCAR_PWMCNT_CYC0_SHIFT) & RCAR_PWMCNT_CYC0_MASK;
  96. tmp = duty_ns * 100ULL;
  97. do_div(tmp, one_cycle);
  98. ph = tmp & RCAR_PWMCNT_PH0_MASK;
  99. /* Avoid prohibited setting */
  100. if (cyc == 0 || ph == 0)
  101. return -EINVAL;
  102. rcar_pwm_write(rp, cyc | ph, RCAR_PWMCNT);
  103. return 0;
  104. }
  105. static int rcar_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
  106. {
  107. return pm_runtime_get_sync(pwmchip_parent(chip));
  108. }
  109. static void rcar_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
  110. {
  111. pm_runtime_put(pwmchip_parent(chip));
  112. }
  113. static int rcar_pwm_enable(struct rcar_pwm_chip *rp)
  114. {
  115. u32 value;
  116. /* Don't enable the PWM device if CYC0 or PH0 is 0 */
  117. value = rcar_pwm_read(rp, RCAR_PWMCNT);
  118. if ((value & RCAR_PWMCNT_CYC0_MASK) == 0 ||
  119. (value & RCAR_PWMCNT_PH0_MASK) == 0)
  120. return -EINVAL;
  121. rcar_pwm_update(rp, RCAR_PWMCR_EN0, RCAR_PWMCR_EN0, RCAR_PWMCR);
  122. return 0;
  123. }
  124. static void rcar_pwm_disable(struct rcar_pwm_chip *rp)
  125. {
  126. rcar_pwm_update(rp, RCAR_PWMCR_EN0, 0, RCAR_PWMCR);
  127. }
  128. static int rcar_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
  129. const struct pwm_state *state)
  130. {
  131. struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip);
  132. int div, ret;
  133. /* This HW/driver only supports normal polarity */
  134. if (state->polarity != PWM_POLARITY_NORMAL)
  135. return -EINVAL;
  136. if (!state->enabled) {
  137. rcar_pwm_disable(rp);
  138. return 0;
  139. }
  140. div = rcar_pwm_get_clock_division(rp, state->period);
  141. if (div < 0)
  142. return div;
  143. rcar_pwm_update(rp, RCAR_PWMCR_SYNC, RCAR_PWMCR_SYNC, RCAR_PWMCR);
  144. ret = rcar_pwm_set_counter(rp, div, state->duty_cycle, state->period);
  145. if (!ret)
  146. rcar_pwm_set_clock_control(rp, div);
  147. /* The SYNC should be set to 0 even if rcar_pwm_set_counter failed */
  148. rcar_pwm_update(rp, RCAR_PWMCR_SYNC, 0, RCAR_PWMCR);
  149. if (!ret)
  150. ret = rcar_pwm_enable(rp);
  151. return ret;
  152. }
  153. static const struct pwm_ops rcar_pwm_ops = {
  154. .request = rcar_pwm_request,
  155. .free = rcar_pwm_free,
  156. .apply = rcar_pwm_apply,
  157. };
  158. static int rcar_pwm_probe(struct platform_device *pdev)
  159. {
  160. struct pwm_chip *chip;
  161. struct rcar_pwm_chip *rcar_pwm;
  162. int ret;
  163. chip = devm_pwmchip_alloc(&pdev->dev, 1, sizeof(*rcar_pwm));
  164. if (IS_ERR(chip))
  165. return PTR_ERR(chip);
  166. rcar_pwm = to_rcar_pwm_chip(chip);
  167. rcar_pwm->base = devm_platform_ioremap_resource(pdev, 0);
  168. if (IS_ERR(rcar_pwm->base))
  169. return PTR_ERR(rcar_pwm->base);
  170. rcar_pwm->clk = devm_clk_get(&pdev->dev, NULL);
  171. if (IS_ERR(rcar_pwm->clk)) {
  172. dev_err(&pdev->dev, "cannot get clock\n");
  173. return PTR_ERR(rcar_pwm->clk);
  174. }
  175. chip->ops = &rcar_pwm_ops;
  176. platform_set_drvdata(pdev, chip);
  177. pm_runtime_enable(&pdev->dev);
  178. ret = pwmchip_add(chip);
  179. if (ret < 0) {
  180. dev_err(&pdev->dev, "failed to register PWM chip: %d\n", ret);
  181. pm_runtime_disable(&pdev->dev);
  182. return ret;
  183. }
  184. return 0;
  185. }
  186. static void rcar_pwm_remove(struct platform_device *pdev)
  187. {
  188. struct pwm_chip *chip = platform_get_drvdata(pdev);
  189. pwmchip_remove(chip);
  190. pm_runtime_disable(&pdev->dev);
  191. }
  192. static const struct of_device_id rcar_pwm_of_table[] = {
  193. { .compatible = "renesas,pwm-rcar", },
  194. { },
  195. };
  196. MODULE_DEVICE_TABLE(of, rcar_pwm_of_table);
  197. static struct platform_driver rcar_pwm_driver = {
  198. .probe = rcar_pwm_probe,
  199. .remove = rcar_pwm_remove,
  200. .driver = {
  201. .name = "pwm-rcar",
  202. .of_match_table = rcar_pwm_of_table,
  203. }
  204. };
  205. module_platform_driver(rcar_pwm_driver);
  206. MODULE_AUTHOR("Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>");
  207. MODULE_DESCRIPTION("Renesas PWM Timer Driver");
  208. MODULE_LICENSE("GPL v2");
  209. MODULE_ALIAS("platform:pwm-rcar");