pwm-rockchip.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * PWM driver for Rockchip SoCs
  4. *
  5. * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
  6. * Copyright (C) 2014 ROCKCHIP, Inc.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/io.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/property.h>
  14. #include <linux/pwm.h>
  15. #include <linux/time.h>
  16. #define PWM_CTRL_TIMER_EN (1 << 0)
  17. #define PWM_CTRL_OUTPUT_EN (1 << 3)
  18. #define PWM_ENABLE (1 << 0)
  19. #define PWM_CONTINUOUS (1 << 1)
  20. #define PWM_DUTY_POSITIVE (1 << 3)
  21. #define PWM_DUTY_NEGATIVE (0 << 3)
  22. #define PWM_INACTIVE_NEGATIVE (0 << 4)
  23. #define PWM_INACTIVE_POSITIVE (1 << 4)
  24. #define PWM_POLARITY_MASK (PWM_DUTY_POSITIVE | PWM_INACTIVE_POSITIVE)
  25. #define PWM_OUTPUT_LEFT (0 << 5)
  26. #define PWM_LOCK_EN (1 << 6)
  27. #define PWM_LP_DISABLE (0 << 8)
  28. struct rockchip_pwm_chip {
  29. struct clk *clk;
  30. struct clk *pclk;
  31. const struct rockchip_pwm_data *data;
  32. void __iomem *base;
  33. };
  34. struct rockchip_pwm_regs {
  35. unsigned long duty;
  36. unsigned long period;
  37. unsigned long cntr;
  38. unsigned long ctrl;
  39. };
  40. struct rockchip_pwm_data {
  41. struct rockchip_pwm_regs regs;
  42. unsigned int prescaler;
  43. bool supports_polarity;
  44. bool supports_lock;
  45. u32 enable_conf;
  46. };
  47. static inline struct rockchip_pwm_chip *to_rockchip_pwm_chip(struct pwm_chip *chip)
  48. {
  49. return pwmchip_get_drvdata(chip);
  50. }
  51. static int rockchip_pwm_get_state(struct pwm_chip *chip,
  52. struct pwm_device *pwm,
  53. struct pwm_state *state)
  54. {
  55. struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
  56. u32 enable_conf = pc->data->enable_conf;
  57. unsigned long clk_rate;
  58. u64 tmp;
  59. u32 val;
  60. int ret;
  61. ret = clk_enable(pc->pclk);
  62. if (ret)
  63. return ret;
  64. ret = clk_enable(pc->clk);
  65. if (ret)
  66. return ret;
  67. clk_rate = clk_get_rate(pc->clk);
  68. tmp = readl_relaxed(pc->base + pc->data->regs.period);
  69. tmp *= pc->data->prescaler * NSEC_PER_SEC;
  70. state->period = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
  71. tmp = readl_relaxed(pc->base + pc->data->regs.duty);
  72. tmp *= pc->data->prescaler * NSEC_PER_SEC;
  73. state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
  74. val = readl_relaxed(pc->base + pc->data->regs.ctrl);
  75. state->enabled = (val & enable_conf) == enable_conf;
  76. if (pc->data->supports_polarity && !(val & PWM_DUTY_POSITIVE))
  77. state->polarity = PWM_POLARITY_INVERSED;
  78. else
  79. state->polarity = PWM_POLARITY_NORMAL;
  80. clk_disable(pc->clk);
  81. clk_disable(pc->pclk);
  82. return 0;
  83. }
  84. static void rockchip_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  85. const struct pwm_state *state)
  86. {
  87. struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
  88. unsigned long period, duty;
  89. u64 clk_rate, div;
  90. u32 ctrl;
  91. clk_rate = clk_get_rate(pc->clk);
  92. /*
  93. * Since period and duty cycle registers have a width of 32
  94. * bits, every possible input period can be obtained using the
  95. * default prescaler value for all practical clock rate values.
  96. */
  97. div = clk_rate * state->period;
  98. period = DIV_ROUND_CLOSEST_ULL(div,
  99. pc->data->prescaler * NSEC_PER_SEC);
  100. div = clk_rate * state->duty_cycle;
  101. duty = DIV_ROUND_CLOSEST_ULL(div, pc->data->prescaler * NSEC_PER_SEC);
  102. /*
  103. * Lock the period and duty of previous configuration, then
  104. * change the duty and period, that would not be effective.
  105. */
  106. ctrl = readl_relaxed(pc->base + pc->data->regs.ctrl);
  107. if (pc->data->supports_lock) {
  108. ctrl |= PWM_LOCK_EN;
  109. writel_relaxed(ctrl, pc->base + pc->data->regs.ctrl);
  110. }
  111. writel(period, pc->base + pc->data->regs.period);
  112. writel(duty, pc->base + pc->data->regs.duty);
  113. if (pc->data->supports_polarity) {
  114. ctrl &= ~PWM_POLARITY_MASK;
  115. if (state->polarity == PWM_POLARITY_INVERSED)
  116. ctrl |= PWM_DUTY_NEGATIVE | PWM_INACTIVE_POSITIVE;
  117. else
  118. ctrl |= PWM_DUTY_POSITIVE | PWM_INACTIVE_NEGATIVE;
  119. }
  120. /*
  121. * Unlock and set polarity at the same time,
  122. * the configuration of duty, period and polarity
  123. * would be effective together at next period.
  124. */
  125. if (pc->data->supports_lock)
  126. ctrl &= ~PWM_LOCK_EN;
  127. writel(ctrl, pc->base + pc->data->regs.ctrl);
  128. }
  129. static int rockchip_pwm_enable(struct pwm_chip *chip,
  130. struct pwm_device *pwm,
  131. bool enable)
  132. {
  133. struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
  134. u32 enable_conf = pc->data->enable_conf;
  135. int ret;
  136. u32 val;
  137. if (enable) {
  138. ret = clk_enable(pc->clk);
  139. if (ret)
  140. return ret;
  141. }
  142. val = readl_relaxed(pc->base + pc->data->regs.ctrl);
  143. if (enable)
  144. val |= enable_conf;
  145. else
  146. val &= ~enable_conf;
  147. writel_relaxed(val, pc->base + pc->data->regs.ctrl);
  148. if (!enable)
  149. clk_disable(pc->clk);
  150. return 0;
  151. }
  152. static int rockchip_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
  153. const struct pwm_state *state)
  154. {
  155. struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
  156. struct pwm_state curstate;
  157. bool enabled;
  158. int ret = 0;
  159. ret = clk_enable(pc->pclk);
  160. if (ret)
  161. return ret;
  162. ret = clk_enable(pc->clk);
  163. if (ret)
  164. return ret;
  165. pwm_get_state(pwm, &curstate);
  166. enabled = curstate.enabled;
  167. if (state->polarity != curstate.polarity && enabled &&
  168. !pc->data->supports_lock) {
  169. ret = rockchip_pwm_enable(chip, pwm, false);
  170. if (ret)
  171. goto out;
  172. enabled = false;
  173. }
  174. rockchip_pwm_config(chip, pwm, state);
  175. if (state->enabled != enabled) {
  176. ret = rockchip_pwm_enable(chip, pwm, state->enabled);
  177. if (ret)
  178. goto out;
  179. }
  180. out:
  181. clk_disable(pc->clk);
  182. clk_disable(pc->pclk);
  183. return ret;
  184. }
  185. static const struct pwm_ops rockchip_pwm_ops = {
  186. .get_state = rockchip_pwm_get_state,
  187. .apply = rockchip_pwm_apply,
  188. };
  189. static const struct rockchip_pwm_data pwm_data_v1 = {
  190. .regs = {
  191. .duty = 0x04,
  192. .period = 0x08,
  193. .cntr = 0x00,
  194. .ctrl = 0x0c,
  195. },
  196. .prescaler = 2,
  197. .supports_polarity = false,
  198. .supports_lock = false,
  199. .enable_conf = PWM_CTRL_OUTPUT_EN | PWM_CTRL_TIMER_EN,
  200. };
  201. static const struct rockchip_pwm_data pwm_data_v2 = {
  202. .regs = {
  203. .duty = 0x08,
  204. .period = 0x04,
  205. .cntr = 0x00,
  206. .ctrl = 0x0c,
  207. },
  208. .prescaler = 1,
  209. .supports_polarity = true,
  210. .supports_lock = false,
  211. .enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
  212. PWM_CONTINUOUS,
  213. };
  214. static const struct rockchip_pwm_data pwm_data_vop = {
  215. .regs = {
  216. .duty = 0x08,
  217. .period = 0x04,
  218. .cntr = 0x0c,
  219. .ctrl = 0x00,
  220. },
  221. .prescaler = 1,
  222. .supports_polarity = true,
  223. .supports_lock = false,
  224. .enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
  225. PWM_CONTINUOUS,
  226. };
  227. static const struct rockchip_pwm_data pwm_data_v3 = {
  228. .regs = {
  229. .duty = 0x08,
  230. .period = 0x04,
  231. .cntr = 0x00,
  232. .ctrl = 0x0c,
  233. },
  234. .prescaler = 1,
  235. .supports_polarity = true,
  236. .supports_lock = true,
  237. .enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
  238. PWM_CONTINUOUS,
  239. };
  240. static const struct of_device_id rockchip_pwm_dt_ids[] = {
  241. { .compatible = "rockchip,rk2928-pwm", .data = &pwm_data_v1},
  242. { .compatible = "rockchip,rk3288-pwm", .data = &pwm_data_v2},
  243. { .compatible = "rockchip,vop-pwm", .data = &pwm_data_vop},
  244. { .compatible = "rockchip,rk3328-pwm", .data = &pwm_data_v3},
  245. { /* sentinel */ }
  246. };
  247. MODULE_DEVICE_TABLE(of, rockchip_pwm_dt_ids);
  248. static int rockchip_pwm_probe(struct platform_device *pdev)
  249. {
  250. struct pwm_chip *chip;
  251. struct rockchip_pwm_chip *pc;
  252. u32 enable_conf, ctrl;
  253. bool enabled;
  254. int ret, count;
  255. chip = devm_pwmchip_alloc(&pdev->dev, 1, sizeof(*pc));
  256. if (IS_ERR(chip))
  257. return PTR_ERR(chip);
  258. pc = to_rockchip_pwm_chip(chip);
  259. pc->base = devm_platform_ioremap_resource(pdev, 0);
  260. if (IS_ERR(pc->base))
  261. return PTR_ERR(pc->base);
  262. pc->clk = devm_clk_get(&pdev->dev, "pwm");
  263. if (IS_ERR(pc->clk)) {
  264. pc->clk = devm_clk_get(&pdev->dev, NULL);
  265. if (IS_ERR(pc->clk))
  266. return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk),
  267. "Can't get PWM clk\n");
  268. }
  269. count = of_count_phandle_with_args(pdev->dev.of_node,
  270. "clocks", "#clock-cells");
  271. if (count == 2)
  272. pc->pclk = devm_clk_get(&pdev->dev, "pclk");
  273. else
  274. pc->pclk = pc->clk;
  275. if (IS_ERR(pc->pclk))
  276. return dev_err_probe(&pdev->dev, PTR_ERR(pc->pclk), "Can't get APB clk\n");
  277. ret = clk_prepare_enable(pc->clk);
  278. if (ret)
  279. return dev_err_probe(&pdev->dev, ret, "Can't prepare enable PWM clk\n");
  280. ret = clk_prepare_enable(pc->pclk);
  281. if (ret) {
  282. dev_err_probe(&pdev->dev, ret, "Can't prepare enable APB clk\n");
  283. goto err_clk;
  284. }
  285. platform_set_drvdata(pdev, chip);
  286. pc->data = device_get_match_data(&pdev->dev);
  287. chip->ops = &rockchip_pwm_ops;
  288. enable_conf = pc->data->enable_conf;
  289. ctrl = readl_relaxed(pc->base + pc->data->regs.ctrl);
  290. enabled = (ctrl & enable_conf) == enable_conf;
  291. ret = pwmchip_add(chip);
  292. if (ret < 0) {
  293. dev_err_probe(&pdev->dev, ret, "pwmchip_add() failed\n");
  294. goto err_pclk;
  295. }
  296. /* Keep the PWM clk enabled if the PWM appears to be up and running. */
  297. if (!enabled)
  298. clk_disable(pc->clk);
  299. clk_disable(pc->pclk);
  300. return 0;
  301. err_pclk:
  302. clk_disable_unprepare(pc->pclk);
  303. err_clk:
  304. clk_disable_unprepare(pc->clk);
  305. return ret;
  306. }
  307. static void rockchip_pwm_remove(struct platform_device *pdev)
  308. {
  309. struct pwm_chip *chip = platform_get_drvdata(pdev);
  310. struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
  311. pwmchip_remove(chip);
  312. clk_unprepare(pc->pclk);
  313. clk_unprepare(pc->clk);
  314. }
  315. static struct platform_driver rockchip_pwm_driver = {
  316. .driver = {
  317. .name = "rockchip-pwm",
  318. .of_match_table = rockchip_pwm_dt_ids,
  319. },
  320. .probe = rockchip_pwm_probe,
  321. .remove = rockchip_pwm_remove,
  322. };
  323. module_platform_driver(rockchip_pwm_driver);
  324. MODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>");
  325. MODULE_DESCRIPTION("Rockchip SoC PWM driver");
  326. MODULE_LICENSE("GPL v2");