pwm-tiecap.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * ECAP PWM driver
  4. *
  5. * Copyright (C) 2012 Texas Instruments, Inc. - https://www.ti.com/
  6. */
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/io.h>
  10. #include <linux/err.h>
  11. #include <linux/clk.h>
  12. #include <linux/pm_runtime.h>
  13. #include <linux/pwm.h>
  14. #include <linux/of.h>
  15. /* ECAP registers and bits definitions */
  16. #define CAP1 0x08
  17. #define CAP2 0x0C
  18. #define CAP3 0x10
  19. #define CAP4 0x14
  20. #define ECCTL2 0x2A
  21. #define ECCTL2_APWM_POL_LOW BIT(10)
  22. #define ECCTL2_APWM_MODE BIT(9)
  23. #define ECCTL2_SYNC_SEL_DISA (BIT(7) | BIT(6))
  24. #define ECCTL2_TSCTR_FREERUN BIT(4)
  25. struct ecap_context {
  26. u32 cap3;
  27. u32 cap4;
  28. u16 ecctl2;
  29. };
  30. struct ecap_pwm_chip {
  31. unsigned int clk_rate;
  32. void __iomem *mmio_base;
  33. struct ecap_context ctx;
  34. };
  35. static inline struct ecap_pwm_chip *to_ecap_pwm_chip(struct pwm_chip *chip)
  36. {
  37. return pwmchip_get_drvdata(chip);
  38. }
  39. /*
  40. * period_ns = 10^9 * period_cycles / PWM_CLK_RATE
  41. * duty_ns = 10^9 * duty_cycles / PWM_CLK_RATE
  42. */
  43. static int ecap_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  44. int duty_ns, int period_ns, int enabled)
  45. {
  46. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  47. u32 period_cycles, duty_cycles;
  48. unsigned long long c;
  49. u16 value;
  50. c = pc->clk_rate;
  51. c = c * period_ns;
  52. do_div(c, NSEC_PER_SEC);
  53. period_cycles = (u32)c;
  54. if (period_cycles < 1) {
  55. period_cycles = 1;
  56. duty_cycles = 1;
  57. } else {
  58. c = pc->clk_rate;
  59. c = c * duty_ns;
  60. do_div(c, NSEC_PER_SEC);
  61. duty_cycles = (u32)c;
  62. }
  63. pm_runtime_get_sync(pwmchip_parent(chip));
  64. value = readw(pc->mmio_base + ECCTL2);
  65. /* Configure APWM mode & disable sync option */
  66. value |= ECCTL2_APWM_MODE | ECCTL2_SYNC_SEL_DISA;
  67. writew(value, pc->mmio_base + ECCTL2);
  68. if (!enabled) {
  69. /* Update active registers if not running */
  70. writel(duty_cycles, pc->mmio_base + CAP2);
  71. writel(period_cycles, pc->mmio_base + CAP1);
  72. } else {
  73. /*
  74. * Update shadow registers to configure period and
  75. * compare values. This helps current PWM period to
  76. * complete on reconfiguring
  77. */
  78. writel(duty_cycles, pc->mmio_base + CAP4);
  79. writel(period_cycles, pc->mmio_base + CAP3);
  80. }
  81. if (!enabled) {
  82. value = readw(pc->mmio_base + ECCTL2);
  83. /* Disable APWM mode to put APWM output Low */
  84. value &= ~ECCTL2_APWM_MODE;
  85. writew(value, pc->mmio_base + ECCTL2);
  86. }
  87. pm_runtime_put_sync(pwmchip_parent(chip));
  88. return 0;
  89. }
  90. static int ecap_pwm_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm,
  91. enum pwm_polarity polarity)
  92. {
  93. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  94. u16 value;
  95. pm_runtime_get_sync(pwmchip_parent(chip));
  96. value = readw(pc->mmio_base + ECCTL2);
  97. if (polarity == PWM_POLARITY_INVERSED)
  98. /* Duty cycle defines LOW period of PWM */
  99. value |= ECCTL2_APWM_POL_LOW;
  100. else
  101. /* Duty cycle defines HIGH period of PWM */
  102. value &= ~ECCTL2_APWM_POL_LOW;
  103. writew(value, pc->mmio_base + ECCTL2);
  104. pm_runtime_put_sync(pwmchip_parent(chip));
  105. return 0;
  106. }
  107. static int ecap_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  108. {
  109. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  110. u16 value;
  111. /* Leave clock enabled on enabling PWM */
  112. pm_runtime_get_sync(pwmchip_parent(chip));
  113. /*
  114. * Enable 'Free run Time stamp counter mode' to start counter
  115. * and 'APWM mode' to enable APWM output
  116. */
  117. value = readw(pc->mmio_base + ECCTL2);
  118. value |= ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE;
  119. writew(value, pc->mmio_base + ECCTL2);
  120. return 0;
  121. }
  122. static void ecap_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  123. {
  124. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  125. u16 value;
  126. /*
  127. * Disable 'Free run Time stamp counter mode' to stop counter
  128. * and 'APWM mode' to put APWM output to low
  129. */
  130. value = readw(pc->mmio_base + ECCTL2);
  131. value &= ~(ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE);
  132. writew(value, pc->mmio_base + ECCTL2);
  133. /* Disable clock on PWM disable */
  134. pm_runtime_put_sync(pwmchip_parent(chip));
  135. }
  136. static int ecap_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
  137. const struct pwm_state *state)
  138. {
  139. int err;
  140. int enabled = pwm->state.enabled;
  141. if (state->polarity != pwm->state.polarity) {
  142. if (enabled) {
  143. ecap_pwm_disable(chip, pwm);
  144. enabled = false;
  145. }
  146. err = ecap_pwm_set_polarity(chip, pwm, state->polarity);
  147. if (err)
  148. return err;
  149. }
  150. if (!state->enabled) {
  151. if (enabled)
  152. ecap_pwm_disable(chip, pwm);
  153. return 0;
  154. }
  155. if (state->period > NSEC_PER_SEC)
  156. return -ERANGE;
  157. err = ecap_pwm_config(chip, pwm, state->duty_cycle,
  158. state->period, enabled);
  159. if (err)
  160. return err;
  161. if (!enabled)
  162. return ecap_pwm_enable(chip, pwm);
  163. return 0;
  164. }
  165. static const struct pwm_ops ecap_pwm_ops = {
  166. .apply = ecap_pwm_apply,
  167. };
  168. static const struct of_device_id ecap_of_match[] = {
  169. { .compatible = "ti,am3352-ecap" },
  170. { .compatible = "ti,am33xx-ecap" },
  171. {},
  172. };
  173. MODULE_DEVICE_TABLE(of, ecap_of_match);
  174. static int ecap_pwm_probe(struct platform_device *pdev)
  175. {
  176. struct device_node *np = pdev->dev.of_node;
  177. struct ecap_pwm_chip *pc;
  178. struct pwm_chip *chip;
  179. struct clk *clk;
  180. int ret;
  181. chip = devm_pwmchip_alloc(&pdev->dev, 1, sizeof(*pc));
  182. if (IS_ERR(chip))
  183. return PTR_ERR(chip);
  184. pc = to_ecap_pwm_chip(chip);
  185. clk = devm_clk_get(&pdev->dev, "fck");
  186. if (IS_ERR(clk)) {
  187. if (of_device_is_compatible(np, "ti,am33xx-ecap")) {
  188. dev_warn(&pdev->dev, "Binding is obsolete.\n");
  189. clk = devm_clk_get(pdev->dev.parent, "fck");
  190. }
  191. }
  192. if (IS_ERR(clk)) {
  193. dev_err(&pdev->dev, "failed to get clock\n");
  194. return PTR_ERR(clk);
  195. }
  196. pc->clk_rate = clk_get_rate(clk);
  197. if (!pc->clk_rate) {
  198. dev_err(&pdev->dev, "failed to get clock rate\n");
  199. return -EINVAL;
  200. }
  201. chip->ops = &ecap_pwm_ops;
  202. pc->mmio_base = devm_platform_ioremap_resource(pdev, 0);
  203. if (IS_ERR(pc->mmio_base))
  204. return PTR_ERR(pc->mmio_base);
  205. ret = devm_pwmchip_add(&pdev->dev, chip);
  206. if (ret < 0) {
  207. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  208. return ret;
  209. }
  210. platform_set_drvdata(pdev, chip);
  211. pm_runtime_enable(&pdev->dev);
  212. return 0;
  213. }
  214. static void ecap_pwm_remove(struct platform_device *pdev)
  215. {
  216. pm_runtime_disable(&pdev->dev);
  217. }
  218. static void ecap_pwm_save_context(struct pwm_chip *chip)
  219. {
  220. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  221. pm_runtime_get_sync(pwmchip_parent(chip));
  222. pc->ctx.ecctl2 = readw(pc->mmio_base + ECCTL2);
  223. pc->ctx.cap4 = readl(pc->mmio_base + CAP4);
  224. pc->ctx.cap3 = readl(pc->mmio_base + CAP3);
  225. pm_runtime_put_sync(pwmchip_parent(chip));
  226. }
  227. static void ecap_pwm_restore_context(struct pwm_chip *chip)
  228. {
  229. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  230. writel(pc->ctx.cap3, pc->mmio_base + CAP3);
  231. writel(pc->ctx.cap4, pc->mmio_base + CAP4);
  232. writew(pc->ctx.ecctl2, pc->mmio_base + ECCTL2);
  233. }
  234. static int ecap_pwm_suspend(struct device *dev)
  235. {
  236. struct pwm_chip *chip = dev_get_drvdata(dev);
  237. struct pwm_device *pwm = chip->pwms;
  238. ecap_pwm_save_context(chip);
  239. /* Disable explicitly if PWM is running */
  240. if (pwm_is_enabled(pwm))
  241. pm_runtime_put_sync(dev);
  242. return 0;
  243. }
  244. static int ecap_pwm_resume(struct device *dev)
  245. {
  246. struct pwm_chip *chip = dev_get_drvdata(dev);
  247. struct pwm_device *pwm = chip->pwms;
  248. /* Enable explicitly if PWM was running */
  249. if (pwm_is_enabled(pwm))
  250. pm_runtime_get_sync(dev);
  251. ecap_pwm_restore_context(chip);
  252. return 0;
  253. }
  254. static DEFINE_SIMPLE_DEV_PM_OPS(ecap_pwm_pm_ops, ecap_pwm_suspend, ecap_pwm_resume);
  255. static struct platform_driver ecap_pwm_driver = {
  256. .driver = {
  257. .name = "ecap",
  258. .of_match_table = ecap_of_match,
  259. .pm = pm_ptr(&ecap_pwm_pm_ops),
  260. },
  261. .probe = ecap_pwm_probe,
  262. .remove = ecap_pwm_remove,
  263. };
  264. module_platform_driver(ecap_pwm_driver);
  265. MODULE_DESCRIPTION("ECAP PWM driver");
  266. MODULE_AUTHOR("Texas Instruments");
  267. MODULE_LICENSE("GPL");