reset-ma35d1.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2023 Nuvoton Technology Corp.
  4. * Author: Chi-Fang Li <cfli0@nuvoton.com>
  5. */
  6. #include <linux/bits.h>
  7. #include <linux/container_of.h>
  8. #include <linux/device.h>
  9. #include <linux/err.h>
  10. #include <linux/io.h>
  11. #include <linux/kernel.h>
  12. #include <linux/of.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/reboot.h>
  15. #include <linux/reset-controller.h>
  16. #include <linux/spinlock.h>
  17. #include <dt-bindings/reset/nuvoton,ma35d1-reset.h>
  18. struct ma35d1_reset_data {
  19. struct reset_controller_dev rcdev;
  20. struct notifier_block restart_handler;
  21. void __iomem *base;
  22. /* protect registers against concurrent read-modify-write */
  23. spinlock_t lock;
  24. };
  25. static const struct {
  26. u32 reg_ofs;
  27. u32 bit;
  28. } ma35d1_reset_map[] = {
  29. [MA35D1_RESET_CHIP] = {0x20, 0},
  30. [MA35D1_RESET_CA35CR0] = {0x20, 1},
  31. [MA35D1_RESET_CA35CR1] = {0x20, 2},
  32. [MA35D1_RESET_CM4] = {0x20, 3},
  33. [MA35D1_RESET_PDMA0] = {0x20, 4},
  34. [MA35D1_RESET_PDMA1] = {0x20, 5},
  35. [MA35D1_RESET_PDMA2] = {0x20, 6},
  36. [MA35D1_RESET_PDMA3] = {0x20, 7},
  37. [MA35D1_RESET_DISP] = {0x20, 9},
  38. [MA35D1_RESET_VCAP0] = {0x20, 10},
  39. [MA35D1_RESET_VCAP1] = {0x20, 11},
  40. [MA35D1_RESET_GFX] = {0x20, 12},
  41. [MA35D1_RESET_VDEC] = {0x20, 13},
  42. [MA35D1_RESET_WHC0] = {0x20, 14},
  43. [MA35D1_RESET_WHC1] = {0x20, 15},
  44. [MA35D1_RESET_GMAC0] = {0x20, 16},
  45. [MA35D1_RESET_GMAC1] = {0x20, 17},
  46. [MA35D1_RESET_HWSEM] = {0x20, 18},
  47. [MA35D1_RESET_EBI] = {0x20, 19},
  48. [MA35D1_RESET_HSUSBH0] = {0x20, 20},
  49. [MA35D1_RESET_HSUSBH1] = {0x20, 21},
  50. [MA35D1_RESET_HSUSBD] = {0x20, 22},
  51. [MA35D1_RESET_USBHL] = {0x20, 23},
  52. [MA35D1_RESET_SDH0] = {0x20, 24},
  53. [MA35D1_RESET_SDH1] = {0x20, 25},
  54. [MA35D1_RESET_NAND] = {0x20, 26},
  55. [MA35D1_RESET_GPIO] = {0x20, 27},
  56. [MA35D1_RESET_MCTLP] = {0x20, 28},
  57. [MA35D1_RESET_MCTLC] = {0x20, 29},
  58. [MA35D1_RESET_DDRPUB] = {0x20, 30},
  59. [MA35D1_RESET_TMR0] = {0x24, 2},
  60. [MA35D1_RESET_TMR1] = {0x24, 3},
  61. [MA35D1_RESET_TMR2] = {0x24, 4},
  62. [MA35D1_RESET_TMR3] = {0x24, 5},
  63. [MA35D1_RESET_I2C0] = {0x24, 8},
  64. [MA35D1_RESET_I2C1] = {0x24, 9},
  65. [MA35D1_RESET_I2C2] = {0x24, 10},
  66. [MA35D1_RESET_I2C3] = {0x24, 11},
  67. [MA35D1_RESET_QSPI0] = {0x24, 12},
  68. [MA35D1_RESET_SPI0] = {0x24, 13},
  69. [MA35D1_RESET_SPI1] = {0x24, 14},
  70. [MA35D1_RESET_SPI2] = {0x24, 15},
  71. [MA35D1_RESET_UART0] = {0x24, 16},
  72. [MA35D1_RESET_UART1] = {0x24, 17},
  73. [MA35D1_RESET_UART2] = {0x24, 18},
  74. [MA35D1_RESET_UART3] = {0x24, 19},
  75. [MA35D1_RESET_UART4] = {0x24, 20},
  76. [MA35D1_RESET_UART5] = {0x24, 21},
  77. [MA35D1_RESET_UART6] = {0x24, 22},
  78. [MA35D1_RESET_UART7] = {0x24, 23},
  79. [MA35D1_RESET_CANFD0] = {0x24, 24},
  80. [MA35D1_RESET_CANFD1] = {0x24, 25},
  81. [MA35D1_RESET_EADC0] = {0x24, 28},
  82. [MA35D1_RESET_I2S0] = {0x24, 29},
  83. [MA35D1_RESET_SC0] = {0x28, 0},
  84. [MA35D1_RESET_SC1] = {0x28, 1},
  85. [MA35D1_RESET_QSPI1] = {0x28, 4},
  86. [MA35D1_RESET_SPI3] = {0x28, 6},
  87. [MA35D1_RESET_EPWM0] = {0x28, 16},
  88. [MA35D1_RESET_EPWM1] = {0x28, 17},
  89. [MA35D1_RESET_QEI0] = {0x28, 22},
  90. [MA35D1_RESET_QEI1] = {0x28, 23},
  91. [MA35D1_RESET_ECAP0] = {0x28, 26},
  92. [MA35D1_RESET_ECAP1] = {0x28, 27},
  93. [MA35D1_RESET_CANFD2] = {0x28, 28},
  94. [MA35D1_RESET_ADC0] = {0x28, 31},
  95. [MA35D1_RESET_TMR4] = {0x2C, 0},
  96. [MA35D1_RESET_TMR5] = {0x2C, 1},
  97. [MA35D1_RESET_TMR6] = {0x2C, 2},
  98. [MA35D1_RESET_TMR7] = {0x2C, 3},
  99. [MA35D1_RESET_TMR8] = {0x2C, 4},
  100. [MA35D1_RESET_TMR9] = {0x2C, 5},
  101. [MA35D1_RESET_TMR10] = {0x2C, 6},
  102. [MA35D1_RESET_TMR11] = {0x2C, 7},
  103. [MA35D1_RESET_UART8] = {0x2C, 8},
  104. [MA35D1_RESET_UART9] = {0x2C, 9},
  105. [MA35D1_RESET_UART10] = {0x2C, 10},
  106. [MA35D1_RESET_UART11] = {0x2C, 11},
  107. [MA35D1_RESET_UART12] = {0x2C, 12},
  108. [MA35D1_RESET_UART13] = {0x2C, 13},
  109. [MA35D1_RESET_UART14] = {0x2C, 14},
  110. [MA35D1_RESET_UART15] = {0x2C, 15},
  111. [MA35D1_RESET_UART16] = {0x2C, 16},
  112. [MA35D1_RESET_I2S1] = {0x2C, 17},
  113. [MA35D1_RESET_I2C4] = {0x2C, 18},
  114. [MA35D1_RESET_I2C5] = {0x2C, 19},
  115. [MA35D1_RESET_EPWM2] = {0x2C, 20},
  116. [MA35D1_RESET_ECAP2] = {0x2C, 21},
  117. [MA35D1_RESET_QEI2] = {0x2C, 22},
  118. [MA35D1_RESET_CANFD3] = {0x2C, 23},
  119. [MA35D1_RESET_KPI] = {0x2C, 24},
  120. [MA35D1_RESET_GIC] = {0x2C, 28},
  121. [MA35D1_RESET_SSMCC] = {0x2C, 30},
  122. [MA35D1_RESET_SSPCC] = {0x2C, 31}
  123. };
  124. static int ma35d1_restart_handler(struct notifier_block *this, unsigned long mode, void *cmd)
  125. {
  126. struct ma35d1_reset_data *data =
  127. container_of(this, struct ma35d1_reset_data, restart_handler);
  128. u32 id = MA35D1_RESET_CHIP;
  129. writel_relaxed(BIT(ma35d1_reset_map[id].bit),
  130. data->base + ma35d1_reset_map[id].reg_ofs);
  131. return 0;
  132. }
  133. static int ma35d1_reset_update(struct reset_controller_dev *rcdev, unsigned long id, bool assert)
  134. {
  135. struct ma35d1_reset_data *data = container_of(rcdev, struct ma35d1_reset_data, rcdev);
  136. unsigned long flags;
  137. u32 reg;
  138. if (WARN_ON_ONCE(id >= ARRAY_SIZE(ma35d1_reset_map)))
  139. return -EINVAL;
  140. spin_lock_irqsave(&data->lock, flags);
  141. reg = readl_relaxed(data->base + ma35d1_reset_map[id].reg_ofs);
  142. if (assert)
  143. reg |= BIT(ma35d1_reset_map[id].bit);
  144. else
  145. reg &= ~(BIT(ma35d1_reset_map[id].bit));
  146. writel_relaxed(reg, data->base + ma35d1_reset_map[id].reg_ofs);
  147. spin_unlock_irqrestore(&data->lock, flags);
  148. return 0;
  149. }
  150. static int ma35d1_reset_assert(struct reset_controller_dev *rcdev, unsigned long id)
  151. {
  152. return ma35d1_reset_update(rcdev, id, true);
  153. }
  154. static int ma35d1_reset_deassert(struct reset_controller_dev *rcdev, unsigned long id)
  155. {
  156. return ma35d1_reset_update(rcdev, id, false);
  157. }
  158. static int ma35d1_reset_status(struct reset_controller_dev *rcdev, unsigned long id)
  159. {
  160. struct ma35d1_reset_data *data = container_of(rcdev, struct ma35d1_reset_data, rcdev);
  161. u32 reg;
  162. if (WARN_ON_ONCE(id >= ARRAY_SIZE(ma35d1_reset_map)))
  163. return -EINVAL;
  164. reg = readl_relaxed(data->base + ma35d1_reset_map[id].reg_ofs);
  165. return !!(reg & BIT(ma35d1_reset_map[id].bit));
  166. }
  167. static const struct reset_control_ops ma35d1_reset_ops = {
  168. .assert = ma35d1_reset_assert,
  169. .deassert = ma35d1_reset_deassert,
  170. .status = ma35d1_reset_status,
  171. };
  172. static const struct of_device_id ma35d1_reset_dt_ids[] = {
  173. { .compatible = "nuvoton,ma35d1-reset" },
  174. { },
  175. };
  176. static int ma35d1_reset_probe(struct platform_device *pdev)
  177. {
  178. struct ma35d1_reset_data *reset_data;
  179. struct device *dev = &pdev->dev;
  180. int err;
  181. if (!pdev->dev.of_node) {
  182. dev_err(&pdev->dev, "Device tree node not found\n");
  183. return -EINVAL;
  184. }
  185. reset_data = devm_kzalloc(dev, sizeof(*reset_data), GFP_KERNEL);
  186. if (!reset_data)
  187. return -ENOMEM;
  188. reset_data->base = devm_platform_ioremap_resource(pdev, 0);
  189. if (IS_ERR(reset_data->base))
  190. return PTR_ERR(reset_data->base);
  191. reset_data->rcdev.owner = THIS_MODULE;
  192. reset_data->rcdev.nr_resets = MA35D1_RESET_COUNT;
  193. reset_data->rcdev.ops = &ma35d1_reset_ops;
  194. reset_data->rcdev.of_node = dev->of_node;
  195. reset_data->restart_handler.notifier_call = ma35d1_restart_handler;
  196. reset_data->restart_handler.priority = 192;
  197. spin_lock_init(&reset_data->lock);
  198. err = register_restart_handler(&reset_data->restart_handler);
  199. if (err)
  200. dev_warn(&pdev->dev, "failed to register restart handler\n");
  201. return devm_reset_controller_register(dev, &reset_data->rcdev);
  202. }
  203. static struct platform_driver ma35d1_reset_driver = {
  204. .probe = ma35d1_reset_probe,
  205. .driver = {
  206. .name = "ma35d1-reset",
  207. .of_match_table = ma35d1_reset_dt_ids,
  208. },
  209. };
  210. builtin_platform_driver(ma35d1_reset_driver);