rtc-ds1307.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
  4. *
  5. * Copyright (C) 2005 James Chapman (ds1337 core)
  6. * Copyright (C) 2006 David Brownell
  7. * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
  8. * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
  9. */
  10. #include <linux/bcd.h>
  11. #include <linux/i2c.h>
  12. #include <linux/init.h>
  13. #include <linux/kstrtox.h>
  14. #include <linux/mod_devicetable.h>
  15. #include <linux/module.h>
  16. #include <linux/property.h>
  17. #include <linux/rtc/ds1307.h>
  18. #include <linux/rtc.h>
  19. #include <linux/slab.h>
  20. #include <linux/string.h>
  21. #include <linux/hwmon.h>
  22. #include <linux/hwmon-sysfs.h>
  23. #include <linux/clk-provider.h>
  24. #include <linux/regmap.h>
  25. #include <linux/watchdog.h>
  26. /*
  27. * We can't determine type by probing, but if we expect pre-Linux code
  28. * to have set the chip up as a clock (turning on the oscillator and
  29. * setting the date and time), Linux can ignore the non-clock features.
  30. * That's a natural job for a factory or repair bench.
  31. */
  32. enum ds_type {
  33. unknown_ds_type, /* always first and 0 */
  34. ds_1307,
  35. ds_1308,
  36. ds_1337,
  37. ds_1338,
  38. ds_1339,
  39. ds_1340,
  40. ds_1341,
  41. ds_1388,
  42. ds_3231,
  43. m41t0,
  44. m41t00,
  45. m41t11,
  46. mcp794xx,
  47. rx_8025,
  48. rx_8130,
  49. last_ds_type /* always last */
  50. /* rs5c372 too? different address... */
  51. };
  52. /* RTC registers don't differ much, except for the century flag */
  53. #define DS1307_REG_SECS 0x00 /* 00-59 */
  54. # define DS1307_BIT_CH 0x80
  55. # define DS1340_BIT_nEOSC 0x80
  56. # define MCP794XX_BIT_ST 0x80
  57. #define DS1307_REG_MIN 0x01 /* 00-59 */
  58. # define M41T0_BIT_OF 0x80
  59. #define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
  60. # define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
  61. # define DS1307_BIT_PM 0x20 /* in REG_HOUR */
  62. # define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
  63. # define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
  64. #define DS1307_REG_WDAY 0x03 /* 01-07 */
  65. # define MCP794XX_BIT_OSCRUN BIT(5)
  66. # define MCP794XX_BIT_VBATEN 0x08
  67. #define DS1307_REG_MDAY 0x04 /* 01-31 */
  68. #define DS1307_REG_MONTH 0x05 /* 01-12 */
  69. # define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
  70. #define DS1307_REG_YEAR 0x06 /* 00-99 */
  71. /*
  72. * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
  73. * start at 7, and they differ a LOT. Only control and status matter for
  74. * basic RTC date and time functionality; be careful using them.
  75. */
  76. #define DS1307_REG_CONTROL 0x07 /* or ds1338 */
  77. # define DS1307_BIT_OUT 0x80
  78. # define DS1338_BIT_OSF 0x20
  79. # define DS1307_BIT_SQWE 0x10
  80. # define DS1307_BIT_RS1 0x02
  81. # define DS1307_BIT_RS0 0x01
  82. #define DS1337_REG_CONTROL 0x0e
  83. # define DS1337_BIT_nEOSC 0x80
  84. # define DS1339_BIT_BBSQI 0x20
  85. # define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
  86. # define DS1337_BIT_RS2 0x10
  87. # define DS1337_BIT_RS1 0x08
  88. # define DS1337_BIT_INTCN 0x04
  89. # define DS1337_BIT_A2IE 0x02
  90. # define DS1337_BIT_A1IE 0x01
  91. #define DS1340_REG_CONTROL 0x07
  92. # define DS1340_BIT_OUT 0x80
  93. # define DS1340_BIT_FT 0x40
  94. # define DS1340_BIT_CALIB_SIGN 0x20
  95. # define DS1340_M_CALIBRATION 0x1f
  96. #define DS1340_REG_FLAG 0x09
  97. # define DS1340_BIT_OSF 0x80
  98. #define DS1337_REG_STATUS 0x0f
  99. # define DS1337_BIT_OSF 0x80
  100. # define DS3231_BIT_EN32KHZ 0x08
  101. # define DS1337_BIT_A2I 0x02
  102. # define DS1337_BIT_A1I 0x01
  103. #define DS1339_REG_ALARM1_SECS 0x07
  104. #define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
  105. #define RX8025_REG_CTRL1 0x0e
  106. # define RX8025_BIT_2412 0x20
  107. #define RX8025_REG_CTRL2 0x0f
  108. # define RX8025_BIT_PON 0x10
  109. # define RX8025_BIT_VDET 0x40
  110. # define RX8025_BIT_XST 0x20
  111. #define RX8130_REG_ALARM_MIN 0x17
  112. #define RX8130_REG_ALARM_HOUR 0x18
  113. #define RX8130_REG_ALARM_WEEK_OR_DAY 0x19
  114. #define RX8130_REG_EXTENSION 0x1c
  115. #define RX8130_REG_EXTENSION_WADA BIT(3)
  116. #define RX8130_REG_FLAG 0x1d
  117. #define RX8130_REG_FLAG_VLF BIT(1)
  118. #define RX8130_REG_FLAG_AF BIT(3)
  119. #define RX8130_REG_CONTROL0 0x1e
  120. #define RX8130_REG_CONTROL0_AIE BIT(3)
  121. #define RX8130_REG_CONTROL1 0x1f
  122. #define RX8130_REG_CONTROL1_INIEN BIT(4)
  123. #define RX8130_REG_CONTROL1_CHGEN BIT(5)
  124. #define MCP794XX_REG_CONTROL 0x07
  125. # define MCP794XX_BIT_ALM0_EN 0x10
  126. # define MCP794XX_BIT_ALM1_EN 0x20
  127. #define MCP794XX_REG_ALARM0_BASE 0x0a
  128. #define MCP794XX_REG_ALARM0_CTRL 0x0d
  129. #define MCP794XX_REG_ALARM1_BASE 0x11
  130. #define MCP794XX_REG_ALARM1_CTRL 0x14
  131. # define MCP794XX_BIT_ALMX_IF BIT(3)
  132. # define MCP794XX_BIT_ALMX_C0 BIT(4)
  133. # define MCP794XX_BIT_ALMX_C1 BIT(5)
  134. # define MCP794XX_BIT_ALMX_C2 BIT(6)
  135. # define MCP794XX_BIT_ALMX_POL BIT(7)
  136. # define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
  137. MCP794XX_BIT_ALMX_C1 | \
  138. MCP794XX_BIT_ALMX_C2)
  139. #define M41TXX_REG_CONTROL 0x07
  140. # define M41TXX_BIT_OUT BIT(7)
  141. # define M41TXX_BIT_FT BIT(6)
  142. # define M41TXX_BIT_CALIB_SIGN BIT(5)
  143. # define M41TXX_M_CALIBRATION GENMASK(4, 0)
  144. #define DS1388_REG_WDOG_HUN_SECS 0x08
  145. #define DS1388_REG_WDOG_SECS 0x09
  146. #define DS1388_REG_FLAG 0x0b
  147. # define DS1388_BIT_WF BIT(6)
  148. # define DS1388_BIT_OSF BIT(7)
  149. #define DS1388_REG_CONTROL 0x0c
  150. # define DS1388_BIT_RST BIT(0)
  151. # define DS1388_BIT_WDE BIT(1)
  152. # define DS1388_BIT_nEOSC BIT(7)
  153. /* negative offset step is -2.034ppm */
  154. #define M41TXX_NEG_OFFSET_STEP_PPB 2034
  155. /* positive offset step is +4.068ppm */
  156. #define M41TXX_POS_OFFSET_STEP_PPB 4068
  157. /* Min and max values supported with 'offset' interface by M41TXX */
  158. #define M41TXX_MIN_OFFSET ((-31) * M41TXX_NEG_OFFSET_STEP_PPB)
  159. #define M41TXX_MAX_OFFSET ((31) * M41TXX_POS_OFFSET_STEP_PPB)
  160. struct ds1307 {
  161. enum ds_type type;
  162. struct device *dev;
  163. struct regmap *regmap;
  164. const char *name;
  165. struct rtc_device *rtc;
  166. #ifdef CONFIG_COMMON_CLK
  167. struct clk_hw clks[2];
  168. #endif
  169. };
  170. struct chip_desc {
  171. unsigned alarm:1;
  172. u16 nvram_offset;
  173. u16 nvram_size;
  174. u8 offset; /* register's offset */
  175. u8 century_reg;
  176. u8 century_enable_bit;
  177. u8 century_bit;
  178. u8 bbsqi_bit;
  179. irq_handler_t irq_handler;
  180. const struct rtc_class_ops *rtc_ops;
  181. u16 trickle_charger_reg;
  182. u8 (*do_trickle_setup)(struct ds1307 *, u32,
  183. bool);
  184. /* Does the RTC require trickle-resistor-ohms to select the value of
  185. * the resistor between Vcc and Vbackup?
  186. */
  187. bool requires_trickle_resistor;
  188. /* Some RTC's batteries and supercaps were charged by default, others
  189. * allow charging but were not configured previously to do so.
  190. * Remember this behavior to stay backwards compatible.
  191. */
  192. bool charge_default;
  193. };
  194. static const struct chip_desc chips[last_ds_type];
  195. static int ds1307_get_time(struct device *dev, struct rtc_time *t)
  196. {
  197. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  198. int tmp, ret;
  199. const struct chip_desc *chip = &chips[ds1307->type];
  200. u8 regs[7];
  201. if (ds1307->type == rx_8130) {
  202. unsigned int regflag;
  203. ret = regmap_read(ds1307->regmap, RX8130_REG_FLAG, &regflag);
  204. if (ret) {
  205. dev_err(dev, "%s error %d\n", "read", ret);
  206. return ret;
  207. }
  208. if (regflag & RX8130_REG_FLAG_VLF) {
  209. dev_warn_once(dev, "oscillator failed, set time!\n");
  210. return -EINVAL;
  211. }
  212. }
  213. /* read the RTC date and time registers all at once */
  214. ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  215. sizeof(regs));
  216. if (ret) {
  217. dev_err(dev, "%s error %d\n", "read", ret);
  218. return ret;
  219. }
  220. dev_dbg(dev, "%s: %7ph\n", "read", regs);
  221. /* if oscillator fail bit is set, no data can be trusted */
  222. if (ds1307->type == m41t0 &&
  223. regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
  224. dev_warn_once(dev, "oscillator failed, set time!\n");
  225. return -EINVAL;
  226. } else if (ds1307->type == mcp794xx &&
  227. !(regs[DS1307_REG_WDAY] & MCP794XX_BIT_OSCRUN)) {
  228. dev_warn_once(dev, "oscillator failed, set time!\n");
  229. return -EINVAL;
  230. }
  231. tmp = regs[DS1307_REG_SECS];
  232. switch (ds1307->type) {
  233. case ds_1307:
  234. case m41t0:
  235. case m41t00:
  236. case m41t11:
  237. if (tmp & DS1307_BIT_CH)
  238. return -EINVAL;
  239. break;
  240. case ds_1308:
  241. case ds_1338:
  242. if (tmp & DS1307_BIT_CH)
  243. return -EINVAL;
  244. ret = regmap_read(ds1307->regmap, DS1307_REG_CONTROL, &tmp);
  245. if (ret)
  246. return ret;
  247. if (tmp & DS1338_BIT_OSF)
  248. return -EINVAL;
  249. break;
  250. case ds_1340:
  251. if (tmp & DS1340_BIT_nEOSC)
  252. return -EINVAL;
  253. ret = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
  254. if (ret)
  255. return ret;
  256. if (tmp & DS1340_BIT_OSF)
  257. return -EINVAL;
  258. break;
  259. case ds_1388:
  260. ret = regmap_read(ds1307->regmap, DS1388_REG_FLAG, &tmp);
  261. if (ret)
  262. return ret;
  263. if (tmp & DS1388_BIT_OSF)
  264. return -EINVAL;
  265. break;
  266. case mcp794xx:
  267. if (!(tmp & MCP794XX_BIT_ST))
  268. return -EINVAL;
  269. break;
  270. default:
  271. break;
  272. }
  273. t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f);
  274. t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f);
  275. tmp = regs[DS1307_REG_HOUR] & 0x3f;
  276. t->tm_hour = bcd2bin(tmp);
  277. /* rx8130 is bit position, not BCD */
  278. if (ds1307->type == rx_8130)
  279. t->tm_wday = fls(regs[DS1307_REG_WDAY] & 0x7f);
  280. else
  281. t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1;
  282. t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f);
  283. tmp = regs[DS1307_REG_MONTH] & 0x1f;
  284. t->tm_mon = bcd2bin(tmp) - 1;
  285. t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100;
  286. if (regs[chip->century_reg] & chip->century_bit &&
  287. IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
  288. t->tm_year += 100;
  289. dev_dbg(dev, "%s secs=%d, mins=%d, "
  290. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  291. "read", t->tm_sec, t->tm_min,
  292. t->tm_hour, t->tm_mday,
  293. t->tm_mon, t->tm_year, t->tm_wday);
  294. return 0;
  295. }
  296. static int ds1307_set_time(struct device *dev, struct rtc_time *t)
  297. {
  298. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  299. const struct chip_desc *chip = &chips[ds1307->type];
  300. int result;
  301. int tmp;
  302. u8 regs[7];
  303. dev_dbg(dev, "%s secs=%d, mins=%d, "
  304. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  305. "write", t->tm_sec, t->tm_min,
  306. t->tm_hour, t->tm_mday,
  307. t->tm_mon, t->tm_year, t->tm_wday);
  308. if (t->tm_year < 100)
  309. return -EINVAL;
  310. #ifdef CONFIG_RTC_DRV_DS1307_CENTURY
  311. if (t->tm_year > (chip->century_bit ? 299 : 199))
  312. return -EINVAL;
  313. #else
  314. if (t->tm_year > 199)
  315. return -EINVAL;
  316. #endif
  317. regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
  318. regs[DS1307_REG_MIN] = bin2bcd(t->tm_min);
  319. regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
  320. /* rx8130 is bit position, not BCD */
  321. if (ds1307->type == rx_8130)
  322. regs[DS1307_REG_WDAY] = 1 << t->tm_wday;
  323. else
  324. regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
  325. regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
  326. regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
  327. /* assume 20YY not 19YY */
  328. tmp = t->tm_year % 100;
  329. regs[DS1307_REG_YEAR] = bin2bcd(tmp);
  330. if (chip->century_enable_bit)
  331. regs[chip->century_reg] |= chip->century_enable_bit;
  332. if (t->tm_year > 199 && chip->century_bit)
  333. regs[chip->century_reg] |= chip->century_bit;
  334. switch (ds1307->type) {
  335. case ds_1308:
  336. case ds_1338:
  337. regmap_update_bits(ds1307->regmap, DS1307_REG_CONTROL,
  338. DS1338_BIT_OSF, 0);
  339. break;
  340. case ds_1340:
  341. regmap_update_bits(ds1307->regmap, DS1340_REG_FLAG,
  342. DS1340_BIT_OSF, 0);
  343. break;
  344. case ds_1388:
  345. regmap_update_bits(ds1307->regmap, DS1388_REG_FLAG,
  346. DS1388_BIT_OSF, 0);
  347. break;
  348. case mcp794xx:
  349. /*
  350. * these bits were cleared when preparing the date/time
  351. * values and need to be set again before writing the
  352. * regsfer out to the device.
  353. */
  354. regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
  355. regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
  356. break;
  357. default:
  358. break;
  359. }
  360. dev_dbg(dev, "%s: %7ph\n", "write", regs);
  361. result = regmap_bulk_write(ds1307->regmap, chip->offset, regs,
  362. sizeof(regs));
  363. if (result) {
  364. dev_err(dev, "%s error %d\n", "write", result);
  365. return result;
  366. }
  367. if (ds1307->type == rx_8130) {
  368. /* clear Voltage Loss Flag as data is available now */
  369. result = regmap_write(ds1307->regmap, RX8130_REG_FLAG,
  370. ~(u8)RX8130_REG_FLAG_VLF);
  371. if (result) {
  372. dev_err(dev, "%s error %d\n", "write", result);
  373. return result;
  374. }
  375. }
  376. return 0;
  377. }
  378. static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  379. {
  380. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  381. int ret;
  382. u8 regs[9];
  383. /* read all ALARM1, ALARM2, and status registers at once */
  384. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
  385. regs, sizeof(regs));
  386. if (ret) {
  387. dev_err(dev, "%s error %d\n", "alarm read", ret);
  388. return ret;
  389. }
  390. dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
  391. &regs[0], &regs[4], &regs[7]);
  392. /*
  393. * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
  394. * and that all four fields are checked matches
  395. */
  396. t->time.tm_sec = bcd2bin(regs[0] & 0x7f);
  397. t->time.tm_min = bcd2bin(regs[1] & 0x7f);
  398. t->time.tm_hour = bcd2bin(regs[2] & 0x3f);
  399. t->time.tm_mday = bcd2bin(regs[3] & 0x3f);
  400. /* ... and status */
  401. t->enabled = !!(regs[7] & DS1337_BIT_A1IE);
  402. t->pending = !!(regs[8] & DS1337_BIT_A1I);
  403. dev_dbg(dev, "%s secs=%d, mins=%d, "
  404. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  405. "alarm read", t->time.tm_sec, t->time.tm_min,
  406. t->time.tm_hour, t->time.tm_mday,
  407. t->enabled, t->pending);
  408. return 0;
  409. }
  410. static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  411. {
  412. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  413. unsigned char regs[9];
  414. u8 control, status;
  415. int ret;
  416. dev_dbg(dev, "%s secs=%d, mins=%d, "
  417. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  418. "alarm set", t->time.tm_sec, t->time.tm_min,
  419. t->time.tm_hour, t->time.tm_mday,
  420. t->enabled, t->pending);
  421. /* read current status of both alarms and the chip */
  422. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  423. sizeof(regs));
  424. if (ret) {
  425. dev_err(dev, "%s error %d\n", "alarm write", ret);
  426. return ret;
  427. }
  428. control = regs[7];
  429. status = regs[8];
  430. dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
  431. &regs[0], &regs[4], control, status);
  432. /* set ALARM1, using 24 hour and day-of-month modes */
  433. regs[0] = bin2bcd(t->time.tm_sec);
  434. regs[1] = bin2bcd(t->time.tm_min);
  435. regs[2] = bin2bcd(t->time.tm_hour);
  436. regs[3] = bin2bcd(t->time.tm_mday);
  437. /* set ALARM2 to non-garbage */
  438. regs[4] = 0;
  439. regs[5] = 0;
  440. regs[6] = 0;
  441. /* disable alarms */
  442. regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
  443. regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
  444. ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  445. sizeof(regs));
  446. if (ret) {
  447. dev_err(dev, "can't set alarm time\n");
  448. return ret;
  449. }
  450. /* optionally enable ALARM1 */
  451. if (t->enabled) {
  452. dev_dbg(dev, "alarm IRQ armed\n");
  453. regs[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
  454. regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]);
  455. }
  456. return 0;
  457. }
  458. static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
  459. {
  460. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  461. return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  462. DS1337_BIT_A1IE,
  463. enabled ? DS1337_BIT_A1IE : 0);
  464. }
  465. static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307, u32 ohms, bool diode)
  466. {
  467. u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
  468. DS1307_TRICKLE_CHARGER_NO_DIODE;
  469. setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
  470. switch (ohms) {
  471. case 250:
  472. setup |= DS1307_TRICKLE_CHARGER_250_OHM;
  473. break;
  474. case 2000:
  475. setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
  476. break;
  477. case 4000:
  478. setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
  479. break;
  480. default:
  481. dev_warn(ds1307->dev,
  482. "Unsupported ohm value %u in dt\n", ohms);
  483. return 0;
  484. }
  485. return setup;
  486. }
  487. static u8 do_trickle_setup_rx8130(struct ds1307 *ds1307, u32 ohms, bool diode)
  488. {
  489. /* make sure that the backup battery is enabled */
  490. u8 setup = RX8130_REG_CONTROL1_INIEN;
  491. if (diode)
  492. setup |= RX8130_REG_CONTROL1_CHGEN;
  493. return setup;
  494. }
  495. static irqreturn_t rx8130_irq(int irq, void *dev_id)
  496. {
  497. struct ds1307 *ds1307 = dev_id;
  498. u8 ctl[3];
  499. int ret;
  500. rtc_lock(ds1307->rtc);
  501. /* Read control registers. */
  502. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  503. sizeof(ctl));
  504. if (ret < 0)
  505. goto out;
  506. if (!(ctl[1] & RX8130_REG_FLAG_AF))
  507. goto out;
  508. ctl[1] &= ~RX8130_REG_FLAG_AF;
  509. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  510. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  511. sizeof(ctl));
  512. if (ret < 0)
  513. goto out;
  514. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  515. out:
  516. rtc_unlock(ds1307->rtc);
  517. return IRQ_HANDLED;
  518. }
  519. static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  520. {
  521. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  522. u8 ald[3], ctl[3];
  523. int ret;
  524. /* Read alarm registers. */
  525. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  526. sizeof(ald));
  527. if (ret < 0)
  528. return ret;
  529. /* Read control registers. */
  530. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  531. sizeof(ctl));
  532. if (ret < 0)
  533. return ret;
  534. t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
  535. t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
  536. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  537. t->time.tm_sec = -1;
  538. t->time.tm_min = bcd2bin(ald[0] & 0x7f);
  539. t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
  540. t->time.tm_wday = -1;
  541. t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
  542. t->time.tm_mon = -1;
  543. t->time.tm_year = -1;
  544. t->time.tm_yday = -1;
  545. t->time.tm_isdst = -1;
  546. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
  547. __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  548. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
  549. return 0;
  550. }
  551. static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  552. {
  553. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  554. u8 ald[3], ctl[3];
  555. int ret;
  556. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  557. "enabled=%d pending=%d\n", __func__,
  558. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  559. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  560. t->enabled, t->pending);
  561. /* Read control registers. */
  562. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  563. sizeof(ctl));
  564. if (ret < 0)
  565. return ret;
  566. ctl[0] &= RX8130_REG_EXTENSION_WADA;
  567. ctl[1] &= ~RX8130_REG_FLAG_AF;
  568. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  569. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  570. sizeof(ctl));
  571. if (ret < 0)
  572. return ret;
  573. /* Hardware alarm precision is 1 minute! */
  574. ald[0] = bin2bcd(t->time.tm_min);
  575. ald[1] = bin2bcd(t->time.tm_hour);
  576. ald[2] = bin2bcd(t->time.tm_mday);
  577. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  578. sizeof(ald));
  579. if (ret < 0)
  580. return ret;
  581. if (!t->enabled)
  582. return 0;
  583. ctl[2] |= RX8130_REG_CONTROL0_AIE;
  584. return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, ctl[2]);
  585. }
  586. static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
  587. {
  588. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  589. int ret, reg;
  590. ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
  591. if (ret < 0)
  592. return ret;
  593. if (enabled)
  594. reg |= RX8130_REG_CONTROL0_AIE;
  595. else
  596. reg &= ~RX8130_REG_CONTROL0_AIE;
  597. return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
  598. }
  599. static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
  600. {
  601. struct ds1307 *ds1307 = dev_id;
  602. struct mutex *lock = &ds1307->rtc->ops_lock;
  603. int reg, ret;
  604. mutex_lock(lock);
  605. /* Check and clear alarm 0 interrupt flag. */
  606. ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
  607. if (ret)
  608. goto out;
  609. if (!(reg & MCP794XX_BIT_ALMX_IF))
  610. goto out;
  611. reg &= ~MCP794XX_BIT_ALMX_IF;
  612. ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
  613. if (ret)
  614. goto out;
  615. /* Disable alarm 0. */
  616. ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  617. MCP794XX_BIT_ALM0_EN, 0);
  618. if (ret)
  619. goto out;
  620. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  621. out:
  622. mutex_unlock(lock);
  623. return IRQ_HANDLED;
  624. }
  625. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  626. {
  627. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  628. u8 regs[10];
  629. int ret;
  630. /* Read control and alarm 0 registers. */
  631. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  632. sizeof(regs));
  633. if (ret)
  634. return ret;
  635. t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
  636. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  637. t->time.tm_sec = bcd2bin(regs[3] & 0x7f);
  638. t->time.tm_min = bcd2bin(regs[4] & 0x7f);
  639. t->time.tm_hour = bcd2bin(regs[5] & 0x3f);
  640. t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1;
  641. t->time.tm_mday = bcd2bin(regs[7] & 0x3f);
  642. t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1;
  643. t->time.tm_year = -1;
  644. t->time.tm_yday = -1;
  645. t->time.tm_isdst = -1;
  646. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  647. "enabled=%d polarity=%d irq=%d match=%lu\n", __func__,
  648. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  649. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
  650. !!(regs[6] & MCP794XX_BIT_ALMX_POL),
  651. !!(regs[6] & MCP794XX_BIT_ALMX_IF),
  652. (regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
  653. return 0;
  654. }
  655. /*
  656. * We may have a random RTC weekday, therefore calculate alarm weekday based
  657. * on current weekday we read from the RTC timekeeping regs
  658. */
  659. static int mcp794xx_alm_weekday(struct device *dev, struct rtc_time *tm_alarm)
  660. {
  661. struct rtc_time tm_now;
  662. int days_now, days_alarm, ret;
  663. ret = ds1307_get_time(dev, &tm_now);
  664. if (ret)
  665. return ret;
  666. days_now = div_s64(rtc_tm_to_time64(&tm_now), 24 * 60 * 60);
  667. days_alarm = div_s64(rtc_tm_to_time64(tm_alarm), 24 * 60 * 60);
  668. return (tm_now.tm_wday + days_alarm - days_now) % 7 + 1;
  669. }
  670. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  671. {
  672. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  673. unsigned char regs[10];
  674. int wday, ret;
  675. wday = mcp794xx_alm_weekday(dev, &t->time);
  676. if (wday < 0)
  677. return wday;
  678. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  679. "enabled=%d pending=%d\n", __func__,
  680. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  681. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  682. t->enabled, t->pending);
  683. /* Read control and alarm 0 registers. */
  684. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  685. sizeof(regs));
  686. if (ret)
  687. return ret;
  688. /* Set alarm 0, using 24-hour and day-of-month modes. */
  689. regs[3] = bin2bcd(t->time.tm_sec);
  690. regs[4] = bin2bcd(t->time.tm_min);
  691. regs[5] = bin2bcd(t->time.tm_hour);
  692. regs[6] = wday;
  693. regs[7] = bin2bcd(t->time.tm_mday);
  694. regs[8] = bin2bcd(t->time.tm_mon + 1);
  695. /* Clear the alarm 0 interrupt flag. */
  696. regs[6] &= ~MCP794XX_BIT_ALMX_IF;
  697. /* Set alarm match: second, minute, hour, day, date, month. */
  698. regs[6] |= MCP794XX_MSK_ALMX_MATCH;
  699. /* Disable interrupt. We will not enable until completely programmed */
  700. regs[0] &= ~MCP794XX_BIT_ALM0_EN;
  701. ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  702. sizeof(regs));
  703. if (ret)
  704. return ret;
  705. if (!t->enabled)
  706. return 0;
  707. regs[0] |= MCP794XX_BIT_ALM0_EN;
  708. return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
  709. }
  710. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
  711. {
  712. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  713. return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  714. MCP794XX_BIT_ALM0_EN,
  715. enabled ? MCP794XX_BIT_ALM0_EN : 0);
  716. }
  717. static int m41txx_rtc_read_offset(struct device *dev, long *offset)
  718. {
  719. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  720. unsigned int ctrl_reg;
  721. u8 val;
  722. regmap_read(ds1307->regmap, M41TXX_REG_CONTROL, &ctrl_reg);
  723. val = ctrl_reg & M41TXX_M_CALIBRATION;
  724. /* check if positive */
  725. if (ctrl_reg & M41TXX_BIT_CALIB_SIGN)
  726. *offset = (val * M41TXX_POS_OFFSET_STEP_PPB);
  727. else
  728. *offset = -(val * M41TXX_NEG_OFFSET_STEP_PPB);
  729. return 0;
  730. }
  731. static int m41txx_rtc_set_offset(struct device *dev, long offset)
  732. {
  733. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  734. unsigned int ctrl_reg;
  735. if ((offset < M41TXX_MIN_OFFSET) || (offset > M41TXX_MAX_OFFSET))
  736. return -ERANGE;
  737. if (offset >= 0) {
  738. ctrl_reg = DIV_ROUND_CLOSEST(offset,
  739. M41TXX_POS_OFFSET_STEP_PPB);
  740. ctrl_reg |= M41TXX_BIT_CALIB_SIGN;
  741. } else {
  742. ctrl_reg = DIV_ROUND_CLOSEST(abs(offset),
  743. M41TXX_NEG_OFFSET_STEP_PPB);
  744. }
  745. return regmap_update_bits(ds1307->regmap, M41TXX_REG_CONTROL,
  746. M41TXX_M_CALIBRATION | M41TXX_BIT_CALIB_SIGN,
  747. ctrl_reg);
  748. }
  749. #ifdef CONFIG_WATCHDOG_CORE
  750. static int ds1388_wdt_start(struct watchdog_device *wdt_dev)
  751. {
  752. struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
  753. u8 regs[2];
  754. int ret;
  755. ret = regmap_update_bits(ds1307->regmap, DS1388_REG_FLAG,
  756. DS1388_BIT_WF, 0);
  757. if (ret)
  758. return ret;
  759. ret = regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
  760. DS1388_BIT_WDE | DS1388_BIT_RST, 0);
  761. if (ret)
  762. return ret;
  763. /*
  764. * watchdog timeouts are measured in seconds. So ignore hundredths of
  765. * seconds field.
  766. */
  767. regs[0] = 0;
  768. regs[1] = bin2bcd(wdt_dev->timeout);
  769. ret = regmap_bulk_write(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
  770. sizeof(regs));
  771. if (ret)
  772. return ret;
  773. return regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
  774. DS1388_BIT_WDE | DS1388_BIT_RST,
  775. DS1388_BIT_WDE | DS1388_BIT_RST);
  776. }
  777. static int ds1388_wdt_stop(struct watchdog_device *wdt_dev)
  778. {
  779. struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
  780. return regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
  781. DS1388_BIT_WDE | DS1388_BIT_RST, 0);
  782. }
  783. static int ds1388_wdt_ping(struct watchdog_device *wdt_dev)
  784. {
  785. struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
  786. u8 regs[2];
  787. return regmap_bulk_read(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
  788. sizeof(regs));
  789. }
  790. static int ds1388_wdt_set_timeout(struct watchdog_device *wdt_dev,
  791. unsigned int val)
  792. {
  793. struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
  794. u8 regs[2];
  795. wdt_dev->timeout = val;
  796. regs[0] = 0;
  797. regs[1] = bin2bcd(wdt_dev->timeout);
  798. return regmap_bulk_write(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
  799. sizeof(regs));
  800. }
  801. #endif
  802. static const struct rtc_class_ops rx8130_rtc_ops = {
  803. .read_time = ds1307_get_time,
  804. .set_time = ds1307_set_time,
  805. .read_alarm = rx8130_read_alarm,
  806. .set_alarm = rx8130_set_alarm,
  807. .alarm_irq_enable = rx8130_alarm_irq_enable,
  808. };
  809. static const struct rtc_class_ops mcp794xx_rtc_ops = {
  810. .read_time = ds1307_get_time,
  811. .set_time = ds1307_set_time,
  812. .read_alarm = mcp794xx_read_alarm,
  813. .set_alarm = mcp794xx_set_alarm,
  814. .alarm_irq_enable = mcp794xx_alarm_irq_enable,
  815. };
  816. static const struct rtc_class_ops m41txx_rtc_ops = {
  817. .read_time = ds1307_get_time,
  818. .set_time = ds1307_set_time,
  819. .read_alarm = ds1337_read_alarm,
  820. .set_alarm = ds1337_set_alarm,
  821. .alarm_irq_enable = ds1307_alarm_irq_enable,
  822. .read_offset = m41txx_rtc_read_offset,
  823. .set_offset = m41txx_rtc_set_offset,
  824. };
  825. static const struct chip_desc chips[last_ds_type] = {
  826. [ds_1307] = {
  827. .nvram_offset = 8,
  828. .nvram_size = 56,
  829. },
  830. [ds_1308] = {
  831. .nvram_offset = 8,
  832. .nvram_size = 56,
  833. },
  834. [ds_1337] = {
  835. .alarm = 1,
  836. .century_reg = DS1307_REG_MONTH,
  837. .century_bit = DS1337_BIT_CENTURY,
  838. },
  839. [ds_1338] = {
  840. .nvram_offset = 8,
  841. .nvram_size = 56,
  842. },
  843. [ds_1339] = {
  844. .alarm = 1,
  845. .century_reg = DS1307_REG_MONTH,
  846. .century_bit = DS1337_BIT_CENTURY,
  847. .bbsqi_bit = DS1339_BIT_BBSQI,
  848. .trickle_charger_reg = 0x10,
  849. .do_trickle_setup = &do_trickle_setup_ds1339,
  850. .requires_trickle_resistor = true,
  851. .charge_default = true,
  852. },
  853. [ds_1340] = {
  854. .century_reg = DS1307_REG_HOUR,
  855. .century_enable_bit = DS1340_BIT_CENTURY_EN,
  856. .century_bit = DS1340_BIT_CENTURY,
  857. .do_trickle_setup = &do_trickle_setup_ds1339,
  858. .trickle_charger_reg = 0x08,
  859. .requires_trickle_resistor = true,
  860. .charge_default = true,
  861. },
  862. [ds_1341] = {
  863. .century_reg = DS1307_REG_MONTH,
  864. .century_bit = DS1337_BIT_CENTURY,
  865. },
  866. [ds_1388] = {
  867. .offset = 1,
  868. .trickle_charger_reg = 0x0a,
  869. },
  870. [ds_3231] = {
  871. .alarm = 1,
  872. .century_reg = DS1307_REG_MONTH,
  873. .century_bit = DS1337_BIT_CENTURY,
  874. .bbsqi_bit = DS3231_BIT_BBSQW,
  875. },
  876. [rx_8130] = {
  877. .alarm = 1,
  878. /* this is battery backed SRAM */
  879. .nvram_offset = 0x20,
  880. .nvram_size = 4, /* 32bit (4 word x 8 bit) */
  881. .offset = 0x10,
  882. .irq_handler = rx8130_irq,
  883. .rtc_ops = &rx8130_rtc_ops,
  884. .trickle_charger_reg = RX8130_REG_CONTROL1,
  885. .do_trickle_setup = &do_trickle_setup_rx8130,
  886. },
  887. [m41t0] = {
  888. .rtc_ops = &m41txx_rtc_ops,
  889. },
  890. [m41t00] = {
  891. .rtc_ops = &m41txx_rtc_ops,
  892. },
  893. [m41t11] = {
  894. /* this is battery backed SRAM */
  895. .nvram_offset = 8,
  896. .nvram_size = 56,
  897. .rtc_ops = &m41txx_rtc_ops,
  898. },
  899. [mcp794xx] = {
  900. .alarm = 1,
  901. /* this is battery backed SRAM */
  902. .nvram_offset = 0x20,
  903. .nvram_size = 0x40,
  904. .irq_handler = mcp794xx_irq,
  905. .rtc_ops = &mcp794xx_rtc_ops,
  906. },
  907. };
  908. static const struct i2c_device_id ds1307_id[] = {
  909. { "ds1307", ds_1307 },
  910. { "ds1308", ds_1308 },
  911. { "ds1337", ds_1337 },
  912. { "ds1338", ds_1338 },
  913. { "ds1339", ds_1339 },
  914. { "ds1388", ds_1388 },
  915. { "ds1340", ds_1340 },
  916. { "ds1341", ds_1341 },
  917. { "ds3231", ds_3231 },
  918. { "m41t0", m41t0 },
  919. { "m41t00", m41t00 },
  920. { "m41t11", m41t11 },
  921. { "mcp7940x", mcp794xx },
  922. { "mcp7941x", mcp794xx },
  923. { "pt7c4338", ds_1307 },
  924. { "rx8025", rx_8025 },
  925. { "isl12057", ds_1337 },
  926. { "rx8130", rx_8130 },
  927. { }
  928. };
  929. MODULE_DEVICE_TABLE(i2c, ds1307_id);
  930. static const struct of_device_id ds1307_of_match[] = {
  931. {
  932. .compatible = "dallas,ds1307",
  933. .data = (void *)ds_1307
  934. },
  935. {
  936. .compatible = "dallas,ds1308",
  937. .data = (void *)ds_1308
  938. },
  939. {
  940. .compatible = "dallas,ds1337",
  941. .data = (void *)ds_1337
  942. },
  943. {
  944. .compatible = "dallas,ds1338",
  945. .data = (void *)ds_1338
  946. },
  947. {
  948. .compatible = "dallas,ds1339",
  949. .data = (void *)ds_1339
  950. },
  951. {
  952. .compatible = "dallas,ds1388",
  953. .data = (void *)ds_1388
  954. },
  955. {
  956. .compatible = "dallas,ds1340",
  957. .data = (void *)ds_1340
  958. },
  959. {
  960. .compatible = "dallas,ds1341",
  961. .data = (void *)ds_1341
  962. },
  963. {
  964. .compatible = "maxim,ds3231",
  965. .data = (void *)ds_3231
  966. },
  967. {
  968. .compatible = "st,m41t0",
  969. .data = (void *)m41t0
  970. },
  971. {
  972. .compatible = "st,m41t00",
  973. .data = (void *)m41t00
  974. },
  975. {
  976. .compatible = "st,m41t11",
  977. .data = (void *)m41t11
  978. },
  979. {
  980. .compatible = "microchip,mcp7940x",
  981. .data = (void *)mcp794xx
  982. },
  983. {
  984. .compatible = "microchip,mcp7941x",
  985. .data = (void *)mcp794xx
  986. },
  987. {
  988. .compatible = "pericom,pt7c4338",
  989. .data = (void *)ds_1307
  990. },
  991. {
  992. .compatible = "epson,rx8025",
  993. .data = (void *)rx_8025
  994. },
  995. {
  996. .compatible = "isil,isl12057",
  997. .data = (void *)ds_1337
  998. },
  999. {
  1000. .compatible = "epson,rx8130",
  1001. .data = (void *)rx_8130
  1002. },
  1003. { }
  1004. };
  1005. MODULE_DEVICE_TABLE(of, ds1307_of_match);
  1006. /*
  1007. * The ds1337 and ds1339 both have two alarms, but we only use the first
  1008. * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
  1009. * signal; ds1339 chips have only one alarm signal.
  1010. */
  1011. static irqreturn_t ds1307_irq(int irq, void *dev_id)
  1012. {
  1013. struct ds1307 *ds1307 = dev_id;
  1014. struct mutex *lock = &ds1307->rtc->ops_lock;
  1015. int stat, ret;
  1016. mutex_lock(lock);
  1017. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
  1018. if (ret)
  1019. goto out;
  1020. if (stat & DS1337_BIT_A1I) {
  1021. stat &= ~DS1337_BIT_A1I;
  1022. regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
  1023. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  1024. DS1337_BIT_A1IE, 0);
  1025. if (ret)
  1026. goto out;
  1027. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  1028. }
  1029. out:
  1030. mutex_unlock(lock);
  1031. return IRQ_HANDLED;
  1032. }
  1033. /*----------------------------------------------------------------------*/
  1034. static const struct rtc_class_ops ds13xx_rtc_ops = {
  1035. .read_time = ds1307_get_time,
  1036. .set_time = ds1307_set_time,
  1037. .read_alarm = ds1337_read_alarm,
  1038. .set_alarm = ds1337_set_alarm,
  1039. .alarm_irq_enable = ds1307_alarm_irq_enable,
  1040. };
  1041. static ssize_t frequency_test_store(struct device *dev,
  1042. struct device_attribute *attr,
  1043. const char *buf, size_t count)
  1044. {
  1045. struct ds1307 *ds1307 = dev_get_drvdata(dev->parent);
  1046. bool freq_test_en;
  1047. int ret;
  1048. ret = kstrtobool(buf, &freq_test_en);
  1049. if (ret) {
  1050. dev_err(dev, "Failed to store RTC Frequency Test attribute\n");
  1051. return ret;
  1052. }
  1053. regmap_update_bits(ds1307->regmap, M41TXX_REG_CONTROL, M41TXX_BIT_FT,
  1054. freq_test_en ? M41TXX_BIT_FT : 0);
  1055. return count;
  1056. }
  1057. static ssize_t frequency_test_show(struct device *dev,
  1058. struct device_attribute *attr,
  1059. char *buf)
  1060. {
  1061. struct ds1307 *ds1307 = dev_get_drvdata(dev->parent);
  1062. unsigned int ctrl_reg;
  1063. regmap_read(ds1307->regmap, M41TXX_REG_CONTROL, &ctrl_reg);
  1064. return sysfs_emit(buf, (ctrl_reg & M41TXX_BIT_FT) ? "on\n" : "off\n");
  1065. }
  1066. static DEVICE_ATTR_RW(frequency_test);
  1067. static struct attribute *rtc_freq_test_attrs[] = {
  1068. &dev_attr_frequency_test.attr,
  1069. NULL,
  1070. };
  1071. static const struct attribute_group rtc_freq_test_attr_group = {
  1072. .attrs = rtc_freq_test_attrs,
  1073. };
  1074. static int ds1307_add_frequency_test(struct ds1307 *ds1307)
  1075. {
  1076. int err;
  1077. switch (ds1307->type) {
  1078. case m41t0:
  1079. case m41t00:
  1080. case m41t11:
  1081. err = rtc_add_group(ds1307->rtc, &rtc_freq_test_attr_group);
  1082. if (err)
  1083. return err;
  1084. break;
  1085. default:
  1086. break;
  1087. }
  1088. return 0;
  1089. }
  1090. /*----------------------------------------------------------------------*/
  1091. static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
  1092. size_t bytes)
  1093. {
  1094. struct ds1307 *ds1307 = priv;
  1095. const struct chip_desc *chip = &chips[ds1307->type];
  1096. return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
  1097. val, bytes);
  1098. }
  1099. static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
  1100. size_t bytes)
  1101. {
  1102. struct ds1307 *ds1307 = priv;
  1103. const struct chip_desc *chip = &chips[ds1307->type];
  1104. return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
  1105. val, bytes);
  1106. }
  1107. /*----------------------------------------------------------------------*/
  1108. static u8 ds1307_trickle_init(struct ds1307 *ds1307,
  1109. const struct chip_desc *chip)
  1110. {
  1111. u32 ohms, chargeable;
  1112. bool diode = chip->charge_default;
  1113. if (!chip->do_trickle_setup)
  1114. return 0;
  1115. if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
  1116. &ohms) && chip->requires_trickle_resistor)
  1117. return 0;
  1118. /* aux-voltage-chargeable takes precedence over the deprecated
  1119. * trickle-diode-disable
  1120. */
  1121. if (!device_property_read_u32(ds1307->dev, "aux-voltage-chargeable",
  1122. &chargeable)) {
  1123. switch (chargeable) {
  1124. case 0:
  1125. diode = false;
  1126. break;
  1127. case 1:
  1128. diode = true;
  1129. break;
  1130. default:
  1131. dev_warn(ds1307->dev,
  1132. "unsupported aux-voltage-chargeable value\n");
  1133. break;
  1134. }
  1135. } else if (device_property_read_bool(ds1307->dev,
  1136. "trickle-diode-disable")) {
  1137. diode = false;
  1138. }
  1139. return chip->do_trickle_setup(ds1307, ohms, diode);
  1140. }
  1141. /*----------------------------------------------------------------------*/
  1142. #if IS_REACHABLE(CONFIG_HWMON)
  1143. /*
  1144. * Temperature sensor support for ds3231 devices.
  1145. */
  1146. #define DS3231_REG_TEMPERATURE 0x11
  1147. /*
  1148. * A user-initiated temperature conversion is not started by this function,
  1149. * so the temperature is updated once every 64 seconds.
  1150. */
  1151. static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
  1152. {
  1153. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  1154. u8 temp_buf[2];
  1155. s16 temp;
  1156. int ret;
  1157. ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
  1158. temp_buf, sizeof(temp_buf));
  1159. if (ret)
  1160. return ret;
  1161. /*
  1162. * Temperature is represented as a 10-bit code with a resolution of
  1163. * 0.25 degree celsius and encoded in two's complement format.
  1164. */
  1165. temp = (temp_buf[0] << 8) | temp_buf[1];
  1166. temp >>= 6;
  1167. *mC = temp * 250;
  1168. return 0;
  1169. }
  1170. static ssize_t ds3231_hwmon_show_temp(struct device *dev,
  1171. struct device_attribute *attr, char *buf)
  1172. {
  1173. int ret;
  1174. s32 temp;
  1175. ret = ds3231_hwmon_read_temp(dev, &temp);
  1176. if (ret)
  1177. return ret;
  1178. return sprintf(buf, "%d\n", temp);
  1179. }
  1180. static SENSOR_DEVICE_ATTR(temp1_input, 0444, ds3231_hwmon_show_temp,
  1181. NULL, 0);
  1182. static struct attribute *ds3231_hwmon_attrs[] = {
  1183. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1184. NULL,
  1185. };
  1186. ATTRIBUTE_GROUPS(ds3231_hwmon);
  1187. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  1188. {
  1189. struct device *dev;
  1190. if (ds1307->type != ds_3231)
  1191. return;
  1192. dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
  1193. ds1307,
  1194. ds3231_hwmon_groups);
  1195. if (IS_ERR(dev)) {
  1196. dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
  1197. PTR_ERR(dev));
  1198. }
  1199. }
  1200. #else
  1201. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  1202. {
  1203. }
  1204. #endif /* CONFIG_RTC_DRV_DS1307_HWMON */
  1205. /*----------------------------------------------------------------------*/
  1206. /*
  1207. * Square-wave output support for DS3231
  1208. * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
  1209. */
  1210. #ifdef CONFIG_COMMON_CLK
  1211. enum {
  1212. DS3231_CLK_SQW = 0,
  1213. DS3231_CLK_32KHZ,
  1214. };
  1215. #define clk_sqw_to_ds1307(clk) \
  1216. container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
  1217. #define clk_32khz_to_ds1307(clk) \
  1218. container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
  1219. static int ds3231_clk_sqw_rates[] = {
  1220. 1,
  1221. 1024,
  1222. 4096,
  1223. 8192,
  1224. };
  1225. static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
  1226. {
  1227. struct mutex *lock = &ds1307->rtc->ops_lock;
  1228. int ret;
  1229. mutex_lock(lock);
  1230. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  1231. mask, value);
  1232. mutex_unlock(lock);
  1233. return ret;
  1234. }
  1235. static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
  1236. unsigned long parent_rate)
  1237. {
  1238. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1239. int control, ret;
  1240. int rate_sel = 0;
  1241. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  1242. if (ret)
  1243. return ret;
  1244. if (control & DS1337_BIT_RS1)
  1245. rate_sel += 1;
  1246. if (control & DS1337_BIT_RS2)
  1247. rate_sel += 2;
  1248. return ds3231_clk_sqw_rates[rate_sel];
  1249. }
  1250. static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
  1251. unsigned long *prate)
  1252. {
  1253. int i;
  1254. for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
  1255. if (ds3231_clk_sqw_rates[i] <= rate)
  1256. return ds3231_clk_sqw_rates[i];
  1257. }
  1258. return 0;
  1259. }
  1260. static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
  1261. unsigned long parent_rate)
  1262. {
  1263. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1264. int control = 0;
  1265. int rate_sel;
  1266. for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
  1267. rate_sel++) {
  1268. if (ds3231_clk_sqw_rates[rate_sel] == rate)
  1269. break;
  1270. }
  1271. if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
  1272. return -EINVAL;
  1273. if (rate_sel & 1)
  1274. control |= DS1337_BIT_RS1;
  1275. if (rate_sel & 2)
  1276. control |= DS1337_BIT_RS2;
  1277. return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
  1278. control);
  1279. }
  1280. static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
  1281. {
  1282. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1283. return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
  1284. }
  1285. static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
  1286. {
  1287. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1288. ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
  1289. }
  1290. static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
  1291. {
  1292. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1293. int control, ret;
  1294. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  1295. if (ret)
  1296. return ret;
  1297. return !(control & DS1337_BIT_INTCN);
  1298. }
  1299. static const struct clk_ops ds3231_clk_sqw_ops = {
  1300. .prepare = ds3231_clk_sqw_prepare,
  1301. .unprepare = ds3231_clk_sqw_unprepare,
  1302. .is_prepared = ds3231_clk_sqw_is_prepared,
  1303. .recalc_rate = ds3231_clk_sqw_recalc_rate,
  1304. .round_rate = ds3231_clk_sqw_round_rate,
  1305. .set_rate = ds3231_clk_sqw_set_rate,
  1306. };
  1307. static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
  1308. unsigned long parent_rate)
  1309. {
  1310. return 32768;
  1311. }
  1312. static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
  1313. {
  1314. struct mutex *lock = &ds1307->rtc->ops_lock;
  1315. int ret;
  1316. mutex_lock(lock);
  1317. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
  1318. DS3231_BIT_EN32KHZ,
  1319. enable ? DS3231_BIT_EN32KHZ : 0);
  1320. mutex_unlock(lock);
  1321. return ret;
  1322. }
  1323. static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
  1324. {
  1325. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1326. return ds3231_clk_32khz_control(ds1307, true);
  1327. }
  1328. static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
  1329. {
  1330. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1331. ds3231_clk_32khz_control(ds1307, false);
  1332. }
  1333. static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
  1334. {
  1335. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1336. int status, ret;
  1337. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
  1338. if (ret)
  1339. return ret;
  1340. return !!(status & DS3231_BIT_EN32KHZ);
  1341. }
  1342. static const struct clk_ops ds3231_clk_32khz_ops = {
  1343. .prepare = ds3231_clk_32khz_prepare,
  1344. .unprepare = ds3231_clk_32khz_unprepare,
  1345. .is_prepared = ds3231_clk_32khz_is_prepared,
  1346. .recalc_rate = ds3231_clk_32khz_recalc_rate,
  1347. };
  1348. static const char *ds3231_clks_names[] = {
  1349. [DS3231_CLK_SQW] = "ds3231_clk_sqw",
  1350. [DS3231_CLK_32KHZ] = "ds3231_clk_32khz",
  1351. };
  1352. static struct clk_init_data ds3231_clks_init[] = {
  1353. [DS3231_CLK_SQW] = {
  1354. .ops = &ds3231_clk_sqw_ops,
  1355. },
  1356. [DS3231_CLK_32KHZ] = {
  1357. .ops = &ds3231_clk_32khz_ops,
  1358. },
  1359. };
  1360. static int ds3231_clks_register(struct ds1307 *ds1307)
  1361. {
  1362. struct device_node *node = ds1307->dev->of_node;
  1363. struct clk_onecell_data *onecell;
  1364. int i;
  1365. onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
  1366. if (!onecell)
  1367. return -ENOMEM;
  1368. onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
  1369. onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
  1370. sizeof(onecell->clks[0]), GFP_KERNEL);
  1371. if (!onecell->clks)
  1372. return -ENOMEM;
  1373. /* optional override of the clockname */
  1374. device_property_read_string_array(ds1307->dev, "clock-output-names",
  1375. ds3231_clks_names,
  1376. ARRAY_SIZE(ds3231_clks_names));
  1377. for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
  1378. struct clk_init_data init = ds3231_clks_init[i];
  1379. /*
  1380. * Interrupt signal due to alarm conditions and square-wave
  1381. * output share same pin, so don't initialize both.
  1382. */
  1383. if (i == DS3231_CLK_SQW && test_bit(RTC_FEATURE_ALARM, ds1307->rtc->features))
  1384. continue;
  1385. init.name = ds3231_clks_names[i];
  1386. ds1307->clks[i].init = &init;
  1387. onecell->clks[i] = devm_clk_register(ds1307->dev,
  1388. &ds1307->clks[i]);
  1389. if (IS_ERR(onecell->clks[i]))
  1390. return PTR_ERR(onecell->clks[i]);
  1391. }
  1392. if (node)
  1393. of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
  1394. return 0;
  1395. }
  1396. static void ds1307_clks_register(struct ds1307 *ds1307)
  1397. {
  1398. int ret;
  1399. if (ds1307->type != ds_3231)
  1400. return;
  1401. ret = ds3231_clks_register(ds1307);
  1402. if (ret) {
  1403. dev_warn(ds1307->dev, "unable to register clock device %d\n",
  1404. ret);
  1405. }
  1406. }
  1407. #else
  1408. static void ds1307_clks_register(struct ds1307 *ds1307)
  1409. {
  1410. }
  1411. #endif /* CONFIG_COMMON_CLK */
  1412. #ifdef CONFIG_WATCHDOG_CORE
  1413. static const struct watchdog_info ds1388_wdt_info = {
  1414. .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
  1415. .identity = "DS1388 watchdog",
  1416. };
  1417. static const struct watchdog_ops ds1388_wdt_ops = {
  1418. .owner = THIS_MODULE,
  1419. .start = ds1388_wdt_start,
  1420. .stop = ds1388_wdt_stop,
  1421. .ping = ds1388_wdt_ping,
  1422. .set_timeout = ds1388_wdt_set_timeout,
  1423. };
  1424. static void ds1307_wdt_register(struct ds1307 *ds1307)
  1425. {
  1426. struct watchdog_device *wdt;
  1427. int err;
  1428. int val;
  1429. if (ds1307->type != ds_1388)
  1430. return;
  1431. wdt = devm_kzalloc(ds1307->dev, sizeof(*wdt), GFP_KERNEL);
  1432. if (!wdt)
  1433. return;
  1434. err = regmap_read(ds1307->regmap, DS1388_REG_FLAG, &val);
  1435. if (!err && val & DS1388_BIT_WF)
  1436. wdt->bootstatus = WDIOF_CARDRESET;
  1437. wdt->info = &ds1388_wdt_info;
  1438. wdt->ops = &ds1388_wdt_ops;
  1439. wdt->timeout = 99;
  1440. wdt->max_timeout = 99;
  1441. wdt->min_timeout = 1;
  1442. watchdog_init_timeout(wdt, 0, ds1307->dev);
  1443. watchdog_set_drvdata(wdt, ds1307);
  1444. devm_watchdog_register_device(ds1307->dev, wdt);
  1445. }
  1446. #else
  1447. static void ds1307_wdt_register(struct ds1307 *ds1307)
  1448. {
  1449. }
  1450. #endif /* CONFIG_WATCHDOG_CORE */
  1451. static const struct regmap_config regmap_config = {
  1452. .reg_bits = 8,
  1453. .val_bits = 8,
  1454. };
  1455. static int ds1307_probe(struct i2c_client *client)
  1456. {
  1457. const struct i2c_device_id *id = i2c_client_get_device_id(client);
  1458. struct ds1307 *ds1307;
  1459. const void *match;
  1460. int err = -ENODEV;
  1461. int tmp;
  1462. const struct chip_desc *chip;
  1463. bool want_irq;
  1464. bool ds1307_can_wakeup_device = false;
  1465. unsigned char regs[8];
  1466. struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
  1467. u8 trickle_charger_setup = 0;
  1468. ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
  1469. if (!ds1307)
  1470. return -ENOMEM;
  1471. dev_set_drvdata(&client->dev, ds1307);
  1472. ds1307->dev = &client->dev;
  1473. ds1307->name = client->name;
  1474. ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
  1475. if (IS_ERR(ds1307->regmap)) {
  1476. dev_err(ds1307->dev, "regmap allocation failed\n");
  1477. return PTR_ERR(ds1307->regmap);
  1478. }
  1479. i2c_set_clientdata(client, ds1307);
  1480. match = device_get_match_data(&client->dev);
  1481. if (match) {
  1482. ds1307->type = (uintptr_t)match;
  1483. chip = &chips[ds1307->type];
  1484. } else if (id) {
  1485. chip = &chips[id->driver_data];
  1486. ds1307->type = id->driver_data;
  1487. } else {
  1488. return -ENODEV;
  1489. }
  1490. want_irq = client->irq > 0 && chip->alarm;
  1491. if (!pdata)
  1492. trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
  1493. else if (pdata->trickle_charger_setup)
  1494. trickle_charger_setup = pdata->trickle_charger_setup;
  1495. if (trickle_charger_setup && chip->trickle_charger_reg) {
  1496. dev_dbg(ds1307->dev,
  1497. "writing trickle charger info 0x%x to 0x%x\n",
  1498. trickle_charger_setup, chip->trickle_charger_reg);
  1499. regmap_write(ds1307->regmap, chip->trickle_charger_reg,
  1500. trickle_charger_setup);
  1501. }
  1502. /*
  1503. * For devices with no IRQ directly connected to the SoC, the RTC chip
  1504. * can be forced as a wakeup source by stating that explicitly in
  1505. * the device's .dts file using the "wakeup-source" boolean property.
  1506. * If the "wakeup-source" property is set, don't request an IRQ.
  1507. * This will guarantee the 'wakealarm' sysfs entry is available on the device,
  1508. * if supported by the RTC.
  1509. */
  1510. if (chip->alarm && device_property_read_bool(&client->dev, "wakeup-source"))
  1511. ds1307_can_wakeup_device = true;
  1512. switch (ds1307->type) {
  1513. case ds_1337:
  1514. case ds_1339:
  1515. case ds_1341:
  1516. case ds_3231:
  1517. /* get registers that the "rtc" read below won't read... */
  1518. err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
  1519. regs, 2);
  1520. if (err) {
  1521. dev_dbg(ds1307->dev, "read error %d\n", err);
  1522. goto exit;
  1523. }
  1524. /* oscillator off? turn it on, so clock can tick. */
  1525. if (regs[0] & DS1337_BIT_nEOSC)
  1526. regs[0] &= ~DS1337_BIT_nEOSC;
  1527. /*
  1528. * Using IRQ or defined as wakeup-source?
  1529. * Disable the square wave and both alarms.
  1530. * For some variants, be sure alarms can trigger when we're
  1531. * running on Vbackup (BBSQI/BBSQW)
  1532. */
  1533. if (want_irq || ds1307_can_wakeup_device) {
  1534. regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
  1535. regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
  1536. }
  1537. regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
  1538. regs[0]);
  1539. /* oscillator fault? clear flag, and warn */
  1540. if (regs[1] & DS1337_BIT_OSF) {
  1541. regmap_write(ds1307->regmap, DS1337_REG_STATUS,
  1542. regs[1] & ~DS1337_BIT_OSF);
  1543. dev_warn(ds1307->dev, "SET TIME!\n");
  1544. }
  1545. break;
  1546. case rx_8025:
  1547. err = regmap_bulk_read(ds1307->regmap,
  1548. RX8025_REG_CTRL1 << 4 | 0x08, regs, 2);
  1549. if (err) {
  1550. dev_dbg(ds1307->dev, "read error %d\n", err);
  1551. goto exit;
  1552. }
  1553. /* oscillator off? turn it on, so clock can tick. */
  1554. if (!(regs[1] & RX8025_BIT_XST)) {
  1555. regs[1] |= RX8025_BIT_XST;
  1556. regmap_write(ds1307->regmap,
  1557. RX8025_REG_CTRL2 << 4 | 0x08,
  1558. regs[1]);
  1559. dev_warn(ds1307->dev,
  1560. "oscillator stop detected - SET TIME!\n");
  1561. }
  1562. if (regs[1] & RX8025_BIT_PON) {
  1563. regs[1] &= ~RX8025_BIT_PON;
  1564. regmap_write(ds1307->regmap,
  1565. RX8025_REG_CTRL2 << 4 | 0x08,
  1566. regs[1]);
  1567. dev_warn(ds1307->dev, "power-on detected\n");
  1568. }
  1569. if (regs[1] & RX8025_BIT_VDET) {
  1570. regs[1] &= ~RX8025_BIT_VDET;
  1571. regmap_write(ds1307->regmap,
  1572. RX8025_REG_CTRL2 << 4 | 0x08,
  1573. regs[1]);
  1574. dev_warn(ds1307->dev, "voltage drop detected\n");
  1575. }
  1576. /* make sure we are running in 24hour mode */
  1577. if (!(regs[0] & RX8025_BIT_2412)) {
  1578. u8 hour;
  1579. /* switch to 24 hour mode */
  1580. regmap_write(ds1307->regmap,
  1581. RX8025_REG_CTRL1 << 4 | 0x08,
  1582. regs[0] | RX8025_BIT_2412);
  1583. err = regmap_bulk_read(ds1307->regmap,
  1584. RX8025_REG_CTRL1 << 4 | 0x08,
  1585. regs, 2);
  1586. if (err) {
  1587. dev_dbg(ds1307->dev, "read error %d\n", err);
  1588. goto exit;
  1589. }
  1590. /* correct hour */
  1591. hour = bcd2bin(regs[DS1307_REG_HOUR]);
  1592. if (hour == 12)
  1593. hour = 0;
  1594. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1595. hour += 12;
  1596. regmap_write(ds1307->regmap,
  1597. DS1307_REG_HOUR << 4 | 0x08, hour);
  1598. }
  1599. break;
  1600. case ds_1388:
  1601. err = regmap_read(ds1307->regmap, DS1388_REG_CONTROL, &tmp);
  1602. if (err) {
  1603. dev_dbg(ds1307->dev, "read error %d\n", err);
  1604. goto exit;
  1605. }
  1606. /* oscillator off? turn it on, so clock can tick. */
  1607. if (tmp & DS1388_BIT_nEOSC) {
  1608. tmp &= ~DS1388_BIT_nEOSC;
  1609. regmap_write(ds1307->regmap, DS1388_REG_CONTROL, tmp);
  1610. }
  1611. break;
  1612. default:
  1613. break;
  1614. }
  1615. /* read RTC registers */
  1616. err = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  1617. sizeof(regs));
  1618. if (err) {
  1619. dev_dbg(ds1307->dev, "read error %d\n", err);
  1620. goto exit;
  1621. }
  1622. if (ds1307->type == mcp794xx &&
  1623. !(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
  1624. regmap_write(ds1307->regmap, DS1307_REG_WDAY,
  1625. regs[DS1307_REG_WDAY] |
  1626. MCP794XX_BIT_VBATEN);
  1627. }
  1628. tmp = regs[DS1307_REG_HOUR];
  1629. switch (ds1307->type) {
  1630. case ds_1340:
  1631. case m41t0:
  1632. case m41t00:
  1633. case m41t11:
  1634. /*
  1635. * NOTE: ignores century bits; fix before deploying
  1636. * systems that will run through year 2100.
  1637. */
  1638. break;
  1639. case rx_8025:
  1640. break;
  1641. default:
  1642. if (!(tmp & DS1307_BIT_12HR))
  1643. break;
  1644. /*
  1645. * Be sure we're in 24 hour mode. Multi-master systems
  1646. * take note...
  1647. */
  1648. tmp = bcd2bin(tmp & 0x1f);
  1649. if (tmp == 12)
  1650. tmp = 0;
  1651. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1652. tmp += 12;
  1653. regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
  1654. bin2bcd(tmp));
  1655. }
  1656. ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
  1657. if (IS_ERR(ds1307->rtc))
  1658. return PTR_ERR(ds1307->rtc);
  1659. if (want_irq || ds1307_can_wakeup_device)
  1660. device_set_wakeup_capable(ds1307->dev, true);
  1661. else
  1662. clear_bit(RTC_FEATURE_ALARM, ds1307->rtc->features);
  1663. if (ds1307_can_wakeup_device && !want_irq) {
  1664. dev_info(ds1307->dev,
  1665. "'wakeup-source' is set, request for an IRQ is disabled!\n");
  1666. /* We cannot support UIE mode if we do not have an IRQ line */
  1667. clear_bit(RTC_FEATURE_UPDATE_INTERRUPT, ds1307->rtc->features);
  1668. }
  1669. if (want_irq) {
  1670. err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
  1671. chip->irq_handler ?: ds1307_irq,
  1672. IRQF_SHARED | IRQF_ONESHOT,
  1673. ds1307->name, ds1307);
  1674. if (err) {
  1675. client->irq = 0;
  1676. device_set_wakeup_capable(ds1307->dev, false);
  1677. clear_bit(RTC_FEATURE_ALARM, ds1307->rtc->features);
  1678. dev_err(ds1307->dev, "unable to request IRQ!\n");
  1679. } else {
  1680. dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
  1681. }
  1682. }
  1683. ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
  1684. err = ds1307_add_frequency_test(ds1307);
  1685. if (err)
  1686. return err;
  1687. err = devm_rtc_register_device(ds1307->rtc);
  1688. if (err)
  1689. return err;
  1690. if (chip->nvram_size) {
  1691. struct nvmem_config nvmem_cfg = {
  1692. .name = "ds1307_nvram",
  1693. .word_size = 1,
  1694. .stride = 1,
  1695. .size = chip->nvram_size,
  1696. .reg_read = ds1307_nvram_read,
  1697. .reg_write = ds1307_nvram_write,
  1698. .priv = ds1307,
  1699. };
  1700. devm_rtc_nvmem_register(ds1307->rtc, &nvmem_cfg);
  1701. }
  1702. ds1307_hwmon_register(ds1307);
  1703. ds1307_clks_register(ds1307);
  1704. ds1307_wdt_register(ds1307);
  1705. return 0;
  1706. exit:
  1707. return err;
  1708. }
  1709. static struct i2c_driver ds1307_driver = {
  1710. .driver = {
  1711. .name = "rtc-ds1307",
  1712. .of_match_table = ds1307_of_match,
  1713. },
  1714. .probe = ds1307_probe,
  1715. .id_table = ds1307_id,
  1716. };
  1717. module_i2c_driver(ds1307_driver);
  1718. MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
  1719. MODULE_LICENSE("GPL");