rtc-isl12022.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * An I2C driver for the Intersil ISL 12022
  4. *
  5. * Author: Roman Fietze <roman.fietze@telemotive.de>
  6. *
  7. * Based on the Philips PCF8563 RTC
  8. * by Alessandro Zummo <a.zummo@towertech.it>.
  9. */
  10. #include <linux/bcd.h>
  11. #include <linux/bitfield.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/err.h>
  14. #include <linux/hwmon.h>
  15. #include <linux/i2c.h>
  16. #include <linux/module.h>
  17. #include <linux/regmap.h>
  18. #include <linux/rtc.h>
  19. #include <linux/slab.h>
  20. #include <asm/byteorder.h>
  21. /* ISL register offsets */
  22. #define ISL12022_REG_SC 0x00
  23. #define ISL12022_REG_MN 0x01
  24. #define ISL12022_REG_HR 0x02
  25. #define ISL12022_REG_DT 0x03
  26. #define ISL12022_REG_MO 0x04
  27. #define ISL12022_REG_YR 0x05
  28. #define ISL12022_REG_DW 0x06
  29. #define ISL12022_REG_SR 0x07
  30. #define ISL12022_REG_INT 0x08
  31. #define ISL12022_REG_PWR_VBAT 0x0a
  32. #define ISL12022_REG_BETA 0x0d
  33. #define ISL12022_REG_TEMP_L 0x28
  34. /* ISL register bits */
  35. #define ISL12022_HR_MIL (1 << 7) /* military or 24 hour time */
  36. #define ISL12022_SR_LBAT85 (1 << 2)
  37. #define ISL12022_SR_LBAT75 (1 << 1)
  38. #define ISL12022_INT_WRTC (1 << 6)
  39. #define ISL12022_INT_FO_MASK GENMASK(3, 0)
  40. #define ISL12022_INT_FO_OFF 0x0
  41. #define ISL12022_INT_FO_32K 0x1
  42. #define ISL12022_REG_VB85_MASK GENMASK(5, 3)
  43. #define ISL12022_REG_VB75_MASK GENMASK(2, 0)
  44. #define ISL12022_BETA_TSE (1 << 7)
  45. static umode_t isl12022_hwmon_is_visible(const void *data,
  46. enum hwmon_sensor_types type,
  47. u32 attr, int channel)
  48. {
  49. if (type == hwmon_temp && attr == hwmon_temp_input)
  50. return 0444;
  51. return 0;
  52. }
  53. /*
  54. * A user-initiated temperature conversion is not started by this function,
  55. * so the temperature is updated once every ~60 seconds.
  56. */
  57. static int isl12022_hwmon_read_temp(struct device *dev, long *mC)
  58. {
  59. struct regmap *regmap = dev_get_drvdata(dev);
  60. int temp, ret;
  61. __le16 buf;
  62. ret = regmap_bulk_read(regmap, ISL12022_REG_TEMP_L, &buf, sizeof(buf));
  63. if (ret)
  64. return ret;
  65. /*
  66. * Temperature is represented as a 10-bit number, unit half-Kelvins.
  67. */
  68. temp = le16_to_cpu(buf);
  69. temp *= 500;
  70. temp -= 273000;
  71. *mC = temp;
  72. return 0;
  73. }
  74. static int isl12022_hwmon_read(struct device *dev,
  75. enum hwmon_sensor_types type,
  76. u32 attr, int channel, long *val)
  77. {
  78. if (type == hwmon_temp && attr == hwmon_temp_input)
  79. return isl12022_hwmon_read_temp(dev, val);
  80. return -EOPNOTSUPP;
  81. }
  82. static const struct hwmon_channel_info * const isl12022_hwmon_info[] = {
  83. HWMON_CHANNEL_INFO(temp, HWMON_T_INPUT),
  84. NULL
  85. };
  86. static const struct hwmon_ops isl12022_hwmon_ops = {
  87. .is_visible = isl12022_hwmon_is_visible,
  88. .read = isl12022_hwmon_read,
  89. };
  90. static const struct hwmon_chip_info isl12022_hwmon_chip_info = {
  91. .ops = &isl12022_hwmon_ops,
  92. .info = isl12022_hwmon_info,
  93. };
  94. static void isl12022_hwmon_register(struct device *dev)
  95. {
  96. struct regmap *regmap = dev_get_drvdata(dev);
  97. struct device *hwmon;
  98. int ret;
  99. if (!IS_REACHABLE(CONFIG_HWMON))
  100. return;
  101. ret = regmap_update_bits(regmap, ISL12022_REG_BETA,
  102. ISL12022_BETA_TSE, ISL12022_BETA_TSE);
  103. if (ret) {
  104. dev_warn(dev, "unable to enable temperature sensor\n");
  105. return;
  106. }
  107. hwmon = devm_hwmon_device_register_with_info(dev, "isl12022", regmap,
  108. &isl12022_hwmon_chip_info,
  109. NULL);
  110. if (IS_ERR(hwmon))
  111. dev_warn(dev, "unable to register hwmon device: %pe\n", hwmon);
  112. }
  113. /*
  114. * In the routines that deal directly with the isl12022 hardware, we use
  115. * rtc_time -- month 0-11, hour 0-23, yr = calendar year-epoch.
  116. */
  117. static int isl12022_rtc_read_time(struct device *dev, struct rtc_time *tm)
  118. {
  119. struct regmap *regmap = dev_get_drvdata(dev);
  120. uint8_t buf[ISL12022_REG_INT + 1];
  121. int ret;
  122. ret = regmap_bulk_read(regmap, ISL12022_REG_SC, buf, sizeof(buf));
  123. if (ret)
  124. return ret;
  125. dev_dbg(dev,
  126. "raw data is sec=%02x, min=%02x, hr=%02x, mday=%02x, mon=%02x, year=%02x, wday=%02x, sr=%02x, int=%02x",
  127. buf[ISL12022_REG_SC],
  128. buf[ISL12022_REG_MN],
  129. buf[ISL12022_REG_HR],
  130. buf[ISL12022_REG_DT],
  131. buf[ISL12022_REG_MO],
  132. buf[ISL12022_REG_YR],
  133. buf[ISL12022_REG_DW],
  134. buf[ISL12022_REG_SR],
  135. buf[ISL12022_REG_INT]);
  136. tm->tm_sec = bcd2bin(buf[ISL12022_REG_SC] & 0x7F);
  137. tm->tm_min = bcd2bin(buf[ISL12022_REG_MN] & 0x7F);
  138. tm->tm_hour = bcd2bin(buf[ISL12022_REG_HR] & 0x3F);
  139. tm->tm_mday = bcd2bin(buf[ISL12022_REG_DT] & 0x3F);
  140. tm->tm_wday = buf[ISL12022_REG_DW] & 0x07;
  141. tm->tm_mon = bcd2bin(buf[ISL12022_REG_MO] & 0x1F) - 1;
  142. tm->tm_year = bcd2bin(buf[ISL12022_REG_YR]) + 100;
  143. dev_dbg(dev, "%s: %ptR\n", __func__, tm);
  144. return 0;
  145. }
  146. static int isl12022_rtc_set_time(struct device *dev, struct rtc_time *tm)
  147. {
  148. struct regmap *regmap = dev_get_drvdata(dev);
  149. int ret;
  150. uint8_t buf[ISL12022_REG_DW + 1];
  151. dev_dbg(dev, "%s: %ptR\n", __func__, tm);
  152. /* Ensure the write enable bit is set. */
  153. ret = regmap_update_bits(regmap, ISL12022_REG_INT,
  154. ISL12022_INT_WRTC, ISL12022_INT_WRTC);
  155. if (ret)
  156. return ret;
  157. /* hours, minutes and seconds */
  158. buf[ISL12022_REG_SC] = bin2bcd(tm->tm_sec);
  159. buf[ISL12022_REG_MN] = bin2bcd(tm->tm_min);
  160. buf[ISL12022_REG_HR] = bin2bcd(tm->tm_hour) | ISL12022_HR_MIL;
  161. buf[ISL12022_REG_DT] = bin2bcd(tm->tm_mday);
  162. /* month, 1 - 12 */
  163. buf[ISL12022_REG_MO] = bin2bcd(tm->tm_mon + 1);
  164. /* year and century */
  165. buf[ISL12022_REG_YR] = bin2bcd(tm->tm_year % 100);
  166. buf[ISL12022_REG_DW] = tm->tm_wday & 0x07;
  167. return regmap_bulk_write(regmap, ISL12022_REG_SC, buf, sizeof(buf));
  168. }
  169. static int isl12022_rtc_ioctl(struct device *dev, unsigned int cmd, unsigned long arg)
  170. {
  171. struct regmap *regmap = dev_get_drvdata(dev);
  172. u32 user, val;
  173. int ret;
  174. switch (cmd) {
  175. case RTC_VL_READ:
  176. ret = regmap_read(regmap, ISL12022_REG_SR, &val);
  177. if (ret)
  178. return ret;
  179. user = 0;
  180. if (val & ISL12022_SR_LBAT85)
  181. user |= RTC_VL_BACKUP_LOW;
  182. if (val & ISL12022_SR_LBAT75)
  183. user |= RTC_VL_BACKUP_EMPTY;
  184. return put_user(user, (u32 __user *)arg);
  185. default:
  186. return -ENOIOCTLCMD;
  187. }
  188. }
  189. static const struct rtc_class_ops isl12022_rtc_ops = {
  190. .ioctl = isl12022_rtc_ioctl,
  191. .read_time = isl12022_rtc_read_time,
  192. .set_time = isl12022_rtc_set_time,
  193. };
  194. static const struct regmap_config regmap_config = {
  195. .reg_bits = 8,
  196. .val_bits = 8,
  197. .use_single_write = true,
  198. };
  199. static int isl12022_register_clock(struct device *dev)
  200. {
  201. struct regmap *regmap = dev_get_drvdata(dev);
  202. struct clk_hw *hw;
  203. int ret;
  204. if (!device_property_present(dev, "#clock-cells")) {
  205. /*
  206. * Disabling the F_OUT pin reduces the power
  207. * consumption in battery mode by ~25%.
  208. */
  209. regmap_update_bits(regmap, ISL12022_REG_INT, ISL12022_INT_FO_MASK,
  210. ISL12022_INT_FO_OFF);
  211. return 0;
  212. }
  213. if (!IS_ENABLED(CONFIG_COMMON_CLK))
  214. return 0;
  215. /*
  216. * For now, only support a fixed clock of 32768Hz (the reset default).
  217. */
  218. ret = regmap_update_bits(regmap, ISL12022_REG_INT,
  219. ISL12022_INT_FO_MASK, ISL12022_INT_FO_32K);
  220. if (ret)
  221. return ret;
  222. hw = devm_clk_hw_register_fixed_rate(dev, "isl12022", NULL, 0, 32768);
  223. if (IS_ERR(hw))
  224. return PTR_ERR(hw);
  225. return devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get, hw);
  226. }
  227. static const u32 trip_levels[2][7] = {
  228. { 2125000, 2295000, 2550000, 2805000, 3060000, 4250000, 4675000 },
  229. { 1875000, 2025000, 2250000, 2475000, 2700000, 3750000, 4125000 },
  230. };
  231. static void isl12022_set_trip_levels(struct device *dev)
  232. {
  233. struct regmap *regmap = dev_get_drvdata(dev);
  234. u32 levels[2] = {0, 0};
  235. int ret, i, j, x[2];
  236. u8 val, mask;
  237. device_property_read_u32_array(dev, "isil,battery-trip-levels-microvolt",
  238. levels, 2);
  239. for (i = 0; i < 2; i++) {
  240. for (j = 0; j < ARRAY_SIZE(trip_levels[i]) - 1; j++) {
  241. if (levels[i] <= trip_levels[i][j])
  242. break;
  243. }
  244. x[i] = j;
  245. }
  246. val = FIELD_PREP(ISL12022_REG_VB85_MASK, x[0]) |
  247. FIELD_PREP(ISL12022_REG_VB75_MASK, x[1]);
  248. mask = ISL12022_REG_VB85_MASK | ISL12022_REG_VB75_MASK;
  249. ret = regmap_update_bits(regmap, ISL12022_REG_PWR_VBAT, mask, val);
  250. if (ret)
  251. dev_warn(dev, "unable to set battery alarm levels: %d\n", ret);
  252. /*
  253. * Force a write of the TSE bit in the BETA register, in order
  254. * to trigger an update of the LBAT75 and LBAT85 bits in the
  255. * status register. In battery backup mode, those bits have
  256. * another meaning, so without this, they may contain stale
  257. * values for up to a minute after power-on.
  258. */
  259. regmap_write_bits(regmap, ISL12022_REG_BETA,
  260. ISL12022_BETA_TSE, ISL12022_BETA_TSE);
  261. }
  262. static int isl12022_probe(struct i2c_client *client)
  263. {
  264. struct rtc_device *rtc;
  265. struct regmap *regmap;
  266. int ret;
  267. if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C))
  268. return -ENODEV;
  269. regmap = devm_regmap_init_i2c(client, &regmap_config);
  270. if (IS_ERR(regmap)) {
  271. dev_err(&client->dev, "regmap allocation failed\n");
  272. return PTR_ERR(regmap);
  273. }
  274. dev_set_drvdata(&client->dev, regmap);
  275. ret = isl12022_register_clock(&client->dev);
  276. if (ret)
  277. return ret;
  278. isl12022_set_trip_levels(&client->dev);
  279. isl12022_hwmon_register(&client->dev);
  280. rtc = devm_rtc_allocate_device(&client->dev);
  281. if (IS_ERR(rtc))
  282. return PTR_ERR(rtc);
  283. rtc->ops = &isl12022_rtc_ops;
  284. rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
  285. rtc->range_max = RTC_TIMESTAMP_END_2099;
  286. return devm_rtc_register_device(rtc);
  287. }
  288. static const struct of_device_id isl12022_dt_match[] = {
  289. { .compatible = "isl,isl12022" }, /* for backward compat., don't use */
  290. { .compatible = "isil,isl12022" },
  291. { },
  292. };
  293. MODULE_DEVICE_TABLE(of, isl12022_dt_match);
  294. static const struct i2c_device_id isl12022_id[] = {
  295. { "isl12022" },
  296. { }
  297. };
  298. MODULE_DEVICE_TABLE(i2c, isl12022_id);
  299. static struct i2c_driver isl12022_driver = {
  300. .driver = {
  301. .name = "rtc-isl12022",
  302. .of_match_table = isl12022_dt_match,
  303. },
  304. .probe = isl12022_probe,
  305. .id_table = isl12022_id,
  306. };
  307. module_i2c_driver(isl12022_driver);
  308. MODULE_AUTHOR("roman.fietze@telemotive.de");
  309. MODULE_DESCRIPTION("ISL 12022 RTC driver");
  310. MODULE_LICENSE("GPL");