rtc-jz4740.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
  4. * Copyright (C) 2010, Paul Cercueil <paul@crapouillou.net>
  5. * JZ4740 SoC RTC driver
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/clk-provider.h>
  9. #include <linux/io.h>
  10. #include <linux/iopoll.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pm_wakeirq.h>
  16. #include <linux/property.h>
  17. #include <linux/reboot.h>
  18. #include <linux/rtc.h>
  19. #include <linux/slab.h>
  20. #include <linux/spinlock.h>
  21. #define JZ_REG_RTC_CTRL 0x00
  22. #define JZ_REG_RTC_SEC 0x04
  23. #define JZ_REG_RTC_SEC_ALARM 0x08
  24. #define JZ_REG_RTC_REGULATOR 0x0C
  25. #define JZ_REG_RTC_HIBERNATE 0x20
  26. #define JZ_REG_RTC_WAKEUP_FILTER 0x24
  27. #define JZ_REG_RTC_RESET_COUNTER 0x28
  28. #define JZ_REG_RTC_SCRATCHPAD 0x34
  29. #define JZ_REG_RTC_CKPCR 0x40
  30. /* The following are present on the jz4780 */
  31. #define JZ_REG_RTC_WENR 0x3C
  32. #define JZ_RTC_WENR_WEN BIT(31)
  33. #define JZ_RTC_CTRL_WRDY BIT(7)
  34. #define JZ_RTC_CTRL_1HZ BIT(6)
  35. #define JZ_RTC_CTRL_1HZ_IRQ BIT(5)
  36. #define JZ_RTC_CTRL_AF BIT(4)
  37. #define JZ_RTC_CTRL_AF_IRQ BIT(3)
  38. #define JZ_RTC_CTRL_AE BIT(2)
  39. #define JZ_RTC_CTRL_ENABLE BIT(0)
  40. /* Magic value to enable writes on jz4780 */
  41. #define JZ_RTC_WENR_MAGIC 0xA55A
  42. #define JZ_RTC_WAKEUP_FILTER_MASK 0x0000FFE0
  43. #define JZ_RTC_RESET_COUNTER_MASK 0x00000FE0
  44. #define JZ_RTC_CKPCR_CK32PULL_DIS BIT(4)
  45. #define JZ_RTC_CKPCR_CK32CTL_EN (BIT(2) | BIT(1))
  46. enum jz4740_rtc_type {
  47. ID_JZ4740,
  48. ID_JZ4760,
  49. ID_JZ4780,
  50. };
  51. struct jz4740_rtc {
  52. void __iomem *base;
  53. enum jz4740_rtc_type type;
  54. struct rtc_device *rtc;
  55. struct clk_hw clk32k;
  56. spinlock_t lock;
  57. };
  58. static struct device *dev_for_power_off;
  59. static inline uint32_t jz4740_rtc_reg_read(struct jz4740_rtc *rtc, size_t reg)
  60. {
  61. return readl(rtc->base + reg);
  62. }
  63. static int jz4740_rtc_wait_write_ready(struct jz4740_rtc *rtc)
  64. {
  65. uint32_t ctrl;
  66. return readl_poll_timeout(rtc->base + JZ_REG_RTC_CTRL, ctrl,
  67. ctrl & JZ_RTC_CTRL_WRDY, 0, 1000);
  68. }
  69. static inline int jz4780_rtc_enable_write(struct jz4740_rtc *rtc)
  70. {
  71. uint32_t ctrl;
  72. int ret;
  73. ret = jz4740_rtc_wait_write_ready(rtc);
  74. if (ret != 0)
  75. return ret;
  76. writel(JZ_RTC_WENR_MAGIC, rtc->base + JZ_REG_RTC_WENR);
  77. return readl_poll_timeout(rtc->base + JZ_REG_RTC_WENR, ctrl,
  78. ctrl & JZ_RTC_WENR_WEN, 0, 1000);
  79. }
  80. static inline int jz4740_rtc_reg_write(struct jz4740_rtc *rtc, size_t reg,
  81. uint32_t val)
  82. {
  83. int ret = 0;
  84. if (rtc->type >= ID_JZ4760)
  85. ret = jz4780_rtc_enable_write(rtc);
  86. if (ret == 0)
  87. ret = jz4740_rtc_wait_write_ready(rtc);
  88. if (ret == 0)
  89. writel(val, rtc->base + reg);
  90. return ret;
  91. }
  92. static int jz4740_rtc_ctrl_set_bits(struct jz4740_rtc *rtc, uint32_t mask,
  93. bool set)
  94. {
  95. int ret;
  96. unsigned long flags;
  97. uint32_t ctrl;
  98. spin_lock_irqsave(&rtc->lock, flags);
  99. ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
  100. /* Don't clear interrupt flags by accident */
  101. ctrl |= JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF;
  102. if (set)
  103. ctrl |= mask;
  104. else
  105. ctrl &= ~mask;
  106. ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_CTRL, ctrl);
  107. spin_unlock_irqrestore(&rtc->lock, flags);
  108. return ret;
  109. }
  110. static int jz4740_rtc_read_time(struct device *dev, struct rtc_time *time)
  111. {
  112. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  113. uint32_t secs, secs2;
  114. int timeout = 5;
  115. if (jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SCRATCHPAD) != 0x12345678)
  116. return -EINVAL;
  117. /* If the seconds register is read while it is updated, it can contain a
  118. * bogus value. This can be avoided by making sure that two consecutive
  119. * reads have the same value.
  120. */
  121. secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
  122. secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
  123. while (secs != secs2 && --timeout) {
  124. secs = secs2;
  125. secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
  126. }
  127. if (timeout == 0)
  128. return -EIO;
  129. rtc_time64_to_tm(secs, time);
  130. return 0;
  131. }
  132. static int jz4740_rtc_set_time(struct device *dev, struct rtc_time *time)
  133. {
  134. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  135. int ret;
  136. ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC, rtc_tm_to_time64(time));
  137. if (ret)
  138. return ret;
  139. return jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SCRATCHPAD, 0x12345678);
  140. }
  141. static int jz4740_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  142. {
  143. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  144. uint32_t secs;
  145. uint32_t ctrl;
  146. secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC_ALARM);
  147. ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
  148. alrm->enabled = !!(ctrl & JZ_RTC_CTRL_AE);
  149. alrm->pending = !!(ctrl & JZ_RTC_CTRL_AF);
  150. rtc_time64_to_tm(secs, &alrm->time);
  151. return 0;
  152. }
  153. static int jz4740_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  154. {
  155. int ret;
  156. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  157. uint32_t secs = lower_32_bits(rtc_tm_to_time64(&alrm->time));
  158. ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC_ALARM, secs);
  159. if (!ret)
  160. ret = jz4740_rtc_ctrl_set_bits(rtc,
  161. JZ_RTC_CTRL_AE | JZ_RTC_CTRL_AF_IRQ, alrm->enabled);
  162. return ret;
  163. }
  164. static int jz4740_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
  165. {
  166. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  167. return jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_AF_IRQ, enable);
  168. }
  169. static const struct rtc_class_ops jz4740_rtc_ops = {
  170. .read_time = jz4740_rtc_read_time,
  171. .set_time = jz4740_rtc_set_time,
  172. .read_alarm = jz4740_rtc_read_alarm,
  173. .set_alarm = jz4740_rtc_set_alarm,
  174. .alarm_irq_enable = jz4740_rtc_alarm_irq_enable,
  175. };
  176. static irqreturn_t jz4740_rtc_irq(int irq, void *data)
  177. {
  178. struct jz4740_rtc *rtc = data;
  179. uint32_t ctrl;
  180. unsigned long events = 0;
  181. ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
  182. if (ctrl & JZ_RTC_CTRL_1HZ)
  183. events |= (RTC_UF | RTC_IRQF);
  184. if (ctrl & JZ_RTC_CTRL_AF)
  185. events |= (RTC_AF | RTC_IRQF);
  186. rtc_update_irq(rtc->rtc, 1, events);
  187. jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF, false);
  188. return IRQ_HANDLED;
  189. }
  190. static void jz4740_rtc_poweroff(struct device *dev)
  191. {
  192. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  193. jz4740_rtc_reg_write(rtc, JZ_REG_RTC_HIBERNATE, 1);
  194. }
  195. static void jz4740_rtc_power_off(void)
  196. {
  197. jz4740_rtc_poweroff(dev_for_power_off);
  198. kernel_halt();
  199. }
  200. static const struct of_device_id jz4740_rtc_of_match[] = {
  201. { .compatible = "ingenic,jz4740-rtc", .data = (void *)ID_JZ4740 },
  202. { .compatible = "ingenic,jz4760-rtc", .data = (void *)ID_JZ4760 },
  203. { .compatible = "ingenic,jz4770-rtc", .data = (void *)ID_JZ4780 },
  204. { .compatible = "ingenic,jz4780-rtc", .data = (void *)ID_JZ4780 },
  205. {},
  206. };
  207. MODULE_DEVICE_TABLE(of, jz4740_rtc_of_match);
  208. static void jz4740_rtc_set_wakeup_params(struct jz4740_rtc *rtc,
  209. struct device_node *np,
  210. unsigned long rate)
  211. {
  212. unsigned long wakeup_ticks, reset_ticks;
  213. unsigned int min_wakeup_pin_assert_time = 60; /* Default: 60ms */
  214. unsigned int reset_pin_assert_time = 100; /* Default: 100ms */
  215. of_property_read_u32(np, "ingenic,reset-pin-assert-time-ms",
  216. &reset_pin_assert_time);
  217. of_property_read_u32(np, "ingenic,min-wakeup-pin-assert-time-ms",
  218. &min_wakeup_pin_assert_time);
  219. /*
  220. * Set minimum wakeup pin assertion time: 100 ms.
  221. * Range is 0 to 2 sec if RTC is clocked at 32 kHz.
  222. */
  223. wakeup_ticks = (min_wakeup_pin_assert_time * rate) / 1000;
  224. if (wakeup_ticks < JZ_RTC_WAKEUP_FILTER_MASK)
  225. wakeup_ticks &= JZ_RTC_WAKEUP_FILTER_MASK;
  226. else
  227. wakeup_ticks = JZ_RTC_WAKEUP_FILTER_MASK;
  228. jz4740_rtc_reg_write(rtc, JZ_REG_RTC_WAKEUP_FILTER, wakeup_ticks);
  229. /*
  230. * Set reset pin low-level assertion time after wakeup: 60 ms.
  231. * Range is 0 to 125 ms if RTC is clocked at 32 kHz.
  232. */
  233. reset_ticks = (reset_pin_assert_time * rate) / 1000;
  234. if (reset_ticks < JZ_RTC_RESET_COUNTER_MASK)
  235. reset_ticks &= JZ_RTC_RESET_COUNTER_MASK;
  236. else
  237. reset_ticks = JZ_RTC_RESET_COUNTER_MASK;
  238. jz4740_rtc_reg_write(rtc, JZ_REG_RTC_RESET_COUNTER, reset_ticks);
  239. }
  240. static int jz4740_rtc_clk32k_enable(struct clk_hw *hw)
  241. {
  242. struct jz4740_rtc *rtc = container_of(hw, struct jz4740_rtc, clk32k);
  243. return jz4740_rtc_reg_write(rtc, JZ_REG_RTC_CKPCR,
  244. JZ_RTC_CKPCR_CK32PULL_DIS |
  245. JZ_RTC_CKPCR_CK32CTL_EN);
  246. }
  247. static void jz4740_rtc_clk32k_disable(struct clk_hw *hw)
  248. {
  249. struct jz4740_rtc *rtc = container_of(hw, struct jz4740_rtc, clk32k);
  250. jz4740_rtc_reg_write(rtc, JZ_REG_RTC_CKPCR, 0);
  251. }
  252. static int jz4740_rtc_clk32k_is_enabled(struct clk_hw *hw)
  253. {
  254. struct jz4740_rtc *rtc = container_of(hw, struct jz4740_rtc, clk32k);
  255. u32 ckpcr;
  256. ckpcr = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CKPCR);
  257. return !!(ckpcr & JZ_RTC_CKPCR_CK32CTL_EN);
  258. }
  259. static const struct clk_ops jz4740_rtc_clk32k_ops = {
  260. .enable = jz4740_rtc_clk32k_enable,
  261. .disable = jz4740_rtc_clk32k_disable,
  262. .is_enabled = jz4740_rtc_clk32k_is_enabled,
  263. };
  264. static int jz4740_rtc_probe(struct platform_device *pdev)
  265. {
  266. struct device *dev = &pdev->dev;
  267. struct device_node *np = dev->of_node;
  268. struct jz4740_rtc *rtc;
  269. unsigned long rate;
  270. struct clk *clk;
  271. int ret, irq;
  272. rtc = devm_kzalloc(dev, sizeof(*rtc), GFP_KERNEL);
  273. if (!rtc)
  274. return -ENOMEM;
  275. rtc->type = (uintptr_t)device_get_match_data(dev);
  276. irq = platform_get_irq(pdev, 0);
  277. if (irq < 0)
  278. return irq;
  279. rtc->base = devm_platform_ioremap_resource(pdev, 0);
  280. if (IS_ERR(rtc->base))
  281. return PTR_ERR(rtc->base);
  282. clk = devm_clk_get_enabled(dev, "rtc");
  283. if (IS_ERR(clk))
  284. return dev_err_probe(dev, PTR_ERR(clk), "Failed to get RTC clock\n");
  285. spin_lock_init(&rtc->lock);
  286. platform_set_drvdata(pdev, rtc);
  287. device_init_wakeup(dev, 1);
  288. ret = dev_pm_set_wake_irq(dev, irq);
  289. if (ret)
  290. return dev_err_probe(dev, ret, "Failed to set wake irq\n");
  291. rtc->rtc = devm_rtc_allocate_device(dev);
  292. if (IS_ERR(rtc->rtc))
  293. return dev_err_probe(dev, PTR_ERR(rtc->rtc),
  294. "Failed to allocate rtc device\n");
  295. rtc->rtc->ops = &jz4740_rtc_ops;
  296. rtc->rtc->range_max = U32_MAX;
  297. rate = clk_get_rate(clk);
  298. jz4740_rtc_set_wakeup_params(rtc, np, rate);
  299. /* Each 1 Hz pulse should happen after (rate) ticks */
  300. jz4740_rtc_reg_write(rtc, JZ_REG_RTC_REGULATOR, rate - 1);
  301. ret = devm_rtc_register_device(rtc->rtc);
  302. if (ret)
  303. return ret;
  304. ret = devm_request_irq(dev, irq, jz4740_rtc_irq, 0,
  305. pdev->name, rtc);
  306. if (ret)
  307. return dev_err_probe(dev, ret, "Failed to request rtc irq\n");
  308. if (of_device_is_system_power_controller(np)) {
  309. dev_for_power_off = dev;
  310. if (!pm_power_off)
  311. pm_power_off = jz4740_rtc_power_off;
  312. else
  313. dev_warn(dev, "Poweroff handler already present!\n");
  314. }
  315. if (device_property_present(dev, "#clock-cells")) {
  316. rtc->clk32k.init = CLK_HW_INIT_HW("clk32k", __clk_get_hw(clk),
  317. &jz4740_rtc_clk32k_ops, 0);
  318. ret = devm_clk_hw_register(dev, &rtc->clk32k);
  319. if (ret)
  320. return dev_err_probe(dev, ret,
  321. "Unable to register clk32k clock\n");
  322. ret = devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get,
  323. &rtc->clk32k);
  324. if (ret)
  325. return dev_err_probe(dev, ret,
  326. "Unable to register clk32k clock provider\n");
  327. }
  328. return 0;
  329. }
  330. static struct platform_driver jz4740_rtc_driver = {
  331. .probe = jz4740_rtc_probe,
  332. .driver = {
  333. .name = "jz4740-rtc",
  334. .of_match_table = jz4740_rtc_of_match,
  335. },
  336. };
  337. module_platform_driver(jz4740_rtc_driver);
  338. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  339. MODULE_LICENSE("GPL");
  340. MODULE_DESCRIPTION("RTC driver for the JZ4740 SoC\n");
  341. MODULE_ALIAS("platform:jz4740-rtc");