rtc-ma35d1.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * RTC driver for Nuvoton MA35D1
  4. *
  5. * Copyright (C) 2023 Nuvoton Technology Corp.
  6. */
  7. #include <linux/bcd.h>
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/init.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/rtc.h>
  16. /* MA35D1 RTC Control Registers */
  17. #define MA35_REG_RTC_INIT 0x00
  18. #define MA35_REG_RTC_SINFASTS 0x04
  19. #define MA35_REG_RTC_FREQADJ 0x08
  20. #define MA35_REG_RTC_TIME 0x0c
  21. #define MA35_REG_RTC_CAL 0x10
  22. #define MA35_REG_RTC_CLKFMT 0x14
  23. #define MA35_REG_RTC_WEEKDAY 0x18
  24. #define MA35_REG_RTC_TALM 0x1c
  25. #define MA35_REG_RTC_CALM 0x20
  26. #define MA35_REG_RTC_LEAPYEAR 0x24
  27. #define MA35_REG_RTC_INTEN 0x28
  28. #define MA35_REG_RTC_INTSTS 0x2c
  29. /* register MA35_REG_RTC_INIT */
  30. #define RTC_INIT_ACTIVE BIT(0)
  31. #define RTC_INIT_MAGIC_CODE 0xa5eb1357
  32. /* register MA35_REG_RTC_CLKFMT */
  33. #define RTC_CLKFMT_24HEN BIT(0)
  34. #define RTC_CLKFMT_DCOMPEN BIT(16)
  35. /* register MA35_REG_RTC_INTEN */
  36. #define RTC_INTEN_ALMIEN BIT(0)
  37. #define RTC_INTEN_UIEN BIT(1)
  38. #define RTC_INTEN_CLKFIEN BIT(24)
  39. #define RTC_INTEN_CLKSTIEN BIT(25)
  40. /* register MA35_REG_RTC_INTSTS */
  41. #define RTC_INTSTS_ALMIF BIT(0)
  42. #define RTC_INTSTS_UIF BIT(1)
  43. #define RTC_INTSTS_CLKFIF BIT(24)
  44. #define RTC_INTSTS_CLKSTIF BIT(25)
  45. #define RTC_INIT_TIMEOUT 250
  46. struct ma35_rtc {
  47. int irq_num;
  48. void __iomem *rtc_reg;
  49. struct rtc_device *rtcdev;
  50. };
  51. static u32 rtc_reg_read(struct ma35_rtc *p, u32 offset)
  52. {
  53. return __raw_readl(p->rtc_reg + offset);
  54. }
  55. static inline void rtc_reg_write(struct ma35_rtc *p, u32 offset, u32 value)
  56. {
  57. __raw_writel(value, p->rtc_reg + offset);
  58. }
  59. static irqreturn_t ma35d1_rtc_interrupt(int irq, void *data)
  60. {
  61. struct ma35_rtc *rtc = (struct ma35_rtc *)data;
  62. unsigned long events = 0, rtc_irq;
  63. rtc_irq = rtc_reg_read(rtc, MA35_REG_RTC_INTSTS);
  64. if (rtc_irq & RTC_INTSTS_ALMIF) {
  65. rtc_reg_write(rtc, MA35_REG_RTC_INTSTS, RTC_INTSTS_ALMIF);
  66. events |= RTC_AF | RTC_IRQF;
  67. }
  68. rtc_update_irq(rtc->rtcdev, 1, events);
  69. return IRQ_HANDLED;
  70. }
  71. static int ma35d1_rtc_init(struct ma35_rtc *rtc, u32 ms_timeout)
  72. {
  73. const unsigned long timeout = jiffies + msecs_to_jiffies(ms_timeout);
  74. do {
  75. if (rtc_reg_read(rtc, MA35_REG_RTC_INIT) & RTC_INIT_ACTIVE)
  76. return 0;
  77. rtc_reg_write(rtc, MA35_REG_RTC_INIT, RTC_INIT_MAGIC_CODE);
  78. mdelay(1);
  79. } while (time_before(jiffies, timeout));
  80. return -ETIMEDOUT;
  81. }
  82. static int ma35d1_alarm_irq_enable(struct device *dev, u32 enabled)
  83. {
  84. struct ma35_rtc *rtc = dev_get_drvdata(dev);
  85. u32 reg_ien;
  86. reg_ien = rtc_reg_read(rtc, MA35_REG_RTC_INTEN);
  87. if (enabled)
  88. rtc_reg_write(rtc, MA35_REG_RTC_INTEN, reg_ien | RTC_INTEN_ALMIEN);
  89. else
  90. rtc_reg_write(rtc, MA35_REG_RTC_INTEN, reg_ien & ~RTC_INTEN_ALMIEN);
  91. return 0;
  92. }
  93. static int ma35d1_rtc_read_time(struct device *dev, struct rtc_time *tm)
  94. {
  95. struct ma35_rtc *rtc = dev_get_drvdata(dev);
  96. u32 time, cal, wday;
  97. do {
  98. time = rtc_reg_read(rtc, MA35_REG_RTC_TIME);
  99. cal = rtc_reg_read(rtc, MA35_REG_RTC_CAL);
  100. wday = rtc_reg_read(rtc, MA35_REG_RTC_WEEKDAY);
  101. } while (time != rtc_reg_read(rtc, MA35_REG_RTC_TIME) ||
  102. cal != rtc_reg_read(rtc, MA35_REG_RTC_CAL));
  103. tm->tm_mday = bcd2bin(cal >> 0);
  104. tm->tm_wday = wday;
  105. tm->tm_mon = bcd2bin(cal >> 8);
  106. tm->tm_mon = tm->tm_mon - 1;
  107. tm->tm_year = bcd2bin(cal >> 16) + 100;
  108. tm->tm_sec = bcd2bin(time >> 0);
  109. tm->tm_min = bcd2bin(time >> 8);
  110. tm->tm_hour = bcd2bin(time >> 16);
  111. return rtc_valid_tm(tm);
  112. }
  113. static int ma35d1_rtc_set_time(struct device *dev, struct rtc_time *tm)
  114. {
  115. struct ma35_rtc *rtc = dev_get_drvdata(dev);
  116. u32 val;
  117. val = bin2bcd(tm->tm_mday) << 0 | bin2bcd(tm->tm_mon + 1) << 8 |
  118. bin2bcd(tm->tm_year - 100) << 16;
  119. rtc_reg_write(rtc, MA35_REG_RTC_CAL, val);
  120. val = bin2bcd(tm->tm_sec) << 0 | bin2bcd(tm->tm_min) << 8 |
  121. bin2bcd(tm->tm_hour) << 16;
  122. rtc_reg_write(rtc, MA35_REG_RTC_TIME, val);
  123. val = tm->tm_wday;
  124. rtc_reg_write(rtc, MA35_REG_RTC_WEEKDAY, val);
  125. return 0;
  126. }
  127. static int ma35d1_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  128. {
  129. struct ma35_rtc *rtc = dev_get_drvdata(dev);
  130. u32 talm, calm;
  131. talm = rtc_reg_read(rtc, MA35_REG_RTC_TALM);
  132. calm = rtc_reg_read(rtc, MA35_REG_RTC_CALM);
  133. alrm->time.tm_mday = bcd2bin(calm >> 0);
  134. alrm->time.tm_mon = bcd2bin(calm >> 8);
  135. alrm->time.tm_mon = alrm->time.tm_mon - 1;
  136. alrm->time.tm_year = bcd2bin(calm >> 16) + 100;
  137. alrm->time.tm_sec = bcd2bin(talm >> 0);
  138. alrm->time.tm_min = bcd2bin(talm >> 8);
  139. alrm->time.tm_hour = bcd2bin(talm >> 16);
  140. return rtc_valid_tm(&alrm->time);
  141. }
  142. static int ma35d1_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  143. {
  144. struct ma35_rtc *rtc = dev_get_drvdata(dev);
  145. unsigned long val;
  146. val = bin2bcd(alrm->time.tm_mday) << 0 | bin2bcd(alrm->time.tm_mon + 1) << 8 |
  147. bin2bcd(alrm->time.tm_year - 100) << 16;
  148. rtc_reg_write(rtc, MA35_REG_RTC_CALM, val);
  149. val = bin2bcd(alrm->time.tm_sec) << 0 | bin2bcd(alrm->time.tm_min) << 8 |
  150. bin2bcd(alrm->time.tm_hour) << 16;
  151. rtc_reg_write(rtc, MA35_REG_RTC_TALM, val);
  152. ma35d1_alarm_irq_enable(dev, alrm->enabled);
  153. return 0;
  154. }
  155. static const struct rtc_class_ops ma35d1_rtc_ops = {
  156. .read_time = ma35d1_rtc_read_time,
  157. .set_time = ma35d1_rtc_set_time,
  158. .read_alarm = ma35d1_rtc_read_alarm,
  159. .set_alarm = ma35d1_rtc_set_alarm,
  160. .alarm_irq_enable = ma35d1_alarm_irq_enable,
  161. };
  162. static int ma35d1_rtc_probe(struct platform_device *pdev)
  163. {
  164. struct ma35_rtc *rtc;
  165. struct clk *clk;
  166. int ret;
  167. rtc = devm_kzalloc(&pdev->dev, sizeof(*rtc), GFP_KERNEL);
  168. if (!rtc)
  169. return -ENOMEM;
  170. rtc->rtc_reg = devm_platform_ioremap_resource(pdev, 0);
  171. if (IS_ERR(rtc->rtc_reg))
  172. return PTR_ERR(rtc->rtc_reg);
  173. clk = of_clk_get(pdev->dev.of_node, 0);
  174. if (IS_ERR(clk))
  175. return dev_err_probe(&pdev->dev, PTR_ERR(clk), "failed to find rtc clock\n");
  176. ret = clk_prepare_enable(clk);
  177. if (ret)
  178. return ret;
  179. if (!(rtc_reg_read(rtc, MA35_REG_RTC_INIT) & RTC_INIT_ACTIVE)) {
  180. ret = ma35d1_rtc_init(rtc, RTC_INIT_TIMEOUT);
  181. if (ret)
  182. return dev_err_probe(&pdev->dev, ret, "rtc init failed\n");
  183. }
  184. rtc->irq_num = platform_get_irq(pdev, 0);
  185. ret = devm_request_irq(&pdev->dev, rtc->irq_num, ma35d1_rtc_interrupt,
  186. IRQF_NO_SUSPEND, "ma35d1rtc", rtc);
  187. if (ret)
  188. return dev_err_probe(&pdev->dev, ret, "Failed to request rtc irq\n");
  189. platform_set_drvdata(pdev, rtc);
  190. device_init_wakeup(&pdev->dev, true);
  191. rtc->rtcdev = devm_rtc_allocate_device(&pdev->dev);
  192. if (IS_ERR(rtc->rtcdev))
  193. return PTR_ERR(rtc->rtcdev);
  194. rtc->rtcdev->ops = &ma35d1_rtc_ops;
  195. rtc->rtcdev->range_min = RTC_TIMESTAMP_BEGIN_2000;
  196. rtc->rtcdev->range_max = RTC_TIMESTAMP_END_2099;
  197. ret = devm_rtc_register_device(rtc->rtcdev);
  198. if (ret)
  199. return dev_err_probe(&pdev->dev, ret, "Failed to register rtc device\n");
  200. return 0;
  201. }
  202. static int ma35d1_rtc_suspend(struct platform_device *pdev, pm_message_t state)
  203. {
  204. struct ma35_rtc *rtc = platform_get_drvdata(pdev);
  205. if (device_may_wakeup(&pdev->dev))
  206. enable_irq_wake(rtc->irq_num);
  207. return 0;
  208. }
  209. static int ma35d1_rtc_resume(struct platform_device *pdev)
  210. {
  211. struct ma35_rtc *rtc = platform_get_drvdata(pdev);
  212. if (device_may_wakeup(&pdev->dev))
  213. disable_irq_wake(rtc->irq_num);
  214. return 0;
  215. }
  216. static const struct of_device_id ma35d1_rtc_of_match[] = {
  217. { .compatible = "nuvoton,ma35d1-rtc", },
  218. {},
  219. };
  220. MODULE_DEVICE_TABLE(of, ma35d1_rtc_of_match);
  221. static struct platform_driver ma35d1_rtc_driver = {
  222. .suspend = ma35d1_rtc_suspend,
  223. .resume = ma35d1_rtc_resume,
  224. .probe = ma35d1_rtc_probe,
  225. .driver = {
  226. .name = "rtc-ma35d1",
  227. .of_match_table = ma35d1_rtc_of_match,
  228. },
  229. };
  230. module_platform_driver(ma35d1_rtc_driver);
  231. MODULE_AUTHOR("Ming-Jen Chen <mjchen@nuvoton.com>");
  232. MODULE_DESCRIPTION("MA35D1 RTC driver");
  233. MODULE_LICENSE("GPL");