rtc-max31335.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * RTC driver for the MAX31335
  4. *
  5. * Copyright (C) 2023 Analog Devices
  6. *
  7. * Antoniu Miclaus <antoniu.miclaus@analog.com>
  8. *
  9. */
  10. #include <linux/unaligned.h>
  11. #include <linux/bcd.h>
  12. #include <linux/bitfield.h>
  13. #include <linux/bitops.h>
  14. #include <linux/clk.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/hwmon.h>
  17. #include <linux/i2c.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/of_device.h>
  22. #include <linux/regmap.h>
  23. #include <linux/rtc.h>
  24. #include <linux/util_macros.h>
  25. /* MAX31335 Register Map */
  26. #define MAX31335_STATUS1 0x00
  27. #define MAX31335_INT_EN1 0x01
  28. #define MAX31335_STATUS2 0x02
  29. #define MAX31335_INT_EN2 0x03
  30. #define MAX31335_RTC_RESET 0x04
  31. #define MAX31335_RTC_CONFIG 0x05
  32. #define MAX31335_RTC_CONFIG2 0x06
  33. #define MAX31335_TIMESTAMP_CONFIG 0x07
  34. #define MAX31335_TIMER_CONFIG 0x08
  35. #define MAX31335_SECONDS_1_128 0x09
  36. #define MAX31335_SECONDS 0x0A
  37. #define MAX31335_MINUTES 0x0B
  38. #define MAX31335_HOURS 0x0C
  39. #define MAX31335_DAY 0x0D
  40. #define MAX31335_DATE 0x0E
  41. #define MAX31335_MONTH 0x0F
  42. #define MAX31335_YEAR 0x0F
  43. #define MAX31335_ALM1_SEC 0x11
  44. #define MAX31335_ALM1_MIN 0x12
  45. #define MAX31335_ALM1_HRS 0x13
  46. #define MAX31335_ALM1_DAY_DATE 0x14
  47. #define MAX31335_ALM1_MON 0x15
  48. #define MAX31335_ALM1_YEAR 0x16
  49. #define MAX31335_ALM2_MIN 0x17
  50. #define MAX31335_ALM2_HRS 0x18
  51. #define MAX31335_ALM2_DAY_DATE 0x19
  52. #define MAX31335_TIMER_COUNT 0x1A
  53. #define MAX31335_TIMER_INIT 0x1B
  54. #define MAX31335_PWR_MGMT 0x1C
  55. #define MAX31335_TRICKLE_REG 0x1D
  56. #define MAX31335_AGING_OFFSET 0x1E
  57. #define MAX31335_TS_CONFIG 0x30
  58. #define MAX31335_TEMP_ALARM_HIGH_MSB 0x31
  59. #define MAX31335_TEMP_ALARM_HIGH_LSB 0x32
  60. #define MAX31335_TEMP_ALARM_LOW_MSB 0x33
  61. #define MAX31335_TEMP_ALARM_LOW_LSB 0x34
  62. #define MAX31335_TEMP_DATA_MSB 0x35
  63. #define MAX31335_TEMP_DATA_LSB 0x36
  64. #define MAX31335_TS0_SEC_1_128 0x40
  65. #define MAX31335_TS0_SEC 0x41
  66. #define MAX31335_TS0_MIN 0x42
  67. #define MAX31335_TS0_HOUR 0x43
  68. #define MAX31335_TS0_DATE 0x44
  69. #define MAX31335_TS0_MONTH 0x45
  70. #define MAX31335_TS0_YEAR 0x46
  71. #define MAX31335_TS0_FLAGS 0x47
  72. #define MAX31335_TS1_SEC_1_128 0x48
  73. #define MAX31335_TS1_SEC 0x49
  74. #define MAX31335_TS1_MIN 0x4A
  75. #define MAX31335_TS1_HOUR 0x4B
  76. #define MAX31335_TS1_DATE 0x4C
  77. #define MAX31335_TS1_MONTH 0x4D
  78. #define MAX31335_TS1_YEAR 0x4E
  79. #define MAX31335_TS1_FLAGS 0x4F
  80. #define MAX31335_TS2_SEC_1_128 0x50
  81. #define MAX31335_TS2_SEC 0x51
  82. #define MAX31335_TS2_MIN 0x52
  83. #define MAX31335_TS2_HOUR 0x53
  84. #define MAX31335_TS2_DATE 0x54
  85. #define MAX31335_TS2_MONTH 0x55
  86. #define MAX31335_TS2_YEAR 0x56
  87. #define MAX31335_TS2_FLAGS 0x57
  88. #define MAX31335_TS3_SEC_1_128 0x58
  89. #define MAX31335_TS3_SEC 0x59
  90. #define MAX31335_TS3_MIN 0x5A
  91. #define MAX31335_TS3_HOUR 0x5B
  92. #define MAX31335_TS3_DATE 0x5C
  93. #define MAX31335_TS3_MONTH 0x5D
  94. #define MAX31335_TS3_YEAR 0x5E
  95. #define MAX31335_TS3_FLAGS 0x5F
  96. /* MAX31335_STATUS1 Bit Definitions */
  97. #define MAX31335_STATUS1_PSDECT BIT(7)
  98. #define MAX31335_STATUS1_OSF BIT(6)
  99. #define MAX31335_STATUS1_PFAIL BIT(5)
  100. #define MAX31335_STATUS1_VBATLOW BIT(4)
  101. #define MAX31335_STATUS1_DIF BIT(3)
  102. #define MAX31335_STATUS1_TIF BIT(2)
  103. #define MAX31335_STATUS1_A2F BIT(1)
  104. #define MAX31335_STATUS1_A1F BIT(0)
  105. /* MAX31335_INT_EN1 Bit Definitions */
  106. #define MAX31335_INT_EN1_DOSF BIT(6)
  107. #define MAX31335_INT_EN1_PFAILE BIT(5)
  108. #define MAX31335_INT_EN1_VBATLOWE BIT(4)
  109. #define MAX31335_INT_EN1_DIE BIT(3)
  110. #define MAX31335_INT_EN1_TIE BIT(2)
  111. #define MAX31335_INT_EN1_A2IE BIT(1)
  112. #define MAX31335_INT_EN1_A1IE BIT(0)
  113. /* MAX31335_STATUS2 Bit Definitions */
  114. #define MAX31335_STATUS2_TEMP_RDY BIT(2)
  115. #define MAX31335_STATUS2_OTF BIT(1)
  116. #define MAX31335_STATUS2_UTF BIT(0)
  117. /* MAX31335_INT_EN2 Bit Definitions */
  118. #define MAX31335_INT_EN2_TEMP_RDY_EN BIT(2)
  119. #define MAX31335_INT_EN2_OTIE BIT(1)
  120. #define MAX31335_INT_EN2_UTIE BIT(0)
  121. /* MAX31335_RTC_RESET Bit Definitions */
  122. #define MAX31335_RTC_RESET_SWRST BIT(0)
  123. /* MAX31335_RTC_CONFIG1 Bit Definitions */
  124. #define MAX31335_RTC_CONFIG1_EN_IO BIT(6)
  125. #define MAX31335_RTC_CONFIG1_A1AC GENMASK(5, 4)
  126. #define MAX31335_RTC_CONFIG1_DIP BIT(3)
  127. #define MAX31335_RTC_CONFIG1_I2C_TIMEOUT BIT(1)
  128. #define MAX31335_RTC_CONFIG1_EN_OSC BIT(0)
  129. /* MAX31335_RTC_CONFIG2 Bit Definitions */
  130. #define MAX31335_RTC_CONFIG2_ENCLKO BIT(2)
  131. #define MAX31335_RTC_CONFIG2_CLKO_HZ GENMASK(1, 0)
  132. /* MAX31335_TIMESTAMP_CONFIG Bit Definitions */
  133. #define MAX31335_TIMESTAMP_CONFIG_TSVLOW BIT(5)
  134. #define MAX31335_TIMESTAMP_CONFIG_TSPWM BIT(4)
  135. #define MAX31335_TIMESTAMP_CONFIG_TSDIN BIT(3)
  136. #define MAX31335_TIMESTAMP_CONFIG_TSOW BIT(2)
  137. #define MAX31335_TIMESTAMP_CONFIG_TSR BIT(1)
  138. #define MAX31335_TIMESTAMP_CONFIG_TSE BIT(0)
  139. /* MAX31335_TIMER_CONFIG Bit Definitions */
  140. #define MAX31335_TIMER_CONFIG_TE BIT(4)
  141. #define MAX31335_TIMER_CONFIG_TPAUSE BIT(3)
  142. #define MAX31335_TIMER_CONFIG_TRPT BIT(2)
  143. #define MAX31335_TIMER_CONFIG_TFS GENMASK(1, 0)
  144. /* MAX31335_HOURS Bit Definitions */
  145. #define MAX31335_HOURS_F_24_12 BIT(6)
  146. #define MAX31335_HOURS_HR_20_AM_PM BIT(5)
  147. /* MAX31335_MONTH Bit Definitions */
  148. #define MAX31335_MONTH_CENTURY BIT(7)
  149. /* MAX31335_PWR_MGMT Bit Definitions */
  150. #define MAX31335_PWR_MGMT_PFVT BIT(0)
  151. /* MAX31335_TRICKLE_REG Bit Definitions */
  152. #define MAX31335_TRICKLE_REG_TRICKLE GENMASK(3, 1)
  153. #define MAX31335_TRICKLE_REG_EN_TRICKLE BIT(0)
  154. /* MAX31335_TS_CONFIG Bit Definitions */
  155. #define MAX31335_TS_CONFIG_AUTO BIT(4)
  156. #define MAX31335_TS_CONFIG_CONVERT_T BIT(3)
  157. #define MAX31335_TS_CONFIG_TSINT GENMASK(2, 0)
  158. /* MAX31335_TS_FLAGS Bit Definitions */
  159. #define MAX31335_TS_FLAGS_VLOWF BIT(3)
  160. #define MAX31335_TS_FLAGS_VBATF BIT(2)
  161. #define MAX31335_TS_FLAGS_VCCF BIT(1)
  162. #define MAX31335_TS_FLAGS_DINF BIT(0)
  163. /* MAX31335 Miscellaneous Definitions */
  164. #define MAX31335_TRICKLE_SCHOTTKY_DIODE 1
  165. #define MAX31335_TRICKLE_STANDARD_DIODE 4
  166. #define MAX31335_RAM_SIZE 32
  167. #define MAX31335_TIME_SIZE 0x07
  168. #define clk_hw_to_max31335(_hw) container_of(_hw, struct max31335_data, clkout)
  169. struct max31335_data {
  170. struct regmap *regmap;
  171. struct rtc_device *rtc;
  172. struct clk_hw clkout;
  173. };
  174. static const int max31335_clkout_freq[] = { 1, 64, 1024, 32768 };
  175. static const u16 max31335_trickle_resistors[] = {3000, 6000, 11000};
  176. static bool max31335_volatile_reg(struct device *dev, unsigned int reg)
  177. {
  178. /* time keeping registers */
  179. if (reg >= MAX31335_SECONDS &&
  180. reg < MAX31335_SECONDS + MAX31335_TIME_SIZE)
  181. return true;
  182. /* interrupt status register */
  183. if (reg == MAX31335_STATUS1)
  184. return true;
  185. /* temperature registers */
  186. if (reg == MAX31335_TEMP_DATA_MSB || reg == MAX31335_TEMP_DATA_LSB)
  187. return true;
  188. return false;
  189. }
  190. static const struct regmap_config regmap_config = {
  191. .reg_bits = 8,
  192. .val_bits = 8,
  193. .max_register = 0x5F,
  194. .volatile_reg = max31335_volatile_reg,
  195. };
  196. static int max31335_read_time(struct device *dev, struct rtc_time *tm)
  197. {
  198. struct max31335_data *max31335 = dev_get_drvdata(dev);
  199. u8 date[7];
  200. int ret;
  201. ret = regmap_bulk_read(max31335->regmap, MAX31335_SECONDS, date,
  202. sizeof(date));
  203. if (ret)
  204. return ret;
  205. tm->tm_sec = bcd2bin(date[0] & 0x7f);
  206. tm->tm_min = bcd2bin(date[1] & 0x7f);
  207. tm->tm_hour = bcd2bin(date[2] & 0x3f);
  208. tm->tm_wday = bcd2bin(date[3] & 0x7) - 1;
  209. tm->tm_mday = bcd2bin(date[4] & 0x3f);
  210. tm->tm_mon = bcd2bin(date[5] & 0x1f) - 1;
  211. tm->tm_year = bcd2bin(date[6]) + 100;
  212. if (FIELD_GET(MAX31335_MONTH_CENTURY, date[5]))
  213. tm->tm_year += 100;
  214. return 0;
  215. }
  216. static int max31335_set_time(struct device *dev, struct rtc_time *tm)
  217. {
  218. struct max31335_data *max31335 = dev_get_drvdata(dev);
  219. u8 date[7];
  220. date[0] = bin2bcd(tm->tm_sec);
  221. date[1] = bin2bcd(tm->tm_min);
  222. date[2] = bin2bcd(tm->tm_hour);
  223. date[3] = bin2bcd(tm->tm_wday + 1);
  224. date[4] = bin2bcd(tm->tm_mday);
  225. date[5] = bin2bcd(tm->tm_mon + 1);
  226. date[6] = bin2bcd(tm->tm_year % 100);
  227. if (tm->tm_year >= 200)
  228. date[5] |= FIELD_PREP(MAX31335_MONTH_CENTURY, 1);
  229. return regmap_bulk_write(max31335->regmap, MAX31335_SECONDS, date,
  230. sizeof(date));
  231. }
  232. static int max31335_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  233. {
  234. struct max31335_data *max31335 = dev_get_drvdata(dev);
  235. int ret, ctrl, status;
  236. struct rtc_time time;
  237. u8 regs[6];
  238. ret = regmap_bulk_read(max31335->regmap, MAX31335_ALM1_SEC, regs,
  239. sizeof(regs));
  240. if (ret)
  241. return ret;
  242. alrm->time.tm_sec = bcd2bin(regs[0] & 0x7f);
  243. alrm->time.tm_min = bcd2bin(regs[1] & 0x7f);
  244. alrm->time.tm_hour = bcd2bin(regs[2] & 0x3f);
  245. alrm->time.tm_mday = bcd2bin(regs[3] & 0x3f);
  246. alrm->time.tm_mon = bcd2bin(regs[4] & 0x1f) - 1;
  247. alrm->time.tm_year = bcd2bin(regs[5]) + 100;
  248. ret = max31335_read_time(dev, &time);
  249. if (ret)
  250. return ret;
  251. if (time.tm_year >= 200)
  252. alrm->time.tm_year += 100;
  253. ret = regmap_read(max31335->regmap, MAX31335_INT_EN1, &ctrl);
  254. if (ret)
  255. return ret;
  256. ret = regmap_read(max31335->regmap, MAX31335_STATUS1, &status);
  257. if (ret)
  258. return ret;
  259. alrm->enabled = FIELD_GET(MAX31335_INT_EN1_A1IE, ctrl);
  260. alrm->pending = FIELD_GET(MAX31335_STATUS1_A1F, status);
  261. return 0;
  262. }
  263. static int max31335_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  264. {
  265. struct max31335_data *max31335 = dev_get_drvdata(dev);
  266. unsigned int reg;
  267. u8 regs[6];
  268. int ret;
  269. regs[0] = bin2bcd(alrm->time.tm_sec);
  270. regs[1] = bin2bcd(alrm->time.tm_min);
  271. regs[2] = bin2bcd(alrm->time.tm_hour);
  272. regs[3] = bin2bcd(alrm->time.tm_mday);
  273. regs[4] = bin2bcd(alrm->time.tm_mon + 1);
  274. regs[5] = bin2bcd(alrm->time.tm_year % 100);
  275. ret = regmap_bulk_write(max31335->regmap, MAX31335_ALM1_SEC,
  276. regs, sizeof(regs));
  277. if (ret)
  278. return ret;
  279. reg = FIELD_PREP(MAX31335_INT_EN1_A1IE, alrm->enabled);
  280. ret = regmap_update_bits(max31335->regmap, MAX31335_INT_EN1,
  281. MAX31335_INT_EN1_A1IE, reg);
  282. if (ret)
  283. return ret;
  284. ret = regmap_update_bits(max31335->regmap, MAX31335_STATUS1,
  285. MAX31335_STATUS1_A1F, 0);
  286. return 0;
  287. }
  288. static int max31335_alarm_irq_enable(struct device *dev, unsigned int enabled)
  289. {
  290. struct max31335_data *max31335 = dev_get_drvdata(dev);
  291. return regmap_update_bits(max31335->regmap, MAX31335_INT_EN1,
  292. MAX31335_INT_EN1_A1IE, enabled);
  293. }
  294. static irqreturn_t max31335_handle_irq(int irq, void *dev_id)
  295. {
  296. struct max31335_data *max31335 = dev_id;
  297. bool status;
  298. int ret;
  299. ret = regmap_update_bits_check(max31335->regmap, MAX31335_STATUS1,
  300. MAX31335_STATUS1_A1F, 0, &status);
  301. if (ret)
  302. return IRQ_HANDLED;
  303. if (status)
  304. rtc_update_irq(max31335->rtc, 1, RTC_AF | RTC_IRQF);
  305. return IRQ_HANDLED;
  306. }
  307. static const struct rtc_class_ops max31335_rtc_ops = {
  308. .read_time = max31335_read_time,
  309. .set_time = max31335_set_time,
  310. .read_alarm = max31335_read_alarm,
  311. .set_alarm = max31335_set_alarm,
  312. .alarm_irq_enable = max31335_alarm_irq_enable,
  313. };
  314. static int max31335_trickle_charger_setup(struct device *dev,
  315. struct max31335_data *max31335)
  316. {
  317. u32 ohms, chargeable;
  318. int i, trickle_cfg;
  319. const char *diode;
  320. if (device_property_read_u32(dev, "aux-voltage-chargeable",
  321. &chargeable))
  322. return 0;
  323. if (device_property_read_u32(dev, "trickle-resistor-ohms", &ohms))
  324. return 0;
  325. if (device_property_read_string(dev, "adi,tc-diode", &diode))
  326. return 0;
  327. if (!strcmp(diode, "schottky"))
  328. trickle_cfg = MAX31335_TRICKLE_SCHOTTKY_DIODE;
  329. else if (!strcmp(diode, "standard+schottky"))
  330. trickle_cfg = MAX31335_TRICKLE_STANDARD_DIODE;
  331. else
  332. return dev_err_probe(dev, -EINVAL,
  333. "Invalid tc-diode value: %s\n", diode);
  334. for (i = 0; i < ARRAY_SIZE(max31335_trickle_resistors); i++)
  335. if (ohms == max31335_trickle_resistors[i])
  336. break;
  337. if (i >= ARRAY_SIZE(max31335_trickle_resistors))
  338. return 0;
  339. i = i + trickle_cfg;
  340. return regmap_write(max31335->regmap, MAX31335_TRICKLE_REG,
  341. FIELD_PREP(MAX31335_TRICKLE_REG_TRICKLE, i) |
  342. FIELD_PREP(MAX31335_TRICKLE_REG_EN_TRICKLE,
  343. chargeable));
  344. }
  345. static unsigned long max31335_clkout_recalc_rate(struct clk_hw *hw,
  346. unsigned long parent_rate)
  347. {
  348. struct max31335_data *max31335 = clk_hw_to_max31335(hw);
  349. unsigned int freq_mask;
  350. unsigned int reg;
  351. int ret;
  352. ret = regmap_read(max31335->regmap, MAX31335_RTC_CONFIG2, &reg);
  353. if (ret)
  354. return 0;
  355. freq_mask = __roundup_pow_of_two(ARRAY_SIZE(max31335_clkout_freq)) - 1;
  356. return max31335_clkout_freq[reg & freq_mask];
  357. }
  358. static long max31335_clkout_round_rate(struct clk_hw *hw, unsigned long rate,
  359. unsigned long *prate)
  360. {
  361. int index;
  362. index = find_closest(rate, max31335_clkout_freq,
  363. ARRAY_SIZE(max31335_clkout_freq));
  364. return max31335_clkout_freq[index];
  365. }
  366. static int max31335_clkout_set_rate(struct clk_hw *hw, unsigned long rate,
  367. unsigned long parent_rate)
  368. {
  369. struct max31335_data *max31335 = clk_hw_to_max31335(hw);
  370. unsigned int freq_mask;
  371. int index;
  372. index = find_closest(rate, max31335_clkout_freq,
  373. ARRAY_SIZE(max31335_clkout_freq));
  374. freq_mask = __roundup_pow_of_two(ARRAY_SIZE(max31335_clkout_freq)) - 1;
  375. return regmap_update_bits(max31335->regmap, MAX31335_RTC_CONFIG2,
  376. freq_mask, index);
  377. }
  378. static int max31335_clkout_enable(struct clk_hw *hw)
  379. {
  380. struct max31335_data *max31335 = clk_hw_to_max31335(hw);
  381. return regmap_set_bits(max31335->regmap, MAX31335_RTC_CONFIG2,
  382. MAX31335_RTC_CONFIG2_ENCLKO);
  383. }
  384. static void max31335_clkout_disable(struct clk_hw *hw)
  385. {
  386. struct max31335_data *max31335 = clk_hw_to_max31335(hw);
  387. regmap_clear_bits(max31335->regmap, MAX31335_RTC_CONFIG2,
  388. MAX31335_RTC_CONFIG2_ENCLKO);
  389. }
  390. static int max31335_clkout_is_enabled(struct clk_hw *hw)
  391. {
  392. struct max31335_data *max31335 = clk_hw_to_max31335(hw);
  393. unsigned int reg;
  394. int ret;
  395. ret = regmap_read(max31335->regmap, MAX31335_RTC_CONFIG2, &reg);
  396. if (ret)
  397. return ret;
  398. return !!(reg & MAX31335_RTC_CONFIG2_ENCLKO);
  399. }
  400. static const struct clk_ops max31335_clkout_ops = {
  401. .recalc_rate = max31335_clkout_recalc_rate,
  402. .round_rate = max31335_clkout_round_rate,
  403. .set_rate = max31335_clkout_set_rate,
  404. .enable = max31335_clkout_enable,
  405. .disable = max31335_clkout_disable,
  406. .is_enabled = max31335_clkout_is_enabled,
  407. };
  408. static struct clk_init_data max31335_clk_init = {
  409. .name = "max31335-clkout",
  410. .ops = &max31335_clkout_ops,
  411. };
  412. static int max31335_nvmem_reg_read(void *priv, unsigned int offset,
  413. void *val, size_t bytes)
  414. {
  415. struct max31335_data *max31335 = priv;
  416. unsigned int reg = MAX31335_TS0_SEC_1_128 + offset;
  417. return regmap_bulk_read(max31335->regmap, reg, val, bytes);
  418. }
  419. static int max31335_nvmem_reg_write(void *priv, unsigned int offset,
  420. void *val, size_t bytes)
  421. {
  422. struct max31335_data *max31335 = priv;
  423. unsigned int reg = MAX31335_TS0_SEC_1_128 + offset;
  424. return regmap_bulk_write(max31335->regmap, reg, val, bytes);
  425. }
  426. static struct nvmem_config max31335_nvmem_cfg = {
  427. .reg_read = max31335_nvmem_reg_read,
  428. .reg_write = max31335_nvmem_reg_write,
  429. .word_size = 8,
  430. .size = MAX31335_RAM_SIZE,
  431. };
  432. #if IS_REACHABLE(HWMON)
  433. static int max31335_read_temp(struct device *dev, enum hwmon_sensor_types type,
  434. u32 attr, int channel, long *val)
  435. {
  436. struct max31335_data *max31335 = dev_get_drvdata(dev);
  437. u8 reg[2];
  438. s16 temp;
  439. int ret;
  440. if (type != hwmon_temp || attr != hwmon_temp_input)
  441. return -EOPNOTSUPP;
  442. ret = regmap_bulk_read(max31335->regmap, MAX31335_TEMP_DATA_MSB,
  443. reg, 2);
  444. if (ret)
  445. return ret;
  446. temp = get_unaligned_be16(reg);
  447. *val = (temp / 64) * 250;
  448. return 0;
  449. }
  450. static umode_t max31335_is_visible(const void *data,
  451. enum hwmon_sensor_types type,
  452. u32 attr, int channel)
  453. {
  454. if (type == hwmon_temp && attr == hwmon_temp_input)
  455. return 0444;
  456. return 0;
  457. }
  458. static const struct hwmon_channel_info *max31335_info[] = {
  459. HWMON_CHANNEL_INFO(temp, HWMON_T_INPUT),
  460. NULL
  461. };
  462. static const struct hwmon_ops max31335_hwmon_ops = {
  463. .is_visible = max31335_is_visible,
  464. .read = max31335_read_temp,
  465. };
  466. static const struct hwmon_chip_info max31335_chip_info = {
  467. .ops = &max31335_hwmon_ops,
  468. .info = max31335_info,
  469. };
  470. #endif
  471. static int max31335_clkout_register(struct device *dev)
  472. {
  473. struct max31335_data *max31335 = dev_get_drvdata(dev);
  474. int ret;
  475. if (!device_property_present(dev, "#clock-cells"))
  476. return regmap_clear_bits(max31335->regmap, MAX31335_RTC_CONFIG2,
  477. MAX31335_RTC_CONFIG2_ENCLKO);
  478. max31335->clkout.init = &max31335_clk_init;
  479. ret = devm_clk_hw_register(dev, &max31335->clkout);
  480. if (ret)
  481. return dev_err_probe(dev, ret, "cannot register clock\n");
  482. ret = devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get,
  483. &max31335->clkout);
  484. if (ret)
  485. return dev_err_probe(dev, ret, "cannot add hw provider\n");
  486. max31335->clkout.clk = devm_clk_get_enabled(dev, NULL);
  487. if (IS_ERR(max31335->clkout.clk))
  488. return dev_err_probe(dev, PTR_ERR(max31335->clkout.clk),
  489. "cannot enable clkout\n");
  490. return 0;
  491. }
  492. static int max31335_probe(struct i2c_client *client)
  493. {
  494. struct max31335_data *max31335;
  495. #if IS_REACHABLE(HWMON)
  496. struct device *hwmon;
  497. #endif
  498. int ret;
  499. max31335 = devm_kzalloc(&client->dev, sizeof(*max31335), GFP_KERNEL);
  500. if (!max31335)
  501. return -ENOMEM;
  502. max31335->regmap = devm_regmap_init_i2c(client, &regmap_config);
  503. if (IS_ERR(max31335->regmap))
  504. return PTR_ERR(max31335->regmap);
  505. i2c_set_clientdata(client, max31335);
  506. max31335->rtc = devm_rtc_allocate_device(&client->dev);
  507. if (IS_ERR(max31335->rtc))
  508. return PTR_ERR(max31335->rtc);
  509. max31335->rtc->ops = &max31335_rtc_ops;
  510. max31335->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
  511. max31335->rtc->range_max = RTC_TIMESTAMP_END_2199;
  512. max31335->rtc->alarm_offset_max = 24 * 60 * 60;
  513. ret = max31335_clkout_register(&client->dev);
  514. if (ret)
  515. return ret;
  516. if (client->irq > 0) {
  517. ret = devm_request_threaded_irq(&client->dev, client->irq,
  518. NULL, max31335_handle_irq,
  519. IRQF_ONESHOT,
  520. "max31335", max31335);
  521. if (ret) {
  522. dev_warn(&client->dev,
  523. "unable to request IRQ, alarm max31335 disabled\n");
  524. client->irq = 0;
  525. }
  526. }
  527. if (!client->irq)
  528. clear_bit(RTC_FEATURE_ALARM, max31335->rtc->features);
  529. max31335_nvmem_cfg.priv = max31335;
  530. ret = devm_rtc_nvmem_register(max31335->rtc, &max31335_nvmem_cfg);
  531. if (ret)
  532. return dev_err_probe(&client->dev, ret,
  533. "cannot register rtc nvmem\n");
  534. #if IS_REACHABLE(HWMON)
  535. hwmon = devm_hwmon_device_register_with_info(&client->dev, client->name,
  536. max31335,
  537. &max31335_chip_info,
  538. NULL);
  539. if (IS_ERR(hwmon))
  540. return dev_err_probe(&client->dev, PTR_ERR(hwmon),
  541. "cannot register hwmon device\n");
  542. #endif
  543. ret = max31335_trickle_charger_setup(&client->dev, max31335);
  544. if (ret)
  545. return ret;
  546. return devm_rtc_register_device(max31335->rtc);
  547. }
  548. static const struct i2c_device_id max31335_id[] = {
  549. { "max31335" },
  550. { }
  551. };
  552. MODULE_DEVICE_TABLE(i2c, max31335_id);
  553. static const struct of_device_id max31335_of_match[] = {
  554. { .compatible = "adi,max31335" },
  555. { }
  556. };
  557. MODULE_DEVICE_TABLE(of, max31335_of_match);
  558. static struct i2c_driver max31335_driver = {
  559. .driver = {
  560. .name = "rtc-max31335",
  561. .of_match_table = max31335_of_match,
  562. },
  563. .probe = max31335_probe,
  564. .id_table = max31335_id,
  565. };
  566. module_i2c_driver(max31335_driver);
  567. MODULE_AUTHOR("Antoniu Miclaus <antoniu.miclaus@analog.com>");
  568. MODULE_DESCRIPTION("MAX31335 RTC driver");
  569. MODULE_LICENSE("GPL");