rtc-pcf2127.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * An I2C and SPI driver for the NXP PCF2127/29/31 RTC
  4. * Copyright 2013 Til-Technologies
  5. *
  6. * Author: Renaud Cerrato <r.cerrato@til-technologies.fr>
  7. *
  8. * Watchdog and tamper functions
  9. * Author: Bruno Thomsen <bruno.thomsen@gmail.com>
  10. *
  11. * PCF2131 support
  12. * Author: Hugo Villeneuve <hvilleneuve@dimonoff.com>
  13. *
  14. * based on the other drivers in this same directory.
  15. *
  16. * Datasheets: https://www.nxp.com/docs/en/data-sheet/PCF2127.pdf
  17. * https://www.nxp.com/docs/en/data-sheet/PCF2131DS.pdf
  18. */
  19. #include <linux/i2c.h>
  20. #include <linux/spi/spi.h>
  21. #include <linux/bcd.h>
  22. #include <linux/rtc.h>
  23. #include <linux/slab.h>
  24. #include <linux/module.h>
  25. #include <linux/of.h>
  26. #include <linux/of_irq.h>
  27. #include <linux/of_device.h>
  28. #include <linux/regmap.h>
  29. #include <linux/watchdog.h>
  30. /* Control register 1 */
  31. #define PCF2127_REG_CTRL1 0x00
  32. #define PCF2127_BIT_CTRL1_POR_OVRD BIT(3)
  33. #define PCF2127_BIT_CTRL1_TSF1 BIT(4)
  34. #define PCF2127_BIT_CTRL1_STOP BIT(5)
  35. /* Control register 2 */
  36. #define PCF2127_REG_CTRL2 0x01
  37. #define PCF2127_BIT_CTRL2_AIE BIT(1)
  38. #define PCF2127_BIT_CTRL2_TSIE BIT(2)
  39. #define PCF2127_BIT_CTRL2_AF BIT(4)
  40. #define PCF2127_BIT_CTRL2_TSF2 BIT(5)
  41. #define PCF2127_BIT_CTRL2_WDTF BIT(6)
  42. /* Control register 3 */
  43. #define PCF2127_REG_CTRL3 0x02
  44. #define PCF2127_BIT_CTRL3_BLIE BIT(0)
  45. #define PCF2127_BIT_CTRL3_BIE BIT(1)
  46. #define PCF2127_BIT_CTRL3_BLF BIT(2)
  47. #define PCF2127_BIT_CTRL3_BF BIT(3)
  48. #define PCF2127_BIT_CTRL3_BTSE BIT(4)
  49. /* Time and date registers */
  50. #define PCF2127_REG_TIME_BASE 0x03
  51. #define PCF2127_BIT_SC_OSF BIT(7)
  52. /* Alarm registers */
  53. #define PCF2127_REG_ALARM_BASE 0x0A
  54. #define PCF2127_BIT_ALARM_AE BIT(7)
  55. /* CLKOUT control register */
  56. #define PCF2127_REG_CLKOUT 0x0f
  57. #define PCF2127_BIT_CLKOUT_OTPR BIT(5)
  58. /* Watchdog registers */
  59. #define PCF2127_REG_WD_CTL 0x10
  60. #define PCF2127_BIT_WD_CTL_TF0 BIT(0)
  61. #define PCF2127_BIT_WD_CTL_TF1 BIT(1)
  62. #define PCF2127_BIT_WD_CTL_CD0 BIT(6)
  63. #define PCF2127_BIT_WD_CTL_CD1 BIT(7)
  64. #define PCF2127_REG_WD_VAL 0x11
  65. /* Tamper timestamp1 registers */
  66. #define PCF2127_REG_TS1_BASE 0x12
  67. #define PCF2127_BIT_TS_CTRL_TSOFF BIT(6)
  68. #define PCF2127_BIT_TS_CTRL_TSM BIT(7)
  69. /*
  70. * RAM registers
  71. * PCF2127 has 512 bytes general-purpose static RAM (SRAM) that is
  72. * battery backed and can survive a power outage.
  73. * PCF2129/31 doesn't have this feature.
  74. */
  75. #define PCF2127_REG_RAM_ADDR_MSB 0x1A
  76. #define PCF2127_REG_RAM_WRT_CMD 0x1C
  77. #define PCF2127_REG_RAM_RD_CMD 0x1D
  78. /* Watchdog timer value constants */
  79. #define PCF2127_WD_VAL_STOP 0
  80. /* PCF2127/29 watchdog timer value constants */
  81. #define PCF2127_WD_CLOCK_HZ_X1000 1000 /* 1Hz */
  82. #define PCF2127_WD_MIN_HW_HEARTBEAT_MS 500
  83. /* PCF2131 watchdog timer value constants */
  84. #define PCF2131_WD_CLOCK_HZ_X1000 250 /* 1/4Hz */
  85. #define PCF2131_WD_MIN_HW_HEARTBEAT_MS 4000
  86. #define PCF2127_WD_DEFAULT_TIMEOUT_S 60
  87. /* Mask for currently enabled interrupts */
  88. #define PCF2127_CTRL1_IRQ_MASK (PCF2127_BIT_CTRL1_TSF1)
  89. #define PCF2127_CTRL2_IRQ_MASK ( \
  90. PCF2127_BIT_CTRL2_AF | \
  91. PCF2127_BIT_CTRL2_WDTF | \
  92. PCF2127_BIT_CTRL2_TSF2)
  93. #define PCF2127_MAX_TS_SUPPORTED 4
  94. /* Control register 4 */
  95. #define PCF2131_REG_CTRL4 0x03
  96. #define PCF2131_BIT_CTRL4_TSF4 BIT(4)
  97. #define PCF2131_BIT_CTRL4_TSF3 BIT(5)
  98. #define PCF2131_BIT_CTRL4_TSF2 BIT(6)
  99. #define PCF2131_BIT_CTRL4_TSF1 BIT(7)
  100. /* Control register 5 */
  101. #define PCF2131_REG_CTRL5 0x04
  102. #define PCF2131_BIT_CTRL5_TSIE4 BIT(4)
  103. #define PCF2131_BIT_CTRL5_TSIE3 BIT(5)
  104. #define PCF2131_BIT_CTRL5_TSIE2 BIT(6)
  105. #define PCF2131_BIT_CTRL5_TSIE1 BIT(7)
  106. /* Software reset register */
  107. #define PCF2131_REG_SR_RESET 0x05
  108. #define PCF2131_SR_RESET_READ_PATTERN (BIT(2) | BIT(5))
  109. #define PCF2131_SR_RESET_CPR_CMD (PCF2131_SR_RESET_READ_PATTERN | BIT(7))
  110. /* Time and date registers */
  111. #define PCF2131_REG_TIME_BASE 0x07
  112. /* Alarm registers */
  113. #define PCF2131_REG_ALARM_BASE 0x0E
  114. /* CLKOUT control register */
  115. #define PCF2131_REG_CLKOUT 0x13
  116. /* Watchdog registers */
  117. #define PCF2131_REG_WD_CTL 0x35
  118. #define PCF2131_REG_WD_VAL 0x36
  119. /* Tamper timestamp1 registers */
  120. #define PCF2131_REG_TS1_BASE 0x14
  121. /* Tamper timestamp2 registers */
  122. #define PCF2131_REG_TS2_BASE 0x1B
  123. /* Tamper timestamp3 registers */
  124. #define PCF2131_REG_TS3_BASE 0x22
  125. /* Tamper timestamp4 registers */
  126. #define PCF2131_REG_TS4_BASE 0x29
  127. /* Interrupt mask registers */
  128. #define PCF2131_REG_INT_A_MASK1 0x31
  129. #define PCF2131_REG_INT_A_MASK2 0x32
  130. #define PCF2131_REG_INT_B_MASK1 0x33
  131. #define PCF2131_REG_INT_B_MASK2 0x34
  132. #define PCF2131_BIT_INT_BLIE BIT(0)
  133. #define PCF2131_BIT_INT_BIE BIT(1)
  134. #define PCF2131_BIT_INT_AIE BIT(2)
  135. #define PCF2131_BIT_INT_WD_CD BIT(3)
  136. #define PCF2131_BIT_INT_SI BIT(4)
  137. #define PCF2131_BIT_INT_MI BIT(5)
  138. #define PCF2131_CTRL2_IRQ_MASK ( \
  139. PCF2127_BIT_CTRL2_AF | \
  140. PCF2127_BIT_CTRL2_WDTF)
  141. #define PCF2131_CTRL4_IRQ_MASK ( \
  142. PCF2131_BIT_CTRL4_TSF4 | \
  143. PCF2131_BIT_CTRL4_TSF3 | \
  144. PCF2131_BIT_CTRL4_TSF2 | \
  145. PCF2131_BIT_CTRL4_TSF1)
  146. enum pcf21xx_type {
  147. PCF2127,
  148. PCF2129,
  149. PCF2131,
  150. PCF21XX_LAST_ID
  151. };
  152. struct pcf21xx_ts_config {
  153. u8 reg_base; /* Base register to read timestamp values. */
  154. /*
  155. * If the TS input pin is driven to GND, an interrupt can be generated
  156. * (supported by all variants).
  157. */
  158. u8 gnd_detect_reg; /* Interrupt control register address. */
  159. u8 gnd_detect_bit; /* Interrupt bit. */
  160. /*
  161. * If the TS input pin is driven to an intermediate level between GND
  162. * and supply, an interrupt can be generated (optional feature depending
  163. * on variant).
  164. */
  165. u8 inter_detect_reg; /* Interrupt control register address. */
  166. u8 inter_detect_bit; /* Interrupt bit. */
  167. u8 ie_reg; /* Interrupt enable control register. */
  168. u8 ie_bit; /* Interrupt enable bit. */
  169. };
  170. struct pcf21xx_config {
  171. int type; /* IC variant */
  172. int max_register;
  173. unsigned int has_nvmem:1;
  174. unsigned int has_bit_wd_ctl_cd0:1;
  175. unsigned int wd_val_reg_readable:1; /* If watchdog value register can be read. */
  176. unsigned int has_int_a_b:1; /* PCF2131 supports two interrupt outputs. */
  177. u8 reg_time_base; /* Time/date base register. */
  178. u8 regs_alarm_base; /* Alarm function base registers. */
  179. u8 reg_wd_ctl; /* Watchdog control register. */
  180. u8 reg_wd_val; /* Watchdog value register. */
  181. u8 reg_clkout; /* Clkout register. */
  182. int wdd_clock_hz_x1000; /* Watchdog clock in Hz multiplicated by 1000 */
  183. int wdd_min_hw_heartbeat_ms;
  184. unsigned int ts_count;
  185. struct pcf21xx_ts_config ts[PCF2127_MAX_TS_SUPPORTED];
  186. struct attribute_group attribute_group;
  187. };
  188. struct pcf2127 {
  189. struct rtc_device *rtc;
  190. struct watchdog_device wdd;
  191. struct regmap *regmap;
  192. const struct pcf21xx_config *cfg;
  193. bool irq_enabled;
  194. time64_t ts[PCF2127_MAX_TS_SUPPORTED]; /* Timestamp values. */
  195. bool ts_valid[PCF2127_MAX_TS_SUPPORTED]; /* Timestamp valid indication. */
  196. };
  197. /*
  198. * In the routines that deal directly with the pcf2127 hardware, we use
  199. * rtc_time -- month 0-11, hour 0-23, yr = calendar year-epoch.
  200. */
  201. static int pcf2127_rtc_read_time(struct device *dev, struct rtc_time *tm)
  202. {
  203. struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
  204. unsigned char buf[7];
  205. int ret;
  206. /*
  207. * Avoid reading CTRL2 register as it causes WD_VAL register
  208. * value to reset to 0 which means watchdog is stopped.
  209. */
  210. ret = regmap_bulk_read(pcf2127->regmap, pcf2127->cfg->reg_time_base,
  211. buf, sizeof(buf));
  212. if (ret) {
  213. dev_err(dev, "%s: read error\n", __func__);
  214. return ret;
  215. }
  216. /* Clock integrity is not guaranteed when OSF flag is set. */
  217. if (buf[0] & PCF2127_BIT_SC_OSF) {
  218. /*
  219. * no need clear the flag here,
  220. * it will be cleared once the new date is saved
  221. */
  222. dev_warn(dev,
  223. "oscillator stop detected, date/time is not reliable\n");
  224. return -EINVAL;
  225. }
  226. dev_dbg(dev,
  227. "%s: raw data is sec=%02x, min=%02x, hr=%02x, "
  228. "mday=%02x, wday=%02x, mon=%02x, year=%02x\n",
  229. __func__, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5], buf[6]);
  230. tm->tm_sec = bcd2bin(buf[0] & 0x7F);
  231. tm->tm_min = bcd2bin(buf[1] & 0x7F);
  232. tm->tm_hour = bcd2bin(buf[2] & 0x3F);
  233. tm->tm_mday = bcd2bin(buf[3] & 0x3F);
  234. tm->tm_wday = buf[4] & 0x07;
  235. tm->tm_mon = bcd2bin(buf[5] & 0x1F) - 1;
  236. tm->tm_year = bcd2bin(buf[6]);
  237. tm->tm_year += 100;
  238. dev_dbg(dev, "%s: tm is secs=%d, mins=%d, hours=%d, "
  239. "mday=%d, mon=%d, year=%d, wday=%d\n",
  240. __func__,
  241. tm->tm_sec, tm->tm_min, tm->tm_hour,
  242. tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
  243. return 0;
  244. }
  245. static int pcf2127_rtc_set_time(struct device *dev, struct rtc_time *tm)
  246. {
  247. struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
  248. unsigned char buf[7];
  249. int i = 0, err;
  250. dev_dbg(dev, "%s: secs=%d, mins=%d, hours=%d, "
  251. "mday=%d, mon=%d, year=%d, wday=%d\n",
  252. __func__,
  253. tm->tm_sec, tm->tm_min, tm->tm_hour,
  254. tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
  255. /* hours, minutes and seconds */
  256. buf[i++] = bin2bcd(tm->tm_sec); /* this will also clear OSF flag */
  257. buf[i++] = bin2bcd(tm->tm_min);
  258. buf[i++] = bin2bcd(tm->tm_hour);
  259. buf[i++] = bin2bcd(tm->tm_mday);
  260. buf[i++] = tm->tm_wday & 0x07;
  261. /* month, 1 - 12 */
  262. buf[i++] = bin2bcd(tm->tm_mon + 1);
  263. /* year */
  264. buf[i++] = bin2bcd(tm->tm_year - 100);
  265. /* Write access to time registers:
  266. * PCF2127/29: no special action required.
  267. * PCF2131: requires setting the STOP and CPR bits. STOP bit needs to
  268. * be cleared after time registers are updated.
  269. */
  270. if (pcf2127->cfg->type == PCF2131) {
  271. err = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL1,
  272. PCF2127_BIT_CTRL1_STOP,
  273. PCF2127_BIT_CTRL1_STOP);
  274. if (err) {
  275. dev_dbg(dev, "setting STOP bit failed\n");
  276. return err;
  277. }
  278. err = regmap_write(pcf2127->regmap, PCF2131_REG_SR_RESET,
  279. PCF2131_SR_RESET_CPR_CMD);
  280. if (err) {
  281. dev_dbg(dev, "sending CPR cmd failed\n");
  282. return err;
  283. }
  284. }
  285. /* write time register's data */
  286. err = regmap_bulk_write(pcf2127->regmap, pcf2127->cfg->reg_time_base, buf, i);
  287. if (err) {
  288. dev_dbg(dev, "%s: err=%d", __func__, err);
  289. return err;
  290. }
  291. if (pcf2127->cfg->type == PCF2131) {
  292. /* Clear STOP bit (PCF2131 only) after write is completed. */
  293. err = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL1,
  294. PCF2127_BIT_CTRL1_STOP, 0);
  295. if (err) {
  296. dev_dbg(dev, "clearing STOP bit failed\n");
  297. return err;
  298. }
  299. }
  300. return 0;
  301. }
  302. static int pcf2127_rtc_ioctl(struct device *dev,
  303. unsigned int cmd, unsigned long arg)
  304. {
  305. struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
  306. int val, touser = 0;
  307. int ret;
  308. switch (cmd) {
  309. case RTC_VL_READ:
  310. ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL3, &val);
  311. if (ret)
  312. return ret;
  313. if (val & PCF2127_BIT_CTRL3_BLF)
  314. touser |= RTC_VL_BACKUP_LOW;
  315. if (val & PCF2127_BIT_CTRL3_BF)
  316. touser |= RTC_VL_BACKUP_SWITCH;
  317. return put_user(touser, (unsigned int __user *)arg);
  318. case RTC_VL_CLR:
  319. return regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL3,
  320. PCF2127_BIT_CTRL3_BF, 0);
  321. default:
  322. return -ENOIOCTLCMD;
  323. }
  324. }
  325. static int pcf2127_nvmem_read(void *priv, unsigned int offset,
  326. void *val, size_t bytes)
  327. {
  328. struct pcf2127 *pcf2127 = priv;
  329. int ret;
  330. unsigned char offsetbuf[] = { offset >> 8, offset };
  331. ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_ADDR_MSB,
  332. offsetbuf, 2);
  333. if (ret)
  334. return ret;
  335. return regmap_bulk_read(pcf2127->regmap, PCF2127_REG_RAM_RD_CMD,
  336. val, bytes);
  337. }
  338. static int pcf2127_nvmem_write(void *priv, unsigned int offset,
  339. void *val, size_t bytes)
  340. {
  341. struct pcf2127 *pcf2127 = priv;
  342. int ret;
  343. unsigned char offsetbuf[] = { offset >> 8, offset };
  344. ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_ADDR_MSB,
  345. offsetbuf, 2);
  346. if (ret)
  347. return ret;
  348. return regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_WRT_CMD,
  349. val, bytes);
  350. }
  351. /* watchdog driver */
  352. static int pcf2127_wdt_ping(struct watchdog_device *wdd)
  353. {
  354. int wd_val;
  355. struct pcf2127 *pcf2127 = watchdog_get_drvdata(wdd);
  356. /*
  357. * Compute counter value of WATCHDG_TIM_VAL to obtain desired period
  358. * in seconds, depending on the source clock frequency.
  359. */
  360. wd_val = ((wdd->timeout * pcf2127->cfg->wdd_clock_hz_x1000) / 1000) + 1;
  361. return regmap_write(pcf2127->regmap, pcf2127->cfg->reg_wd_val, wd_val);
  362. }
  363. /*
  364. * Restart watchdog timer if feature is active.
  365. *
  366. * Note: Reading CTRL2 register causes watchdog to stop which is unfortunate,
  367. * since register also contain control/status flags for other features.
  368. * Always call this function after reading CTRL2 register.
  369. */
  370. static int pcf2127_wdt_active_ping(struct watchdog_device *wdd)
  371. {
  372. int ret = 0;
  373. if (watchdog_active(wdd)) {
  374. ret = pcf2127_wdt_ping(wdd);
  375. if (ret)
  376. dev_err(wdd->parent,
  377. "%s: watchdog restart failed, ret=%d\n",
  378. __func__, ret);
  379. }
  380. return ret;
  381. }
  382. static int pcf2127_wdt_start(struct watchdog_device *wdd)
  383. {
  384. return pcf2127_wdt_ping(wdd);
  385. }
  386. static int pcf2127_wdt_stop(struct watchdog_device *wdd)
  387. {
  388. struct pcf2127 *pcf2127 = watchdog_get_drvdata(wdd);
  389. return regmap_write(pcf2127->regmap, pcf2127->cfg->reg_wd_val,
  390. PCF2127_WD_VAL_STOP);
  391. }
  392. static int pcf2127_wdt_set_timeout(struct watchdog_device *wdd,
  393. unsigned int new_timeout)
  394. {
  395. dev_dbg(wdd->parent, "new watchdog timeout: %is (old: %is)\n",
  396. new_timeout, wdd->timeout);
  397. wdd->timeout = new_timeout;
  398. return pcf2127_wdt_active_ping(wdd);
  399. }
  400. static const struct watchdog_info pcf2127_wdt_info = {
  401. .identity = "NXP PCF2127/PCF2129 Watchdog",
  402. .options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT,
  403. };
  404. static const struct watchdog_ops pcf2127_watchdog_ops = {
  405. .owner = THIS_MODULE,
  406. .start = pcf2127_wdt_start,
  407. .stop = pcf2127_wdt_stop,
  408. .ping = pcf2127_wdt_ping,
  409. .set_timeout = pcf2127_wdt_set_timeout,
  410. };
  411. /*
  412. * Compute watchdog period, t, in seconds, from the WATCHDG_TIM_VAL register
  413. * value, n, and the clock frequency, f1000, in Hz x 1000.
  414. *
  415. * The PCF2127/29 datasheet gives t as:
  416. * t = n / f
  417. * The PCF2131 datasheet gives t as:
  418. * t = (n - 1) / f
  419. * For both variants, the watchdog is triggered when the WATCHDG_TIM_VAL reaches
  420. * the value 1, and not zero. Consequently, the equation from the PCF2131
  421. * datasheet seems to be the correct one for both variants.
  422. */
  423. static int pcf2127_watchdog_get_period(int n, int f1000)
  424. {
  425. return (1000 * (n - 1)) / f1000;
  426. }
  427. static int pcf2127_watchdog_init(struct device *dev, struct pcf2127 *pcf2127)
  428. {
  429. int ret;
  430. if (!IS_ENABLED(CONFIG_WATCHDOG) ||
  431. !device_property_read_bool(dev, "reset-source"))
  432. return 0;
  433. pcf2127->wdd.parent = dev;
  434. pcf2127->wdd.info = &pcf2127_wdt_info;
  435. pcf2127->wdd.ops = &pcf2127_watchdog_ops;
  436. pcf2127->wdd.min_timeout =
  437. pcf2127_watchdog_get_period(
  438. 2, pcf2127->cfg->wdd_clock_hz_x1000);
  439. pcf2127->wdd.max_timeout =
  440. pcf2127_watchdog_get_period(
  441. 255, pcf2127->cfg->wdd_clock_hz_x1000);
  442. pcf2127->wdd.timeout = PCF2127_WD_DEFAULT_TIMEOUT_S;
  443. dev_dbg(dev, "%s clock = %d Hz / 1000\n", __func__,
  444. pcf2127->cfg->wdd_clock_hz_x1000);
  445. pcf2127->wdd.min_hw_heartbeat_ms = pcf2127->cfg->wdd_min_hw_heartbeat_ms;
  446. pcf2127->wdd.status = WATCHDOG_NOWAYOUT_INIT_STATUS;
  447. watchdog_set_drvdata(&pcf2127->wdd, pcf2127);
  448. /* Test if watchdog timer is started by bootloader */
  449. if (pcf2127->cfg->wd_val_reg_readable) {
  450. u32 wdd_timeout;
  451. ret = regmap_read(pcf2127->regmap, pcf2127->cfg->reg_wd_val,
  452. &wdd_timeout);
  453. if (ret)
  454. return ret;
  455. if (wdd_timeout)
  456. set_bit(WDOG_HW_RUNNING, &pcf2127->wdd.status);
  457. }
  458. return devm_watchdog_register_device(dev, &pcf2127->wdd);
  459. }
  460. /* Alarm */
  461. static int pcf2127_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  462. {
  463. struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
  464. u8 buf[5];
  465. unsigned int ctrl2;
  466. int ret;
  467. ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL2, &ctrl2);
  468. if (ret)
  469. return ret;
  470. ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
  471. if (ret)
  472. return ret;
  473. ret = regmap_bulk_read(pcf2127->regmap, pcf2127->cfg->regs_alarm_base,
  474. buf, sizeof(buf));
  475. if (ret)
  476. return ret;
  477. alrm->enabled = ctrl2 & PCF2127_BIT_CTRL2_AIE;
  478. alrm->pending = ctrl2 & PCF2127_BIT_CTRL2_AF;
  479. alrm->time.tm_sec = bcd2bin(buf[0] & 0x7F);
  480. alrm->time.tm_min = bcd2bin(buf[1] & 0x7F);
  481. alrm->time.tm_hour = bcd2bin(buf[2] & 0x3F);
  482. alrm->time.tm_mday = bcd2bin(buf[3] & 0x3F);
  483. return 0;
  484. }
  485. static int pcf2127_rtc_alarm_irq_enable(struct device *dev, u32 enable)
  486. {
  487. struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
  488. int ret;
  489. ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
  490. PCF2127_BIT_CTRL2_AIE,
  491. enable ? PCF2127_BIT_CTRL2_AIE : 0);
  492. if (ret)
  493. return ret;
  494. return pcf2127_wdt_active_ping(&pcf2127->wdd);
  495. }
  496. static int pcf2127_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  497. {
  498. struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
  499. uint8_t buf[5];
  500. int ret;
  501. ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
  502. PCF2127_BIT_CTRL2_AF, 0);
  503. if (ret)
  504. return ret;
  505. ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
  506. if (ret)
  507. return ret;
  508. buf[0] = bin2bcd(alrm->time.tm_sec);
  509. buf[1] = bin2bcd(alrm->time.tm_min);
  510. buf[2] = bin2bcd(alrm->time.tm_hour);
  511. buf[3] = bin2bcd(alrm->time.tm_mday);
  512. buf[4] = PCF2127_BIT_ALARM_AE; /* Do not match on week day */
  513. ret = regmap_bulk_write(pcf2127->regmap, pcf2127->cfg->regs_alarm_base,
  514. buf, sizeof(buf));
  515. if (ret)
  516. return ret;
  517. return pcf2127_rtc_alarm_irq_enable(dev, alrm->enabled);
  518. }
  519. /*
  520. * This function reads one timestamp function data, caller is responsible for
  521. * calling pcf2127_wdt_active_ping()
  522. */
  523. static int pcf2127_rtc_ts_read(struct device *dev, time64_t *ts,
  524. int ts_id)
  525. {
  526. struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
  527. struct rtc_time tm;
  528. int ret;
  529. unsigned char data[7];
  530. ret = regmap_bulk_read(pcf2127->regmap, pcf2127->cfg->ts[ts_id].reg_base,
  531. data, sizeof(data));
  532. if (ret) {
  533. dev_err(dev, "%s: read error ret=%d\n", __func__, ret);
  534. return ret;
  535. }
  536. dev_dbg(dev,
  537. "%s: raw data is ts_sc=%02x, ts_mn=%02x, ts_hr=%02x, ts_dm=%02x, ts_mo=%02x, ts_yr=%02x\n",
  538. __func__, data[1], data[2], data[3], data[4], data[5], data[6]);
  539. tm.tm_sec = bcd2bin(data[1] & 0x7F);
  540. tm.tm_min = bcd2bin(data[2] & 0x7F);
  541. tm.tm_hour = bcd2bin(data[3] & 0x3F);
  542. tm.tm_mday = bcd2bin(data[4] & 0x3F);
  543. /* TS_MO register (month) value range: 1-12 */
  544. tm.tm_mon = bcd2bin(data[5] & 0x1F) - 1;
  545. tm.tm_year = bcd2bin(data[6]);
  546. if (tm.tm_year < 70)
  547. tm.tm_year += 100; /* assume we are in 1970...2069 */
  548. ret = rtc_valid_tm(&tm);
  549. if (ret) {
  550. dev_err(dev, "Invalid timestamp. ret=%d\n", ret);
  551. return ret;
  552. }
  553. *ts = rtc_tm_to_time64(&tm);
  554. return 0;
  555. };
  556. static void pcf2127_rtc_ts_snapshot(struct device *dev, int ts_id)
  557. {
  558. struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
  559. int ret;
  560. if (ts_id >= pcf2127->cfg->ts_count)
  561. return;
  562. /* Let userspace read the first timestamp */
  563. if (pcf2127->ts_valid[ts_id])
  564. return;
  565. ret = pcf2127_rtc_ts_read(dev, &pcf2127->ts[ts_id], ts_id);
  566. if (!ret)
  567. pcf2127->ts_valid[ts_id] = true;
  568. }
  569. static irqreturn_t pcf2127_rtc_irq(int irq, void *dev)
  570. {
  571. struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
  572. unsigned int ctrl2;
  573. int ret = 0;
  574. ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL2, &ctrl2);
  575. if (ret)
  576. return IRQ_NONE;
  577. if (pcf2127->cfg->ts_count == 1) {
  578. /* PCF2127/29 */
  579. unsigned int ctrl1;
  580. ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL1, &ctrl1);
  581. if (ret)
  582. return IRQ_NONE;
  583. if (!(ctrl1 & PCF2127_CTRL1_IRQ_MASK || ctrl2 & PCF2127_CTRL2_IRQ_MASK))
  584. return IRQ_NONE;
  585. if (ctrl1 & PCF2127_BIT_CTRL1_TSF1 || ctrl2 & PCF2127_BIT_CTRL2_TSF2)
  586. pcf2127_rtc_ts_snapshot(dev, 0);
  587. if (ctrl1 & PCF2127_CTRL1_IRQ_MASK)
  588. regmap_write(pcf2127->regmap, PCF2127_REG_CTRL1,
  589. ctrl1 & ~PCF2127_CTRL1_IRQ_MASK);
  590. if (ctrl2 & PCF2127_CTRL2_IRQ_MASK)
  591. regmap_write(pcf2127->regmap, PCF2127_REG_CTRL2,
  592. ctrl2 & ~PCF2127_CTRL2_IRQ_MASK);
  593. } else {
  594. /* PCF2131. */
  595. unsigned int ctrl4;
  596. ret = regmap_read(pcf2127->regmap, PCF2131_REG_CTRL4, &ctrl4);
  597. if (ret)
  598. return IRQ_NONE;
  599. if (!(ctrl4 & PCF2131_CTRL4_IRQ_MASK || ctrl2 & PCF2131_CTRL2_IRQ_MASK))
  600. return IRQ_NONE;
  601. if (ctrl4 & PCF2131_CTRL4_IRQ_MASK) {
  602. int i;
  603. int tsf_bit = PCF2131_BIT_CTRL4_TSF1; /* Start at bit 7. */
  604. for (i = 0; i < pcf2127->cfg->ts_count; i++) {
  605. if (ctrl4 & tsf_bit)
  606. pcf2127_rtc_ts_snapshot(dev, i);
  607. tsf_bit = tsf_bit >> 1;
  608. }
  609. regmap_write(pcf2127->regmap, PCF2131_REG_CTRL4,
  610. ctrl4 & ~PCF2131_CTRL4_IRQ_MASK);
  611. }
  612. if (ctrl2 & PCF2131_CTRL2_IRQ_MASK)
  613. regmap_write(pcf2127->regmap, PCF2127_REG_CTRL2,
  614. ctrl2 & ~PCF2131_CTRL2_IRQ_MASK);
  615. }
  616. if (ctrl2 & PCF2127_BIT_CTRL2_AF)
  617. rtc_update_irq(pcf2127->rtc, 1, RTC_IRQF | RTC_AF);
  618. pcf2127_wdt_active_ping(&pcf2127->wdd);
  619. return IRQ_HANDLED;
  620. }
  621. static const struct rtc_class_ops pcf2127_rtc_ops = {
  622. .ioctl = pcf2127_rtc_ioctl,
  623. .read_time = pcf2127_rtc_read_time,
  624. .set_time = pcf2127_rtc_set_time,
  625. .read_alarm = pcf2127_rtc_read_alarm,
  626. .set_alarm = pcf2127_rtc_set_alarm,
  627. .alarm_irq_enable = pcf2127_rtc_alarm_irq_enable,
  628. };
  629. /* sysfs interface */
  630. static ssize_t timestamp_store(struct device *dev,
  631. struct device_attribute *attr,
  632. const char *buf, size_t count, int ts_id)
  633. {
  634. struct pcf2127 *pcf2127 = dev_get_drvdata(dev->parent);
  635. int ret;
  636. if (ts_id >= pcf2127->cfg->ts_count)
  637. return 0;
  638. if (pcf2127->irq_enabled) {
  639. pcf2127->ts_valid[ts_id] = false;
  640. } else {
  641. /* Always clear GND interrupt bit. */
  642. ret = regmap_update_bits(pcf2127->regmap,
  643. pcf2127->cfg->ts[ts_id].gnd_detect_reg,
  644. pcf2127->cfg->ts[ts_id].gnd_detect_bit,
  645. 0);
  646. if (ret) {
  647. dev_err(dev, "%s: update TS gnd detect ret=%d\n", __func__, ret);
  648. return ret;
  649. }
  650. if (pcf2127->cfg->ts[ts_id].inter_detect_bit) {
  651. /* Clear intermediate level interrupt bit if supported. */
  652. ret = regmap_update_bits(pcf2127->regmap,
  653. pcf2127->cfg->ts[ts_id].inter_detect_reg,
  654. pcf2127->cfg->ts[ts_id].inter_detect_bit,
  655. 0);
  656. if (ret) {
  657. dev_err(dev, "%s: update TS intermediate level detect ret=%d\n",
  658. __func__, ret);
  659. return ret;
  660. }
  661. }
  662. ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
  663. if (ret)
  664. return ret;
  665. }
  666. return count;
  667. }
  668. static ssize_t timestamp0_store(struct device *dev,
  669. struct device_attribute *attr,
  670. const char *buf, size_t count)
  671. {
  672. return timestamp_store(dev, attr, buf, count, 0);
  673. };
  674. static ssize_t timestamp1_store(struct device *dev,
  675. struct device_attribute *attr,
  676. const char *buf, size_t count)
  677. {
  678. return timestamp_store(dev, attr, buf, count, 1);
  679. };
  680. static ssize_t timestamp2_store(struct device *dev,
  681. struct device_attribute *attr,
  682. const char *buf, size_t count)
  683. {
  684. return timestamp_store(dev, attr, buf, count, 2);
  685. };
  686. static ssize_t timestamp3_store(struct device *dev,
  687. struct device_attribute *attr,
  688. const char *buf, size_t count)
  689. {
  690. return timestamp_store(dev, attr, buf, count, 3);
  691. };
  692. static ssize_t timestamp_show(struct device *dev,
  693. struct device_attribute *attr, char *buf,
  694. int ts_id)
  695. {
  696. struct pcf2127 *pcf2127 = dev_get_drvdata(dev->parent);
  697. int ret;
  698. time64_t ts;
  699. if (ts_id >= pcf2127->cfg->ts_count)
  700. return 0;
  701. if (pcf2127->irq_enabled) {
  702. if (!pcf2127->ts_valid[ts_id])
  703. return 0;
  704. ts = pcf2127->ts[ts_id];
  705. } else {
  706. u8 valid_low = 0;
  707. u8 valid_inter = 0;
  708. unsigned int ctrl;
  709. /* Check if TS input pin is driven to GND, supported by all
  710. * variants.
  711. */
  712. ret = regmap_read(pcf2127->regmap,
  713. pcf2127->cfg->ts[ts_id].gnd_detect_reg,
  714. &ctrl);
  715. if (ret)
  716. return 0;
  717. valid_low = ctrl & pcf2127->cfg->ts[ts_id].gnd_detect_bit;
  718. if (pcf2127->cfg->ts[ts_id].inter_detect_bit) {
  719. /* Check if TS input pin is driven to intermediate level
  720. * between GND and supply, if supported by variant.
  721. */
  722. ret = regmap_read(pcf2127->regmap,
  723. pcf2127->cfg->ts[ts_id].inter_detect_reg,
  724. &ctrl);
  725. if (ret)
  726. return 0;
  727. valid_inter = ctrl & pcf2127->cfg->ts[ts_id].inter_detect_bit;
  728. }
  729. if (!valid_low && !valid_inter)
  730. return 0;
  731. ret = pcf2127_rtc_ts_read(dev->parent, &ts, ts_id);
  732. if (ret)
  733. return 0;
  734. ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
  735. if (ret)
  736. return ret;
  737. }
  738. return sprintf(buf, "%llu\n", (unsigned long long)ts);
  739. }
  740. static ssize_t timestamp0_show(struct device *dev,
  741. struct device_attribute *attr, char *buf)
  742. {
  743. return timestamp_show(dev, attr, buf, 0);
  744. };
  745. static ssize_t timestamp1_show(struct device *dev,
  746. struct device_attribute *attr, char *buf)
  747. {
  748. return timestamp_show(dev, attr, buf, 1);
  749. };
  750. static ssize_t timestamp2_show(struct device *dev,
  751. struct device_attribute *attr, char *buf)
  752. {
  753. return timestamp_show(dev, attr, buf, 2);
  754. };
  755. static ssize_t timestamp3_show(struct device *dev,
  756. struct device_attribute *attr, char *buf)
  757. {
  758. return timestamp_show(dev, attr, buf, 3);
  759. };
  760. static DEVICE_ATTR_RW(timestamp0);
  761. static DEVICE_ATTR_RW(timestamp1);
  762. static DEVICE_ATTR_RW(timestamp2);
  763. static DEVICE_ATTR_RW(timestamp3);
  764. static struct attribute *pcf2127_attrs[] = {
  765. &dev_attr_timestamp0.attr,
  766. NULL
  767. };
  768. static struct attribute *pcf2131_attrs[] = {
  769. &dev_attr_timestamp0.attr,
  770. &dev_attr_timestamp1.attr,
  771. &dev_attr_timestamp2.attr,
  772. &dev_attr_timestamp3.attr,
  773. NULL
  774. };
  775. static struct pcf21xx_config pcf21xx_cfg[] = {
  776. [PCF2127] = {
  777. .type = PCF2127,
  778. .max_register = 0x1d,
  779. .has_nvmem = 1,
  780. .has_bit_wd_ctl_cd0 = 1,
  781. .wd_val_reg_readable = 1,
  782. .has_int_a_b = 0,
  783. .reg_time_base = PCF2127_REG_TIME_BASE,
  784. .regs_alarm_base = PCF2127_REG_ALARM_BASE,
  785. .reg_wd_ctl = PCF2127_REG_WD_CTL,
  786. .reg_wd_val = PCF2127_REG_WD_VAL,
  787. .reg_clkout = PCF2127_REG_CLKOUT,
  788. .wdd_clock_hz_x1000 = PCF2127_WD_CLOCK_HZ_X1000,
  789. .wdd_min_hw_heartbeat_ms = PCF2127_WD_MIN_HW_HEARTBEAT_MS,
  790. .ts_count = 1,
  791. .ts[0] = {
  792. .reg_base = PCF2127_REG_TS1_BASE,
  793. .gnd_detect_reg = PCF2127_REG_CTRL1,
  794. .gnd_detect_bit = PCF2127_BIT_CTRL1_TSF1,
  795. .inter_detect_reg = PCF2127_REG_CTRL2,
  796. .inter_detect_bit = PCF2127_BIT_CTRL2_TSF2,
  797. .ie_reg = PCF2127_REG_CTRL2,
  798. .ie_bit = PCF2127_BIT_CTRL2_TSIE,
  799. },
  800. .attribute_group = {
  801. .attrs = pcf2127_attrs,
  802. },
  803. },
  804. [PCF2129] = {
  805. .type = PCF2129,
  806. .max_register = 0x19,
  807. .has_nvmem = 0,
  808. .has_bit_wd_ctl_cd0 = 0,
  809. .wd_val_reg_readable = 1,
  810. .has_int_a_b = 0,
  811. .reg_time_base = PCF2127_REG_TIME_BASE,
  812. .regs_alarm_base = PCF2127_REG_ALARM_BASE,
  813. .reg_wd_ctl = PCF2127_REG_WD_CTL,
  814. .reg_wd_val = PCF2127_REG_WD_VAL,
  815. .reg_clkout = PCF2127_REG_CLKOUT,
  816. .wdd_clock_hz_x1000 = PCF2127_WD_CLOCK_HZ_X1000,
  817. .wdd_min_hw_heartbeat_ms = PCF2127_WD_MIN_HW_HEARTBEAT_MS,
  818. .ts_count = 1,
  819. .ts[0] = {
  820. .reg_base = PCF2127_REG_TS1_BASE,
  821. .gnd_detect_reg = PCF2127_REG_CTRL1,
  822. .gnd_detect_bit = PCF2127_BIT_CTRL1_TSF1,
  823. .inter_detect_reg = PCF2127_REG_CTRL2,
  824. .inter_detect_bit = PCF2127_BIT_CTRL2_TSF2,
  825. .ie_reg = PCF2127_REG_CTRL2,
  826. .ie_bit = PCF2127_BIT_CTRL2_TSIE,
  827. },
  828. .attribute_group = {
  829. .attrs = pcf2127_attrs,
  830. },
  831. },
  832. [PCF2131] = {
  833. .type = PCF2131,
  834. .max_register = 0x36,
  835. .has_nvmem = 0,
  836. .has_bit_wd_ctl_cd0 = 0,
  837. .wd_val_reg_readable = 0,
  838. .has_int_a_b = 1,
  839. .reg_time_base = PCF2131_REG_TIME_BASE,
  840. .regs_alarm_base = PCF2131_REG_ALARM_BASE,
  841. .reg_wd_ctl = PCF2131_REG_WD_CTL,
  842. .reg_wd_val = PCF2131_REG_WD_VAL,
  843. .reg_clkout = PCF2131_REG_CLKOUT,
  844. .wdd_clock_hz_x1000 = PCF2131_WD_CLOCK_HZ_X1000,
  845. .wdd_min_hw_heartbeat_ms = PCF2131_WD_MIN_HW_HEARTBEAT_MS,
  846. .ts_count = 4,
  847. .ts[0] = {
  848. .reg_base = PCF2131_REG_TS1_BASE,
  849. .gnd_detect_reg = PCF2131_REG_CTRL4,
  850. .gnd_detect_bit = PCF2131_BIT_CTRL4_TSF1,
  851. .inter_detect_bit = 0,
  852. .ie_reg = PCF2131_REG_CTRL5,
  853. .ie_bit = PCF2131_BIT_CTRL5_TSIE1,
  854. },
  855. .ts[1] = {
  856. .reg_base = PCF2131_REG_TS2_BASE,
  857. .gnd_detect_reg = PCF2131_REG_CTRL4,
  858. .gnd_detect_bit = PCF2131_BIT_CTRL4_TSF2,
  859. .inter_detect_bit = 0,
  860. .ie_reg = PCF2131_REG_CTRL5,
  861. .ie_bit = PCF2131_BIT_CTRL5_TSIE2,
  862. },
  863. .ts[2] = {
  864. .reg_base = PCF2131_REG_TS3_BASE,
  865. .gnd_detect_reg = PCF2131_REG_CTRL4,
  866. .gnd_detect_bit = PCF2131_BIT_CTRL4_TSF3,
  867. .inter_detect_bit = 0,
  868. .ie_reg = PCF2131_REG_CTRL5,
  869. .ie_bit = PCF2131_BIT_CTRL5_TSIE3,
  870. },
  871. .ts[3] = {
  872. .reg_base = PCF2131_REG_TS4_BASE,
  873. .gnd_detect_reg = PCF2131_REG_CTRL4,
  874. .gnd_detect_bit = PCF2131_BIT_CTRL4_TSF4,
  875. .inter_detect_bit = 0,
  876. .ie_reg = PCF2131_REG_CTRL5,
  877. .ie_bit = PCF2131_BIT_CTRL5_TSIE4,
  878. },
  879. .attribute_group = {
  880. .attrs = pcf2131_attrs,
  881. },
  882. },
  883. };
  884. /*
  885. * Enable timestamp function and corresponding interrupt(s).
  886. */
  887. static int pcf2127_enable_ts(struct device *dev, int ts_id)
  888. {
  889. struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
  890. int ret;
  891. if (ts_id >= pcf2127->cfg->ts_count) {
  892. dev_err(dev, "%s: invalid tamper detection ID (%d)\n",
  893. __func__, ts_id);
  894. return -EINVAL;
  895. }
  896. /* Enable timestamp function. */
  897. ret = regmap_update_bits(pcf2127->regmap,
  898. pcf2127->cfg->ts[ts_id].reg_base,
  899. PCF2127_BIT_TS_CTRL_TSOFF |
  900. PCF2127_BIT_TS_CTRL_TSM,
  901. PCF2127_BIT_TS_CTRL_TSM);
  902. if (ret) {
  903. dev_err(dev, "%s: tamper detection config (ts%d_ctrl) failed\n",
  904. __func__, ts_id);
  905. return ret;
  906. }
  907. /*
  908. * Enable interrupt generation when TSF timestamp flag is set.
  909. * Interrupt signals are open-drain outputs and can be left floating if
  910. * unused.
  911. */
  912. ret = regmap_update_bits(pcf2127->regmap, pcf2127->cfg->ts[ts_id].ie_reg,
  913. pcf2127->cfg->ts[ts_id].ie_bit,
  914. pcf2127->cfg->ts[ts_id].ie_bit);
  915. if (ret) {
  916. dev_err(dev, "%s: tamper detection TSIE%d config failed\n",
  917. __func__, ts_id);
  918. return ret;
  919. }
  920. return ret;
  921. }
  922. /* Route all interrupt sources to INT A pin. */
  923. static int pcf2127_configure_interrupt_pins(struct device *dev)
  924. {
  925. struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
  926. int ret;
  927. /* Mask bits need to be cleared to enable corresponding
  928. * interrupt source.
  929. */
  930. ret = regmap_write(pcf2127->regmap,
  931. PCF2131_REG_INT_A_MASK1, 0);
  932. if (ret)
  933. return ret;
  934. ret = regmap_write(pcf2127->regmap,
  935. PCF2131_REG_INT_A_MASK2, 0);
  936. if (ret)
  937. return ret;
  938. return ret;
  939. }
  940. static int pcf2127_probe(struct device *dev, struct regmap *regmap,
  941. int alarm_irq, const struct pcf21xx_config *config)
  942. {
  943. struct pcf2127 *pcf2127;
  944. int ret = 0;
  945. unsigned int val;
  946. dev_dbg(dev, "%s\n", __func__);
  947. pcf2127 = devm_kzalloc(dev, sizeof(*pcf2127), GFP_KERNEL);
  948. if (!pcf2127)
  949. return -ENOMEM;
  950. pcf2127->regmap = regmap;
  951. pcf2127->cfg = config;
  952. dev_set_drvdata(dev, pcf2127);
  953. pcf2127->rtc = devm_rtc_allocate_device(dev);
  954. if (IS_ERR(pcf2127->rtc))
  955. return PTR_ERR(pcf2127->rtc);
  956. pcf2127->rtc->ops = &pcf2127_rtc_ops;
  957. pcf2127->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
  958. pcf2127->rtc->range_max = RTC_TIMESTAMP_END_2099;
  959. pcf2127->rtc->set_start_time = true; /* Sets actual start to 1970 */
  960. /*
  961. * PCF2127/29 do not work correctly when setting alarms at 1s intervals.
  962. * PCF2131 is ok.
  963. */
  964. if (pcf2127->cfg->type == PCF2127 || pcf2127->cfg->type == PCF2129) {
  965. set_bit(RTC_FEATURE_ALARM_RES_2S, pcf2127->rtc->features);
  966. clear_bit(RTC_FEATURE_UPDATE_INTERRUPT, pcf2127->rtc->features);
  967. }
  968. clear_bit(RTC_FEATURE_ALARM, pcf2127->rtc->features);
  969. if (alarm_irq > 0) {
  970. unsigned long flags;
  971. /*
  972. * If flags = 0, devm_request_threaded_irq() will use IRQ flags
  973. * obtained from device tree.
  974. */
  975. if (dev_fwnode(dev))
  976. flags = 0;
  977. else
  978. flags = IRQF_TRIGGER_LOW;
  979. ret = devm_request_threaded_irq(dev, alarm_irq, NULL,
  980. pcf2127_rtc_irq,
  981. flags | IRQF_ONESHOT,
  982. dev_name(dev), dev);
  983. if (ret) {
  984. dev_err(dev, "failed to request alarm irq\n");
  985. return ret;
  986. }
  987. pcf2127->irq_enabled = true;
  988. }
  989. if (alarm_irq > 0 || device_property_read_bool(dev, "wakeup-source")) {
  990. device_init_wakeup(dev, true);
  991. set_bit(RTC_FEATURE_ALARM, pcf2127->rtc->features);
  992. }
  993. if (pcf2127->cfg->has_int_a_b) {
  994. /* Configure int A/B pins, independently of alarm_irq. */
  995. ret = pcf2127_configure_interrupt_pins(dev);
  996. if (ret) {
  997. dev_err(dev, "failed to configure interrupt pins\n");
  998. return ret;
  999. }
  1000. }
  1001. if (pcf2127->cfg->has_nvmem) {
  1002. struct nvmem_config nvmem_cfg = {
  1003. .priv = pcf2127,
  1004. .reg_read = pcf2127_nvmem_read,
  1005. .reg_write = pcf2127_nvmem_write,
  1006. .size = 512,
  1007. };
  1008. ret = devm_rtc_nvmem_register(pcf2127->rtc, &nvmem_cfg);
  1009. }
  1010. /*
  1011. * The "Power-On Reset Override" facility prevents the RTC to do a reset
  1012. * after power on. For normal operation the PORO must be disabled.
  1013. */
  1014. ret = regmap_clear_bits(pcf2127->regmap, PCF2127_REG_CTRL1,
  1015. PCF2127_BIT_CTRL1_POR_OVRD);
  1016. if (ret < 0)
  1017. return ret;
  1018. ret = regmap_read(pcf2127->regmap, pcf2127->cfg->reg_clkout, &val);
  1019. if (ret < 0)
  1020. return ret;
  1021. if (!(val & PCF2127_BIT_CLKOUT_OTPR)) {
  1022. ret = regmap_set_bits(pcf2127->regmap, pcf2127->cfg->reg_clkout,
  1023. PCF2127_BIT_CLKOUT_OTPR);
  1024. if (ret < 0)
  1025. return ret;
  1026. msleep(100);
  1027. }
  1028. /*
  1029. * Watchdog timer enabled and reset pin /RST activated when timed out.
  1030. * Select 1Hz clock source for watchdog timer (1/4Hz for PCF2131).
  1031. * Note: Countdown timer disabled and not available.
  1032. * For pca2129, pcf2129 and pcf2131, only bit[7] is for Symbol WD_CD
  1033. * of register watchdg_tim_ctl. The bit[6] is labeled
  1034. * as T. Bits labeled as T must always be written with
  1035. * logic 0.
  1036. */
  1037. ret = regmap_update_bits(pcf2127->regmap, pcf2127->cfg->reg_wd_ctl,
  1038. PCF2127_BIT_WD_CTL_CD1 |
  1039. PCF2127_BIT_WD_CTL_CD0 |
  1040. PCF2127_BIT_WD_CTL_TF1 |
  1041. PCF2127_BIT_WD_CTL_TF0,
  1042. PCF2127_BIT_WD_CTL_CD1 |
  1043. (pcf2127->cfg->has_bit_wd_ctl_cd0 ? PCF2127_BIT_WD_CTL_CD0 : 0) |
  1044. PCF2127_BIT_WD_CTL_TF1);
  1045. if (ret) {
  1046. dev_err(dev, "%s: watchdog config (wd_ctl) failed\n", __func__);
  1047. return ret;
  1048. }
  1049. pcf2127_watchdog_init(dev, pcf2127);
  1050. /*
  1051. * Disable battery low/switch-over timestamp and interrupts.
  1052. * Clear battery interrupt flags which can block new trigger events.
  1053. * Note: This is the default chip behaviour but added to ensure
  1054. * correct tamper timestamp and interrupt function.
  1055. */
  1056. ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL3,
  1057. PCF2127_BIT_CTRL3_BTSE |
  1058. PCF2127_BIT_CTRL3_BIE |
  1059. PCF2127_BIT_CTRL3_BLIE, 0);
  1060. if (ret) {
  1061. dev_err(dev, "%s: interrupt config (ctrl3) failed\n",
  1062. __func__);
  1063. return ret;
  1064. }
  1065. /*
  1066. * Enable timestamp functions 1 to 4.
  1067. */
  1068. for (int i = 0; i < pcf2127->cfg->ts_count; i++) {
  1069. ret = pcf2127_enable_ts(dev, i);
  1070. if (ret)
  1071. return ret;
  1072. }
  1073. ret = rtc_add_group(pcf2127->rtc, &pcf2127->cfg->attribute_group);
  1074. if (ret) {
  1075. dev_err(dev, "%s: tamper sysfs registering failed\n",
  1076. __func__);
  1077. return ret;
  1078. }
  1079. return devm_rtc_register_device(pcf2127->rtc);
  1080. }
  1081. #ifdef CONFIG_OF
  1082. static const struct of_device_id pcf2127_of_match[] = {
  1083. { .compatible = "nxp,pcf2127", .data = &pcf21xx_cfg[PCF2127] },
  1084. { .compatible = "nxp,pcf2129", .data = &pcf21xx_cfg[PCF2129] },
  1085. { .compatible = "nxp,pca2129", .data = &pcf21xx_cfg[PCF2129] },
  1086. { .compatible = "nxp,pcf2131", .data = &pcf21xx_cfg[PCF2131] },
  1087. {}
  1088. };
  1089. MODULE_DEVICE_TABLE(of, pcf2127_of_match);
  1090. #endif
  1091. #if IS_ENABLED(CONFIG_I2C)
  1092. static int pcf2127_i2c_write(void *context, const void *data, size_t count)
  1093. {
  1094. struct device *dev = context;
  1095. struct i2c_client *client = to_i2c_client(dev);
  1096. int ret;
  1097. ret = i2c_master_send(client, data, count);
  1098. if (ret != count)
  1099. return ret < 0 ? ret : -EIO;
  1100. return 0;
  1101. }
  1102. static int pcf2127_i2c_gather_write(void *context,
  1103. const void *reg, size_t reg_size,
  1104. const void *val, size_t val_size)
  1105. {
  1106. struct device *dev = context;
  1107. struct i2c_client *client = to_i2c_client(dev);
  1108. int ret;
  1109. void *buf;
  1110. if (WARN_ON(reg_size != 1))
  1111. return -EINVAL;
  1112. buf = kmalloc(val_size + 1, GFP_KERNEL);
  1113. if (!buf)
  1114. return -ENOMEM;
  1115. memcpy(buf, reg, 1);
  1116. memcpy(buf + 1, val, val_size);
  1117. ret = i2c_master_send(client, buf, val_size + 1);
  1118. kfree(buf);
  1119. if (ret != val_size + 1)
  1120. return ret < 0 ? ret : -EIO;
  1121. return 0;
  1122. }
  1123. static int pcf2127_i2c_read(void *context, const void *reg, size_t reg_size,
  1124. void *val, size_t val_size)
  1125. {
  1126. struct device *dev = context;
  1127. struct i2c_client *client = to_i2c_client(dev);
  1128. int ret;
  1129. if (WARN_ON(reg_size != 1))
  1130. return -EINVAL;
  1131. ret = i2c_master_send(client, reg, 1);
  1132. if (ret != 1)
  1133. return ret < 0 ? ret : -EIO;
  1134. ret = i2c_master_recv(client, val, val_size);
  1135. if (ret != val_size)
  1136. return ret < 0 ? ret : -EIO;
  1137. return 0;
  1138. }
  1139. /*
  1140. * The reason we need this custom regmap_bus instead of using regmap_init_i2c()
  1141. * is that the STOP condition is required between set register address and
  1142. * read register data when reading from registers.
  1143. */
  1144. static const struct regmap_bus pcf2127_i2c_regmap = {
  1145. .write = pcf2127_i2c_write,
  1146. .gather_write = pcf2127_i2c_gather_write,
  1147. .read = pcf2127_i2c_read,
  1148. };
  1149. static struct i2c_driver pcf2127_i2c_driver;
  1150. static const struct i2c_device_id pcf2127_i2c_id[] = {
  1151. { "pcf2127", PCF2127 },
  1152. { "pcf2129", PCF2129 },
  1153. { "pca2129", PCF2129 },
  1154. { "pcf2131", PCF2131 },
  1155. { }
  1156. };
  1157. MODULE_DEVICE_TABLE(i2c, pcf2127_i2c_id);
  1158. static int pcf2127_i2c_probe(struct i2c_client *client)
  1159. {
  1160. struct regmap *regmap;
  1161. static struct regmap_config config = {
  1162. .reg_bits = 8,
  1163. .val_bits = 8,
  1164. };
  1165. const struct pcf21xx_config *variant;
  1166. if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C))
  1167. return -ENODEV;
  1168. if (client->dev.of_node) {
  1169. variant = of_device_get_match_data(&client->dev);
  1170. if (!variant)
  1171. return -ENODEV;
  1172. } else {
  1173. enum pcf21xx_type type =
  1174. i2c_match_id(pcf2127_i2c_id, client)->driver_data;
  1175. if (type >= PCF21XX_LAST_ID)
  1176. return -ENODEV;
  1177. variant = &pcf21xx_cfg[type];
  1178. }
  1179. config.max_register = variant->max_register,
  1180. regmap = devm_regmap_init(&client->dev, &pcf2127_i2c_regmap,
  1181. &client->dev, &config);
  1182. if (IS_ERR(regmap)) {
  1183. dev_err(&client->dev, "%s: regmap allocation failed: %ld\n",
  1184. __func__, PTR_ERR(regmap));
  1185. return PTR_ERR(regmap);
  1186. }
  1187. return pcf2127_probe(&client->dev, regmap, client->irq, variant);
  1188. }
  1189. static struct i2c_driver pcf2127_i2c_driver = {
  1190. .driver = {
  1191. .name = "rtc-pcf2127-i2c",
  1192. .of_match_table = of_match_ptr(pcf2127_of_match),
  1193. },
  1194. .probe = pcf2127_i2c_probe,
  1195. .id_table = pcf2127_i2c_id,
  1196. };
  1197. static int pcf2127_i2c_register_driver(void)
  1198. {
  1199. return i2c_add_driver(&pcf2127_i2c_driver);
  1200. }
  1201. static void pcf2127_i2c_unregister_driver(void)
  1202. {
  1203. i2c_del_driver(&pcf2127_i2c_driver);
  1204. }
  1205. #else
  1206. static int pcf2127_i2c_register_driver(void)
  1207. {
  1208. return 0;
  1209. }
  1210. static void pcf2127_i2c_unregister_driver(void)
  1211. {
  1212. }
  1213. #endif
  1214. #if IS_ENABLED(CONFIG_SPI_MASTER)
  1215. static struct spi_driver pcf2127_spi_driver;
  1216. static const struct spi_device_id pcf2127_spi_id[];
  1217. static int pcf2127_spi_probe(struct spi_device *spi)
  1218. {
  1219. static struct regmap_config config = {
  1220. .reg_bits = 8,
  1221. .val_bits = 8,
  1222. .read_flag_mask = 0xa0,
  1223. .write_flag_mask = 0x20,
  1224. };
  1225. struct regmap *regmap;
  1226. const struct pcf21xx_config *variant;
  1227. if (spi->dev.of_node) {
  1228. variant = of_device_get_match_data(&spi->dev);
  1229. if (!variant)
  1230. return -ENODEV;
  1231. } else {
  1232. enum pcf21xx_type type = spi_get_device_id(spi)->driver_data;
  1233. if (type >= PCF21XX_LAST_ID)
  1234. return -ENODEV;
  1235. variant = &pcf21xx_cfg[type];
  1236. }
  1237. config.max_register = variant->max_register,
  1238. regmap = devm_regmap_init_spi(spi, &config);
  1239. if (IS_ERR(regmap)) {
  1240. dev_err(&spi->dev, "%s: regmap allocation failed: %ld\n",
  1241. __func__, PTR_ERR(regmap));
  1242. return PTR_ERR(regmap);
  1243. }
  1244. return pcf2127_probe(&spi->dev, regmap, spi->irq, variant);
  1245. }
  1246. static const struct spi_device_id pcf2127_spi_id[] = {
  1247. { "pcf2127", PCF2127 },
  1248. { "pcf2129", PCF2129 },
  1249. { "pca2129", PCF2129 },
  1250. { "pcf2131", PCF2131 },
  1251. { }
  1252. };
  1253. MODULE_DEVICE_TABLE(spi, pcf2127_spi_id);
  1254. static struct spi_driver pcf2127_spi_driver = {
  1255. .driver = {
  1256. .name = "rtc-pcf2127-spi",
  1257. .of_match_table = of_match_ptr(pcf2127_of_match),
  1258. },
  1259. .probe = pcf2127_spi_probe,
  1260. .id_table = pcf2127_spi_id,
  1261. };
  1262. static int pcf2127_spi_register_driver(void)
  1263. {
  1264. return spi_register_driver(&pcf2127_spi_driver);
  1265. }
  1266. static void pcf2127_spi_unregister_driver(void)
  1267. {
  1268. spi_unregister_driver(&pcf2127_spi_driver);
  1269. }
  1270. #else
  1271. static int pcf2127_spi_register_driver(void)
  1272. {
  1273. return 0;
  1274. }
  1275. static void pcf2127_spi_unregister_driver(void)
  1276. {
  1277. }
  1278. #endif
  1279. static int __init pcf2127_init(void)
  1280. {
  1281. int ret;
  1282. ret = pcf2127_i2c_register_driver();
  1283. if (ret) {
  1284. pr_err("Failed to register pcf2127 i2c driver: %d\n", ret);
  1285. return ret;
  1286. }
  1287. ret = pcf2127_spi_register_driver();
  1288. if (ret) {
  1289. pr_err("Failed to register pcf2127 spi driver: %d\n", ret);
  1290. pcf2127_i2c_unregister_driver();
  1291. }
  1292. return ret;
  1293. }
  1294. module_init(pcf2127_init)
  1295. static void __exit pcf2127_exit(void)
  1296. {
  1297. pcf2127_spi_unregister_driver();
  1298. pcf2127_i2c_unregister_driver();
  1299. }
  1300. module_exit(pcf2127_exit)
  1301. MODULE_AUTHOR("Renaud Cerrato <r.cerrato@til-technologies.fr>");
  1302. MODULE_DESCRIPTION("NXP PCF2127/29/31 RTC driver");
  1303. MODULE_LICENSE("GPL v2");