rtc-pm8xxx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * pm8xxx RTC driver
  4. *
  5. * Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
  6. * Copyright (c) 2023, Linaro Limited
  7. */
  8. #include <linux/of.h>
  9. #include <linux/module.h>
  10. #include <linux/nvmem-consumer.h>
  11. #include <linux/init.h>
  12. #include <linux/rtc.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/pm.h>
  15. #include <linux/pm_wakeirq.h>
  16. #include <linux/regmap.h>
  17. #include <linux/slab.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/unaligned.h>
  20. /* RTC_CTRL register bit fields */
  21. #define PM8xxx_RTC_ENABLE BIT(7)
  22. #define PM8xxx_RTC_ALARM_CLEAR BIT(0)
  23. #define PM8xxx_RTC_ALARM_ENABLE BIT(7)
  24. #define NUM_8_BIT_RTC_REGS 0x4
  25. /**
  26. * struct pm8xxx_rtc_regs - describe RTC registers per PMIC versions
  27. * @ctrl: address of control register
  28. * @write: base address of write registers
  29. * @read: base address of read registers
  30. * @alarm_ctrl: address of alarm control register
  31. * @alarm_ctrl2: address of alarm control2 register
  32. * @alarm_rw: base address of alarm read-write registers
  33. * @alarm_en: alarm enable mask
  34. */
  35. struct pm8xxx_rtc_regs {
  36. unsigned int ctrl;
  37. unsigned int write;
  38. unsigned int read;
  39. unsigned int alarm_ctrl;
  40. unsigned int alarm_ctrl2;
  41. unsigned int alarm_rw;
  42. unsigned int alarm_en;
  43. };
  44. /**
  45. * struct pm8xxx_rtc - RTC driver internal structure
  46. * @rtc: RTC device
  47. * @regmap: regmap used to access registers
  48. * @allow_set_time: whether the time can be set
  49. * @alarm_irq: alarm irq number
  50. * @regs: register description
  51. * @dev: device structure
  52. * @nvmem_cell: nvmem cell for offset
  53. * @offset: offset from epoch in seconds
  54. */
  55. struct pm8xxx_rtc {
  56. struct rtc_device *rtc;
  57. struct regmap *regmap;
  58. bool allow_set_time;
  59. int alarm_irq;
  60. const struct pm8xxx_rtc_regs *regs;
  61. struct device *dev;
  62. struct nvmem_cell *nvmem_cell;
  63. u32 offset;
  64. };
  65. static int pm8xxx_rtc_read_nvmem_offset(struct pm8xxx_rtc *rtc_dd)
  66. {
  67. size_t len;
  68. void *buf;
  69. int rc;
  70. buf = nvmem_cell_read(rtc_dd->nvmem_cell, &len);
  71. if (IS_ERR(buf)) {
  72. rc = PTR_ERR(buf);
  73. dev_dbg(rtc_dd->dev, "failed to read nvmem offset: %d\n", rc);
  74. return rc;
  75. }
  76. if (len != sizeof(u32)) {
  77. dev_dbg(rtc_dd->dev, "unexpected nvmem cell size %zu\n", len);
  78. kfree(buf);
  79. return -EINVAL;
  80. }
  81. rtc_dd->offset = get_unaligned_le32(buf);
  82. kfree(buf);
  83. return 0;
  84. }
  85. static int pm8xxx_rtc_write_nvmem_offset(struct pm8xxx_rtc *rtc_dd, u32 offset)
  86. {
  87. u8 buf[sizeof(u32)];
  88. int rc;
  89. put_unaligned_le32(offset, buf);
  90. rc = nvmem_cell_write(rtc_dd->nvmem_cell, buf, sizeof(buf));
  91. if (rc < 0) {
  92. dev_dbg(rtc_dd->dev, "failed to write nvmem offset: %d\n", rc);
  93. return rc;
  94. }
  95. return 0;
  96. }
  97. static int pm8xxx_rtc_read_offset(struct pm8xxx_rtc *rtc_dd)
  98. {
  99. if (!rtc_dd->nvmem_cell)
  100. return 0;
  101. return pm8xxx_rtc_read_nvmem_offset(rtc_dd);
  102. }
  103. static int pm8xxx_rtc_read_raw(struct pm8xxx_rtc *rtc_dd, u32 *secs)
  104. {
  105. const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
  106. u8 value[NUM_8_BIT_RTC_REGS];
  107. unsigned int reg;
  108. int rc;
  109. rc = regmap_bulk_read(rtc_dd->regmap, regs->read, value, sizeof(value));
  110. if (rc)
  111. return rc;
  112. /*
  113. * Read the LSB again and check if there has been a carry over.
  114. * If there has, redo the read operation.
  115. */
  116. rc = regmap_read(rtc_dd->regmap, regs->read, &reg);
  117. if (rc < 0)
  118. return rc;
  119. if (reg < value[0]) {
  120. rc = regmap_bulk_read(rtc_dd->regmap, regs->read, value,
  121. sizeof(value));
  122. if (rc)
  123. return rc;
  124. }
  125. *secs = get_unaligned_le32(value);
  126. return 0;
  127. }
  128. static int pm8xxx_rtc_update_offset(struct pm8xxx_rtc *rtc_dd, u32 secs)
  129. {
  130. u32 raw_secs;
  131. u32 offset;
  132. int rc;
  133. if (!rtc_dd->nvmem_cell)
  134. return -ENODEV;
  135. rc = pm8xxx_rtc_read_raw(rtc_dd, &raw_secs);
  136. if (rc)
  137. return rc;
  138. offset = secs - raw_secs;
  139. if (offset == rtc_dd->offset)
  140. return 0;
  141. rc = pm8xxx_rtc_write_nvmem_offset(rtc_dd, offset);
  142. if (rc)
  143. return rc;
  144. rtc_dd->offset = offset;
  145. return 0;
  146. }
  147. /*
  148. * Steps to write the RTC registers.
  149. * 1. Disable alarm if enabled.
  150. * 2. Disable rtc if enabled.
  151. * 3. Write 0x00 to LSB.
  152. * 4. Write Byte[1], Byte[2], Byte[3] then Byte[0].
  153. * 5. Enable rtc if disabled in step 2.
  154. * 6. Enable alarm if disabled in step 1.
  155. */
  156. static int __pm8xxx_rtc_set_time(struct pm8xxx_rtc *rtc_dd, u32 secs)
  157. {
  158. const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
  159. u8 value[NUM_8_BIT_RTC_REGS];
  160. bool alarm_enabled;
  161. int rc;
  162. put_unaligned_le32(secs, value);
  163. rc = regmap_update_bits_check(rtc_dd->regmap, regs->alarm_ctrl,
  164. regs->alarm_en, 0, &alarm_enabled);
  165. if (rc)
  166. return rc;
  167. /* Disable RTC */
  168. rc = regmap_update_bits(rtc_dd->regmap, regs->ctrl, PM8xxx_RTC_ENABLE, 0);
  169. if (rc)
  170. return rc;
  171. /* Write 0 to Byte[0] */
  172. rc = regmap_write(rtc_dd->regmap, regs->write, 0);
  173. if (rc)
  174. return rc;
  175. /* Write Byte[1], Byte[2], Byte[3] */
  176. rc = regmap_bulk_write(rtc_dd->regmap, regs->write + 1,
  177. &value[1], sizeof(value) - 1);
  178. if (rc)
  179. return rc;
  180. /* Write Byte[0] */
  181. rc = regmap_write(rtc_dd->regmap, regs->write, value[0]);
  182. if (rc)
  183. return rc;
  184. /* Enable RTC */
  185. rc = regmap_update_bits(rtc_dd->regmap, regs->ctrl, PM8xxx_RTC_ENABLE,
  186. PM8xxx_RTC_ENABLE);
  187. if (rc)
  188. return rc;
  189. if (alarm_enabled) {
  190. rc = regmap_update_bits(rtc_dd->regmap, regs->alarm_ctrl,
  191. regs->alarm_en, regs->alarm_en);
  192. if (rc)
  193. return rc;
  194. }
  195. return 0;
  196. }
  197. static int pm8xxx_rtc_set_time(struct device *dev, struct rtc_time *tm)
  198. {
  199. struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
  200. u32 secs;
  201. int rc;
  202. secs = rtc_tm_to_time64(tm);
  203. if (rtc_dd->allow_set_time)
  204. rc = __pm8xxx_rtc_set_time(rtc_dd, secs);
  205. else
  206. rc = pm8xxx_rtc_update_offset(rtc_dd, secs);
  207. if (rc)
  208. return rc;
  209. dev_dbg(dev, "set time: %ptRd %ptRt (%u + %u)\n", tm, tm,
  210. secs - rtc_dd->offset, rtc_dd->offset);
  211. return 0;
  212. }
  213. static int pm8xxx_rtc_read_time(struct device *dev, struct rtc_time *tm)
  214. {
  215. struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
  216. u32 secs;
  217. int rc;
  218. rc = pm8xxx_rtc_read_raw(rtc_dd, &secs);
  219. if (rc)
  220. return rc;
  221. secs += rtc_dd->offset;
  222. rtc_time64_to_tm(secs, tm);
  223. dev_dbg(dev, "read time: %ptRd %ptRt (%u + %u)\n", tm, tm,
  224. secs - rtc_dd->offset, rtc_dd->offset);
  225. return 0;
  226. }
  227. static int pm8xxx_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alarm)
  228. {
  229. struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
  230. const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
  231. u8 value[NUM_8_BIT_RTC_REGS];
  232. u32 secs;
  233. int rc;
  234. secs = rtc_tm_to_time64(&alarm->time);
  235. secs -= rtc_dd->offset;
  236. put_unaligned_le32(secs, value);
  237. rc = regmap_update_bits(rtc_dd->regmap, regs->alarm_ctrl,
  238. regs->alarm_en, 0);
  239. if (rc)
  240. return rc;
  241. rc = regmap_bulk_write(rtc_dd->regmap, regs->alarm_rw, value,
  242. sizeof(value));
  243. if (rc)
  244. return rc;
  245. if (alarm->enabled) {
  246. rc = regmap_update_bits(rtc_dd->regmap, regs->alarm_ctrl,
  247. regs->alarm_en, regs->alarm_en);
  248. if (rc)
  249. return rc;
  250. }
  251. dev_dbg(dev, "set alarm: %ptRd %ptRt\n", &alarm->time, &alarm->time);
  252. return 0;
  253. }
  254. static int pm8xxx_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alarm)
  255. {
  256. struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
  257. const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
  258. u8 value[NUM_8_BIT_RTC_REGS];
  259. unsigned int ctrl_reg;
  260. u32 secs;
  261. int rc;
  262. rc = regmap_bulk_read(rtc_dd->regmap, regs->alarm_rw, value,
  263. sizeof(value));
  264. if (rc)
  265. return rc;
  266. secs = get_unaligned_le32(value);
  267. secs += rtc_dd->offset;
  268. rtc_time64_to_tm(secs, &alarm->time);
  269. rc = regmap_read(rtc_dd->regmap, regs->alarm_ctrl, &ctrl_reg);
  270. if (rc)
  271. return rc;
  272. alarm->enabled = !!(ctrl_reg & PM8xxx_RTC_ALARM_ENABLE);
  273. dev_dbg(dev, "read alarm: %ptRd %ptRt\n", &alarm->time, &alarm->time);
  274. return 0;
  275. }
  276. static int pm8xxx_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
  277. {
  278. struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
  279. const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
  280. u8 value[NUM_8_BIT_RTC_REGS] = {0};
  281. unsigned int val;
  282. int rc;
  283. if (enable)
  284. val = regs->alarm_en;
  285. else
  286. val = 0;
  287. rc = regmap_update_bits(rtc_dd->regmap, regs->alarm_ctrl,
  288. regs->alarm_en, val);
  289. if (rc)
  290. return rc;
  291. /* Clear alarm register */
  292. if (!enable) {
  293. rc = regmap_bulk_write(rtc_dd->regmap, regs->alarm_rw, value,
  294. sizeof(value));
  295. if (rc)
  296. return rc;
  297. }
  298. return 0;
  299. }
  300. static const struct rtc_class_ops pm8xxx_rtc_ops = {
  301. .read_time = pm8xxx_rtc_read_time,
  302. .set_time = pm8xxx_rtc_set_time,
  303. .set_alarm = pm8xxx_rtc_set_alarm,
  304. .read_alarm = pm8xxx_rtc_read_alarm,
  305. .alarm_irq_enable = pm8xxx_rtc_alarm_irq_enable,
  306. };
  307. static irqreturn_t pm8xxx_alarm_trigger(int irq, void *dev_id)
  308. {
  309. struct pm8xxx_rtc *rtc_dd = dev_id;
  310. const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
  311. int rc;
  312. rtc_update_irq(rtc_dd->rtc, 1, RTC_IRQF | RTC_AF);
  313. /* Disable alarm */
  314. rc = regmap_update_bits(rtc_dd->regmap, regs->alarm_ctrl,
  315. regs->alarm_en, 0);
  316. if (rc)
  317. return IRQ_NONE;
  318. /* Clear alarm status */
  319. rc = regmap_update_bits(rtc_dd->regmap, regs->alarm_ctrl2,
  320. PM8xxx_RTC_ALARM_CLEAR, 0);
  321. if (rc)
  322. return IRQ_NONE;
  323. return IRQ_HANDLED;
  324. }
  325. static int pm8xxx_rtc_enable(struct pm8xxx_rtc *rtc_dd)
  326. {
  327. const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
  328. return regmap_update_bits(rtc_dd->regmap, regs->ctrl, PM8xxx_RTC_ENABLE,
  329. PM8xxx_RTC_ENABLE);
  330. }
  331. static const struct pm8xxx_rtc_regs pm8921_regs = {
  332. .ctrl = 0x11d,
  333. .write = 0x11f,
  334. .read = 0x123,
  335. .alarm_rw = 0x127,
  336. .alarm_ctrl = 0x11d,
  337. .alarm_ctrl2 = 0x11e,
  338. .alarm_en = BIT(1),
  339. };
  340. static const struct pm8xxx_rtc_regs pm8058_regs = {
  341. .ctrl = 0x1e8,
  342. .write = 0x1ea,
  343. .read = 0x1ee,
  344. .alarm_rw = 0x1f2,
  345. .alarm_ctrl = 0x1e8,
  346. .alarm_ctrl2 = 0x1e9,
  347. .alarm_en = BIT(1),
  348. };
  349. static const struct pm8xxx_rtc_regs pm8941_regs = {
  350. .ctrl = 0x6046,
  351. .write = 0x6040,
  352. .read = 0x6048,
  353. .alarm_rw = 0x6140,
  354. .alarm_ctrl = 0x6146,
  355. .alarm_ctrl2 = 0x6148,
  356. .alarm_en = BIT(7),
  357. };
  358. static const struct pm8xxx_rtc_regs pmk8350_regs = {
  359. .ctrl = 0x6146,
  360. .write = 0x6140,
  361. .read = 0x6148,
  362. .alarm_rw = 0x6240,
  363. .alarm_ctrl = 0x6246,
  364. .alarm_ctrl2 = 0x6248,
  365. .alarm_en = BIT(7),
  366. };
  367. static const struct of_device_id pm8xxx_id_table[] = {
  368. { .compatible = "qcom,pm8921-rtc", .data = &pm8921_regs },
  369. { .compatible = "qcom,pm8058-rtc", .data = &pm8058_regs },
  370. { .compatible = "qcom,pm8941-rtc", .data = &pm8941_regs },
  371. { .compatible = "qcom,pmk8350-rtc", .data = &pmk8350_regs },
  372. { },
  373. };
  374. MODULE_DEVICE_TABLE(of, pm8xxx_id_table);
  375. static int pm8xxx_rtc_probe(struct platform_device *pdev)
  376. {
  377. const struct of_device_id *match;
  378. struct pm8xxx_rtc *rtc_dd;
  379. int rc;
  380. match = of_match_node(pm8xxx_id_table, pdev->dev.of_node);
  381. if (!match)
  382. return -ENXIO;
  383. rtc_dd = devm_kzalloc(&pdev->dev, sizeof(*rtc_dd), GFP_KERNEL);
  384. if (rtc_dd == NULL)
  385. return -ENOMEM;
  386. rtc_dd->regmap = dev_get_regmap(pdev->dev.parent, NULL);
  387. if (!rtc_dd->regmap)
  388. return -ENXIO;
  389. rtc_dd->alarm_irq = platform_get_irq(pdev, 0);
  390. if (rtc_dd->alarm_irq < 0)
  391. return -ENXIO;
  392. rtc_dd->allow_set_time = of_property_read_bool(pdev->dev.of_node,
  393. "allow-set-time");
  394. rtc_dd->nvmem_cell = devm_nvmem_cell_get(&pdev->dev, "offset");
  395. if (IS_ERR(rtc_dd->nvmem_cell)) {
  396. rc = PTR_ERR(rtc_dd->nvmem_cell);
  397. if (rc != -ENOENT)
  398. return rc;
  399. rtc_dd->nvmem_cell = NULL;
  400. }
  401. rtc_dd->regs = match->data;
  402. rtc_dd->dev = &pdev->dev;
  403. if (!rtc_dd->allow_set_time) {
  404. rc = pm8xxx_rtc_read_offset(rtc_dd);
  405. if (rc)
  406. return rc;
  407. }
  408. rc = pm8xxx_rtc_enable(rtc_dd);
  409. if (rc)
  410. return rc;
  411. platform_set_drvdata(pdev, rtc_dd);
  412. device_init_wakeup(&pdev->dev, 1);
  413. rtc_dd->rtc = devm_rtc_allocate_device(&pdev->dev);
  414. if (IS_ERR(rtc_dd->rtc))
  415. return PTR_ERR(rtc_dd->rtc);
  416. rtc_dd->rtc->ops = &pm8xxx_rtc_ops;
  417. rtc_dd->rtc->range_max = U32_MAX;
  418. rc = devm_request_any_context_irq(&pdev->dev, rtc_dd->alarm_irq,
  419. pm8xxx_alarm_trigger,
  420. IRQF_TRIGGER_RISING,
  421. "pm8xxx_rtc_alarm", rtc_dd);
  422. if (rc < 0)
  423. return rc;
  424. rc = devm_rtc_register_device(rtc_dd->rtc);
  425. if (rc)
  426. return rc;
  427. rc = dev_pm_set_wake_irq(&pdev->dev, rtc_dd->alarm_irq);
  428. if (rc)
  429. return rc;
  430. return 0;
  431. }
  432. static void pm8xxx_remove(struct platform_device *pdev)
  433. {
  434. dev_pm_clear_wake_irq(&pdev->dev);
  435. }
  436. static struct platform_driver pm8xxx_rtc_driver = {
  437. .probe = pm8xxx_rtc_probe,
  438. .remove_new = pm8xxx_remove,
  439. .driver = {
  440. .name = "rtc-pm8xxx",
  441. .of_match_table = pm8xxx_id_table,
  442. },
  443. };
  444. module_platform_driver(pm8xxx_rtc_driver);
  445. MODULE_ALIAS("platform:rtc-pm8xxx");
  446. MODULE_DESCRIPTION("PMIC8xxx RTC driver");
  447. MODULE_LICENSE("GPL v2");
  448. MODULE_AUTHOR("Anirudh Ghayal <aghayal@codeaurora.org>");
  449. MODULE_AUTHOR("Johan Hovold <johan@kernel.org>");