rtc-r7301.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * EPSON TOYOCOM RTC-7301SF/DG Driver
  4. *
  5. * Copyright (c) 2016 Akinobu Mita <akinobu.mita@gmail.com>
  6. *
  7. * Based on rtc-rp5c01.c
  8. *
  9. * Datasheet: http://www5.epsondevice.com/en/products/parallel/rtc7301sf.html
  10. */
  11. #include <linux/io.h>
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/mod_devicetable.h>
  15. #include <linux/delay.h>
  16. #include <linux/property.h>
  17. #include <linux/regmap.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/rtc.h>
  20. #define DRV_NAME "rtc-r7301"
  21. #define RTC7301_1_SEC 0x0 /* Bank 0 and Band 1 */
  22. #define RTC7301_10_SEC 0x1 /* Bank 0 and Band 1 */
  23. #define RTC7301_AE BIT(3)
  24. #define RTC7301_1_MIN 0x2 /* Bank 0 and Band 1 */
  25. #define RTC7301_10_MIN 0x3 /* Bank 0 and Band 1 */
  26. #define RTC7301_1_HOUR 0x4 /* Bank 0 and Band 1 */
  27. #define RTC7301_10_HOUR 0x5 /* Bank 0 and Band 1 */
  28. #define RTC7301_DAY_OF_WEEK 0x6 /* Bank 0 and Band 1 */
  29. #define RTC7301_1_DAY 0x7 /* Bank 0 and Band 1 */
  30. #define RTC7301_10_DAY 0x8 /* Bank 0 and Band 1 */
  31. #define RTC7301_1_MONTH 0x9 /* Bank 0 */
  32. #define RTC7301_10_MONTH 0xa /* Bank 0 */
  33. #define RTC7301_1_YEAR 0xb /* Bank 0 */
  34. #define RTC7301_10_YEAR 0xc /* Bank 0 */
  35. #define RTC7301_100_YEAR 0xd /* Bank 0 */
  36. #define RTC7301_1000_YEAR 0xe /* Bank 0 */
  37. #define RTC7301_ALARM_CONTROL 0xe /* Bank 1 */
  38. #define RTC7301_ALARM_CONTROL_AIE BIT(0)
  39. #define RTC7301_ALARM_CONTROL_AF BIT(1)
  40. #define RTC7301_TIMER_CONTROL 0xe /* Bank 2 */
  41. #define RTC7301_TIMER_CONTROL_TIE BIT(0)
  42. #define RTC7301_TIMER_CONTROL_TF BIT(1)
  43. #define RTC7301_CONTROL 0xf /* All banks */
  44. #define RTC7301_CONTROL_BUSY BIT(0)
  45. #define RTC7301_CONTROL_STOP BIT(1)
  46. #define RTC7301_CONTROL_BANK_SEL_0 BIT(2)
  47. #define RTC7301_CONTROL_BANK_SEL_1 BIT(3)
  48. struct rtc7301_priv {
  49. struct regmap *regmap;
  50. int irq;
  51. spinlock_t lock;
  52. u8 bank;
  53. };
  54. /*
  55. * When the device is memory-mapped, some platforms pack the registers into
  56. * 32-bit access using the lower 8 bits at each 4-byte stride, while others
  57. * expose them as simply consecutive bytes.
  58. */
  59. static const struct regmap_config rtc7301_regmap_32_config = {
  60. .reg_bits = 32,
  61. .val_bits = 8,
  62. .reg_stride = 4,
  63. };
  64. static const struct regmap_config rtc7301_regmap_8_config = {
  65. .reg_bits = 8,
  66. .val_bits = 8,
  67. .reg_stride = 1,
  68. };
  69. static u8 rtc7301_read(struct rtc7301_priv *priv, unsigned int reg)
  70. {
  71. int reg_stride = regmap_get_reg_stride(priv->regmap);
  72. unsigned int val;
  73. regmap_read(priv->regmap, reg_stride * reg, &val);
  74. return val & 0xf;
  75. }
  76. static void rtc7301_write(struct rtc7301_priv *priv, u8 val, unsigned int reg)
  77. {
  78. int reg_stride = regmap_get_reg_stride(priv->regmap);
  79. regmap_write(priv->regmap, reg_stride * reg, val);
  80. }
  81. static void rtc7301_update_bits(struct rtc7301_priv *priv, unsigned int reg,
  82. u8 mask, u8 val)
  83. {
  84. int reg_stride = regmap_get_reg_stride(priv->regmap);
  85. regmap_update_bits(priv->regmap, reg_stride * reg, mask, val);
  86. }
  87. static int rtc7301_wait_while_busy(struct rtc7301_priv *priv)
  88. {
  89. int retries = 100;
  90. while (retries-- > 0) {
  91. u8 val;
  92. val = rtc7301_read(priv, RTC7301_CONTROL);
  93. if (!(val & RTC7301_CONTROL_BUSY))
  94. return 0;
  95. udelay(300);
  96. }
  97. return -ETIMEDOUT;
  98. }
  99. static void rtc7301_stop(struct rtc7301_priv *priv)
  100. {
  101. rtc7301_update_bits(priv, RTC7301_CONTROL, RTC7301_CONTROL_STOP,
  102. RTC7301_CONTROL_STOP);
  103. }
  104. static void rtc7301_start(struct rtc7301_priv *priv)
  105. {
  106. rtc7301_update_bits(priv, RTC7301_CONTROL, RTC7301_CONTROL_STOP, 0);
  107. }
  108. static void rtc7301_select_bank(struct rtc7301_priv *priv, u8 bank)
  109. {
  110. u8 val = 0;
  111. if (bank == priv->bank)
  112. return;
  113. if (bank & BIT(0))
  114. val |= RTC7301_CONTROL_BANK_SEL_0;
  115. if (bank & BIT(1))
  116. val |= RTC7301_CONTROL_BANK_SEL_1;
  117. rtc7301_update_bits(priv, RTC7301_CONTROL,
  118. RTC7301_CONTROL_BANK_SEL_0 |
  119. RTC7301_CONTROL_BANK_SEL_1, val);
  120. priv->bank = bank;
  121. }
  122. static void rtc7301_get_time(struct rtc7301_priv *priv, struct rtc_time *tm,
  123. bool alarm)
  124. {
  125. int year;
  126. tm->tm_sec = rtc7301_read(priv, RTC7301_1_SEC);
  127. tm->tm_sec += (rtc7301_read(priv, RTC7301_10_SEC) & ~RTC7301_AE) * 10;
  128. tm->tm_min = rtc7301_read(priv, RTC7301_1_MIN);
  129. tm->tm_min += (rtc7301_read(priv, RTC7301_10_MIN) & ~RTC7301_AE) * 10;
  130. tm->tm_hour = rtc7301_read(priv, RTC7301_1_HOUR);
  131. tm->tm_hour += (rtc7301_read(priv, RTC7301_10_HOUR) & ~RTC7301_AE) * 10;
  132. tm->tm_mday = rtc7301_read(priv, RTC7301_1_DAY);
  133. tm->tm_mday += (rtc7301_read(priv, RTC7301_10_DAY) & ~RTC7301_AE) * 10;
  134. if (alarm) {
  135. tm->tm_wday = -1;
  136. tm->tm_mon = -1;
  137. tm->tm_year = -1;
  138. tm->tm_yday = -1;
  139. tm->tm_isdst = -1;
  140. return;
  141. }
  142. tm->tm_wday = (rtc7301_read(priv, RTC7301_DAY_OF_WEEK) & ~RTC7301_AE);
  143. tm->tm_mon = rtc7301_read(priv, RTC7301_10_MONTH) * 10 +
  144. rtc7301_read(priv, RTC7301_1_MONTH) - 1;
  145. year = rtc7301_read(priv, RTC7301_1000_YEAR) * 1000 +
  146. rtc7301_read(priv, RTC7301_100_YEAR) * 100 +
  147. rtc7301_read(priv, RTC7301_10_YEAR) * 10 +
  148. rtc7301_read(priv, RTC7301_1_YEAR);
  149. tm->tm_year = year - 1900;
  150. }
  151. static void rtc7301_write_time(struct rtc7301_priv *priv, struct rtc_time *tm,
  152. bool alarm)
  153. {
  154. int year;
  155. rtc7301_write(priv, tm->tm_sec % 10, RTC7301_1_SEC);
  156. rtc7301_write(priv, tm->tm_sec / 10, RTC7301_10_SEC);
  157. rtc7301_write(priv, tm->tm_min % 10, RTC7301_1_MIN);
  158. rtc7301_write(priv, tm->tm_min / 10, RTC7301_10_MIN);
  159. rtc7301_write(priv, tm->tm_hour % 10, RTC7301_1_HOUR);
  160. rtc7301_write(priv, tm->tm_hour / 10, RTC7301_10_HOUR);
  161. rtc7301_write(priv, tm->tm_mday % 10, RTC7301_1_DAY);
  162. rtc7301_write(priv, tm->tm_mday / 10, RTC7301_10_DAY);
  163. /* Don't care for alarm register */
  164. rtc7301_write(priv, alarm ? RTC7301_AE : tm->tm_wday,
  165. RTC7301_DAY_OF_WEEK);
  166. if (alarm)
  167. return;
  168. rtc7301_write(priv, (tm->tm_mon + 1) % 10, RTC7301_1_MONTH);
  169. rtc7301_write(priv, (tm->tm_mon + 1) / 10, RTC7301_10_MONTH);
  170. year = tm->tm_year + 1900;
  171. rtc7301_write(priv, year % 10, RTC7301_1_YEAR);
  172. rtc7301_write(priv, (year / 10) % 10, RTC7301_10_YEAR);
  173. rtc7301_write(priv, (year / 100) % 10, RTC7301_100_YEAR);
  174. rtc7301_write(priv, year / 1000, RTC7301_1000_YEAR);
  175. }
  176. static void rtc7301_alarm_irq(struct rtc7301_priv *priv, unsigned int enabled)
  177. {
  178. rtc7301_update_bits(priv, RTC7301_ALARM_CONTROL,
  179. RTC7301_ALARM_CONTROL_AF |
  180. RTC7301_ALARM_CONTROL_AIE,
  181. enabled ? RTC7301_ALARM_CONTROL_AIE : 0);
  182. }
  183. static int rtc7301_read_time(struct device *dev, struct rtc_time *tm)
  184. {
  185. struct rtc7301_priv *priv = dev_get_drvdata(dev);
  186. unsigned long flags;
  187. int err;
  188. spin_lock_irqsave(&priv->lock, flags);
  189. rtc7301_select_bank(priv, 0);
  190. err = rtc7301_wait_while_busy(priv);
  191. if (!err)
  192. rtc7301_get_time(priv, tm, false);
  193. spin_unlock_irqrestore(&priv->lock, flags);
  194. return err;
  195. }
  196. static int rtc7301_set_time(struct device *dev, struct rtc_time *tm)
  197. {
  198. struct rtc7301_priv *priv = dev_get_drvdata(dev);
  199. unsigned long flags;
  200. spin_lock_irqsave(&priv->lock, flags);
  201. rtc7301_stop(priv);
  202. udelay(300);
  203. rtc7301_select_bank(priv, 0);
  204. rtc7301_write_time(priv, tm, false);
  205. rtc7301_start(priv);
  206. spin_unlock_irqrestore(&priv->lock, flags);
  207. return 0;
  208. }
  209. static int rtc7301_read_alarm(struct device *dev, struct rtc_wkalrm *alarm)
  210. {
  211. struct rtc7301_priv *priv = dev_get_drvdata(dev);
  212. unsigned long flags;
  213. u8 alrm_ctrl;
  214. if (priv->irq <= 0)
  215. return -EINVAL;
  216. spin_lock_irqsave(&priv->lock, flags);
  217. rtc7301_select_bank(priv, 1);
  218. rtc7301_get_time(priv, &alarm->time, true);
  219. alrm_ctrl = rtc7301_read(priv, RTC7301_ALARM_CONTROL);
  220. alarm->enabled = !!(alrm_ctrl & RTC7301_ALARM_CONTROL_AIE);
  221. alarm->pending = !!(alrm_ctrl & RTC7301_ALARM_CONTROL_AF);
  222. spin_unlock_irqrestore(&priv->lock, flags);
  223. return 0;
  224. }
  225. static int rtc7301_set_alarm(struct device *dev, struct rtc_wkalrm *alarm)
  226. {
  227. struct rtc7301_priv *priv = dev_get_drvdata(dev);
  228. unsigned long flags;
  229. if (priv->irq <= 0)
  230. return -EINVAL;
  231. spin_lock_irqsave(&priv->lock, flags);
  232. rtc7301_select_bank(priv, 1);
  233. rtc7301_write_time(priv, &alarm->time, true);
  234. rtc7301_alarm_irq(priv, alarm->enabled);
  235. spin_unlock_irqrestore(&priv->lock, flags);
  236. return 0;
  237. }
  238. static int rtc7301_alarm_irq_enable(struct device *dev, unsigned int enabled)
  239. {
  240. struct rtc7301_priv *priv = dev_get_drvdata(dev);
  241. unsigned long flags;
  242. if (priv->irq <= 0)
  243. return -EINVAL;
  244. spin_lock_irqsave(&priv->lock, flags);
  245. rtc7301_select_bank(priv, 1);
  246. rtc7301_alarm_irq(priv, enabled);
  247. spin_unlock_irqrestore(&priv->lock, flags);
  248. return 0;
  249. }
  250. static const struct rtc_class_ops rtc7301_rtc_ops = {
  251. .read_time = rtc7301_read_time,
  252. .set_time = rtc7301_set_time,
  253. .read_alarm = rtc7301_read_alarm,
  254. .set_alarm = rtc7301_set_alarm,
  255. .alarm_irq_enable = rtc7301_alarm_irq_enable,
  256. };
  257. static irqreturn_t rtc7301_irq_handler(int irq, void *dev_id)
  258. {
  259. struct rtc_device *rtc = dev_id;
  260. struct rtc7301_priv *priv = dev_get_drvdata(rtc->dev.parent);
  261. irqreturn_t ret = IRQ_NONE;
  262. u8 alrm_ctrl;
  263. spin_lock(&priv->lock);
  264. rtc7301_select_bank(priv, 1);
  265. alrm_ctrl = rtc7301_read(priv, RTC7301_ALARM_CONTROL);
  266. if (alrm_ctrl & RTC7301_ALARM_CONTROL_AF) {
  267. ret = IRQ_HANDLED;
  268. rtc7301_alarm_irq(priv, false);
  269. rtc_update_irq(rtc, 1, RTC_IRQF | RTC_AF);
  270. }
  271. spin_unlock(&priv->lock);
  272. return ret;
  273. }
  274. static void rtc7301_init(struct rtc7301_priv *priv)
  275. {
  276. unsigned long flags;
  277. spin_lock_irqsave(&priv->lock, flags);
  278. rtc7301_select_bank(priv, 2);
  279. rtc7301_write(priv, 0, RTC7301_TIMER_CONTROL);
  280. spin_unlock_irqrestore(&priv->lock, flags);
  281. }
  282. static int __init rtc7301_rtc_probe(struct platform_device *dev)
  283. {
  284. void __iomem *regs;
  285. struct rtc7301_priv *priv;
  286. struct rtc_device *rtc;
  287. static const struct regmap_config *mapconf;
  288. int ret;
  289. u32 val;
  290. priv = devm_kzalloc(&dev->dev, sizeof(*priv), GFP_KERNEL);
  291. if (!priv)
  292. return -ENOMEM;
  293. regs = devm_platform_ioremap_resource(dev, 0);
  294. if (IS_ERR(regs))
  295. return PTR_ERR(regs);
  296. ret = device_property_read_u32(&dev->dev, "reg-io-width", &val);
  297. if (ret)
  298. /* Default to 32bit accesses */
  299. val = 4;
  300. switch (val) {
  301. case 1:
  302. mapconf = &rtc7301_regmap_8_config;
  303. break;
  304. case 4:
  305. mapconf = &rtc7301_regmap_32_config;
  306. break;
  307. default:
  308. dev_err(&dev->dev, "invalid reg-io-width %d\n", val);
  309. return -EINVAL;
  310. }
  311. priv->regmap = devm_regmap_init_mmio(&dev->dev, regs,
  312. mapconf);
  313. if (IS_ERR(priv->regmap))
  314. return PTR_ERR(priv->regmap);
  315. priv->irq = platform_get_irq(dev, 0);
  316. spin_lock_init(&priv->lock);
  317. priv->bank = -1;
  318. rtc7301_init(priv);
  319. platform_set_drvdata(dev, priv);
  320. rtc = devm_rtc_device_register(&dev->dev, DRV_NAME, &rtc7301_rtc_ops,
  321. THIS_MODULE);
  322. if (IS_ERR(rtc))
  323. return PTR_ERR(rtc);
  324. if (priv->irq > 0) {
  325. ret = devm_request_irq(&dev->dev, priv->irq,
  326. rtc7301_irq_handler, IRQF_SHARED,
  327. dev_name(&dev->dev), rtc);
  328. if (ret) {
  329. priv->irq = 0;
  330. dev_err(&dev->dev, "unable to request IRQ\n");
  331. } else {
  332. device_set_wakeup_capable(&dev->dev, true);
  333. }
  334. }
  335. return 0;
  336. }
  337. #ifdef CONFIG_PM_SLEEP
  338. static int rtc7301_suspend(struct device *dev)
  339. {
  340. struct rtc7301_priv *priv = dev_get_drvdata(dev);
  341. if (device_may_wakeup(dev))
  342. enable_irq_wake(priv->irq);
  343. return 0;
  344. }
  345. static int rtc7301_resume(struct device *dev)
  346. {
  347. struct rtc7301_priv *priv = dev_get_drvdata(dev);
  348. if (device_may_wakeup(dev))
  349. disable_irq_wake(priv->irq);
  350. return 0;
  351. }
  352. #endif
  353. static SIMPLE_DEV_PM_OPS(rtc7301_pm_ops, rtc7301_suspend, rtc7301_resume);
  354. static const struct of_device_id rtc7301_dt_match[] = {
  355. { .compatible = "epson,rtc7301sf" },
  356. { .compatible = "epson,rtc7301dg" },
  357. {}
  358. };
  359. MODULE_DEVICE_TABLE(of, rtc7301_dt_match);
  360. static struct platform_driver rtc7301_rtc_driver = {
  361. .driver = {
  362. .name = DRV_NAME,
  363. .of_match_table = rtc7301_dt_match,
  364. .pm = &rtc7301_pm_ops,
  365. },
  366. };
  367. module_platform_driver_probe(rtc7301_rtc_driver, rtc7301_rtc_probe);
  368. MODULE_AUTHOR("Akinobu Mita <akinobu.mita@gmail.com>");
  369. MODULE_LICENSE("GPL");
  370. MODULE_DESCRIPTION("EPSON TOYOCOM RTC-7301SF/DG Driver");
  371. MODULE_ALIAS("platform:rtc-r7301");