bfa.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2005-2014 Brocade Communications Systems, Inc.
  4. * Copyright (c) 2014- QLogic Corporation.
  5. * All rights reserved
  6. * www.qlogic.com
  7. *
  8. * Linux driver for QLogic BR-series Fibre Channel Host Bus Adapter.
  9. */
  10. #ifndef __BFA_H__
  11. #define __BFA_H__
  12. #include "bfad_drv.h"
  13. #include "bfa_cs.h"
  14. #include "bfa_plog.h"
  15. #include "bfa_defs_svc.h"
  16. #include "bfi.h"
  17. #include "bfa_ioc.h"
  18. struct bfa_s;
  19. typedef void (*bfa_isr_func_t) (struct bfa_s *bfa, struct bfi_msg_s *m);
  20. /*
  21. * Interrupt message handlers
  22. */
  23. void bfa_isr_unhandled(struct bfa_s *bfa, struct bfi_msg_s *m);
  24. /*
  25. * Request and response queue related defines
  26. */
  27. #define BFA_REQQ_NELEMS_MIN (4)
  28. #define BFA_RSPQ_NELEMS_MIN (4)
  29. #define bfa_reqq_pi(__bfa, __reqq) ((__bfa)->iocfc.req_cq_pi[__reqq])
  30. #define bfa_reqq_ci(__bfa, __reqq) \
  31. (*(u32 *)((__bfa)->iocfc.req_cq_shadow_ci[__reqq].kva))
  32. #define bfa_reqq_full(__bfa, __reqq) \
  33. (((bfa_reqq_pi(__bfa, __reqq) + 1) & \
  34. ((__bfa)->iocfc.cfg.drvcfg.num_reqq_elems - 1)) == \
  35. bfa_reqq_ci(__bfa, __reqq))
  36. #define bfa_reqq_next(__bfa, __reqq) \
  37. (bfa_reqq_full(__bfa, __reqq) ? NULL : \
  38. ((void *)((struct bfi_msg_s *)((__bfa)->iocfc.req_cq_ba[__reqq].kva) \
  39. + bfa_reqq_pi((__bfa), (__reqq)))))
  40. #define bfa_reqq_produce(__bfa, __reqq, __mh) do { \
  41. (__mh).mtag.h2i.qid = (__bfa)->iocfc.hw_qid[__reqq];\
  42. (__bfa)->iocfc.req_cq_pi[__reqq]++; \
  43. (__bfa)->iocfc.req_cq_pi[__reqq] &= \
  44. ((__bfa)->iocfc.cfg.drvcfg.num_reqq_elems - 1); \
  45. writel((__bfa)->iocfc.req_cq_pi[__reqq], \
  46. (__bfa)->iocfc.bfa_regs.cpe_q_pi[__reqq]); \
  47. } while (0)
  48. #define bfa_rspq_pi(__bfa, __rspq) \
  49. (*(u32 *)((__bfa)->iocfc.rsp_cq_shadow_pi[__rspq].kva))
  50. #define bfa_rspq_ci(__bfa, __rspq) ((__bfa)->iocfc.rsp_cq_ci[__rspq])
  51. #define bfa_rspq_elem(__bfa, __rspq, __ci) \
  52. (&((struct bfi_msg_s *)((__bfa)->iocfc.rsp_cq_ba[__rspq].kva))[__ci])
  53. #define CQ_INCR(__index, __size) do { \
  54. (__index)++; \
  55. (__index) &= ((__size) - 1); \
  56. } while (0)
  57. /*
  58. * Circular queue usage assignments
  59. */
  60. enum {
  61. BFA_REQQ_IOC = 0, /* all low-priority IOC msgs */
  62. BFA_REQQ_FCXP = 0, /* all FCXP messages */
  63. BFA_REQQ_LPS = 0, /* all lport service msgs */
  64. BFA_REQQ_PORT = 0, /* all port messages */
  65. BFA_REQQ_FLASH = 0, /* for flash module */
  66. BFA_REQQ_DIAG = 0, /* for diag module */
  67. BFA_REQQ_RPORT = 0, /* all port messages */
  68. BFA_REQQ_SBOOT = 0, /* all san boot messages */
  69. BFA_REQQ_QOS_LO = 1, /* all low priority IO */
  70. BFA_REQQ_QOS_MD = 2, /* all medium priority IO */
  71. BFA_REQQ_QOS_HI = 3, /* all high priority IO */
  72. };
  73. static inline void
  74. bfa_reqq_winit(struct bfa_reqq_wait_s *wqe, void (*qresume) (void *cbarg),
  75. void *cbarg)
  76. {
  77. wqe->qresume = qresume;
  78. wqe->cbarg = cbarg;
  79. }
  80. #define bfa_reqq(__bfa, __reqq) (&(__bfa)->reqq_waitq[__reqq])
  81. /*
  82. * static inline void
  83. * bfa_reqq_wait(struct bfa_s *bfa, int reqq, struct bfa_reqq_wait_s *wqe)
  84. */
  85. #define bfa_reqq_wait(__bfa, __reqq, __wqe) do { \
  86. \
  87. struct list_head *waitq = bfa_reqq(__bfa, __reqq); \
  88. \
  89. WARN_ON(((__reqq) >= BFI_IOC_MAX_CQS)); \
  90. WARN_ON(!((__wqe)->qresume && (__wqe)->cbarg)); \
  91. \
  92. list_add_tail(&(__wqe)->qe, waitq); \
  93. } while (0)
  94. #define bfa_reqq_wcancel(__wqe) list_del(&(__wqe)->qe)
  95. #define bfa_cb_queue(__bfa, __hcb_qe, __cbfn, __cbarg) do { \
  96. (__hcb_qe)->cbfn = (__cbfn); \
  97. (__hcb_qe)->cbarg = (__cbarg); \
  98. (__hcb_qe)->pre_rmv = BFA_FALSE; \
  99. list_add_tail(&(__hcb_qe)->qe, &(__bfa)->comp_q); \
  100. } while (0)
  101. #define bfa_cb_dequeue(__hcb_qe) list_del(&(__hcb_qe)->qe)
  102. #define bfa_cb_queue_once(__bfa, __hcb_qe, __cbfn, __cbarg) do { \
  103. (__hcb_qe)->cbfn = (__cbfn); \
  104. (__hcb_qe)->cbarg = (__cbarg); \
  105. if (!(__hcb_qe)->once) { \
  106. list_add_tail(&(__hcb_qe)->qe, &(__bfa)->comp_q); \
  107. (__hcb_qe)->once = BFA_TRUE; \
  108. } \
  109. } while (0)
  110. #define bfa_cb_queue_status(__bfa, __hcb_qe, __status) do { \
  111. (__hcb_qe)->fw_status = (__status); \
  112. list_add_tail(&(__hcb_qe)->qe, &(__bfa)->comp_q); \
  113. } while (0)
  114. #define bfa_cb_queue_done(__hcb_qe) do { \
  115. (__hcb_qe)->once = BFA_FALSE; \
  116. } while (0)
  117. /*
  118. * PCI devices supported by the current BFA
  119. */
  120. struct bfa_pciid_s {
  121. u16 device_id;
  122. u16 vendor_id;
  123. };
  124. extern char bfa_version[];
  125. struct bfa_iocfc_regs_s {
  126. void __iomem *intr_status;
  127. void __iomem *intr_mask;
  128. void __iomem *cpe_q_pi[BFI_IOC_MAX_CQS];
  129. void __iomem *cpe_q_ci[BFI_IOC_MAX_CQS];
  130. void __iomem *cpe_q_ctrl[BFI_IOC_MAX_CQS];
  131. void __iomem *rme_q_ci[BFI_IOC_MAX_CQS];
  132. void __iomem *rme_q_pi[BFI_IOC_MAX_CQS];
  133. void __iomem *rme_q_ctrl[BFI_IOC_MAX_CQS];
  134. };
  135. /*
  136. * MSIX vector handlers
  137. */
  138. #define BFA_MSIX_MAX_VECTORS 22
  139. typedef void (*bfa_msix_handler_t)(struct bfa_s *bfa, int vec);
  140. struct bfa_msix_s {
  141. int nvecs;
  142. bfa_msix_handler_t handler[BFA_MSIX_MAX_VECTORS];
  143. };
  144. /*
  145. * Chip specific interfaces
  146. */
  147. struct bfa_hwif_s {
  148. void (*hw_reginit)(struct bfa_s *bfa);
  149. void (*hw_reqq_ack)(struct bfa_s *bfa, int reqq);
  150. void (*hw_rspq_ack)(struct bfa_s *bfa, int rspq, u32 ci);
  151. void (*hw_msix_init)(struct bfa_s *bfa, int nvecs);
  152. void (*hw_msix_ctrl_install)(struct bfa_s *bfa);
  153. void (*hw_msix_queue_install)(struct bfa_s *bfa);
  154. void (*hw_msix_uninstall)(struct bfa_s *bfa);
  155. void (*hw_isr_mode_set)(struct bfa_s *bfa, bfa_boolean_t msix);
  156. void (*hw_msix_getvecs)(struct bfa_s *bfa, u32 *vecmap,
  157. u32 *nvecs, u32 *maxvec);
  158. void (*hw_msix_get_rme_range) (struct bfa_s *bfa, u32 *start,
  159. u32 *end);
  160. int cpe_vec_q0;
  161. int rme_vec_q0;
  162. };
  163. typedef void (*bfa_cb_iocfc_t) (void *cbarg, enum bfa_status status);
  164. struct bfa_faa_cbfn_s {
  165. bfa_cb_iocfc_t faa_cbfn;
  166. void *faa_cbarg;
  167. };
  168. #define BFA_FAA_ENABLED 1
  169. #define BFA_FAA_DISABLED 2
  170. /*
  171. * FAA attributes
  172. */
  173. struct bfa_faa_attr_s {
  174. wwn_t faa;
  175. u8 faa_state;
  176. u8 pwwn_source;
  177. u8 rsvd[6];
  178. };
  179. struct bfa_faa_args_s {
  180. struct bfa_faa_attr_s *faa_attr;
  181. struct bfa_faa_cbfn_s faa_cb;
  182. u8 faa_state;
  183. bfa_boolean_t busy;
  184. };
  185. /*
  186. * IOCFC state machine definitions/declarations
  187. */
  188. enum iocfc_event {
  189. IOCFC_E_INIT = 1, /* IOCFC init request */
  190. IOCFC_E_START = 2, /* IOCFC mod start request */
  191. IOCFC_E_STOP = 3, /* IOCFC stop request */
  192. IOCFC_E_ENABLE = 4, /* IOCFC enable request */
  193. IOCFC_E_DISABLE = 5, /* IOCFC disable request */
  194. IOCFC_E_IOC_ENABLED = 6, /* IOC enabled message */
  195. IOCFC_E_IOC_DISABLED = 7, /* IOC disabled message */
  196. IOCFC_E_IOC_FAILED = 8, /* failure notice by IOC sm */
  197. IOCFC_E_DCONF_DONE = 9, /* dconf read/write done */
  198. IOCFC_E_CFG_DONE = 10, /* IOCFC config complete */
  199. };
  200. struct bfa_iocfc_s;
  201. typedef void (*bfa_iocfs_fsm_t)(struct bfa_iocfc_s *, enum iocfc_event);
  202. struct bfa_iocfc_s {
  203. bfa_iocfs_fsm_t fsm;
  204. struct bfa_s *bfa;
  205. struct bfa_iocfc_cfg_s cfg;
  206. u32 req_cq_pi[BFI_IOC_MAX_CQS];
  207. u32 rsp_cq_ci[BFI_IOC_MAX_CQS];
  208. u8 hw_qid[BFI_IOC_MAX_CQS];
  209. struct bfa_cb_qe_s init_hcb_qe;
  210. struct bfa_cb_qe_s stop_hcb_qe;
  211. struct bfa_cb_qe_s dis_hcb_qe;
  212. struct bfa_cb_qe_s en_hcb_qe;
  213. struct bfa_cb_qe_s stats_hcb_qe;
  214. bfa_boolean_t submod_enabled;
  215. bfa_boolean_t cb_reqd; /* Driver call back reqd */
  216. bfa_status_t op_status; /* Status of bfa iocfc op */
  217. struct bfa_dma_s cfg_info;
  218. struct bfi_iocfc_cfg_s *cfginfo;
  219. struct bfa_dma_s cfgrsp_dma;
  220. struct bfi_iocfc_cfgrsp_s *cfgrsp;
  221. struct bfa_dma_s req_cq_ba[BFI_IOC_MAX_CQS];
  222. struct bfa_dma_s req_cq_shadow_ci[BFI_IOC_MAX_CQS];
  223. struct bfa_dma_s rsp_cq_ba[BFI_IOC_MAX_CQS];
  224. struct bfa_dma_s rsp_cq_shadow_pi[BFI_IOC_MAX_CQS];
  225. struct bfa_iocfc_regs_s bfa_regs; /* BFA device registers */
  226. struct bfa_hwif_s hwif;
  227. bfa_cb_iocfc_t updateq_cbfn; /* bios callback function */
  228. void *updateq_cbarg; /* bios callback arg */
  229. u32 intr_mask;
  230. struct bfa_faa_args_s faa_args;
  231. struct bfa_mem_dma_s ioc_dma;
  232. struct bfa_mem_dma_s iocfc_dma;
  233. struct bfa_mem_dma_s reqq_dma[BFI_IOC_MAX_CQS];
  234. struct bfa_mem_dma_s rspq_dma[BFI_IOC_MAX_CQS];
  235. struct bfa_mem_kva_s kva_seg;
  236. };
  237. #define BFA_MEM_IOC_DMA(_bfa) (&((_bfa)->iocfc.ioc_dma))
  238. #define BFA_MEM_IOCFC_DMA(_bfa) (&((_bfa)->iocfc.iocfc_dma))
  239. #define BFA_MEM_REQQ_DMA(_bfa, _qno) (&((_bfa)->iocfc.reqq_dma[(_qno)]))
  240. #define BFA_MEM_RSPQ_DMA(_bfa, _qno) (&((_bfa)->iocfc.rspq_dma[(_qno)]))
  241. #define BFA_MEM_IOCFC_KVA(_bfa) (&((_bfa)->iocfc.kva_seg))
  242. #define bfa_fn_lpu(__bfa) \
  243. bfi_fn_lpu(bfa_ioc_pcifn(&(__bfa)->ioc), bfa_ioc_portid(&(__bfa)->ioc))
  244. #define bfa_msix_init(__bfa, __nvecs) \
  245. ((__bfa)->iocfc.hwif.hw_msix_init(__bfa, __nvecs))
  246. #define bfa_msix_ctrl_install(__bfa) \
  247. ((__bfa)->iocfc.hwif.hw_msix_ctrl_install(__bfa))
  248. #define bfa_msix_queue_install(__bfa) \
  249. ((__bfa)->iocfc.hwif.hw_msix_queue_install(__bfa))
  250. #define bfa_msix_uninstall(__bfa) \
  251. ((__bfa)->iocfc.hwif.hw_msix_uninstall(__bfa))
  252. #define bfa_isr_rspq_ack(__bfa, __queue, __ci) \
  253. ((__bfa)->iocfc.hwif.hw_rspq_ack(__bfa, __queue, __ci))
  254. #define bfa_isr_reqq_ack(__bfa, __queue) do { \
  255. if ((__bfa)->iocfc.hwif.hw_reqq_ack) \
  256. (__bfa)->iocfc.hwif.hw_reqq_ack(__bfa, __queue); \
  257. } while (0)
  258. #define bfa_isr_mode_set(__bfa, __msix) do { \
  259. if ((__bfa)->iocfc.hwif.hw_isr_mode_set) \
  260. (__bfa)->iocfc.hwif.hw_isr_mode_set(__bfa, __msix); \
  261. } while (0)
  262. #define bfa_msix_getvecs(__bfa, __vecmap, __nvecs, __maxvec) \
  263. ((__bfa)->iocfc.hwif.hw_msix_getvecs(__bfa, __vecmap, \
  264. __nvecs, __maxvec))
  265. #define bfa_msix_get_rme_range(__bfa, __start, __end) \
  266. ((__bfa)->iocfc.hwif.hw_msix_get_rme_range(__bfa, __start, __end))
  267. #define bfa_msix(__bfa, __vec) \
  268. ((__bfa)->msix.handler[__vec](__bfa, __vec))
  269. /*
  270. * FC specific IOC functions.
  271. */
  272. void bfa_iocfc_meminfo(struct bfa_iocfc_cfg_s *cfg,
  273. struct bfa_meminfo_s *meminfo,
  274. struct bfa_s *bfa);
  275. void bfa_iocfc_attach(struct bfa_s *bfa, void *bfad,
  276. struct bfa_iocfc_cfg_s *cfg,
  277. struct bfa_pcidev_s *pcidev);
  278. void bfa_iocfc_init(struct bfa_s *bfa);
  279. void bfa_iocfc_start(struct bfa_s *bfa);
  280. void bfa_iocfc_stop(struct bfa_s *bfa);
  281. void bfa_iocfc_isr(void *bfa, struct bfi_mbmsg_s *msg);
  282. void bfa_iocfc_set_snsbase(struct bfa_s *bfa, int seg_no, u64 snsbase_pa);
  283. bfa_boolean_t bfa_iocfc_is_operational(struct bfa_s *bfa);
  284. void bfa_iocfc_reset_queues(struct bfa_s *bfa);
  285. void bfa_msix_all(struct bfa_s *bfa, int vec);
  286. void bfa_msix_reqq(struct bfa_s *bfa, int vec);
  287. void bfa_msix_rspq(struct bfa_s *bfa, int vec);
  288. void bfa_msix_lpu_err(struct bfa_s *bfa, int vec);
  289. void bfa_hwcb_reginit(struct bfa_s *bfa);
  290. void bfa_hwcb_rspq_ack(struct bfa_s *bfa, int rspq, u32 ci);
  291. void bfa_hwcb_msix_init(struct bfa_s *bfa, int nvecs);
  292. void bfa_hwcb_msix_ctrl_install(struct bfa_s *bfa);
  293. void bfa_hwcb_msix_queue_install(struct bfa_s *bfa);
  294. void bfa_hwcb_msix_uninstall(struct bfa_s *bfa);
  295. void bfa_hwcb_isr_mode_set(struct bfa_s *bfa, bfa_boolean_t msix);
  296. void bfa_hwcb_msix_getvecs(struct bfa_s *bfa, u32 *vecmap, u32 *nvecs,
  297. u32 *maxvec);
  298. void bfa_hwcb_msix_get_rme_range(struct bfa_s *bfa, u32 *start,
  299. u32 *end);
  300. void bfa_hwct_reginit(struct bfa_s *bfa);
  301. void bfa_hwct2_reginit(struct bfa_s *bfa);
  302. void bfa_hwct_reqq_ack(struct bfa_s *bfa, int rspq);
  303. void bfa_hwct_rspq_ack(struct bfa_s *bfa, int rspq, u32 ci);
  304. void bfa_hwct2_rspq_ack(struct bfa_s *bfa, int rspq, u32 ci);
  305. void bfa_hwct_msix_init(struct bfa_s *bfa, int nvecs);
  306. void bfa_hwct_msix_ctrl_install(struct bfa_s *bfa);
  307. void bfa_hwct_msix_queue_install(struct bfa_s *bfa);
  308. void bfa_hwct_msix_uninstall(struct bfa_s *bfa);
  309. void bfa_hwct_isr_mode_set(struct bfa_s *bfa, bfa_boolean_t msix);
  310. void bfa_hwct_msix_getvecs(struct bfa_s *bfa, u32 *vecmap, u32 *nvecs,
  311. u32 *maxvec);
  312. void bfa_hwct_msix_get_rme_range(struct bfa_s *bfa, u32 *start,
  313. u32 *end);
  314. void bfa_iocfc_get_bootwwns(struct bfa_s *bfa, u8 *nwwns, wwn_t *wwns);
  315. int bfa_iocfc_get_pbc_vports(struct bfa_s *bfa,
  316. struct bfi_pbc_vport_s *pbc_vport);
  317. /*
  318. *----------------------------------------------------------------------
  319. * BFA public interfaces
  320. *----------------------------------------------------------------------
  321. */
  322. #define bfa_stats(_mod, _stats) ((_mod)->stats._stats++)
  323. #define bfa_ioc_get_stats(__bfa, __ioc_stats) \
  324. bfa_ioc_fetch_stats(&(__bfa)->ioc, __ioc_stats)
  325. #define bfa_ioc_clear_stats(__bfa) \
  326. bfa_ioc_clr_stats(&(__bfa)->ioc)
  327. #define bfa_get_nports(__bfa) \
  328. bfa_ioc_get_nports(&(__bfa)->ioc)
  329. #define bfa_get_adapter_manufacturer(__bfa, __manufacturer) \
  330. bfa_ioc_get_adapter_manufacturer(&(__bfa)->ioc, __manufacturer)
  331. #define bfa_get_adapter_model(__bfa, __model) \
  332. bfa_ioc_get_adapter_model(&(__bfa)->ioc, __model)
  333. #define bfa_get_adapter_serial_num(__bfa, __serial_num) \
  334. bfa_ioc_get_adapter_serial_num(&(__bfa)->ioc, __serial_num)
  335. #define bfa_get_adapter_fw_ver(__bfa, __fw_ver) \
  336. bfa_ioc_get_adapter_fw_ver(&(__bfa)->ioc, __fw_ver)
  337. #define bfa_get_adapter_optrom_ver(__bfa, __optrom_ver) \
  338. bfa_ioc_get_adapter_optrom_ver(&(__bfa)->ioc, __optrom_ver)
  339. #define bfa_get_pci_chip_rev(__bfa, __chip_rev) \
  340. bfa_ioc_get_pci_chip_rev(&(__bfa)->ioc, __chip_rev)
  341. #define bfa_get_ioc_state(__bfa) \
  342. bfa_ioc_get_state(&(__bfa)->ioc)
  343. #define bfa_get_type(__bfa) \
  344. bfa_ioc_get_type(&(__bfa)->ioc)
  345. #define bfa_get_mac(__bfa) \
  346. bfa_ioc_get_mac(&(__bfa)->ioc)
  347. #define bfa_get_mfg_mac(__bfa) \
  348. bfa_ioc_get_mfg_mac(&(__bfa)->ioc)
  349. #define bfa_get_fw_clock_res(__bfa) \
  350. ((__bfa)->iocfc.cfgrsp->fwcfg.fw_tick_res)
  351. /*
  352. * lun mask macros return NULL when min cfg is enabled and there is
  353. * no memory allocated for lunmask.
  354. */
  355. #define bfa_get_lun_mask(__bfa) \
  356. ((&(__bfa)->modules.dconf_mod)->min_cfg) ? NULL : \
  357. (&(BFA_DCONF_MOD(__bfa)->dconf->lun_mask))
  358. #define bfa_get_lun_mask_list(_bfa) \
  359. ((&(_bfa)->modules.dconf_mod)->min_cfg) ? NULL : \
  360. (bfa_get_lun_mask(_bfa)->lun_list)
  361. #define bfa_get_lun_mask_status(_bfa) \
  362. (((&(_bfa)->modules.dconf_mod)->min_cfg) \
  363. ? BFA_LUNMASK_MINCFG : ((bfa_get_lun_mask(_bfa))->status))
  364. void bfa_get_pciids(struct bfa_pciid_s **pciids, int *npciids);
  365. void bfa_cfg_get_default(struct bfa_iocfc_cfg_s *cfg);
  366. void bfa_cfg_get_min(struct bfa_iocfc_cfg_s *cfg);
  367. void bfa_cfg_get_meminfo(struct bfa_iocfc_cfg_s *cfg,
  368. struct bfa_meminfo_s *meminfo,
  369. struct bfa_s *bfa);
  370. void bfa_attach(struct bfa_s *bfa, void *bfad, struct bfa_iocfc_cfg_s *cfg,
  371. struct bfa_meminfo_s *meminfo,
  372. struct bfa_pcidev_s *pcidev);
  373. void bfa_detach(struct bfa_s *bfa);
  374. void bfa_cb_init(void *bfad, bfa_status_t status);
  375. void bfa_cb_updateq(void *bfad, bfa_status_t status);
  376. bfa_boolean_t bfa_intx(struct bfa_s *bfa);
  377. void bfa_isr_enable(struct bfa_s *bfa);
  378. void bfa_isr_disable(struct bfa_s *bfa);
  379. void bfa_comp_deq(struct bfa_s *bfa, struct list_head *comp_q);
  380. void bfa_comp_process(struct bfa_s *bfa, struct list_head *comp_q);
  381. void bfa_comp_free(struct bfa_s *bfa, struct list_head *comp_q);
  382. typedef void (*bfa_cb_ioc_t) (void *cbarg, enum bfa_status status);
  383. void bfa_iocfc_get_attr(struct bfa_s *bfa, struct bfa_iocfc_attr_s *attr);
  384. bfa_status_t bfa_iocfc_israttr_set(struct bfa_s *bfa,
  385. struct bfa_iocfc_intr_attr_s *attr);
  386. void bfa_iocfc_enable(struct bfa_s *bfa);
  387. void bfa_iocfc_disable(struct bfa_s *bfa);
  388. #define bfa_timer_start(_bfa, _timer, _timercb, _arg, _timeout) \
  389. bfa_timer_begin(&(_bfa)->timer_mod, _timer, _timercb, _arg, _timeout)
  390. struct bfa_cb_pending_q_s {
  391. struct bfa_cb_qe_s hcb_qe;
  392. void *data; /* Driver buffer */
  393. };
  394. /* Common macros to operate on pending stats/attr apis */
  395. #define bfa_pending_q_init(__qe, __cbfn, __cbarg, __data) do { \
  396. bfa_q_qe_init(&((__qe)->hcb_qe.qe)); \
  397. (__qe)->hcb_qe.cbfn = (__cbfn); \
  398. (__qe)->hcb_qe.cbarg = (__cbarg); \
  399. (__qe)->hcb_qe.pre_rmv = BFA_TRUE; \
  400. (__qe)->data = (__data); \
  401. } while (0)
  402. #define bfa_pending_q_init_status(__qe, __cbfn, __cbarg, __data) do { \
  403. bfa_q_qe_init(&((__qe)->hcb_qe.qe)); \
  404. (__qe)->hcb_qe.cbfn_status = (__cbfn); \
  405. (__qe)->hcb_qe.cbarg = (__cbarg); \
  406. (__qe)->hcb_qe.pre_rmv = BFA_TRUE; \
  407. (__qe)->data = (__data); \
  408. } while (0)
  409. #endif /* __BFA_H__ */