mpi30_cnfg.h 125 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright 2017-2023 Broadcom Inc. All rights reserved.
  4. */
  5. #ifndef MPI30_CNFG_H
  6. #define MPI30_CNFG_H 1
  7. #define MPI3_CONFIG_PAGETYPE_IO_UNIT (0x00)
  8. #define MPI3_CONFIG_PAGETYPE_MANUFACTURING (0x01)
  9. #define MPI3_CONFIG_PAGETYPE_IOC (0x02)
  10. #define MPI3_CONFIG_PAGETYPE_DRIVER (0x03)
  11. #define MPI3_CONFIG_PAGETYPE_SECURITY (0x04)
  12. #define MPI3_CONFIG_PAGETYPE_ENCLOSURE (0x11)
  13. #define MPI3_CONFIG_PAGETYPE_DEVICE (0x12)
  14. #define MPI3_CONFIG_PAGETYPE_SAS_IO_UNIT (0x20)
  15. #define MPI3_CONFIG_PAGETYPE_SAS_EXPANDER (0x21)
  16. #define MPI3_CONFIG_PAGETYPE_SAS_PHY (0x23)
  17. #define MPI3_CONFIG_PAGETYPE_SAS_PORT (0x24)
  18. #define MPI3_CONFIG_PAGETYPE_PCIE_IO_UNIT (0x30)
  19. #define MPI3_CONFIG_PAGETYPE_PCIE_SWITCH (0x31)
  20. #define MPI3_CONFIG_PAGETYPE_PCIE_LINK (0x33)
  21. #define MPI3_CONFIG_PAGEATTR_MASK (0xf0)
  22. #define MPI3_CONFIG_PAGEATTR_READ_ONLY (0x00)
  23. #define MPI3_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  24. #define MPI3_CONFIG_PAGEATTR_PERSISTENT (0x20)
  25. #define MPI3_CONFIG_ACTION_PAGE_HEADER (0x00)
  26. #define MPI3_CONFIG_ACTION_READ_DEFAULT (0x01)
  27. #define MPI3_CONFIG_ACTION_READ_CURRENT (0x02)
  28. #define MPI3_CONFIG_ACTION_WRITE_CURRENT (0x03)
  29. #define MPI3_CONFIG_ACTION_READ_PERSISTENT (0x04)
  30. #define MPI3_CONFIG_ACTION_WRITE_PERSISTENT (0x05)
  31. #define MPI3_DEVICE_PGAD_FORM_MASK (0xf0000000)
  32. #define MPI3_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  33. #define MPI3_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  34. #define MPI3_DEVICE_PGAD_HANDLE_MASK (0x0000ffff)
  35. #define MPI3_SAS_EXPAND_PGAD_FORM_MASK (0xf0000000)
  36. #define MPI3_SAS_EXPAND_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  37. #define MPI3_SAS_EXPAND_PGAD_FORM_HANDLE_PHY_NUM (0x10000000)
  38. #define MPI3_SAS_EXPAND_PGAD_FORM_HANDLE (0x20000000)
  39. #define MPI3_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00ff0000)
  40. #define MPI3_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  41. #define MPI3_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000ffff)
  42. #define MPI3_SAS_PHY_PGAD_FORM_MASK (0xf0000000)
  43. #define MPI3_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  44. #define MPI3_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000ff)
  45. #define MPI3_SASPORT_PGAD_FORM_MASK (0xf0000000)
  46. #define MPI3_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  47. #define MPI3_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  48. #define MPI3_SASPORT_PGAD_PORT_NUMBER_MASK (0x000000ff)
  49. #define MPI3_ENCLOS_PGAD_FORM_MASK (0xf0000000)
  50. #define MPI3_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  51. #define MPI3_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  52. #define MPI3_ENCLOS_PGAD_HANDLE_MASK (0x0000ffff)
  53. #define MPI3_PCIE_SWITCH_PGAD_FORM_MASK (0xf0000000)
  54. #define MPI3_PCIE_SWITCH_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  55. #define MPI3_PCIE_SWITCH_PGAD_FORM_HANDLE_PORT_NUM (0x10000000)
  56. #define MPI3_PCIE_SWITCH_PGAD_FORM_HANDLE (0x20000000)
  57. #define MPI3_PCIE_SWITCH_PGAD_PORTNUM_MASK (0x00ff0000)
  58. #define MPI3_PCIE_SWITCH_PGAD_PORTNUM_SHIFT (16)
  59. #define MPI3_PCIE_SWITCH_PGAD_HANDLE_MASK (0x0000ffff)
  60. #define MPI3_PCIE_LINK_PGAD_FORM_MASK (0xf0000000)
  61. #define MPI3_PCIE_LINK_PGAD_FORM_GET_NEXT_LINK (0x00000000)
  62. #define MPI3_PCIE_LINK_PGAD_FORM_LINK_NUM (0x10000000)
  63. #define MPI3_PCIE_LINK_PGAD_LINKNUM_MASK (0x000000ff)
  64. #define MPI3_SECURITY_PGAD_FORM_MASK (0xf0000000)
  65. #define MPI3_SECURITY_PGAD_FORM_GET_NEXT_SLOT (0x00000000)
  66. #define MPI3_SECURITY_PGAD_FORM_SLOT_NUM (0x10000000)
  67. #define MPI3_SECURITY_PGAD_SLOT_GROUP_MASK (0x0000ff00)
  68. #define MPI3_SECURITY_PGAD_SLOT_GROUP_SHIFT (8)
  69. #define MPI3_SECURITY_PGAD_SLOT_MASK (0x000000ff)
  70. #define MPI3_INSTANCE_PGAD_INSTANCE_MASK (0x0000ffff)
  71. struct mpi3_config_request {
  72. __le16 host_tag;
  73. u8 ioc_use_only02;
  74. u8 function;
  75. __le16 ioc_use_only04;
  76. u8 ioc_use_only06;
  77. u8 msg_flags;
  78. __le16 change_count;
  79. u8 proxy_ioc_number;
  80. u8 reserved0b;
  81. u8 page_version;
  82. u8 page_number;
  83. u8 page_type;
  84. u8 action;
  85. __le32 page_address;
  86. __le16 page_length;
  87. __le16 reserved16;
  88. __le32 reserved18[2];
  89. union mpi3_sge_union sgl;
  90. };
  91. struct mpi3_config_page_header {
  92. u8 page_version;
  93. u8 reserved01;
  94. u8 page_number;
  95. u8 page_attribute;
  96. __le16 page_length;
  97. u8 page_type;
  98. u8 reserved07;
  99. };
  100. #define MPI3_SAS_NEG_LINK_RATE_LOGICAL_MASK (0xf0)
  101. #define MPI3_SAS_NEG_LINK_RATE_LOGICAL_SHIFT (4)
  102. #define MPI3_SAS_NEG_LINK_RATE_PHYSICAL_MASK (0x0f)
  103. #define MPI3_SAS_NEG_LINK_RATE_PHYSICAL_SHIFT (0)
  104. #define MPI3_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  105. #define MPI3_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  106. #define MPI3_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  107. #define MPI3_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  108. #define MPI3_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  109. #define MPI3_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  110. #define MPI3_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY (0x06)
  111. #define MPI3_SAS_NEG_LINK_RATE_1_5 (0x08)
  112. #define MPI3_SAS_NEG_LINK_RATE_3_0 (0x09)
  113. #define MPI3_SAS_NEG_LINK_RATE_6_0 (0x0a)
  114. #define MPI3_SAS_NEG_LINK_RATE_12_0 (0x0b)
  115. #define MPI3_SAS_NEG_LINK_RATE_22_5 (0x0c)
  116. #define MPI3_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  117. #define MPI3_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  118. #define MPI3_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  119. #define MPI3_SAS_APHYINFO_REASON_MASK (0x0000000f)
  120. #define MPI3_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  121. #define MPI3_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  122. #define MPI3_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  123. #define MPI3_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  124. #define MPI3_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  125. #define MPI3_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  126. #define MPI3_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  127. #define MPI3_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  128. #define MPI3_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  129. #define MPI3_SAS_APHYINFO_REASON_EXP_REDUCED_FUNC (0x00000009)
  130. #define MPI3_SAS_PHYINFO_STATUS_MASK (0xc0000000)
  131. #define MPI3_SAS_PHYINFO_STATUS_SHIFT (30)
  132. #define MPI3_SAS_PHYINFO_STATUS_ACCESSIBLE (0x00000000)
  133. #define MPI3_SAS_PHYINFO_STATUS_NOT_EXIST (0x40000000)
  134. #define MPI3_SAS_PHYINFO_STATUS_VACANT (0x80000000)
  135. #define MPI3_SAS_PHYINFO_PHY_POWER_CONDITION_MASK (0x18000000)
  136. #define MPI3_SAS_PHYINFO_PHY_POWER_CONDITION_ACTIVE (0x00000000)
  137. #define MPI3_SAS_PHYINFO_PHY_POWER_CONDITION_PARTIAL (0x08000000)
  138. #define MPI3_SAS_PHYINFO_PHY_POWER_CONDITION_SLUMBER (0x10000000)
  139. #define MPI3_SAS_PHYINFO_REQUESTED_INSIDE_ZPSDS_CHANGED_MASK (0x04000000)
  140. #define MPI3_SAS_PHYINFO_REQUESTED_INSIDE_ZPSDS_CHANGED_SHIFT (26)
  141. #define MPI3_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT_MASK (0x02000000)
  142. #define MPI3_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT_SHIFT (25)
  143. #define MPI3_SAS_PHYINFO_REQUESTED_INSIDE_ZPSDS_MASK (0x01000000)
  144. #define MPI3_SAS_PHYINFO_REQUESTED_INSIDE_ZPSDS_SHIFT (24)
  145. #define MPI3_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  146. #define MPI3_SAS_PHYINFO_INSIDE_ZPSDS_WITHIN (0x00200000)
  147. #define MPI3_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  148. #define MPI3_SAS_PHYINFO_REASON_MASK (0x000f0000)
  149. #define MPI3_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  150. #define MPI3_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  151. #define MPI3_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  152. #define MPI3_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  153. #define MPI3_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  154. #define MPI3_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  155. #define MPI3_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  156. #define MPI3_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  157. #define MPI3_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  158. #define MPI3_SAS_PHYINFO_REASON_EXP_REDUCED_FUNC (0x00090000)
  159. #define MPI3_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  160. #define MPI3_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  161. #define MPI3_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  162. #define MPI3_SAS_PHYINFO_PARTIAL_PATHWAY_TIME_MASK (0x00000f00)
  163. #define MPI3_SAS_PHYINFO_PARTIAL_PATHWAY_TIME_SHIFT (8)
  164. #define MPI3_SAS_PHYINFO_ROUTING_ATTRIBUTE_MASK (0x000000f0)
  165. #define MPI3_SAS_PHYINFO_ROUTING_ATTRIBUTE_DIRECT (0x00000000)
  166. #define MPI3_SAS_PHYINFO_ROUTING_ATTRIBUTE_SUBTRACTIVE (0x00000010)
  167. #define MPI3_SAS_PHYINFO_ROUTING_ATTRIBUTE_TABLE (0x00000020)
  168. #define MPI3_SAS_PRATE_MAX_RATE_MASK (0xf0)
  169. #define MPI3_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  170. #define MPI3_SAS_PRATE_MAX_RATE_1_5 (0x80)
  171. #define MPI3_SAS_PRATE_MAX_RATE_3_0 (0x90)
  172. #define MPI3_SAS_PRATE_MAX_RATE_6_0 (0xa0)
  173. #define MPI3_SAS_PRATE_MAX_RATE_12_0 (0xb0)
  174. #define MPI3_SAS_PRATE_MAX_RATE_22_5 (0xc0)
  175. #define MPI3_SAS_PRATE_MIN_RATE_MASK (0x0f)
  176. #define MPI3_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  177. #define MPI3_SAS_PRATE_MIN_RATE_1_5 (0x08)
  178. #define MPI3_SAS_PRATE_MIN_RATE_3_0 (0x09)
  179. #define MPI3_SAS_PRATE_MIN_RATE_6_0 (0x0a)
  180. #define MPI3_SAS_PRATE_MIN_RATE_12_0 (0x0b)
  181. #define MPI3_SAS_PRATE_MIN_RATE_22_5 (0x0c)
  182. #define MPI3_SAS_HWRATE_MAX_RATE_MASK (0xf0)
  183. #define MPI3_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  184. #define MPI3_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  185. #define MPI3_SAS_HWRATE_MAX_RATE_6_0 (0xa0)
  186. #define MPI3_SAS_HWRATE_MAX_RATE_12_0 (0xb0)
  187. #define MPI3_SAS_HWRATE_MAX_RATE_22_5 (0xc0)
  188. #define MPI3_SAS_HWRATE_MIN_RATE_MASK (0x0f)
  189. #define MPI3_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  190. #define MPI3_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  191. #define MPI3_SAS_HWRATE_MIN_RATE_6_0 (0x0a)
  192. #define MPI3_SAS_HWRATE_MIN_RATE_12_0 (0x0b)
  193. #define MPI3_SAS_HWRATE_MIN_RATE_22_5 (0x0c)
  194. #define MPI3_SLOT_INVALID (0xffff)
  195. #define MPI3_SLOT_INDEX_INVALID (0xffff)
  196. #define MPI3_LINK_CHANGE_COUNT_INVALID (0xffff)
  197. #define MPI3_RATE_CHANGE_COUNT_INVALID (0xffff)
  198. #define MPI3_TEMP_SENSOR_LOCATION_INTERNAL (0x0)
  199. #define MPI3_TEMP_SENSOR_LOCATION_INLET (0x1)
  200. #define MPI3_TEMP_SENSOR_LOCATION_OUTLET (0x2)
  201. #define MPI3_TEMP_SENSOR_LOCATION_DRAM (0x3)
  202. #define MPI3_MFGPAGE_VENDORID_BROADCOM (0x1000)
  203. #define MPI3_MFGPAGE_DEVID_SAS4116 (0x00a5)
  204. #define MPI3_MFGPAGE_DEVID_SAS5116_MPI (0x00b3)
  205. #define MPI3_MFGPAGE_DEVID_SAS5116_NVME (0x00b4)
  206. #define MPI3_MFGPAGE_DEVID_SAS5116_MPI_MGMT (0x00b5)
  207. #define MPI3_MFGPAGE_DEVID_SAS5116_NVME_MGMT (0x00b6)
  208. #define MPI3_MFGPAGE_DEVID_SAS5116_PCIE_SWITCH (0x00b8)
  209. #define MPI3_MFGPAGE_DEVID_SAS5248_MPI (0x00f0)
  210. #define MPI3_MFGPAGE_DEVID_SAS5248_MPI_NS (0x00f1)
  211. #define MPI3_MFGPAGE_DEVID_SAS5248_PCIE_SWITCH (0x00f2)
  212. struct mpi3_man_page0 {
  213. struct mpi3_config_page_header header;
  214. u8 chip_revision[8];
  215. u8 chip_name[32];
  216. u8 board_name[32];
  217. u8 board_assembly[32];
  218. u8 board_tracer_number[32];
  219. __le32 board_power;
  220. __le32 reserved94;
  221. __le32 reserved98;
  222. u8 oem;
  223. u8 profile_identifier;
  224. __le16 flags;
  225. u8 board_mfg_day;
  226. u8 board_mfg_month;
  227. __le16 board_mfg_year;
  228. u8 board_rework_day;
  229. u8 board_rework_month;
  230. __le16 board_rework_year;
  231. u8 board_revision[8];
  232. u8 e_pack_fru[16];
  233. u8 product_name[256];
  234. };
  235. #define MPI3_MAN0_PAGEVERSION (0x00)
  236. #define MPI3_MAN0_FLAGS_SWITCH_PRESENT (0x0002)
  237. #define MPI3_MAN0_FLAGS_EXPANDER_PRESENT (0x0001)
  238. #define MPI3_MAN1_VPD_SIZE (512)
  239. struct mpi3_man_page1 {
  240. struct mpi3_config_page_header header;
  241. __le32 reserved08[2];
  242. u8 vpd[MPI3_MAN1_VPD_SIZE];
  243. };
  244. #define MPI3_MAN1_PAGEVERSION (0x00)
  245. struct mpi3_man_page2 {
  246. struct mpi3_config_page_header header;
  247. u8 flags;
  248. u8 reserved09[3];
  249. __le32 reserved0c[3];
  250. u8 oem_board_tracer_number[32];
  251. };
  252. #define MPI3_MAN2_PAGEVERSION (0x00)
  253. #define MPI3_MAN2_FLAGS_TRACER_PRESENT (0x01)
  254. struct mpi3_man5_phy_entry {
  255. __le64 ioc_wwid;
  256. __le64 device_name;
  257. __le64 sata_wwid;
  258. };
  259. #ifndef MPI3_MAN5_PHY_MAX
  260. #define MPI3_MAN5_PHY_MAX (1)
  261. #endif
  262. struct mpi3_man_page5 {
  263. struct mpi3_config_page_header header;
  264. u8 num_phys;
  265. u8 reserved09[3];
  266. __le32 reserved0c;
  267. struct mpi3_man5_phy_entry phy[MPI3_MAN5_PHY_MAX];
  268. };
  269. #define MPI3_MAN5_PAGEVERSION (0x00)
  270. struct mpi3_man6_gpio_entry {
  271. u8 function_code;
  272. u8 function_flags;
  273. __le16 flags;
  274. u8 param1;
  275. u8 param2;
  276. __le16 reserved06;
  277. __le32 param3;
  278. };
  279. #define MPI3_MAN6_GPIO_FUNCTION_GENERIC (0x00)
  280. #define MPI3_MAN6_GPIO_FUNCTION_ALTERNATE (0x01)
  281. #define MPI3_MAN6_GPIO_FUNCTION_EXT_INTERRUPT (0x02)
  282. #define MPI3_MAN6_GPIO_FUNCTION_GLOBAL_ACTIVITY (0x03)
  283. #define MPI3_MAN6_GPIO_FUNCTION_OVER_TEMPERATURE (0x04)
  284. #define MPI3_MAN6_GPIO_FUNCTION_PORT_STATUS_GREEN (0x05)
  285. #define MPI3_MAN6_GPIO_FUNCTION_PORT_STATUS_YELLOW (0x06)
  286. #define MPI3_MAN6_GPIO_FUNCTION_CABLE_MANAGEMENT (0x07)
  287. #define MPI3_MAN6_GPIO_FUNCTION_BKPLANE_MGMT_TYPE (0x08)
  288. #define MPI3_MAN6_GPIO_FUNCTION_ISTWI_RESET (0x0a)
  289. #define MPI3_MAN6_GPIO_FUNCTION_BACKEND_PCIE_RESET (0x0b)
  290. #define MPI3_MAN6_GPIO_FUNCTION_GLOBAL_FAULT (0x0c)
  291. #define MPI3_MAN6_GPIO_FUNCTION_PBLP_STATUS_CHANGE (0x0d)
  292. #define MPI3_MAN6_GPIO_FUNCTION_EPACK_ONLINE (0x0e)
  293. #define MPI3_MAN6_GPIO_FUNCTION_EPACK_FAULT (0x0f)
  294. #define MPI3_MAN6_GPIO_FUNCTION_CTRL_TYPE (0x10)
  295. #define MPI3_MAN6_GPIO_FUNCTION_LICENSE (0x11)
  296. #define MPI3_MAN6_GPIO_FUNCTION_REFCLK_CONTROL (0x12)
  297. #define MPI3_MAN6_GPIO_FUNCTION_BACKEND_PCIE_RESET_CLAMP (0x13)
  298. #define MPI3_MAN6_GPIO_FUNCTION_AUXILIARY_POWER (0x14)
  299. #define MPI3_MAN6_GPIO_FUNCTION_RAID_DATA_CACHE_DIRTY (0x15)
  300. #define MPI3_MAN6_GPIO_FUNCTION_BOARD_FAN_CONTROL (0x16)
  301. #define MPI3_MAN6_GPIO_FUNCTION_BOARD_FAN_FAULT (0x17)
  302. #define MPI3_MAN6_GPIO_FUNCTION_POWER_BRAKE (0x18)
  303. #define MPI3_MAN6_GPIO_ISTWI_RESET_FUNCTIONFLAGS_DEVSELECT_MASK (0x01)
  304. #define MPI3_MAN6_GPIO_ISTWI_RESET_FUNCTIONFLAGS_DEVSELECT_ISTWI (0x00)
  305. #define MPI3_MAN6_GPIO_ISTWI_RESET_FUNCTIONFLAGS_DEVSELECT_RECEPTACLEID (0x01)
  306. #define MPI3_MAN6_GPIO_EXTINT_PARAM1_FLAGS_SOURCE_MASK (0xf0)
  307. #define MPI3_MAN6_GPIO_EXTINT_PARAM1_FLAGS_SOURCE_GENERIC (0x00)
  308. #define MPI3_MAN6_GPIO_EXTINT_PARAM1_FLAGS_SOURCE_CABLE_MGMT (0x10)
  309. #define MPI3_MAN6_GPIO_EXTINT_PARAM1_FLAGS_SOURCE_ACTIVE_CABLE_OVERCURRENT (0x20)
  310. #define MPI3_MAN6_GPIO_EXTINT_PARAM1_FLAGS_ACK_REQUIRED (0x02)
  311. #define MPI3_MAN6_GPIO_EXTINT_PARAM1_FLAGS_TRIGGER_MASK (0x01)
  312. #define MPI3_MAN6_GPIO_EXTINT_PARAM1_FLAGS_TRIGGER_EDGE (0x00)
  313. #define MPI3_MAN6_GPIO_EXTINT_PARAM1_FLAGS_TRIGGER_LEVEL (0x01)
  314. #define MPI3_MAN6_GPIO_PORT_GREEN_PARAM1_PHY_STATUS_ALL_UP (0x00)
  315. #define MPI3_MAN6_GPIO_PORT_GREEN_PARAM1_PHY_STATUS_ONE_OR_MORE_UP (0x01)
  316. #define MPI3_MAN6_GPIO_CABLE_MGMT_PARAM1_INTERFACE_MODULE_PRESENT (0x00)
  317. #define MPI3_MAN6_GPIO_CABLE_MGMT_PARAM1_INTERFACE_ACTIVE_CABLE_ENABLE (0x01)
  318. #define MPI3_MAN6_GPIO_CABLE_MGMT_PARAM1_INTERFACE_CABLE_MGMT_ENABLE (0x02)
  319. #define MPI3_MAN6_GPIO_LICENSE_PARAM1_TYPE_IBUTTON (0x00)
  320. #define MPI3_MAN6_GPIO_FLAGS_SLEW_RATE_MASK (0x0100)
  321. #define MPI3_MAN6_GPIO_FLAGS_SLEW_RATE_FAST_EDGE (0x0100)
  322. #define MPI3_MAN6_GPIO_FLAGS_SLEW_RATE_SLOW_EDGE (0x0000)
  323. #define MPI3_MAN6_GPIO_FLAGS_DRIVE_STRENGTH_MASK (0x00c0)
  324. #define MPI3_MAN6_GPIO_FLAGS_DRIVE_STRENGTH_100OHM (0x0000)
  325. #define MPI3_MAN6_GPIO_FLAGS_DRIVE_STRENGTH_66OHM (0x0040)
  326. #define MPI3_MAN6_GPIO_FLAGS_DRIVE_STRENGTH_50OHM (0x0080)
  327. #define MPI3_MAN6_GPIO_FLAGS_DRIVE_STRENGTH_33OHM (0x00c0)
  328. #define MPI3_MAN6_GPIO_FLAGS_ALT_DATA_SEL_MASK (0x0030)
  329. #define MPI3_MAN6_GPIO_FLAGS_ALT_DATA_SEL_SHIFT (4)
  330. #define MPI3_MAN6_GPIO_FLAGS_ACTIVE_HIGH (0x0008)
  331. #define MPI3_MAN6_GPIO_FLAGS_BI_DIR_ENABLED (0x0004)
  332. #define MPI3_MAN6_GPIO_FLAGS_DIRECTION_MASK (0x0003)
  333. #define MPI3_MAN6_GPIO_FLAGS_DIRECTION_INPUT (0x0000)
  334. #define MPI3_MAN6_GPIO_FLAGS_DIRECTION_OPEN_DRAIN_OUTPUT (0x0001)
  335. #define MPI3_MAN6_GPIO_FLAGS_DIRECTION_OPEN_SOURCE_OUTPUT (0x0002)
  336. #define MPI3_MAN6_GPIO_FLAGS_DIRECTION_PUSH_PULL_OUTPUT (0x0003)
  337. #ifndef MPI3_MAN6_GPIO_MAX
  338. #define MPI3_MAN6_GPIO_MAX (1)
  339. #endif
  340. struct mpi3_man_page6 {
  341. struct mpi3_config_page_header header;
  342. __le16 flags;
  343. __le16 reserved0a;
  344. u8 num_gpio;
  345. u8 reserved0d[3];
  346. struct mpi3_man6_gpio_entry gpio[MPI3_MAN6_GPIO_MAX];
  347. };
  348. #define MPI3_MAN6_PAGEVERSION (0x00)
  349. #define MPI3_MAN6_FLAGS_HEARTBEAT_LED_DISABLED (0x0001)
  350. struct mpi3_man7_receptacle_info {
  351. __le32 name[4];
  352. u8 location;
  353. u8 connector_type;
  354. u8 ped_clk;
  355. u8 connector_id;
  356. __le32 reserved14;
  357. };
  358. #define MPI3_MAN7_LOCATION_UNKNOWN (0x00)
  359. #define MPI3_MAN7_LOCATION_INTERNAL (0x01)
  360. #define MPI3_MAN7_LOCATION_EXTERNAL (0x02)
  361. #define MPI3_MAN7_LOCATION_VIRTUAL (0x03)
  362. #define MPI3_MAN7_LOCATION_HOST (0x04)
  363. #define MPI3_MAN7_CONNECTOR_TYPE_NO_INFO (0x00)
  364. #define MPI3_MAN7_PEDCLK_ROUTING_MASK (0x10)
  365. #define MPI3_MAN7_PEDCLK_ROUTING_DIRECT (0x00)
  366. #define MPI3_MAN7_PEDCLK_ROUTING_CLOCK_BUFFER (0x10)
  367. #define MPI3_MAN7_PEDCLK_ID_MASK (0x0f)
  368. #ifndef MPI3_MAN7_RECEPTACLE_INFO_MAX
  369. #define MPI3_MAN7_RECEPTACLE_INFO_MAX (1)
  370. #endif
  371. struct mpi3_man_page7 {
  372. struct mpi3_config_page_header header;
  373. __le32 flags;
  374. u8 num_receptacles;
  375. u8 reserved0d[3];
  376. __le32 enclosure_name[4];
  377. struct mpi3_man7_receptacle_info receptacle_info[MPI3_MAN7_RECEPTACLE_INFO_MAX];
  378. };
  379. #define MPI3_MAN7_PAGEVERSION (0x00)
  380. #define MPI3_MAN7_FLAGS_BASE_ENCLOSURE_LEVEL_MASK (0x01)
  381. #define MPI3_MAN7_FLAGS_BASE_ENCLOSURE_LEVEL_0 (0x00)
  382. #define MPI3_MAN7_FLAGS_BASE_ENCLOSURE_LEVEL_1 (0x01)
  383. struct mpi3_man8_phy_info {
  384. u8 receptacle_id;
  385. u8 connector_lane;
  386. __le16 reserved02;
  387. __le16 slotx1;
  388. __le16 slotx2;
  389. __le16 slotx4;
  390. __le16 reserved0a;
  391. __le32 reserved0c;
  392. };
  393. #define MPI3_MAN8_PHY_INFO_RECEPTACLE_ID_NOT_ASSOCIATED (0xff)
  394. #define MPI3_MAN8_PHY_INFO_CONNECTOR_LANE_NOT_ASSOCIATED (0xff)
  395. #ifndef MPI3_MAN8_PHY_INFO_MAX
  396. #define MPI3_MAN8_PHY_INFO_MAX (1)
  397. #endif
  398. struct mpi3_man_page8 {
  399. struct mpi3_config_page_header header;
  400. __le32 reserved08;
  401. u8 num_phys;
  402. u8 reserved0d[3];
  403. struct mpi3_man8_phy_info phy_info[MPI3_MAN8_PHY_INFO_MAX];
  404. };
  405. #define MPI3_MAN8_PAGEVERSION (0x00)
  406. struct mpi3_man9_rsrc_entry {
  407. __le32 maximum;
  408. __le32 decrement;
  409. __le32 minimum;
  410. __le32 actual;
  411. };
  412. enum mpi3_man9_resources {
  413. MPI3_MAN9_RSRC_OUTSTANDING_REQS = 0,
  414. MPI3_MAN9_RSRC_TARGET_CMDS = 1,
  415. MPI3_MAN9_RSRC_RESERVED02 = 2,
  416. MPI3_MAN9_RSRC_NVME = 3,
  417. MPI3_MAN9_RSRC_INITIATORS = 4,
  418. MPI3_MAN9_RSRC_VDS = 5,
  419. MPI3_MAN9_RSRC_ENCLOSURES = 6,
  420. MPI3_MAN9_RSRC_ENCLOSURE_PHYS = 7,
  421. MPI3_MAN9_RSRC_EXPANDERS = 8,
  422. MPI3_MAN9_RSRC_PCIE_SWITCHES = 9,
  423. MPI3_MAN9_RSRC_RESERVED10 = 10,
  424. MPI3_MAN9_RSRC_HOST_PD_DRIVES = 11,
  425. MPI3_MAN9_RSRC_ADV_HOST_PD_DRIVES = 12,
  426. MPI3_MAN9_RSRC_RAID_PD_DRIVES = 13,
  427. MPI3_MAN9_RSRC_DRV_DIAG_BUF = 14,
  428. MPI3_MAN9_RSRC_NAMESPACE_COUNT = 15,
  429. MPI3_MAN9_RSRC_NUM_RESOURCES
  430. };
  431. #define MPI3_MAN9_MIN_OUTSTANDING_REQS (1)
  432. #define MPI3_MAN9_MAX_OUTSTANDING_REQS (65000)
  433. #define MPI3_MAN9_MIN_TARGET_CMDS (0)
  434. #define MPI3_MAN9_MAX_TARGET_CMDS (65535)
  435. #define MPI3_MAN9_MIN_NVME_TARGETS (0)
  436. #define MPI3_MAN9_MIN_INITIATORS (0)
  437. #define MPI3_MAN9_MIN_VDS (0)
  438. #define MPI3_MAN9_MIN_ENCLOSURES (1)
  439. #define MPI3_MAN9_MAX_ENCLOSURES (65535)
  440. #define MPI3_MAN9_MIN_ENCLOSURE_PHYS (0)
  441. #define MPI3_MAN9_MIN_EXPANDERS (0)
  442. #define MPI3_MAN9_MAX_EXPANDERS (65535)
  443. #define MPI3_MAN9_MIN_PCIE_SWITCHES (0)
  444. #define MPI3_MAN9_MIN_HOST_PD_DRIVES (0)
  445. #define MPI3_MAN9_ADV_HOST_PD_DRIVES (0)
  446. #define MPI3_MAN9_RAID_PD_DRIVES (0)
  447. #define MPI3_MAN9_DRIVER_DIAG_BUFFER (0)
  448. #define MPI3_MAN9_MIN_NAMESPACE_COUNT (1)
  449. #define MPI3_MAN9_MIN_EXPANDERS (0)
  450. #define MPI3_MAN9_MAX_EXPANDERS (65535)
  451. struct mpi3_man_page9 {
  452. struct mpi3_config_page_header header;
  453. u8 num_resources;
  454. u8 reserved09;
  455. __le16 reserved0a;
  456. __le32 reserved0c;
  457. __le32 reserved10;
  458. __le32 reserved14;
  459. __le32 reserved18;
  460. __le32 reserved1c;
  461. struct mpi3_man9_rsrc_entry resource[MPI3_MAN9_RSRC_NUM_RESOURCES];
  462. };
  463. #define MPI3_MAN9_PAGEVERSION (0x00)
  464. struct mpi3_man10_istwi_ctrlr_entry {
  465. __le16 target_address;
  466. __le16 flags;
  467. u8 scl_low_override;
  468. u8 scl_high_override;
  469. __le16 reserved06;
  470. };
  471. #define MPI3_MAN10_ISTWI_CTRLR_FLAGS_BUS_SPEED_MASK (0x000c)
  472. #define MPI3_MAN10_ISTWI_CTRLR_FLAGS_BUS_SPEED_100K (0x0000)
  473. #define MPI3_MAN10_ISTWI_CTRLR_FLAGS_BUS_SPEED_400K (0x0004)
  474. #define MPI3_MAN10_ISTWI_CTRLR_FLAGS_TARGET_ENABLED (0x0002)
  475. #define MPI3_MAN10_ISTWI_CTRLR_FLAGS_INITIATOR_ENABLED (0x0001)
  476. #ifndef MPI3_MAN10_ISTWI_CTRLR_MAX
  477. #define MPI3_MAN10_ISTWI_CTRLR_MAX (1)
  478. #endif
  479. struct mpi3_man_page10 {
  480. struct mpi3_config_page_header header;
  481. __le32 reserved08;
  482. u8 num_istwi_ctrl;
  483. u8 reserved0d[3];
  484. struct mpi3_man10_istwi_ctrlr_entry istwi_controller[MPI3_MAN10_ISTWI_CTRLR_MAX];
  485. };
  486. #define MPI3_MAN10_PAGEVERSION (0x00)
  487. struct mpi3_man11_mux_device_format {
  488. u8 max_channel;
  489. u8 reserved01[3];
  490. __le32 reserved04;
  491. };
  492. struct mpi3_man11_temp_sensor_device_format {
  493. u8 type;
  494. u8 reserved01[3];
  495. u8 temp_channel[4];
  496. };
  497. #define MPI3_MAN11_TEMP_SENSOR_TYPE_MAX6654 (0x00)
  498. #define MPI3_MAN11_TEMP_SENSOR_TYPE_EMC1442 (0x01)
  499. #define MPI3_MAN11_TEMP_SENSOR_TYPE_ADT7476 (0x02)
  500. #define MPI3_MAN11_TEMP_SENSOR_TYPE_SE97B (0x03)
  501. #define MPI3_MAN11_TEMP_SENSOR_CHANNEL_LOCATION_MASK (0xe0)
  502. #define MPI3_MAN11_TEMP_SENSOR_CHANNEL_LOCATION_SHIFT (5)
  503. #define MPI3_MAN11_TEMP_SENSOR_CHANNEL_ENABLED (0x01)
  504. struct mpi3_man11_seeprom_device_format {
  505. u8 size;
  506. u8 page_write_size;
  507. __le16 reserved02;
  508. __le32 reserved04;
  509. };
  510. #define MPI3_MAN11_SEEPROM_SIZE_1KBITS (0x01)
  511. #define MPI3_MAN11_SEEPROM_SIZE_2KBITS (0x02)
  512. #define MPI3_MAN11_SEEPROM_SIZE_4KBITS (0x03)
  513. #define MPI3_MAN11_SEEPROM_SIZE_8KBITS (0x04)
  514. #define MPI3_MAN11_SEEPROM_SIZE_16KBITS (0x05)
  515. #define MPI3_MAN11_SEEPROM_SIZE_32KBITS (0x06)
  516. #define MPI3_MAN11_SEEPROM_SIZE_64KBITS (0x07)
  517. #define MPI3_MAN11_SEEPROM_SIZE_128KBITS (0x08)
  518. struct mpi3_man11_ddr_spd_device_format {
  519. u8 channel;
  520. u8 reserved01[3];
  521. __le32 reserved04;
  522. };
  523. struct mpi3_man11_cable_mgmt_device_format {
  524. u8 type;
  525. u8 receptacle_id;
  526. __le16 reserved02;
  527. __le32 reserved04;
  528. };
  529. #define MPI3_MAN11_CABLE_MGMT_TYPE_SFF_8636 (0x00)
  530. struct mpi3_man11_bkplane_spec_ubm_format {
  531. __le16 flags;
  532. __le16 reserved02;
  533. };
  534. #define MPI3_MAN11_BKPLANE_UBM_FLAGS_REFCLK_POLICY_ALWAYS_ENABLED (0x0200)
  535. #define MPI3_MAN11_BKPLANE_UBM_FLAGS_FORCE_POLLING (0x0100)
  536. #define MPI3_MAN11_BKPLANE_UBM_FLAGS_MAX_FRU_MASK (0x00f0)
  537. #define MPI3_MAN11_BKPLANE_UBM_FLAGS_MAX_FRU_SHIFT (4)
  538. #define MPI3_MAN11_BKPLANE_UBM_FLAGS_POLL_INTERVAL_MASK (0x000f)
  539. #define MPI3_MAN11_BKPLANE_UBM_FLAGS_POLL_INTERVAL_SHIFT (0)
  540. struct mpi3_man11_bkplane_spec_non_ubm_format {
  541. __le16 flags;
  542. u8 reserved02;
  543. u8 type;
  544. };
  545. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_GROUP_MASK (0xf000)
  546. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_GROUP_SHIFT (12)
  547. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_REFCLK_POLICY_ALWAYS_ENABLED (0x0200)
  548. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_LINKWIDTH_MASK (0x00c0)
  549. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_LINKWIDTH_4 (0x0000)
  550. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_LINKWIDTH_2 (0x0040)
  551. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_LINKWIDTH_1 (0x0080)
  552. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_PRESENCE_DETECT_MASK (0x0030)
  553. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_PRESENCE_DETECT_GPIO (0x0000)
  554. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_PRESENCE_DETECT_REG (0x0010)
  555. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_POLL_INTERVAL_MASK (0x000f)
  556. #define MPI3_MAN11_BKPLANE_NON_UBM_FLAGS_POLL_INTERVAL_SHIFT (0)
  557. #define MPI3_MAN11_BKPLANE_NON_UBM_TYPE_VPP (0x00)
  558. union mpi3_man11_bkplane_spec_format {
  559. struct mpi3_man11_bkplane_spec_ubm_format ubm;
  560. struct mpi3_man11_bkplane_spec_non_ubm_format non_ubm;
  561. };
  562. struct mpi3_man11_bkplane_mgmt_device_format {
  563. u8 type;
  564. u8 receptacle_id;
  565. u8 reset_info;
  566. u8 reserved03;
  567. union mpi3_man11_bkplane_spec_format backplane_mgmt_specific;
  568. };
  569. #define MPI3_MAN11_BKPLANE_MGMT_TYPE_UBM (0x00)
  570. #define MPI3_MAN11_BKPLANE_MGMT_TYPE_NON_UBM (0x01)
  571. #define MPI3_MAN11_BACKPLANE_RESETINFO_ASSERT_TIME_MASK (0xf0)
  572. #define MPI3_MAN11_BACKPLANE_RESETINFO_ASSERT_TIME_SHIFT (4)
  573. #define MPI3_MAN11_BACKPLANE_RESETINFO_READY_TIME_MASK (0x0f)
  574. #define MPI3_MAN11_BACKPLANE_RESETINFO_READY_TIME_SHIFT (0)
  575. struct mpi3_man11_gas_gauge_device_format {
  576. u8 type;
  577. u8 reserved01[3];
  578. __le32 reserved04;
  579. };
  580. #define MPI3_MAN11_GAS_GAUGE_TYPE_STANDARD (0x00)
  581. struct mpi3_man11_mgmt_ctrlr_device_format {
  582. __le32 reserved00;
  583. __le32 reserved04;
  584. };
  585. struct mpi3_man11_board_fan_device_format {
  586. u8 flags;
  587. u8 reserved01;
  588. u8 min_fan_speed;
  589. u8 max_fan_speed;
  590. __le32 reserved04;
  591. };
  592. #define MPI3_MAN11_BOARD_FAN_FLAGS_FAN_CTRLR_TYPE_MASK (0x07)
  593. #define MPI3_MAN11_BOARD_FAN_FLAGS_FAN_CTRLR_TYPE_AMC6821 (0x00)
  594. union mpi3_man11_device_specific_format {
  595. struct mpi3_man11_mux_device_format mux;
  596. struct mpi3_man11_temp_sensor_device_format temp_sensor;
  597. struct mpi3_man11_seeprom_device_format seeprom;
  598. struct mpi3_man11_ddr_spd_device_format ddr_spd;
  599. struct mpi3_man11_cable_mgmt_device_format cable_mgmt;
  600. struct mpi3_man11_bkplane_mgmt_device_format bkplane_mgmt;
  601. struct mpi3_man11_gas_gauge_device_format gas_gauge;
  602. struct mpi3_man11_mgmt_ctrlr_device_format mgmt_controller;
  603. struct mpi3_man11_board_fan_device_format board_fan;
  604. __le32 words[2];
  605. };
  606. struct mpi3_man11_istwi_device_format {
  607. u8 device_type;
  608. u8 controller;
  609. u8 reserved02;
  610. u8 flags;
  611. __le16 device_address;
  612. u8 mux_channel;
  613. u8 mux_index;
  614. union mpi3_man11_device_specific_format device_specific;
  615. };
  616. #define MPI3_MAN11_ISTWI_DEVTYPE_MUX (0x00)
  617. #define MPI3_MAN11_ISTWI_DEVTYPE_TEMP_SENSOR (0x01)
  618. #define MPI3_MAN11_ISTWI_DEVTYPE_SEEPROM (0x02)
  619. #define MPI3_MAN11_ISTWI_DEVTYPE_DDR_SPD (0x03)
  620. #define MPI3_MAN11_ISTWI_DEVTYPE_CABLE_MGMT (0x04)
  621. #define MPI3_MAN11_ISTWI_DEVTYPE_BACKPLANE_MGMT (0x05)
  622. #define MPI3_MAN11_ISTWI_DEVTYPE_GAS_GAUGE (0x06)
  623. #define MPI3_MAN11_ISTWI_DEVTYPE_MGMT_CONTROLLER (0x07)
  624. #define MPI3_MAN11_ISTWI_DEVTYPE_BOARD_FAN (0x08)
  625. #define MPI3_MAN11_ISTWI_FLAGS_MUX_PRESENT (0x01)
  626. #ifndef MPI3_MAN11_ISTWI_DEVICE_MAX
  627. #define MPI3_MAN11_ISTWI_DEVICE_MAX (1)
  628. #endif
  629. struct mpi3_man_page11 {
  630. struct mpi3_config_page_header header;
  631. __le32 reserved08;
  632. u8 num_istwi_dev;
  633. u8 reserved0d[3];
  634. struct mpi3_man11_istwi_device_format istwi_device[MPI3_MAN11_ISTWI_DEVICE_MAX];
  635. };
  636. #define MPI3_MAN11_PAGEVERSION (0x00)
  637. #ifndef MPI3_MAN12_NUM_SGPIO_MAX
  638. #define MPI3_MAN12_NUM_SGPIO_MAX (1)
  639. #endif
  640. struct mpi3_man12_sgpio_info {
  641. u8 slot_count;
  642. u8 reserved01[3];
  643. __le32 reserved04;
  644. u8 phy_order[32];
  645. };
  646. struct mpi3_man_page12 {
  647. struct mpi3_config_page_header header;
  648. __le32 flags;
  649. __le32 s_clock_freq;
  650. __le32 activity_modulation;
  651. u8 num_sgpio;
  652. u8 reserved15[3];
  653. __le32 reserved18;
  654. __le32 reserved1c;
  655. __le32 pattern[8];
  656. struct mpi3_man12_sgpio_info sgpio_info[MPI3_MAN12_NUM_SGPIO_MAX];
  657. };
  658. #define MPI3_MAN12_PAGEVERSION (0x00)
  659. #define MPI3_MAN12_FLAGS_ERROR_PRESENCE_ENABLED (0x0400)
  660. #define MPI3_MAN12_FLAGS_ACTIVITY_INVERT_ENABLED (0x0200)
  661. #define MPI3_MAN12_FLAGS_GROUP_ID_DISABLED (0x0100)
  662. #define MPI3_MAN12_FLAGS_SIO_CLK_FILTER_ENABLED (0x0004)
  663. #define MPI3_MAN12_FLAGS_SCLOCK_SLOAD_TYPE_MASK (0x0002)
  664. #define MPI3_MAN12_FLAGS_SCLOCK_SLOAD_TYPE_PUSH_PULL (0x0000)
  665. #define MPI3_MAN12_FLAGS_SCLOCK_SLOAD_TYPE_OPEN_DRAIN (0x0002)
  666. #define MPI3_MAN12_FLAGS_SDATAOUT_TYPE_MASK (0x0001)
  667. #define MPI3_MAN12_FLAGS_SDATAOUT_TYPE_PUSH_PULL (0x0000)
  668. #define MPI3_MAN12_FLAGS_SDATAOUT_TYPE_OPEN_DRAIN (0x0001)
  669. #define MPI3_MAN12_SIO_CLK_FREQ_MIN (32)
  670. #define MPI3_MAN12_SIO_CLK_FREQ_MAX (100000)
  671. #define MPI3_MAN12_ACTIVITY_MODULATION_FORCE_OFF_MASK (0x0000f000)
  672. #define MPI3_MAN12_ACTIVITY_MODULATION_FORCE_OFF_SHIFT (12)
  673. #define MPI3_MAN12_ACTIVITY_MODULATION_MAX_ON_MASK (0x00000f00)
  674. #define MPI3_MAN12_ACTIVITY_MODULATION_MAX_ON_SHIFT (8)
  675. #define MPI3_MAN12_ACTIVITY_MODULATION_STRETCH_OFF_MASK (0x000000f0)
  676. #define MPI3_MAN12_ACTIVITY_MODULATION_STRETCH_OFF_SHIFT (4)
  677. #define MPI3_MAN12_ACTIVITY_MODULATION_STRETCH_ON_MASK (0x0000000f)
  678. #define MPI3_MAN12_ACTIVITY_MODULATION_STRETCH_ON_SHIFT (0)
  679. #define MPI3_MAN12_PATTERN_RATE_MASK (0xe0000000)
  680. #define MPI3_MAN12_PATTERN_RATE_2_HZ (0x00000000)
  681. #define MPI3_MAN12_PATTERN_RATE_4_HZ (0x20000000)
  682. #define MPI3_MAN12_PATTERN_RATE_8_HZ (0x40000000)
  683. #define MPI3_MAN12_PATTERN_RATE_16_HZ (0x60000000)
  684. #define MPI3_MAN12_PATTERN_RATE_10_HZ (0x80000000)
  685. #define MPI3_MAN12_PATTERN_RATE_20_HZ (0xa0000000)
  686. #define MPI3_MAN12_PATTERN_RATE_40_HZ (0xc0000000)
  687. #define MPI3_MAN12_PATTERN_LENGTH_MASK (0x1f000000)
  688. #define MPI3_MAN12_PATTERN_LENGTH_SHIFT (24)
  689. #define MPI3_MAN12_PATTERN_BIT_PATTERN_MASK (0x00ffffff)
  690. #define MPI3_MAN12_PATTERN_BIT_PATTERN_SHIFT (0)
  691. #ifndef MPI3_MAN13_NUM_TRANSLATION_MAX
  692. #define MPI3_MAN13_NUM_TRANSLATION_MAX (1)
  693. #endif
  694. struct mpi3_man13_translation_info {
  695. __le32 slot_status;
  696. __le32 mask;
  697. u8 activity;
  698. u8 locate;
  699. u8 error;
  700. u8 reserved0b;
  701. };
  702. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_FAULT (0x20000000)
  703. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_DEVICE_OFF (0x10000000)
  704. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_DEVICE_ACTIVITY (0x00800000)
  705. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_DO_NOT_REMOVE (0x00400000)
  706. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_DEVICE_MISSING (0x00100000)
  707. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_INSERT (0x00080000)
  708. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_REMOVAL (0x00040000)
  709. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_IDENTIFY (0x00020000)
  710. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_OK (0x00008000)
  711. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_RESERVED_DEVICE (0x00004000)
  712. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_HOT_SPARE (0x00002000)
  713. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_CONSISTENCY_CHECK (0x00001000)
  714. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_IN_CRITICAL_ARRAY (0x00000800)
  715. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_IN_FAILED_ARRAY (0x00000400)
  716. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_REBUILD_REMAP (0x00000200)
  717. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_REBUILD_REMAP_ABORT (0x00000100)
  718. #define MPI3_MAN13_TRANSLATION_SLOTSTATUS_PREDICTED_FAILURE (0x00000040)
  719. #define MPI3_MAN13_BLINK_PATTERN_FORCE_OFF (0x00)
  720. #define MPI3_MAN13_BLINK_PATTERN_FORCE_ON (0x01)
  721. #define MPI3_MAN13_BLINK_PATTERN_PATTERN_0 (0x02)
  722. #define MPI3_MAN13_BLINK_PATTERN_PATTERN_1 (0x03)
  723. #define MPI3_MAN13_BLINK_PATTERN_PATTERN_2 (0x04)
  724. #define MPI3_MAN13_BLINK_PATTERN_PATTERN_3 (0x05)
  725. #define MPI3_MAN13_BLINK_PATTERN_PATTERN_4 (0x06)
  726. #define MPI3_MAN13_BLINK_PATTERN_PATTERN_5 (0x07)
  727. #define MPI3_MAN13_BLINK_PATTERN_PATTERN_6 (0x08)
  728. #define MPI3_MAN13_BLINK_PATTERN_PATTERN_7 (0x09)
  729. #define MPI3_MAN13_BLINK_PATTERN_ACTIVITY (0x0a)
  730. #define MPI3_MAN13_BLINK_PATTERN_ACTIVITY_TRAIL (0x0b)
  731. struct mpi3_man_page13 {
  732. struct mpi3_config_page_header header;
  733. u8 num_trans;
  734. u8 reserved09[3];
  735. __le32 reserved0c;
  736. struct mpi3_man13_translation_info translation[MPI3_MAN13_NUM_TRANSLATION_MAX];
  737. };
  738. #define MPI3_MAN13_PAGEVERSION (0x00)
  739. struct mpi3_man_page14 {
  740. struct mpi3_config_page_header header;
  741. __le32 reserved08;
  742. u8 num_slot_groups;
  743. u8 num_slots;
  744. __le16 max_cert_chain_length;
  745. __le32 sealed_slots;
  746. __le32 populated_slots;
  747. __le32 mgmt_pt_updatable_slots;
  748. };
  749. #define MPI3_MAN14_PAGEVERSION (0x00)
  750. #define MPI3_MAN14_NUMSLOTS_MAX (32)
  751. #ifndef MPI3_MAN15_VERSION_RECORD_MAX
  752. #define MPI3_MAN15_VERSION_RECORD_MAX 1
  753. #endif
  754. struct mpi3_man15_version_record {
  755. __le16 spdm_version;
  756. __le16 reserved02;
  757. };
  758. struct mpi3_man_page15 {
  759. struct mpi3_config_page_header header;
  760. u8 num_version_records;
  761. u8 reserved09[3];
  762. __le32 reserved0c;
  763. struct mpi3_man15_version_record version_record[MPI3_MAN15_VERSION_RECORD_MAX];
  764. };
  765. #define MPI3_MAN15_PAGEVERSION (0x00)
  766. #ifndef MPI3_MAN16_CERT_ALGO_MAX
  767. #define MPI3_MAN16_CERT_ALGO_MAX 1
  768. #endif
  769. struct mpi3_man16_certificate_algorithm {
  770. u8 slot_group;
  771. u8 reserved01[3];
  772. __le32 base_asym_algo;
  773. __le32 base_hash_algo;
  774. __le32 reserved0c[3];
  775. };
  776. struct mpi3_man_page16 {
  777. struct mpi3_config_page_header header;
  778. __le32 reserved08;
  779. u8 num_cert_algos;
  780. u8 reserved0d[3];
  781. struct mpi3_man16_certificate_algorithm certificate_algorithm[MPI3_MAN16_CERT_ALGO_MAX];
  782. };
  783. #define MPI3_MAN16_PAGEVERSION (0x00)
  784. #ifndef MPI3_MAN17_HASH_ALGORITHM_MAX
  785. #define MPI3_MAN17_HASH_ALGORITHM_MAX 1
  786. #endif
  787. struct mpi3_man17_hash_algorithm {
  788. u8 meas_specification;
  789. u8 reserved01[3];
  790. __le32 measurement_hash_algo;
  791. __le32 reserved08[2];
  792. };
  793. struct mpi3_man_page17 {
  794. struct mpi3_config_page_header header;
  795. __le32 reserved08;
  796. u8 num_hash_algos;
  797. u8 reserved0d[3];
  798. struct mpi3_man17_hash_algorithm hash_algorithm[MPI3_MAN17_HASH_ALGORITHM_MAX];
  799. };
  800. #define MPI3_MAN17_PAGEVERSION (0x00)
  801. struct mpi3_man_page20 {
  802. struct mpi3_config_page_header header;
  803. __le32 reserved08;
  804. __le32 nonpremium_features;
  805. u8 allowed_personalities;
  806. u8 reserved11[3];
  807. };
  808. #define MPI3_MAN20_PAGEVERSION (0x00)
  809. #define MPI3_MAN20_ALLOWEDPERSON_RAID_MASK (0x02)
  810. #define MPI3_MAN20_ALLOWEDPERSON_RAID_ALLOWED (0x02)
  811. #define MPI3_MAN20_ALLOWEDPERSON_RAID_NOT_ALLOWED (0x00)
  812. #define MPI3_MAN20_ALLOWEDPERSON_EHBA_MASK (0x01)
  813. #define MPI3_MAN20_ALLOWEDPERSON_EHBA_ALLOWED (0x01)
  814. #define MPI3_MAN20_ALLOWEDPERSON_EHBA_NOT_ALLOWED (0x00)
  815. #define MPI3_MAN20_NONPREMUIM_DISABLE_PD_DEGRADED_MASK (0x01)
  816. #define MPI3_MAN20_NONPREMUIM_DISABLE_PD_DEGRADED_ENABLED (0x00)
  817. #define MPI3_MAN20_NONPREMUIM_DISABLE_PD_DEGRADED_DISABLED (0x01)
  818. struct mpi3_man_page21 {
  819. struct mpi3_config_page_header header;
  820. __le32 reserved08;
  821. __le32 flags;
  822. };
  823. #define MPI3_MAN21_PAGEVERSION (0x00)
  824. #define MPI3_MAN21_FLAGS_UNCERTIFIED_DRIVES_MASK (0x00000060)
  825. #define MPI3_MAN21_FLAGS_UNCERTIFIED_DRIVES_BLOCK (0x00000000)
  826. #define MPI3_MAN21_FLAGS_UNCERTIFIED_DRIVES_ALLOW (0x00000020)
  827. #define MPI3_MAN21_FLAGS_UNCERTIFIED_DRIVES_WARN (0x00000040)
  828. #define MPI3_MAN21_FLAGS_BLOCK_SSD_WR_CACHE_CHANGE_MASK (0x00000008)
  829. #define MPI3_MAN21_FLAGS_BLOCK_SSD_WR_CACHE_CHANGE_ALLOW (0x00000000)
  830. #define MPI3_MAN21_FLAGS_BLOCK_SSD_WR_CACHE_CHANGE_PREVENT (0x00000008)
  831. #define MPI3_MAN21_FLAGS_SES_VPD_ASSOC_MASK (0x00000001)
  832. #define MPI3_MAN21_FLAGS_SES_VPD_ASSOC_DEFAULT (0x00000000)
  833. #define MPI3_MAN21_FLAGS_SES_VPD_ASSOC_OEM_SPECIFIC (0x00000001)
  834. #ifndef MPI3_MAN_PROD_SPECIFIC_MAX
  835. #define MPI3_MAN_PROD_SPECIFIC_MAX (1)
  836. #endif
  837. struct mpi3_man_page_product_specific {
  838. struct mpi3_config_page_header header;
  839. __le32 product_specific_info[MPI3_MAN_PROD_SPECIFIC_MAX];
  840. };
  841. struct mpi3_io_unit_page0 {
  842. struct mpi3_config_page_header header;
  843. __le64 unique_value;
  844. __le32 nvdata_version_default;
  845. __le32 nvdata_version_persistent;
  846. };
  847. #define MPI3_IOUNIT0_PAGEVERSION (0x00)
  848. struct mpi3_io_unit_page1 {
  849. struct mpi3_config_page_header header;
  850. __le32 flags;
  851. u8 dmd_io_delay;
  852. u8 dmd_report_pcie;
  853. u8 dmd_report_sata;
  854. u8 dmd_report_sas;
  855. };
  856. #define MPI3_IOUNIT1_PAGEVERSION (0x00)
  857. #define MPI3_IOUNIT1_FLAGS_NVME_WRITE_CACHE_MASK (0x00000030)
  858. #define MPI3_IOUNIT1_FLAGS_NVME_WRITE_CACHE_ENABLE (0x00000000)
  859. #define MPI3_IOUNIT1_FLAGS_NVME_WRITE_CACHE_DISABLE (0x00000010)
  860. #define MPI3_IOUNIT1_FLAGS_NVME_WRITE_CACHE_NO_MODIFY (0x00000020)
  861. #define MPI3_IOUNIT1_FLAGS_ATA_SECURITY_FREEZE_LOCK (0x00000008)
  862. #define MPI3_IOUNIT1_FLAGS_WRITE_SAME_BUFFER (0x00000004)
  863. #define MPI3_IOUNIT1_FLAGS_SATA_WRITE_CACHE_MASK (0x00000003)
  864. #define MPI3_IOUNIT1_FLAGS_SATA_WRITE_CACHE_ENABLE (0x00000000)
  865. #define MPI3_IOUNIT1_FLAGS_SATA_WRITE_CACHE_DISABLE (0x00000001)
  866. #define MPI3_IOUNIT1_FLAGS_SATA_WRITE_CACHE_UNCHANGED (0x00000002)
  867. #define MPI3_IOUNIT1_DMD_REPORT_DELAY_TIME_MASK (0x7f)
  868. #define MPI3_IOUNIT1_DMD_REPORT_UNIT_16_SEC (0x80)
  869. #ifndef MPI3_IO_UNIT2_GPIO_VAL_MAX
  870. #define MPI3_IO_UNIT2_GPIO_VAL_MAX (1)
  871. #endif
  872. struct mpi3_io_unit_page2 {
  873. struct mpi3_config_page_header header;
  874. u8 gpio_count;
  875. u8 reserved09[3];
  876. __le16 gpio_val[MPI3_IO_UNIT2_GPIO_VAL_MAX];
  877. };
  878. #define MPI3_IOUNIT2_PAGEVERSION (0x00)
  879. #define MPI3_IOUNIT2_GPIO_FUNCTION_MASK (0xfffc)
  880. #define MPI3_IOUNIT2_GPIO_FUNCTION_SHIFT (2)
  881. #define MPI3_IOUNIT2_GPIO_SETTING_MASK (0x0001)
  882. #define MPI3_IOUNIT2_GPIO_SETTING_OFF (0x0000)
  883. #define MPI3_IOUNIT2_GPIO_SETTING_ON (0x0001)
  884. struct mpi3_io_unit3_sensor {
  885. __le16 flags;
  886. u8 threshold_margin;
  887. u8 reserved03;
  888. __le16 threshold[3];
  889. __le16 reserved0a;
  890. __le32 reserved0c;
  891. __le32 reserved10;
  892. __le32 reserved14;
  893. };
  894. #define MPI3_IOUNIT3_SENSOR_FLAGS_FATAL_EVENT_ENABLED (0x0010)
  895. #define MPI3_IOUNIT3_SENSOR_FLAGS_FATAL_ACTION_ENABLED (0x0008)
  896. #define MPI3_IOUNIT3_SENSOR_FLAGS_CRITICAL_EVENT_ENABLED (0x0004)
  897. #define MPI3_IOUNIT3_SENSOR_FLAGS_CRITICAL_ACTION_ENABLED (0x0002)
  898. #define MPI3_IOUNIT3_SENSOR_FLAGS_WARNING_EVENT_ENABLED (0x0001)
  899. #ifndef MPI3_IO_UNIT3_SENSOR_MAX
  900. #define MPI3_IO_UNIT3_SENSOR_MAX (1)
  901. #endif
  902. struct mpi3_io_unit_page3 {
  903. struct mpi3_config_page_header header;
  904. __le32 reserved08;
  905. u8 num_sensors;
  906. u8 nominal_poll_interval;
  907. u8 warning_poll_interval;
  908. u8 reserved0f;
  909. struct mpi3_io_unit3_sensor sensor[MPI3_IO_UNIT3_SENSOR_MAX];
  910. };
  911. #define MPI3_IOUNIT3_PAGEVERSION (0x00)
  912. struct mpi3_io_unit4_sensor {
  913. __le16 current_temperature;
  914. __le16 reserved02;
  915. u8 flags;
  916. u8 reserved05[3];
  917. __le16 istwi_index;
  918. u8 channel;
  919. u8 reserved0b;
  920. __le32 reserved0c;
  921. };
  922. #define MPI3_IOUNIT4_SENSOR_FLAGS_LOC_MASK (0xe0)
  923. #define MPI3_IOUNIT4_SENSOR_FLAGS_LOC_SHIFT (5)
  924. #define MPI3_IOUNIT4_SENSOR_FLAGS_TEMP_VALID (0x01)
  925. #define MPI3_IOUNIT4_SENSOR_ISTWI_INDEX_INTERNAL (0xffff)
  926. #define MPI3_IOUNIT4_SENSOR_CHANNEL_RESERVED (0xff)
  927. #ifndef MPI3_IO_UNIT4_SENSOR_MAX
  928. #define MPI3_IO_UNIT4_SENSOR_MAX (1)
  929. #endif
  930. struct mpi3_io_unit_page4 {
  931. struct mpi3_config_page_header header;
  932. __le32 reserved08;
  933. u8 num_sensors;
  934. u8 reserved0d[3];
  935. struct mpi3_io_unit4_sensor sensor[MPI3_IO_UNIT4_SENSOR_MAX];
  936. };
  937. #define MPI3_IOUNIT4_PAGEVERSION (0x00)
  938. struct mpi3_io_unit5_spinup_group {
  939. u8 max_target_spinup;
  940. u8 spinup_delay;
  941. u8 spinup_flags;
  942. u8 reserved03;
  943. };
  944. #define MPI3_IOUNIT5_SPINUP_FLAGS_DISABLE (0x01)
  945. #ifndef MPI3_IO_UNIT5_PHY_MAX
  946. #define MPI3_IO_UNIT5_PHY_MAX (4)
  947. #endif
  948. struct mpi3_io_unit_page5 {
  949. struct mpi3_config_page_header header;
  950. struct mpi3_io_unit5_spinup_group spinup_group_parameters[4];
  951. __le32 reserved18;
  952. __le32 reserved1c;
  953. __le16 device_shutdown;
  954. __le16 reserved22;
  955. u8 pcie_device_wait_time;
  956. u8 sata_device_wait_time;
  957. u8 spinup_encl_drive_count;
  958. u8 spinup_encl_delay;
  959. u8 num_phys;
  960. u8 pe_initial_spinup_delay;
  961. u8 topology_stable_time;
  962. u8 flags;
  963. u8 phy[MPI3_IO_UNIT5_PHY_MAX];
  964. };
  965. #define MPI3_IOUNIT5_PAGEVERSION (0x00)
  966. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_NO_ACTION (0x00)
  967. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_DIRECT_ATTACHED (0x01)
  968. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_EXPANDER_ATTACHED (0x02)
  969. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_SWITCH_ATTACHED (0x02)
  970. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_DIRECT_AND_EXPANDER (0x03)
  971. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_DIRECT_AND_SWITCH (0x03)
  972. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_SATA_HDD_MASK (0x0300)
  973. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_SATA_HDD_SHIFT (8)
  974. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_SAS_HDD_MASK (0x00c0)
  975. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_SAS_HDD_SHIFT (6)
  976. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_NVME_SSD_MASK (0x0030)
  977. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_NVME_SSD_SHIFT (4)
  978. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_SATA_SSD_MASK (0x000c)
  979. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_SATA_SSD_SHIFT (2)
  980. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_SAS_SSD_MASK (0x0003)
  981. #define MPI3_IOUNIT5_DEVICE_SHUTDOWN_SAS_SSD_SHIFT (0)
  982. #define MPI3_IOUNIT5_FLAGS_SATAPUIS_MASK (0x0c)
  983. #define MPI3_IOUNIT5_FLAGS_SATAPUIS_NOT_SUPPORTED (0x00)
  984. #define MPI3_IOUNIT5_FLAGS_SATAPUIS_OS_CONTROLLED (0x04)
  985. #define MPI3_IOUNIT5_FLAGS_SATAPUIS_APP_CONTROLLED (0x08)
  986. #define MPI3_IOUNIT5_FLAGS_SATAPUIS_BLOCKED (0x0c)
  987. #define MPI3_IOUNIT5_FLAGS_POWER_CAPABLE_SPINUP (0x02)
  988. #define MPI3_IOUNIT5_FLAGS_AUTO_PORT_ENABLE (0x01)
  989. #define MPI3_IOUNIT5_PHY_SPINUP_GROUP_MASK (0x03)
  990. struct mpi3_io_unit_page6 {
  991. struct mpi3_config_page_header header;
  992. __le32 board_power_requirement;
  993. __le32 pci_slot_power_allocation;
  994. u8 flags;
  995. u8 reserved11[3];
  996. };
  997. #define MPI3_IOUNIT6_PAGEVERSION (0x00)
  998. #define MPI3_IOUNIT6_FLAGS_ACT_CABLE_PWR_EXC (0x01)
  999. #ifndef MPI3_IOUNIT8_DIGEST_MAX
  1000. #define MPI3_IOUNIT8_DIGEST_MAX (1)
  1001. #endif
  1002. union mpi3_iounit8_digest {
  1003. __le32 dword[16];
  1004. __le16 word[32];
  1005. u8 byte[64];
  1006. };
  1007. struct mpi3_io_unit_page8 {
  1008. struct mpi3_config_page_header header;
  1009. u8 sb_mode;
  1010. u8 sb_state;
  1011. __le16 reserved0a;
  1012. u8 num_slots;
  1013. u8 slots_available;
  1014. u8 current_key_encryption_algo;
  1015. u8 key_digest_hash_algo;
  1016. union mpi3_version_union current_svn;
  1017. __le32 reserved14;
  1018. __le32 current_key[128];
  1019. union mpi3_iounit8_digest digest[MPI3_IOUNIT8_DIGEST_MAX];
  1020. };
  1021. #define MPI3_IOUNIT8_PAGEVERSION (0x00)
  1022. #define MPI3_IOUNIT8_SBMODE_SECURE_DEBUG (0x04)
  1023. #define MPI3_IOUNIT8_SBMODE_HARD_SECURE (0x02)
  1024. #define MPI3_IOUNIT8_SBMODE_CONFIG_SECURE (0x01)
  1025. #define MPI3_IOUNIT8_SBSTATE_SVN_UPDATE_PENDING (0x04)
  1026. #define MPI3_IOUNIT8_SBSTATE_KEY_UPDATE_PENDING (0x02)
  1027. #define MPI3_IOUNIT8_SBSTATE_SECURE_BOOT_ENABLED (0x01)
  1028. #define MPI3_IOUNIT8_SBMODE_CURRENT_KEY_IOUNIT17 (0x10)
  1029. #define MPI3_IOUNIT8_SBMODE_HARD_SECURE_RECERTIFIED (0x08)
  1030. struct mpi3_io_unit_page9 {
  1031. struct mpi3_config_page_header header;
  1032. __le32 flags;
  1033. __le16 first_device;
  1034. __le16 reserved0e;
  1035. };
  1036. #define MPI3_IOUNIT9_PAGEVERSION (0x00)
  1037. #define MPI3_IOUNIT9_FLAGS_UBM_ENCLOSURE_ORDER_MASK (0x00000006)
  1038. #define MPI3_IOUNIT9_FLAGS_UBM_ENCLOSURE_ORDER_SHIFT (1)
  1039. #define MPI3_IOUNIT9_FLAGS_UBM_ENCLOSURE_ORDER_NONE (0x00000000)
  1040. #define MPI3_IOUNIT9_FLAGS_UBM_ENCLOSURE_ORDER_RECEPTACLE (0x00000002)
  1041. #define MPI3_IOUNIT9_FLAGS_UBM_ENCLOSURE_ORDER_BACKPLANE_TYPE (0x00000004)
  1042. #define MPI3_IOUNIT9_FLAGS_VDFIRST_ENABLED (0x00000001)
  1043. #define MPI3_IOUNIT9_FIRSTDEVICE_UNKNOWN (0xffff)
  1044. #define MPI3_IOUNIT9_FIRSTDEVICE_IN_DRIVER_PAGE_0 (0xfffe)
  1045. struct mpi3_io_unit_page10 {
  1046. struct mpi3_config_page_header header;
  1047. u8 flags;
  1048. u8 reserved09[3];
  1049. __le32 silicon_id;
  1050. u8 fw_version_minor;
  1051. u8 fw_version_major;
  1052. u8 hw_version_minor;
  1053. u8 hw_version_major;
  1054. u8 part_number[16];
  1055. };
  1056. #define MPI3_IOUNIT10_PAGEVERSION (0x00)
  1057. #define MPI3_IOUNIT10_FLAGS_VALID (0x01)
  1058. #define MPI3_IOUNIT10_FLAGS_ACTIVEID_MASK (0x02)
  1059. #define MPI3_IOUNIT10_FLAGS_ACTIVEID_FIRST_REGION (0x00)
  1060. #define MPI3_IOUNIT10_FLAGS_ACTIVEID_SECOND_REGION (0x02)
  1061. #define MPI3_IOUNIT10_FLAGS_PBLP_EXPECTED (0x80)
  1062. #ifndef MPI3_IOUNIT11_PROFILE_MAX
  1063. #define MPI3_IOUNIT11_PROFILE_MAX (1)
  1064. #endif
  1065. struct mpi3_iounit11_profile {
  1066. u8 profile_identifier;
  1067. u8 reserved01[3];
  1068. __le16 max_vds;
  1069. __le16 max_host_pds;
  1070. __le16 max_adv_host_pds;
  1071. __le16 max_raid_pds;
  1072. __le16 max_nvme;
  1073. __le16 max_outstanding_requests;
  1074. __le16 subsystem_id;
  1075. __le16 reserved12;
  1076. __le32 reserved14[2];
  1077. };
  1078. struct mpi3_io_unit_page11 {
  1079. struct mpi3_config_page_header header;
  1080. __le32 reserved08;
  1081. u8 num_profiles;
  1082. u8 current_profile_identifier;
  1083. __le16 reserved0e;
  1084. struct mpi3_iounit11_profile profile[MPI3_IOUNIT11_PROFILE_MAX];
  1085. };
  1086. #define MPI3_IOUNIT11_PAGEVERSION (0x00)
  1087. #ifndef MPI3_IOUNIT12_BUCKET_MAX
  1088. #define MPI3_IOUNIT12_BUCKET_MAX (1)
  1089. #endif
  1090. struct mpi3_iounit12_bucket {
  1091. u8 coalescing_depth;
  1092. u8 coalescing_timeout;
  1093. __le16 io_count_low_boundary;
  1094. __le32 reserved04;
  1095. };
  1096. struct mpi3_io_unit_page12 {
  1097. struct mpi3_config_page_header header;
  1098. __le32 flags;
  1099. __le32 reserved0c[4];
  1100. u8 num_buckets;
  1101. u8 reserved1d[3];
  1102. struct mpi3_iounit12_bucket bucket[MPI3_IOUNIT12_BUCKET_MAX];
  1103. };
  1104. #define MPI3_IOUNIT12_PAGEVERSION (0x00)
  1105. #define MPI3_IOUNIT12_FLAGS_NUMPASSES_MASK (0x00000300)
  1106. #define MPI3_IOUNIT12_FLAGS_NUMPASSES_SHIFT (8)
  1107. #define MPI3_IOUNIT12_FLAGS_NUMPASSES_8 (0x00000000)
  1108. #define MPI3_IOUNIT12_FLAGS_NUMPASSES_16 (0x00000100)
  1109. #define MPI3_IOUNIT12_FLAGS_NUMPASSES_32 (0x00000200)
  1110. #define MPI3_IOUNIT12_FLAGS_NUMPASSES_64 (0x00000300)
  1111. #define MPI3_IOUNIT12_FLAGS_PASSPERIOD_MASK (0x00000003)
  1112. #define MPI3_IOUNIT12_FLAGS_PASSPERIOD_DISABLED (0x00000000)
  1113. #define MPI3_IOUNIT12_FLAGS_PASSPERIOD_500US (0x00000001)
  1114. #define MPI3_IOUNIT12_FLAGS_PASSPERIOD_1MS (0x00000002)
  1115. #define MPI3_IOUNIT12_FLAGS_PASSPERIOD_2MS (0x00000003)
  1116. #ifndef MPI3_IOUNIT13_FUNC_MAX
  1117. #define MPI3_IOUNIT13_FUNC_MAX (1)
  1118. #endif
  1119. struct mpi3_iounit13_allowed_function {
  1120. __le16 sub_function;
  1121. u8 function_code;
  1122. u8 function_flags;
  1123. };
  1124. #define MPI3_IOUNIT13_FUNCTION_FLAGS_ADMIN_BLOCKED (0x04)
  1125. #define MPI3_IOUNIT13_FUNCTION_FLAGS_OOB_BLOCKED (0x02)
  1126. #define MPI3_IOUNIT13_FUNCTION_FLAGS_CHECK_SUBFUNCTION_ENABLED (0x01)
  1127. struct mpi3_io_unit_page13 {
  1128. struct mpi3_config_page_header header;
  1129. __le16 flags;
  1130. __le16 reserved0a;
  1131. u8 num_allowed_functions;
  1132. u8 reserved0d[3];
  1133. struct mpi3_iounit13_allowed_function allowed_function[MPI3_IOUNIT13_FUNC_MAX];
  1134. };
  1135. #define MPI3_IOUNIT13_PAGEVERSION (0x00)
  1136. #define MPI3_IOUNIT13_FLAGS_ADMIN_BLOCKED (0x0002)
  1137. #define MPI3_IOUNIT13_FLAGS_OOB_BLOCKED (0x0001)
  1138. #ifndef MPI3_IOUNIT14_MD_MAX
  1139. #define MPI3_IOUNIT14_MD_MAX (1)
  1140. #endif
  1141. struct mpi3_iounit14_pagemetadata {
  1142. u8 page_type;
  1143. u8 page_number;
  1144. u8 reserved02;
  1145. u8 page_flags;
  1146. };
  1147. #define MPI3_IOUNIT14_PAGEMETADATA_PAGEFLAGS_OOBWRITE_ALLOWED (0x02)
  1148. #define MPI3_IOUNIT14_PAGEMETADATA_PAGEFLAGS_HOSTWRITE_ALLOWED (0x01)
  1149. struct mpi3_io_unit_page14 {
  1150. struct mpi3_config_page_header header;
  1151. u8 flags;
  1152. u8 reserved09[3];
  1153. u8 num_pages;
  1154. u8 reserved0d[3];
  1155. struct mpi3_iounit14_pagemetadata page_metadata[MPI3_IOUNIT14_MD_MAX];
  1156. };
  1157. #define MPI3_IOUNIT14_PAGEVERSION (0x00)
  1158. #define MPI3_IOUNIT14_FLAGS_READONLY (0x01)
  1159. #ifndef MPI3_IOUNIT15_PBD_MAX
  1160. #define MPI3_IOUNIT15_PBD_MAX (1)
  1161. #endif
  1162. struct mpi3_io_unit_page15 {
  1163. struct mpi3_config_page_header header;
  1164. u8 flags;
  1165. u8 reserved09[3];
  1166. __le32 reserved0c;
  1167. u8 power_budgeting_capability;
  1168. u8 reserved11[3];
  1169. u8 num_power_budget_data;
  1170. u8 reserved15[3];
  1171. __le32 power_budget_data[MPI3_IOUNIT15_PBD_MAX];
  1172. };
  1173. #define MPI3_IOUNIT15_PAGEVERSION (0x00)
  1174. #define MPI3_IOUNIT15_FLAGS_EPRINIT_INITREQUIRED (0x04)
  1175. #define MPI3_IOUNIT15_FLAGS_EPRSUPPORT_MASK (0x03)
  1176. #define MPI3_IOUNIT15_FLAGS_EPRSUPPORT_NOT_SUPPORTED (0x00)
  1177. #define MPI3_IOUNIT15_FLAGS_EPRSUPPORT_WITHOUT_POWER_BRAKE_GPIO (0x01)
  1178. #define MPI3_IOUNIT15_FLAGS_EPRSUPPORT_WITH_POWER_BRAKE_GPIO (0x02)
  1179. #define MPI3_IOUNIT15_NUMPOWERBUDGETDATA_POWER_BUDGETING_DISABLED (0x00)
  1180. struct mpi3_io_unit_page17 {
  1181. struct mpi3_config_page_header header;
  1182. u8 num_instances;
  1183. u8 instance;
  1184. __le16 reserved0a;
  1185. __le32 reserved0c[4];
  1186. __le16 key_length;
  1187. u8 encryption_algorithm;
  1188. u8 reserved1f;
  1189. __le32 current_key[];
  1190. };
  1191. #define MPI3_IOUNIT17_PAGEVERSION (0x00)
  1192. struct mpi3_ioc_page0 {
  1193. struct mpi3_config_page_header header;
  1194. __le32 reserved08;
  1195. __le16 vendor_id;
  1196. __le16 device_id;
  1197. u8 revision_id;
  1198. u8 reserved11[3];
  1199. __le32 class_code;
  1200. __le16 subsystem_vendor_id;
  1201. __le16 subsystem_id;
  1202. };
  1203. #define MPI3_IOC0_PAGEVERSION (0x00)
  1204. struct mpi3_ioc_page1 {
  1205. struct mpi3_config_page_header header;
  1206. __le32 coalescing_timeout;
  1207. u8 coalescing_depth;
  1208. u8 obsolete;
  1209. __le16 reserved0e;
  1210. };
  1211. #define MPI3_IOC1_PAGEVERSION (0x00)
  1212. #ifndef MPI3_IOC2_EVENTMASK_WORDS
  1213. #define MPI3_IOC2_EVENTMASK_WORDS (4)
  1214. #endif
  1215. struct mpi3_ioc_page2 {
  1216. struct mpi3_config_page_header header;
  1217. __le32 reserved08;
  1218. __le16 sas_broadcast_primitive_masks;
  1219. __le16 sas_notify_primitive_masks;
  1220. __le32 event_masks[MPI3_IOC2_EVENTMASK_WORDS];
  1221. };
  1222. #define MPI3_IOC2_PAGEVERSION (0x00)
  1223. #define MPI3_DRIVER_FLAGS_ADMINRAIDPD_BLOCKED (0x0010)
  1224. #define MPI3_DRIVER_FLAGS_OOBRAIDPD_BLOCKED (0x0008)
  1225. #define MPI3_DRIVER_FLAGS_OOBRAIDVD_BLOCKED (0x0004)
  1226. #define MPI3_DRIVER_FLAGS_OOBADVHOSTPD_BLOCKED (0x0002)
  1227. #define MPI3_DRIVER_FLAGS_OOBHOSTPD_BLOCKED (0x0001)
  1228. struct mpi3_allowed_cmd_scsi {
  1229. __le16 service_action;
  1230. u8 operation_code;
  1231. u8 command_flags;
  1232. };
  1233. struct mpi3_allowed_cmd_ata {
  1234. u8 subcommand;
  1235. u8 reserved01;
  1236. u8 command;
  1237. u8 command_flags;
  1238. };
  1239. struct mpi3_allowed_cmd_nvme {
  1240. u8 reserved00;
  1241. u8 nvme_cmd_flags;
  1242. u8 op_code;
  1243. u8 command_flags;
  1244. };
  1245. #define MPI3_DRIVER_ALLOWEDCMD_NVMECMDFLAGS_SUBQ_TYPE_MASK (0x80)
  1246. #define MPI3_DRIVER_ALLOWEDCMD_NVMECMDFLAGS_SUBQ_TYPE_IO (0x00)
  1247. #define MPI3_DRIVER_ALLOWEDCMD_NVMECMDFLAGS_SUBQ_TYPE_ADMIN (0x80)
  1248. #define MPI3_DRIVER_ALLOWEDCMD_NVMECMDFLAGS_CMDSET_MASK (0x3f)
  1249. #define MPI3_DRIVER_ALLOWEDCMD_NVMECMDFLAGS_CMDSET_NVM (0x00)
  1250. union mpi3_allowed_cmd {
  1251. struct mpi3_allowed_cmd_scsi scsi;
  1252. struct mpi3_allowed_cmd_ata ata;
  1253. struct mpi3_allowed_cmd_nvme nvme;
  1254. };
  1255. #define MPI3_DRIVER_ALLOWEDCMD_CMDFLAGS_ADMINRAIDPD_BLOCKED (0x20)
  1256. #define MPI3_DRIVER_ALLOWEDCMD_CMDFLAGS_OOBRAIDPD_BLOCKED (0x10)
  1257. #define MPI3_DRIVER_ALLOWEDCMD_CMDFLAGS_OOBRAIDVD_BLOCKED (0x08)
  1258. #define MPI3_DRIVER_ALLOWEDCMD_CMDFLAGS_OOBADVHOSTPD_BLOCKED (0x04)
  1259. #define MPI3_DRIVER_ALLOWEDCMD_CMDFLAGS_OOBHOSTPD_BLOCKED (0x02)
  1260. #define MPI3_DRIVER_ALLOWEDCMD_CMDFLAGS_CHECKSUBCMD_ENABLED (0x01)
  1261. #ifndef MPI3_ALLOWED_CMDS_MAX
  1262. #define MPI3_ALLOWED_CMDS_MAX (1)
  1263. #endif
  1264. struct mpi3_driver_page0 {
  1265. struct mpi3_config_page_header header;
  1266. __le32 bsd_options;
  1267. u8 ssu_timeout;
  1268. u8 io_timeout;
  1269. u8 tur_retries;
  1270. u8 tur_interval;
  1271. u8 reserved10;
  1272. u8 security_key_timeout;
  1273. __le16 first_device;
  1274. __le32 reserved14;
  1275. __le32 reserved18;
  1276. };
  1277. #define MPI3_DRIVER0_PAGEVERSION (0x00)
  1278. #define MPI3_DRIVER0_BSDOPTS_DEVICEEXPOSURE_DISABLE (0x00000020)
  1279. #define MPI3_DRIVER0_BSDOPTS_WRITECACHE_DISABLE (0x00000010)
  1280. #define MPI3_DRIVER0_BSDOPTS_HEADLESS_MODE_ENABLE (0x00000008)
  1281. #define MPI3_DRIVER0_BSDOPTS_DIS_HII_CONFIG_UTIL (0x00000004)
  1282. #define MPI3_DRIVER0_BSDOPTS_REGISTRATION_MASK (0x00000003)
  1283. #define MPI3_DRIVER0_BSDOPTS_REGISTRATION_IOC_AND_DEVS (0x00000000)
  1284. #define MPI3_DRIVER0_BSDOPTS_REGISTRATION_IOC_ONLY (0x00000001)
  1285. #define MPI3_DRIVER0_BSDOPTS_REGISTRATION_IOC_AND_INTERNAL_DEVS (0x00000002)
  1286. #define MPI3_DRIVER0_FIRSTDEVICE_IGNORE1 (0x0000)
  1287. #define MPI3_DRIVER0_FIRSTDEVICE_IGNORE2 (0xffff)
  1288. struct mpi3_driver_page1 {
  1289. struct mpi3_config_page_header header;
  1290. __le32 flags;
  1291. u8 time_stamp_update;
  1292. u8 reserved0d[3];
  1293. __le16 host_diag_trace_max_size;
  1294. __le16 host_diag_trace_min_size;
  1295. __le16 host_diag_trace_decrement_size;
  1296. __le16 reserved16;
  1297. __le16 host_diag_fw_max_size;
  1298. __le16 host_diag_fw_min_size;
  1299. __le16 host_diag_fw_decrement_size;
  1300. __le16 reserved1e;
  1301. __le16 host_diag_driver_max_size;
  1302. __le16 host_diag_driver_min_size;
  1303. __le16 host_diag_driver_decrement_size;
  1304. __le16 reserved26;
  1305. };
  1306. #define MPI3_DRIVER1_PAGEVERSION (0x00)
  1307. #ifndef MPI3_DRIVER2_TRIGGER_MAX
  1308. #define MPI3_DRIVER2_TRIGGER_MAX (1)
  1309. #endif
  1310. struct mpi3_driver2_trigger_event {
  1311. u8 type;
  1312. u8 flags;
  1313. u8 reserved02;
  1314. u8 event;
  1315. __le32 reserved04[3];
  1316. };
  1317. struct mpi3_driver2_trigger_scsi_sense {
  1318. u8 type;
  1319. u8 flags;
  1320. __le16 reserved02;
  1321. u8 ascq;
  1322. u8 asc;
  1323. u8 sense_key;
  1324. u8 reserved07;
  1325. __le32 reserved08[2];
  1326. };
  1327. #define MPI3_DRIVER2_TRIGGER_SCSI_SENSE_ASCQ_MATCH_ALL (0xff)
  1328. #define MPI3_DRIVER2_TRIGGER_SCSI_SENSE_ASC_MATCH_ALL (0xff)
  1329. #define MPI3_DRIVER2_TRIGGER_SCSI_SENSE_SENSE_KEY_MATCH_ALL (0xff)
  1330. struct mpi3_driver2_trigger_reply {
  1331. u8 type;
  1332. u8 flags;
  1333. __le16 ioc_status;
  1334. __le32 ioc_log_info;
  1335. __le32 ioc_log_info_mask;
  1336. __le32 reserved0c;
  1337. };
  1338. #define MPI3_DRIVER2_TRIGGER_REPLY_IOCSTATUS_MATCH_ALL (0xffff)
  1339. union mpi3_driver2_trigger_element {
  1340. struct mpi3_driver2_trigger_event event;
  1341. struct mpi3_driver2_trigger_scsi_sense scsi_sense;
  1342. struct mpi3_driver2_trigger_reply reply;
  1343. };
  1344. #define MPI3_DRIVER2_TRIGGER_TYPE_EVENT (0x00)
  1345. #define MPI3_DRIVER2_TRIGGER_TYPE_SCSI_SENSE (0x01)
  1346. #define MPI3_DRIVER2_TRIGGER_TYPE_REPLY (0x02)
  1347. #define MPI3_DRIVER2_TRIGGER_FLAGS_DIAG_TRACE_RELEASE (0x02)
  1348. #define MPI3_DRIVER2_TRIGGER_FLAGS_DIAG_FW_RELEASE (0x01)
  1349. struct mpi3_driver_page2 {
  1350. struct mpi3_config_page_header header;
  1351. __le64 global_trigger;
  1352. __le32 reserved10[3];
  1353. u8 num_triggers;
  1354. u8 reserved1d[3];
  1355. union mpi3_driver2_trigger_element trigger[MPI3_DRIVER2_TRIGGER_MAX];
  1356. };
  1357. #define MPI3_DRIVER2_PAGEVERSION (0x00)
  1358. #define MPI3_DRIVER2_GLOBALTRIGGER_DIAG_TRACE_RELEASE (0x8000000000000000ULL)
  1359. #define MPI3_DRIVER2_GLOBALTRIGGER_DIAG_FW_RELEASE (0x4000000000000000ULL)
  1360. #define MPI3_DRIVER2_GLOBALTRIGGER_SNAPDUMP_ENABLED (0x2000000000000000ULL)
  1361. #define MPI3_DRIVER2_GLOBALTRIGGER_POST_DIAG_TRACE_DISABLED (0x1000000000000000ULL)
  1362. #define MPI3_DRIVER2_GLOBALTRIGGER_POST_DIAG_FW_DISABLED (0x0800000000000000ULL)
  1363. #define MPI3_DRIVER2_GLOBALTRIGGER_DEVICE_REMOVAL_ENABLED (0x0000000000000004ULL)
  1364. #define MPI3_DRIVER2_GLOBALTRIGGER_TASK_MANAGEMENT_ENABLED (0x0000000000000002ULL)
  1365. struct mpi3_driver_page10 {
  1366. struct mpi3_config_page_header header;
  1367. __le16 flags;
  1368. __le16 reserved0a;
  1369. u8 num_allowed_commands;
  1370. u8 reserved0d[3];
  1371. union mpi3_allowed_cmd allowed_command[MPI3_ALLOWED_CMDS_MAX];
  1372. };
  1373. #define MPI3_DRIVER10_PAGEVERSION (0x00)
  1374. struct mpi3_driver_page20 {
  1375. struct mpi3_config_page_header header;
  1376. __le16 flags;
  1377. __le16 reserved0a;
  1378. u8 num_allowed_commands;
  1379. u8 reserved0d[3];
  1380. union mpi3_allowed_cmd allowed_command[MPI3_ALLOWED_CMDS_MAX];
  1381. };
  1382. #define MPI3_DRIVER20_PAGEVERSION (0x00)
  1383. struct mpi3_driver_page30 {
  1384. struct mpi3_config_page_header header;
  1385. __le16 flags;
  1386. __le16 reserved0a;
  1387. u8 num_allowed_commands;
  1388. u8 reserved0d[3];
  1389. union mpi3_allowed_cmd allowed_command[MPI3_ALLOWED_CMDS_MAX];
  1390. };
  1391. #define MPI3_DRIVER30_PAGEVERSION (0x00)
  1392. union mpi3_security_mac {
  1393. __le32 dword[16];
  1394. __le16 word[32];
  1395. u8 byte[64];
  1396. };
  1397. union mpi3_security_nonce {
  1398. __le32 dword[16];
  1399. __le16 word[32];
  1400. u8 byte[64];
  1401. };
  1402. union mpi3_security_root_digest {
  1403. __le32 dword[16];
  1404. __le16 word[32];
  1405. u8 byte[64];
  1406. };
  1407. union mpi3_security0_cert_chain {
  1408. __le32 dword[1024];
  1409. __le16 word[2048];
  1410. u8 byte[4096];
  1411. };
  1412. struct mpi3_security_page0 {
  1413. struct mpi3_config_page_header header;
  1414. u8 slot_num_group;
  1415. u8 slot_num;
  1416. __le16 cert_chain_length;
  1417. u8 cert_chain_flags;
  1418. u8 reserved0d[3];
  1419. __le32 base_asym_algo;
  1420. __le32 base_hash_algo;
  1421. __le32 reserved18[4];
  1422. union mpi3_security_mac mac;
  1423. union mpi3_security_nonce nonce;
  1424. union mpi3_security0_cert_chain certificate_chain;
  1425. };
  1426. #define MPI3_SECURITY0_PAGEVERSION (0x00)
  1427. #define MPI3_SECURITY0_CERTCHAIN_FLAGS_AUTH_API_MASK (0x0e)
  1428. #define MPI3_SECURITY0_CERTCHAIN_FLAGS_AUTH_API_UNUSED (0x00)
  1429. #define MPI3_SECURITY0_CERTCHAIN_FLAGS_AUTH_API_CERBERUS (0x02)
  1430. #define MPI3_SECURITY0_CERTCHAIN_FLAGS_AUTH_API_SPDM (0x04)
  1431. #define MPI3_SECURITY0_CERTCHAIN_FLAGS_SEALED (0x01)
  1432. #ifndef MPI3_SECURITY1_KEY_RECORD_MAX
  1433. #define MPI3_SECURITY1_KEY_RECORD_MAX 1
  1434. #endif
  1435. #ifndef MPI3_SECURITY1_PAD_MAX
  1436. #define MPI3_SECURITY1_PAD_MAX 4
  1437. #endif
  1438. union mpi3_security1_key_data {
  1439. __le32 dword[128];
  1440. __le16 word[256];
  1441. u8 byte[512];
  1442. };
  1443. struct mpi3_security1_key_record {
  1444. u8 flags;
  1445. u8 consumer;
  1446. __le16 key_data_size;
  1447. __le32 additional_key_data;
  1448. __le32 reserved08[2];
  1449. union mpi3_security1_key_data key_data;
  1450. };
  1451. #define MPI3_SECURITY1_KEY_RECORD_FLAGS_TYPE_MASK (0x1f)
  1452. #define MPI3_SECURITY1_KEY_RECORD_FLAGS_TYPE_NOT_VALID (0x00)
  1453. #define MPI3_SECURITY1_KEY_RECORD_FLAGS_TYPE_HMAC (0x01)
  1454. #define MPI3_SECURITY1_KEY_RECORD_FLAGS_TYPE_AES (0x02)
  1455. #define MPI3_SECURITY1_KEY_RECORD_FLAGS_TYPE_ECDSA_PRIVATE (0x03)
  1456. #define MPI3_SECURITY1_KEY_RECORD_FLAGS_TYPE_ECDSA_PUBLIC (0x04)
  1457. #define MPI3_SECURITY1_KEY_RECORD_CONSUMER_NOT_VALID (0x00)
  1458. #define MPI3_SECURITY1_KEY_RECORD_CONSUMER_SAFESTORE (0x01)
  1459. #define MPI3_SECURITY1_KEY_RECORD_CONSUMER_CERT_CHAIN (0x02)
  1460. #define MPI3_SECURITY1_KEY_RECORD_CONSUMER_DEVICE_KEY (0x03)
  1461. #define MPI3_SECURITY1_KEY_RECORD_CONSUMER_CACHE_OFFLOAD (0x04)
  1462. struct mpi3_security_page1 {
  1463. struct mpi3_config_page_header header;
  1464. __le32 reserved08[2];
  1465. union mpi3_security_mac mac;
  1466. union mpi3_security_nonce nonce;
  1467. u8 num_keys;
  1468. u8 reserved91[3];
  1469. __le32 reserved94[3];
  1470. struct mpi3_security1_key_record key_record[MPI3_SECURITY1_KEY_RECORD_MAX];
  1471. u8 pad[MPI3_SECURITY1_PAD_MAX];
  1472. };
  1473. #define MPI3_SECURITY1_PAGEVERSION (0x00)
  1474. #ifndef MPI3_SECURITY2_TRUSTED_ROOT_MAX
  1475. #define MPI3_SECURITY2_TRUSTED_ROOT_MAX 1
  1476. #endif
  1477. struct mpi3_security2_trusted_root {
  1478. u8 level;
  1479. u8 hash_algorithm;
  1480. __le16 trusted_root_flags;
  1481. __le32 reserved04[3];
  1482. union mpi3_security_root_digest root_digest;
  1483. };
  1484. #define MPI3_SECURITY2_TRUSTEDROOT_TRUSTEDROOTFLAGS_HASHALGOSOURCE_MASK (0x0006)
  1485. #define MPI3_SECURITY2_TRUSTEDROOT_TRUSTEDROOTFLAGS_HASHALGOSOURCE_SHIFT (1)
  1486. #define MPI3_SECURITY2_TRUSTEDROOT_TRUSTEDROOTFLAGS_HASHALGOSOURCE_HA_FIELD (0x0000)
  1487. #define MPI3_SECURITY2_TRUSTEDROOT_TRUSTEDROOTFLAGS_HASHALGOSOURCE_AKI (0x0002)
  1488. #define MPI3_SECURITY2_TRUSTEDROOT_TRUSTEDROOTFLAGS_USERPROVISIONED_YES (0x0001)
  1489. struct mpi3_security_page2 {
  1490. struct mpi3_config_page_header header;
  1491. __le32 reserved08[2];
  1492. union mpi3_security_mac mac;
  1493. union mpi3_security_nonce nonce;
  1494. __le32 reserved90[3];
  1495. u8 num_roots;
  1496. u8 reserved9d[3];
  1497. struct mpi3_security2_trusted_root trusted_root[MPI3_SECURITY2_TRUSTED_ROOT_MAX];
  1498. };
  1499. #define MPI3_SECURITY2_PAGEVERSION (0x00)
  1500. struct mpi3_sas_io_unit0_phy_data {
  1501. u8 io_unit_port;
  1502. u8 port_flags;
  1503. u8 phy_flags;
  1504. u8 negotiated_link_rate;
  1505. __le16 controller_phy_device_info;
  1506. __le16 reserved06;
  1507. __le16 attached_dev_handle;
  1508. __le16 controller_dev_handle;
  1509. __le32 discovery_status;
  1510. __le32 reserved10;
  1511. };
  1512. struct mpi3_sas_io_unit_page0 {
  1513. struct mpi3_config_page_header header;
  1514. __le32 reserved08;
  1515. u8 num_phys;
  1516. u8 init_status;
  1517. __le16 reserved0e;
  1518. struct mpi3_sas_io_unit0_phy_data phy_data[];
  1519. };
  1520. #define MPI3_SASIOUNIT0_PAGEVERSION (0x00)
  1521. #define MPI3_SASIOUNIT0_INITSTATUS_NO_ERRORS (0x00)
  1522. #define MPI3_SASIOUNIT0_INITSTATUS_NEEDS_INITIALIZATION (0x01)
  1523. #define MPI3_SASIOUNIT0_INITSTATUS_NO_TARGETS_ALLOCATED (0x02)
  1524. #define MPI3_SASIOUNIT0_INITSTATUS_BAD_NUM_PHYS (0x04)
  1525. #define MPI3_SASIOUNIT0_INITSTATUS_UNSUPPORTED_CONFIG (0x05)
  1526. #define MPI3_SASIOUNIT0_INITSTATUS_HOST_PHYS_ENABLED (0x06)
  1527. #define MPI3_SASIOUNIT0_INITSTATUS_PRODUCT_SPECIFIC_MIN (0xf0)
  1528. #define MPI3_SASIOUNIT0_INITSTATUS_PRODUCT_SPECIFIC_MAX (0xff)
  1529. #define MPI3_SASIOUNIT0_PORTFLAGS_DISC_IN_PROGRESS (0x08)
  1530. #define MPI3_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG_MASK (0x03)
  1531. #define MPI3_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG_IOUNIT1 (0x00)
  1532. #define MPI3_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG_DYNAMIC (0x01)
  1533. #define MPI3_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG_BACKPLANE (0x02)
  1534. #define MPI3_SASIOUNIT0_PHYFLAGS_INIT_PERSIST_CONNECT (0x40)
  1535. #define MPI3_SASIOUNIT0_PHYFLAGS_TARG_PERSIST_CONNECT (0x20)
  1536. #define MPI3_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1537. #define MPI3_SASIOUNIT0_PHYFLAGS_VIRTUAL_PHY (0x02)
  1538. #define MPI3_SASIOUNIT0_PHYFLAGS_HOST_PHY (0x01)
  1539. struct mpi3_sas_io_unit1_phy_data {
  1540. u8 io_unit_port;
  1541. u8 port_flags;
  1542. u8 phy_flags;
  1543. u8 max_min_link_rate;
  1544. __le16 controller_phy_device_info;
  1545. __le16 max_target_port_connect_time;
  1546. __le32 reserved08;
  1547. };
  1548. struct mpi3_sas_io_unit_page1 {
  1549. struct mpi3_config_page_header header;
  1550. __le16 control_flags;
  1551. __le16 sas_narrow_max_queue_depth;
  1552. __le16 additional_control_flags;
  1553. __le16 sas_wide_max_queue_depth;
  1554. u8 num_phys;
  1555. u8 sata_max_q_depth;
  1556. __le16 reserved12;
  1557. struct mpi3_sas_io_unit1_phy_data phy_data[];
  1558. };
  1559. #define MPI3_SASIOUNIT1_PAGEVERSION (0x00)
  1560. #define MPI3_SASIOUNIT1_CONTROL_CONTROLLER_DEVICE_SELF_TEST (0x8000)
  1561. #define MPI3_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1562. #define MPI3_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1563. #define MPI3_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1564. #define MPI3_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1565. #define MPI3_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1566. #define MPI3_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1567. #define MPI3_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1568. #define MPI3_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1569. #define MPI3_SASIOUNIT1_CONTROL_HARD_RESET_MASK (0x0001)
  1570. #define MPI3_SASIOUNIT1_CONTROL_HARD_RESET_DEVICE_NAME (0x0000)
  1571. #define MPI3_SASIOUNIT1_CONTROL_HARD_RESET_SAS_ADDRESS (0x0001)
  1572. #define MPI3_SASIOUNIT1_ACONTROL_DA_PERSIST_CONNECT (0x0100)
  1573. #define MPI3_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1574. #define MPI3_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1575. #define MPI3_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1576. #define MPI3_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1577. #define MPI3_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1578. #define MPI3_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1579. #define MPI3_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1580. #define MPI3_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1581. #define MPI3_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1582. #define MPI3_SASIOUNIT1_PHYFLAGS_INIT_PERSIST_CONNECT (0x40)
  1583. #define MPI3_SASIOUNIT1_PHYFLAGS_TARG_PERSIST_CONNECT (0x20)
  1584. #define MPI3_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1585. #define MPI3_SASIOUNIT1_MMLR_MAX_RATE_MASK (0xf0)
  1586. #define MPI3_SASIOUNIT1_MMLR_MAX_RATE_SHIFT (4)
  1587. #define MPI3_SASIOUNIT1_MMLR_MAX_RATE_6_0 (0xa0)
  1588. #define MPI3_SASIOUNIT1_MMLR_MAX_RATE_12_0 (0xb0)
  1589. #define MPI3_SASIOUNIT1_MMLR_MAX_RATE_22_5 (0xc0)
  1590. #define MPI3_SASIOUNIT1_MMLR_MIN_RATE_MASK (0x0f)
  1591. #define MPI3_SASIOUNIT1_MMLR_MIN_RATE_6_0 (0x0a)
  1592. #define MPI3_SASIOUNIT1_MMLR_MIN_RATE_12_0 (0x0b)
  1593. #define MPI3_SASIOUNIT1_MMLR_MIN_RATE_22_5 (0x0c)
  1594. struct mpi3_sas_io_unit2_phy_pm_settings {
  1595. u8 control_flags;
  1596. u8 reserved01;
  1597. __le16 inactivity_timer_exponent;
  1598. u8 sata_partial_timeout;
  1599. u8 reserved05;
  1600. u8 sata_slumber_timeout;
  1601. u8 reserved07;
  1602. u8 sas_partial_timeout;
  1603. u8 reserved09;
  1604. u8 sas_slumber_timeout;
  1605. u8 reserved0b;
  1606. };
  1607. #ifndef MPI3_SAS_IO_UNIT2_PHY_MAX
  1608. #define MPI3_SAS_IO_UNIT2_PHY_MAX (1)
  1609. #endif
  1610. struct mpi3_sas_io_unit_page2 {
  1611. struct mpi3_config_page_header header;
  1612. u8 num_phys;
  1613. u8 reserved09[3];
  1614. __le32 reserved0c;
  1615. struct mpi3_sas_io_unit2_phy_pm_settings sas_phy_power_management_settings[MPI3_SAS_IO_UNIT2_PHY_MAX];
  1616. };
  1617. #define MPI3_SASIOUNIT2_PAGEVERSION (0x00)
  1618. #define MPI3_SASIOUNIT2_CONTROL_SAS_SLUMBER_ENABLE (0x08)
  1619. #define MPI3_SASIOUNIT2_CONTROL_SAS_PARTIAL_ENABLE (0x04)
  1620. #define MPI3_SASIOUNIT2_CONTROL_SATA_SLUMBER_ENABLE (0x02)
  1621. #define MPI3_SASIOUNIT2_CONTROL_SATA_PARTIAL_ENABLE (0x01)
  1622. #define MPI3_SASIOUNIT2_ITE_SAS_SLUMBER_MASK (0x7000)
  1623. #define MPI3_SASIOUNIT2_ITE_SAS_SLUMBER_SHIFT (12)
  1624. #define MPI3_SASIOUNIT2_ITE_SAS_PARTIAL_MASK (0x0700)
  1625. #define MPI3_SASIOUNIT2_ITE_SAS_PARTIAL_SHIFT (8)
  1626. #define MPI3_SASIOUNIT2_ITE_SATA_SLUMBER_MASK (0x0070)
  1627. #define MPI3_SASIOUNIT2_ITE_SATA_SLUMBER_SHIFT (4)
  1628. #define MPI3_SASIOUNIT2_ITE_SATA_PARTIAL_MASK (0x0007)
  1629. #define MPI3_SASIOUNIT2_ITE_SATA_PARTIAL_SHIFT (0)
  1630. #define MPI3_SASIOUNIT2_ITE_EXP_TEN_SECONDS (7)
  1631. #define MPI3_SASIOUNIT2_ITE_EXP_ONE_SECOND (6)
  1632. #define MPI3_SASIOUNIT2_ITE_EXP_HUNDRED_MILLISECONDS (5)
  1633. #define MPI3_SASIOUNIT2_ITE_EXP_TEN_MILLISECONDS (4)
  1634. #define MPI3_SASIOUNIT2_ITE_EXP_ONE_MILLISECOND (3)
  1635. #define MPI3_SASIOUNIT2_ITE_EXP_HUNDRED_MICROSECONDS (2)
  1636. #define MPI3_SASIOUNIT2_ITE_EXP_TEN_MICROSECONDS (1)
  1637. #define MPI3_SASIOUNIT2_ITE_EXP_ONE_MICROSECOND (0)
  1638. struct mpi3_sas_io_unit_page3 {
  1639. struct mpi3_config_page_header header;
  1640. __le32 reserved08;
  1641. __le32 power_management_capabilities;
  1642. };
  1643. #define MPI3_SASIOUNIT3_PAGEVERSION (0x00)
  1644. #define MPI3_SASIOUNIT3_PM_HOST_SAS_SLUMBER_MODE (0x00000800)
  1645. #define MPI3_SASIOUNIT3_PM_HOST_SAS_PARTIAL_MODE (0x00000400)
  1646. #define MPI3_SASIOUNIT3_PM_HOST_SATA_SLUMBER_MODE (0x00000200)
  1647. #define MPI3_SASIOUNIT3_PM_HOST_SATA_PARTIAL_MODE (0x00000100)
  1648. #define MPI3_SASIOUNIT3_PM_IOUNIT_SAS_SLUMBER_MODE (0x00000008)
  1649. #define MPI3_SASIOUNIT3_PM_IOUNIT_SAS_PARTIAL_MODE (0x00000004)
  1650. #define MPI3_SASIOUNIT3_PM_IOUNIT_SATA_SLUMBER_MODE (0x00000002)
  1651. #define MPI3_SASIOUNIT3_PM_IOUNIT_SATA_PARTIAL_MODE (0x00000001)
  1652. struct mpi3_sas_expander_page0 {
  1653. struct mpi3_config_page_header header;
  1654. u8 io_unit_port;
  1655. u8 report_gen_length;
  1656. __le16 enclosure_handle;
  1657. __le32 reserved0c;
  1658. __le64 sas_address;
  1659. __le32 discovery_status;
  1660. __le16 dev_handle;
  1661. __le16 parent_dev_handle;
  1662. __le16 expander_change_count;
  1663. __le16 expander_route_indexes;
  1664. u8 num_phys;
  1665. u8 sas_level;
  1666. __le16 flags;
  1667. __le16 stp_bus_inactivity_time_limit;
  1668. __le16 stp_max_connect_time_limit;
  1669. __le16 stp_smp_nexus_loss_time;
  1670. __le16 max_num_routed_sas_addresses;
  1671. __le64 active_zone_manager_sas_address;
  1672. __le16 zone_lock_inactivity_limit;
  1673. __le16 reserved3a;
  1674. u8 time_to_reduced_func;
  1675. u8 initial_time_to_reduced_func;
  1676. u8 max_reduced_func_time;
  1677. u8 exp_status;
  1678. };
  1679. #define MPI3_SASEXPANDER0_PAGEVERSION (0x00)
  1680. #define MPI3_SASEXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  1681. #define MPI3_SASEXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  1682. #define MPI3_SASEXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  1683. #define MPI3_SASEXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  1684. #define MPI3_SASEXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  1685. #define MPI3_SASEXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  1686. #define MPI3_SASEXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  1687. #define MPI3_SASEXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  1688. #define MPI3_SASEXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  1689. #define MPI3_SASEXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  1690. #define MPI3_SASEXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  1691. #define MPI3_SASEXPANDER0_ES_NOT_RESPONDING (0x02)
  1692. #define MPI3_SASEXPANDER0_ES_RESPONDING (0x03)
  1693. #define MPI3_SASEXPANDER0_ES_DELAY_NOT_RESPONDING (0x04)
  1694. struct mpi3_sas_expander_page1 {
  1695. struct mpi3_config_page_header header;
  1696. u8 io_unit_port;
  1697. u8 reserved09[3];
  1698. u8 num_phys;
  1699. u8 phy;
  1700. __le16 num_table_entries_programmed;
  1701. u8 programmed_link_rate;
  1702. u8 hw_link_rate;
  1703. __le16 attached_dev_handle;
  1704. __le32 phy_info;
  1705. __le16 attached_device_info;
  1706. __le16 reserved1a;
  1707. __le16 expander_dev_handle;
  1708. u8 change_count;
  1709. u8 negotiated_link_rate;
  1710. u8 phy_identifier;
  1711. u8 attached_phy_identifier;
  1712. u8 reserved22;
  1713. u8 discovery_info;
  1714. __le32 attached_phy_info;
  1715. u8 zone_group;
  1716. u8 self_config_status;
  1717. __le16 reserved2a;
  1718. __le16 slot;
  1719. __le16 slot_index;
  1720. };
  1721. #define MPI3_SASEXPANDER1_PAGEVERSION (0x00)
  1722. #define MPI3_SASEXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  1723. #define MPI3_SASEXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  1724. #define MPI3_SASEXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  1725. #ifndef MPI3_SASEXPANDER2_MAX_NUM_PHYS
  1726. #define MPI3_SASEXPANDER2_MAX_NUM_PHYS (1)
  1727. #endif
  1728. struct mpi3_sasexpander2_phy_element {
  1729. u8 link_change_count;
  1730. u8 reserved01;
  1731. __le16 rate_change_count;
  1732. __le32 reserved04;
  1733. };
  1734. struct mpi3_sas_expander_page2 {
  1735. struct mpi3_config_page_header header;
  1736. u8 num_phys;
  1737. u8 reserved09;
  1738. __le16 dev_handle;
  1739. __le32 reserved0c;
  1740. struct mpi3_sasexpander2_phy_element phy[MPI3_SASEXPANDER2_MAX_NUM_PHYS];
  1741. };
  1742. #define MPI3_SASEXPANDER2_PAGEVERSION (0x00)
  1743. struct mpi3_sas_port_page0 {
  1744. struct mpi3_config_page_header header;
  1745. u8 port_number;
  1746. u8 reserved09;
  1747. u8 port_width;
  1748. u8 reserved0b;
  1749. u8 zone_group;
  1750. u8 reserved0d[3];
  1751. __le64 sas_address;
  1752. __le16 device_info;
  1753. __le16 reserved1a;
  1754. __le32 reserved1c;
  1755. };
  1756. #define MPI3_SASPORT0_PAGEVERSION (0x00)
  1757. struct mpi3_sas_phy_page0 {
  1758. struct mpi3_config_page_header header;
  1759. __le16 owner_dev_handle;
  1760. __le16 reserved0a;
  1761. __le16 attached_dev_handle;
  1762. u8 attached_phy_identifier;
  1763. u8 reserved0f;
  1764. __le32 attached_phy_info;
  1765. u8 programmed_link_rate;
  1766. u8 hw_link_rate;
  1767. u8 change_count;
  1768. u8 flags;
  1769. __le32 phy_info;
  1770. u8 negotiated_link_rate;
  1771. u8 reserved1d[3];
  1772. __le16 slot;
  1773. __le16 slot_index;
  1774. };
  1775. #define MPI3_SASPHY0_PAGEVERSION (0x00)
  1776. #define MPI3_SASPHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  1777. struct mpi3_sas_phy_page1 {
  1778. struct mpi3_config_page_header header;
  1779. __le32 reserved08;
  1780. __le32 invalid_dword_count;
  1781. __le32 running_disparity_error_count;
  1782. __le32 loss_dword_synch_count;
  1783. __le32 phy_reset_problem_count;
  1784. };
  1785. #define MPI3_SASPHY1_PAGEVERSION (0x00)
  1786. struct mpi3_sas_phy2_phy_event {
  1787. u8 phy_event_code;
  1788. u8 reserved01[3];
  1789. __le32 phy_event_info;
  1790. };
  1791. #ifndef MPI3_SAS_PHY2_PHY_EVENT_MAX
  1792. #define MPI3_SAS_PHY2_PHY_EVENT_MAX (1)
  1793. #endif
  1794. struct mpi3_sas_phy_page2 {
  1795. struct mpi3_config_page_header header;
  1796. __le32 reserved08;
  1797. u8 num_phy_events;
  1798. u8 reserved0d[3];
  1799. struct mpi3_sas_phy2_phy_event phy_event[MPI3_SAS_PHY2_PHY_EVENT_MAX];
  1800. };
  1801. #define MPI3_SASPHY2_PAGEVERSION (0x00)
  1802. struct mpi3_sas_phy3_phy_event_config {
  1803. u8 phy_event_code;
  1804. u8 reserved01[3];
  1805. u8 counter_type;
  1806. u8 threshold_window;
  1807. u8 time_units;
  1808. u8 reserved07;
  1809. __le32 event_threshold;
  1810. __le16 threshold_flags;
  1811. __le16 reserved0e;
  1812. };
  1813. #define MPI3_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  1814. #define MPI3_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  1815. #define MPI3_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  1816. #define MPI3_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  1817. #define MPI3_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  1818. #define MPI3_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  1819. #define MPI3_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  1820. #define MPI3_SASPHY3_EVENT_CODE_INV_SPL_PACKETS (0x07)
  1821. #define MPI3_SASPHY3_EVENT_CODE_LOSS_SPL_PACKET_SYNC (0x08)
  1822. #define MPI3_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  1823. #define MPI3_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  1824. #define MPI3_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  1825. #define MPI3_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  1826. #define MPI3_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  1827. #define MPI3_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  1828. #define MPI3_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  1829. #define MPI3_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  1830. #define MPI3_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  1831. #define MPI3_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  1832. #define MPI3_SASPHY3_EVENT_CODE_CONNECTION (0x2a)
  1833. #define MPI3_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2b)
  1834. #define MPI3_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2c)
  1835. #define MPI3_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2d)
  1836. #define MPI3_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2e)
  1837. #define MPI3_SASPHY3_EVENT_CODE_PERSIST_CONN (0x2f)
  1838. #define MPI3_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  1839. #define MPI3_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  1840. #define MPI3_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  1841. #define MPI3_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  1842. #define MPI3_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  1843. #define MPI3_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  1844. #define MPI3_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  1845. #define MPI3_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  1846. #define MPI3_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  1847. #define MPI3_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  1848. #define MPI3_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  1849. #define MPI3_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  1850. #define MPI3_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xd0)
  1851. #define MPI3_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xd1)
  1852. #define MPI3_SASPHY3_EVENT_CODE_RX_AIP (0xd2)
  1853. #define MPI3_SASPHY3_EVENT_CODE_LCARB_WAIT_TIME (0xd3)
  1854. #define MPI3_SASPHY3_EVENT_CODE_RCVD_CONN_RESP_WAIT_TIME (0xd4)
  1855. #define MPI3_SASPHY3_EVENT_CODE_LCCONN_TIME (0xd5)
  1856. #define MPI3_SASPHY3_EVENT_CODE_SSP_TX_START_TRANSMIT (0xd6)
  1857. #define MPI3_SASPHY3_EVENT_CODE_SATA_TX_START (0xd7)
  1858. #define MPI3_SASPHY3_EVENT_CODE_SMP_TX_START_TRANSMT (0xd8)
  1859. #define MPI3_SASPHY3_EVENT_CODE_TX_SMP_BREAK_CONN (0xd9)
  1860. #define MPI3_SASPHY3_EVENT_CODE_SSP_RX_START_RECEIVE (0xda)
  1861. #define MPI3_SASPHY3_EVENT_CODE_SATA_RX_START_RECEIVE (0xdb)
  1862. #define MPI3_SASPHY3_EVENT_CODE_SMP_RX_START_RECEIVE (0xdc)
  1863. #define MPI3_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  1864. #define MPI3_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  1865. #define MPI3_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  1866. #define MPI3_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  1867. #define MPI3_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  1868. #define MPI3_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  1869. #define MPI3_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  1870. #define MPI3_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  1871. #define MPI3_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  1872. #ifndef MPI3_SAS_PHY3_PHY_EVENT_MAX
  1873. #define MPI3_SAS_PHY3_PHY_EVENT_MAX (1)
  1874. #endif
  1875. struct mpi3_sas_phy_page3 {
  1876. struct mpi3_config_page_header header;
  1877. __le32 reserved08;
  1878. u8 num_phy_events;
  1879. u8 reserved0d[3];
  1880. struct mpi3_sas_phy3_phy_event_config phy_event_config[MPI3_SAS_PHY3_PHY_EVENT_MAX];
  1881. };
  1882. #define MPI3_SASPHY3_PAGEVERSION (0x00)
  1883. struct mpi3_sas_phy_page4 {
  1884. struct mpi3_config_page_header header;
  1885. u8 reserved08[3];
  1886. u8 flags;
  1887. u8 initial_frame[28];
  1888. };
  1889. #define MPI3_SASPHY4_PAGEVERSION (0x00)
  1890. #define MPI3_SASPHY4_FLAGS_FRAME_VALID (0x02)
  1891. #define MPI3_SASPHY4_FLAGS_SATA_FRAME (0x01)
  1892. #define MPI3_PCIE_LINK_RETIMERS_MASK (0x30)
  1893. #define MPI3_PCIE_LINK_RETIMERS_SHIFT (4)
  1894. #define MPI3_PCIE_NEG_LINK_RATE_MASK (0x0f)
  1895. #define MPI3_PCIE_NEG_LINK_RATE_UNKNOWN (0x00)
  1896. #define MPI3_PCIE_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1897. #define MPI3_PCIE_NEG_LINK_RATE_2_5 (0x02)
  1898. #define MPI3_PCIE_NEG_LINK_RATE_5_0 (0x03)
  1899. #define MPI3_PCIE_NEG_LINK_RATE_8_0 (0x04)
  1900. #define MPI3_PCIE_NEG_LINK_RATE_16_0 (0x05)
  1901. #define MPI3_PCIE_NEG_LINK_RATE_32_0 (0x06)
  1902. #define MPI3_PCIE_ASPM_ENABLE_NONE (0x0)
  1903. #define MPI3_PCIE_ASPM_ENABLE_L0S (0x1)
  1904. #define MPI3_PCIE_ASPM_ENABLE_L1 (0x2)
  1905. #define MPI3_PCIE_ASPM_ENABLE_L0S_L1 (0x3)
  1906. #define MPI3_PCIE_ASPM_SUPPORT_NONE (0x0)
  1907. #define MPI3_PCIE_ASPM_SUPPORT_L0S (0x1)
  1908. #define MPI3_PCIE_ASPM_SUPPORT_L1 (0x2)
  1909. #define MPI3_PCIE_ASPM_SUPPORT_L0S_L1 (0x3)
  1910. struct mpi3_pcie_io_unit0_phy_data {
  1911. u8 link;
  1912. u8 link_flags;
  1913. u8 phy_flags;
  1914. u8 negotiated_link_rate;
  1915. __le16 attached_dev_handle;
  1916. __le16 controller_dev_handle;
  1917. __le32 enumeration_status;
  1918. u8 io_unit_port;
  1919. u8 reserved0d[3];
  1920. };
  1921. #define MPI3_PCIEIOUNIT0_LINKFLAGS_CONFIG_SOURCE_MASK (0x10)
  1922. #define MPI3_PCIEIOUNIT0_LINKFLAGS_CONFIG_SOURCE_IOUNIT1 (0x00)
  1923. #define MPI3_PCIEIOUNIT0_LINKFLAGS_CONFIG_SOURCE_BKPLANE (0x10)
  1924. #define MPI3_PCIEIOUNIT0_LINKFLAGS_ENUM_IN_PROGRESS (0x08)
  1925. #define MPI3_PCIEIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1926. #define MPI3_PCIEIOUNIT0_PHYFLAGS_HOST_PHY (0x01)
  1927. #define MPI3_PCIEIOUNIT0_ES_MAX_SWITCH_DEPTH_EXCEEDED (0x80000000)
  1928. #define MPI3_PCIEIOUNIT0_ES_MAX_SWITCHES_EXCEEDED (0x40000000)
  1929. #define MPI3_PCIEIOUNIT0_ES_MAX_ENDPOINTS_EXCEEDED (0x20000000)
  1930. #define MPI3_PCIEIOUNIT0_ES_INSUFFICIENT_RESOURCES (0x10000000)
  1931. #ifndef MPI3_PCIE_IO_UNIT0_PHY_MAX
  1932. #define MPI3_PCIE_IO_UNIT0_PHY_MAX (1)
  1933. #endif
  1934. struct mpi3_pcie_io_unit_page0 {
  1935. struct mpi3_config_page_header header;
  1936. __le32 reserved08;
  1937. u8 num_phys;
  1938. u8 init_status;
  1939. u8 aspm;
  1940. u8 reserved0f;
  1941. struct mpi3_pcie_io_unit0_phy_data phy_data[MPI3_PCIE_IO_UNIT0_PHY_MAX];
  1942. };
  1943. #define MPI3_PCIEIOUNIT0_PAGEVERSION (0x00)
  1944. #define MPI3_PCIEIOUNIT0_INITSTATUS_NO_ERRORS (0x00)
  1945. #define MPI3_PCIEIOUNIT0_INITSTATUS_NEEDS_INITIALIZATION (0x01)
  1946. #define MPI3_PCIEIOUNIT0_INITSTATUS_NO_TARGETS_ALLOCATED (0x02)
  1947. #define MPI3_PCIEIOUNIT0_INITSTATUS_RESOURCE_ALLOC_FAILED (0x03)
  1948. #define MPI3_PCIEIOUNIT0_INITSTATUS_BAD_NUM_PHYS (0x04)
  1949. #define MPI3_PCIEIOUNIT0_INITSTATUS_UNSUPPORTED_CONFIG (0x05)
  1950. #define MPI3_PCIEIOUNIT0_INITSTATUS_HOST_PORT_MISMATCH (0x06)
  1951. #define MPI3_PCIEIOUNIT0_INITSTATUS_PHYS_NOT_CONSECUTIVE (0x07)
  1952. #define MPI3_PCIEIOUNIT0_INITSTATUS_BAD_CLOCKING_MODE (0x08)
  1953. #define MPI3_PCIEIOUNIT0_INITSTATUS_PROD_SPEC_START (0xf0)
  1954. #define MPI3_PCIEIOUNIT0_INITSTATUS_PROD_SPEC_END (0xff)
  1955. #define MPI3_PCIEIOUNIT0_ASPM_SWITCH_STATES_MASK (0xc0)
  1956. #define MPI3_PCIEIOUNIT0_ASPM_SWITCH_STATES_SHIFT (6)
  1957. #define MPI3_PCIEIOUNIT0_ASPM_DIRECT_STATES_MASK (0x30)
  1958. #define MPI3_PCIEIOUNIT0_ASPM_DIRECT_STATES_SHIFT (4)
  1959. #define MPI3_PCIEIOUNIT0_ASPM_SWITCH_SUPPORT_MASK (0x0c)
  1960. #define MPI3_PCIEIOUNIT0_ASPM_SWITCH_SUPPORT_SHIFT (2)
  1961. #define MPI3_PCIEIOUNIT0_ASPM_DIRECT_SUPPORT_MASK (0x03)
  1962. #define MPI3_PCIEIOUNIT0_ASPM_DIRECT_SUPPORT_SHIFT (0)
  1963. struct mpi3_pcie_io_unit1_phy_data {
  1964. u8 link;
  1965. u8 link_flags;
  1966. u8 phy_flags;
  1967. u8 max_min_link_rate;
  1968. __le32 reserved04;
  1969. __le32 reserved08;
  1970. };
  1971. #define MPI3_PCIEIOUNIT1_LINKFLAGS_PCIE_CLK_MODE_MASK (0x03)
  1972. #define MPI3_PCIEIOUNIT1_LINKFLAGS_PCIE_CLK_MODE_DIS_SEPARATE_REFCLK (0x00)
  1973. #define MPI3_PCIEIOUNIT1_LINKFLAGS_PCIE_CLK_MODE_EN_SRIS (0x01)
  1974. #define MPI3_PCIEIOUNIT1_LINKFLAGS_PCIE_CLK_MODE_EN_SRNS (0x02)
  1975. #define MPI3_PCIEIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1976. #define MPI3_PCIEIOUNIT1_MMLR_MAX_RATE_MASK (0xf0)
  1977. #define MPI3_PCIEIOUNIT1_MMLR_MAX_RATE_SHIFT (4)
  1978. #define MPI3_PCIEIOUNIT1_MMLR_MAX_RATE_2_5 (0x20)
  1979. #define MPI3_PCIEIOUNIT1_MMLR_MAX_RATE_5_0 (0x30)
  1980. #define MPI3_PCIEIOUNIT1_MMLR_MAX_RATE_8_0 (0x40)
  1981. #define MPI3_PCIEIOUNIT1_MMLR_MAX_RATE_16_0 (0x50)
  1982. #define MPI3_PCIEIOUNIT1_MMLR_MAX_RATE_32_0 (0x60)
  1983. #ifndef MPI3_PCIE_IO_UNIT1_PHY_MAX
  1984. #define MPI3_PCIE_IO_UNIT1_PHY_MAX (1)
  1985. #endif
  1986. struct mpi3_pcie_io_unit_page1 {
  1987. struct mpi3_config_page_header header;
  1988. __le32 control_flags;
  1989. __le32 reserved0c;
  1990. u8 num_phys;
  1991. u8 reserved11;
  1992. u8 aspm;
  1993. u8 reserved13;
  1994. struct mpi3_pcie_io_unit1_phy_data phy_data[MPI3_PCIE_IO_UNIT1_PHY_MAX];
  1995. };
  1996. #define MPI3_PCIEIOUNIT1_PAGEVERSION (0x00)
  1997. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_PERST_OVERRIDE_MASK (0xe0000000)
  1998. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_PERST_OVERRIDE_NONE (0x00000000)
  1999. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_PERST_OVERRIDE_DEASSERT (0x20000000)
  2000. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_PERST_OVERRIDE_ASSERT (0x40000000)
  2001. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_PERST_OVERRIDE_BACKPLANE_ERROR (0x60000000)
  2002. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_REFCLK_OVERRIDE_MASK (0x1c000000)
  2003. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_REFCLK_OVERRIDE_NONE (0x00000000)
  2004. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_REFCLK_OVERRIDE_DEASSERT (0x04000000)
  2005. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_REFCLK_OVERRIDE_ASSERT (0x08000000)
  2006. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_REFCLK_OVERRIDE_BACKPLANE_ERROR (0x0c000000)
  2007. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_LINK_OVERRIDE_DISABLE (0x00000080)
  2008. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_CLOCK_OVERRIDE_DISABLE (0x00000040)
  2009. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_CLOCK_OVERRIDE_MODE_MASK (0x00000030)
  2010. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_CLOCK_OVERRIDE_MODE_SHIFT (4)
  2011. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_CLOCK_OVERRIDE_MODE_SRIS_SRNS_DISABLED (0x00000000)
  2012. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_CLOCK_OVERRIDE_MODE_SRIS_ENABLED (0x00000010)
  2013. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_CLOCK_OVERRIDE_MODE_SRNS_ENABLED (0x00000020)
  2014. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_LINK_RATE_OVERRIDE_MASK (0x0000000f)
  2015. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_LINK_RATE_OVERRIDE_USE_BACKPLANE (0x00000000)
  2016. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_LINK_RATE_OVERRIDE_MAX_2_5 (0x00000002)
  2017. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_LINK_RATE_OVERRIDE_MAX_5_0 (0x00000003)
  2018. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_LINK_RATE_OVERRIDE_MAX_8_0 (0x00000004)
  2019. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_LINK_RATE_OVERRIDE_MAX_16_0 (0x00000005)
  2020. #define MPI3_PCIEIOUNIT1_CONTROL_FLAGS_LINK_RATE_OVERRIDE_MAX_32_0 (0x00000006)
  2021. #define MPI3_PCIEIOUNIT1_ASPM_SWITCH_MASK (0x0c)
  2022. #define MPI3_PCIEIOUNIT1_ASPM_SWITCH_SHIFT (2)
  2023. #define MPI3_PCIEIOUNIT1_ASPM_DIRECT_MASK (0x03)
  2024. #define MPI3_PCIEIOUNIT1_ASPM_DIRECT_SHIFT (0)
  2025. struct mpi3_pcie_io_unit_page2 {
  2026. struct mpi3_config_page_header header;
  2027. __le16 nvme_max_q_dx1;
  2028. __le16 nvme_max_q_dx2;
  2029. u8 nvme_abort_to;
  2030. u8 reserved0d;
  2031. __le16 nvme_max_q_dx4;
  2032. };
  2033. #define MPI3_PCIEIOUNIT2_PAGEVERSION (0x00)
  2034. #define MPI3_PCIEIOUNIT3_ERROR_RECEIVER_ERROR (0)
  2035. #define MPI3_PCIEIOUNIT3_ERROR_RECOVERY (1)
  2036. #define MPI3_PCIEIOUNIT3_ERROR_CORRECTABLE_ERROR_MSG (2)
  2037. #define MPI3_PCIEIOUNIT3_ERROR_BAD_DLLP (3)
  2038. #define MPI3_PCIEIOUNIT3_ERROR_BAD_TLP (4)
  2039. #define MPI3_PCIEIOUNIT3_NUM_ERROR_INDEX (5)
  2040. struct mpi3_pcie_io_unit3_error {
  2041. __le16 threshold_count;
  2042. __le16 reserved02;
  2043. };
  2044. struct mpi3_pcie_io_unit_page3 {
  2045. struct mpi3_config_page_header header;
  2046. u8 threshold_window;
  2047. u8 threshold_action;
  2048. u8 escalation_count;
  2049. u8 escalation_action;
  2050. u8 num_errors;
  2051. u8 reserved0d[3];
  2052. struct mpi3_pcie_io_unit3_error error[MPI3_PCIEIOUNIT3_NUM_ERROR_INDEX];
  2053. };
  2054. #define MPI3_PCIEIOUNIT3_PAGEVERSION (0x00)
  2055. #define MPI3_PCIEIOUNIT3_ACTION_NO_ACTION (0x00)
  2056. #define MPI3_PCIEIOUNIT3_ACTION_HOT_RESET (0x01)
  2057. #define MPI3_PCIEIOUNIT3_ACTION_REDUCE_LINK_RATE_ONLY (0x02)
  2058. #define MPI3_PCIEIOUNIT3_ACTION_REDUCE_LINK_RATE_NO_ACCESS (0x03)
  2059. struct mpi3_pcie_switch_page0 {
  2060. struct mpi3_config_page_header header;
  2061. u8 io_unit_port;
  2062. u8 switch_status;
  2063. u8 reserved0a[2];
  2064. __le16 dev_handle;
  2065. __le16 parent_dev_handle;
  2066. u8 num_ports;
  2067. u8 pcie_level;
  2068. __le16 reserved12;
  2069. __le32 reserved14;
  2070. __le32 reserved18;
  2071. __le32 reserved1c;
  2072. };
  2073. #define MPI3_PCIESWITCH0_PAGEVERSION (0x00)
  2074. #define MPI3_PCIESWITCH0_SS_NOT_RESPONDING (0x02)
  2075. #define MPI3_PCIESWITCH0_SS_RESPONDING (0x03)
  2076. #define MPI3_PCIESWITCH0_SS_DELAY_NOT_RESPONDING (0x04)
  2077. struct mpi3_pcie_switch_page1 {
  2078. struct mpi3_config_page_header header;
  2079. u8 io_unit_port;
  2080. u8 flags;
  2081. __le16 reserved0a;
  2082. u8 num_ports;
  2083. u8 port_num;
  2084. __le16 attached_dev_handle;
  2085. __le16 switch_dev_handle;
  2086. u8 negotiated_port_width;
  2087. u8 negotiated_link_rate;
  2088. __le16 slot;
  2089. __le16 slot_index;
  2090. __le32 reserved18;
  2091. };
  2092. #define MPI3_PCIESWITCH1_PAGEVERSION (0x00)
  2093. #define MPI3_PCIESWITCH1_FLAGS_ASPMSTATE_MASK (0x0c)
  2094. #define MPI3_PCIESWITCH1_FLAGS_ASPMSTATE_SHIFT (2)
  2095. #define MPI3_PCIESWITCH1_FLAGS_ASPMSUPPORT_MASK (0x03)
  2096. #define MPI3_PCIESWITCH1_FLAGS_ASPMSUPPORT_SHIFT (0)
  2097. #ifndef MPI3_PCIESWITCH2_MAX_NUM_PORTS
  2098. #define MPI3_PCIESWITCH2_MAX_NUM_PORTS (1)
  2099. #endif
  2100. struct mpi3_pcieswitch2_port_element {
  2101. __le16 link_change_count;
  2102. __le16 rate_change_count;
  2103. __le32 reserved04;
  2104. };
  2105. struct mpi3_pcie_switch_page2 {
  2106. struct mpi3_config_page_header header;
  2107. u8 num_ports;
  2108. u8 reserved09;
  2109. __le16 dev_handle;
  2110. __le32 reserved0c;
  2111. struct mpi3_pcieswitch2_port_element port[MPI3_PCIESWITCH2_MAX_NUM_PORTS];
  2112. };
  2113. #define MPI3_PCIESWITCH2_PAGEVERSION (0x00)
  2114. struct mpi3_pcie_link_page0 {
  2115. struct mpi3_config_page_header header;
  2116. u8 link;
  2117. u8 reserved09[3];
  2118. __le32 reserved0c;
  2119. __le32 receiver_error_count;
  2120. __le32 recovery_count;
  2121. __le32 corr_error_msg_count;
  2122. __le32 non_fatal_error_msg_count;
  2123. __le32 fatal_error_msg_count;
  2124. __le32 non_fatal_error_count;
  2125. __le32 fatal_error_count;
  2126. __le32 bad_dllp_count;
  2127. __le32 bad_tlp_count;
  2128. };
  2129. #define MPI3_PCIELINK0_PAGEVERSION (0x00)
  2130. struct mpi3_enclosure_page0 {
  2131. struct mpi3_config_page_header header;
  2132. __le64 enclosure_logical_id;
  2133. __le16 flags;
  2134. __le16 enclosure_handle;
  2135. __le16 num_slots;
  2136. __le16 reserved16;
  2137. u8 io_unit_port;
  2138. u8 enclosure_level;
  2139. __le16 sep_dev_handle;
  2140. u8 chassis_slot;
  2141. u8 reserved1d[3];
  2142. };
  2143. #define MPI3_ENCLOSURE0_PAGEVERSION (0x00)
  2144. #define MPI3_ENCLS0_FLAGS_ENCL_TYPE_MASK (0xc000)
  2145. #define MPI3_ENCLS0_FLAGS_ENCL_TYPE_VIRTUAL (0x0000)
  2146. #define MPI3_ENCLS0_FLAGS_ENCL_TYPE_SAS (0x4000)
  2147. #define MPI3_ENCLS0_FLAGS_ENCL_TYPE_PCIE (0x8000)
  2148. #define MPI3_ENCLS0_FLAGS_CHASSIS_SLOT_VALID (0x0020)
  2149. #define MPI3_ENCLS0_FLAGS_ENCL_DEV_PRESENT_MASK (0x0010)
  2150. #define MPI3_ENCLS0_FLAGS_ENCL_DEV_NOT_FOUND (0x0000)
  2151. #define MPI3_ENCLS0_FLAGS_ENCL_DEV_PRESENT (0x0010)
  2152. #define MPI3_ENCLS0_FLAGS_MNG_MASK (0x000f)
  2153. #define MPI3_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2154. #define MPI3_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2155. #define MPI3_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0002)
  2156. #define MPI3_DEVICE_DEVFORM_SAS_SATA (0x00)
  2157. #define MPI3_DEVICE_DEVFORM_PCIE (0x01)
  2158. #define MPI3_DEVICE_DEVFORM_VD (0x02)
  2159. struct mpi3_device0_sas_sata_format {
  2160. __le64 sas_address;
  2161. __le16 flags;
  2162. __le16 device_info;
  2163. u8 phy_num;
  2164. u8 attached_phy_identifier;
  2165. u8 max_port_connections;
  2166. u8 zone_group;
  2167. };
  2168. #define MPI3_DEVICE0_SASSATA_FLAGS_WRITE_SAME_UNMAP_NCQ (0x0400)
  2169. #define MPI3_DEVICE0_SASSATA_FLAGS_SLUMBER_CAP (0x0200)
  2170. #define MPI3_DEVICE0_SASSATA_FLAGS_PARTIAL_CAP (0x0100)
  2171. #define MPI3_DEVICE0_SASSATA_FLAGS_ASYNC_NOTIFY (0x0080)
  2172. #define MPI3_DEVICE0_SASSATA_FLAGS_SW_PRESERVE (0x0040)
  2173. #define MPI3_DEVICE0_SASSATA_FLAGS_UNSUPP_DEV (0x0020)
  2174. #define MPI3_DEVICE0_SASSATA_FLAGS_48BIT_LBA (0x0010)
  2175. #define MPI3_DEVICE0_SASSATA_FLAGS_SMART_SUPP (0x0008)
  2176. #define MPI3_DEVICE0_SASSATA_FLAGS_NCQ_SUPP (0x0004)
  2177. #define MPI3_DEVICE0_SASSATA_FLAGS_FUA_SUPP (0x0002)
  2178. #define MPI3_DEVICE0_SASSATA_FLAGS_PERSIST_CAP (0x0001)
  2179. struct mpi3_device0_pcie_format {
  2180. u8 supported_link_rates;
  2181. u8 max_port_width;
  2182. u8 negotiated_port_width;
  2183. u8 negotiated_link_rate;
  2184. u8 port_num;
  2185. u8 controller_reset_to;
  2186. __le16 device_info;
  2187. __le32 maximum_data_transfer_size;
  2188. __le32 capabilities;
  2189. __le16 noiob;
  2190. u8 nvme_abort_to;
  2191. u8 page_size;
  2192. __le16 shutdown_latency;
  2193. u8 recovery_info;
  2194. u8 reserved17;
  2195. };
  2196. #define MPI3_DEVICE0_PCIE_LINK_RATE_32_0_SUPP (0x10)
  2197. #define MPI3_DEVICE0_PCIE_LINK_RATE_16_0_SUPP (0x08)
  2198. #define MPI3_DEVICE0_PCIE_LINK_RATE_8_0_SUPP (0x04)
  2199. #define MPI3_DEVICE0_PCIE_LINK_RATE_5_0_SUPP (0x02)
  2200. #define MPI3_DEVICE0_PCIE_LINK_RATE_2_5_SUPP (0x01)
  2201. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_TYPE_MASK (0x0007)
  2202. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_TYPE_NO_DEVICE (0x0000)
  2203. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_TYPE_NVME_DEVICE (0x0001)
  2204. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_TYPE_SWITCH_DEVICE (0x0002)
  2205. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_TYPE_SCSI_DEVICE (0x0003)
  2206. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_ASPM_MASK (0x0030)
  2207. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_ASPM_SHIFT (4)
  2208. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_PITYPE_MASK (0x00c0)
  2209. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_PITYPE_SHIFT (6)
  2210. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_PITYPE_0 (0x0000)
  2211. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_PITYPE_1 (0x0040)
  2212. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_PITYPE_2 (0x0080)
  2213. #define MPI3_DEVICE0_PCIE_DEVICE_INFO_PITYPE_3 (0x00c0)
  2214. #define MPI3_DEVICE0_PCIE_CAP_SGL_EXTRA_LENGTH_SUPPORTED (0x00000020)
  2215. #define MPI3_DEVICE0_PCIE_CAP_METADATA_SEPARATED (0x00000010)
  2216. #define MPI3_DEVICE0_PCIE_CAP_SGL_DWORD_ALIGN_REQUIRED (0x00000008)
  2217. #define MPI3_DEVICE0_PCIE_CAP_SGL_FORMAT_SGL (0x00000004)
  2218. #define MPI3_DEVICE0_PCIE_CAP_SGL_FORMAT_PRP (0x00000000)
  2219. #define MPI3_DEVICE0_PCIE_CAP_BIT_BUCKET_SGL_SUPP (0x00000002)
  2220. #define MPI3_DEVICE0_PCIE_CAP_SGL_SUPP (0x00000001)
  2221. #define MPI3_DEVICE0_PCIE_CAP_ASPM_MASK (0x000000c0)
  2222. #define MPI3_DEVICE0_PCIE_CAP_ASPM_SHIFT (6)
  2223. #define MPI3_DEVICE0_PCIE_RECOVER_METHOD_MASK (0xe0)
  2224. #define MPI3_DEVICE0_PCIE_RECOVER_METHOD_NS_MGMT (0x00)
  2225. #define MPI3_DEVICE0_PCIE_RECOVER_METHOD_FORMAT (0x20)
  2226. #define MPI3_DEVICE0_PCIE_RECOVER_REASON_MASK (0x1f)
  2227. #define MPI3_DEVICE0_PCIE_RECOVER_REASON_NO_NS (0x00)
  2228. #define MPI3_DEVICE0_PCIE_RECOVER_REASON_NO_NSID_1 (0x01)
  2229. #define MPI3_DEVICE0_PCIE_RECOVER_REASON_TOO_MANY_NS (0x02)
  2230. #define MPI3_DEVICE0_PCIE_RECOVER_REASON_PROTECTION (0x03)
  2231. #define MPI3_DEVICE0_PCIE_RECOVER_REASON_METADATA_SZ (0x04)
  2232. #define MPI3_DEVICE0_PCIE_RECOVER_REASON_LBA_DATA_SZ (0x05)
  2233. struct mpi3_device0_vd_format {
  2234. u8 vd_state;
  2235. u8 raid_level;
  2236. __le16 device_info;
  2237. __le16 flags;
  2238. __le16 io_throttle_group;
  2239. __le16 io_throttle_group_low;
  2240. __le16 io_throttle_group_high;
  2241. __le32 reserved0c;
  2242. };
  2243. #define MPI3_DEVICE0_VD_STATE_OFFLINE (0x00)
  2244. #define MPI3_DEVICE0_VD_STATE_PARTIALLY_DEGRADED (0x01)
  2245. #define MPI3_DEVICE0_VD_STATE_DEGRADED (0x02)
  2246. #define MPI3_DEVICE0_VD_STATE_OPTIMAL (0x03)
  2247. #define MPI3_DEVICE0_VD_RAIDLEVEL_RAID_0 (0)
  2248. #define MPI3_DEVICE0_VD_RAIDLEVEL_RAID_1 (1)
  2249. #define MPI3_DEVICE0_VD_RAIDLEVEL_RAID_5 (5)
  2250. #define MPI3_DEVICE0_VD_RAIDLEVEL_RAID_6 (6)
  2251. #define MPI3_DEVICE0_VD_RAIDLEVEL_RAID_10 (10)
  2252. #define MPI3_DEVICE0_VD_RAIDLEVEL_RAID_50 (50)
  2253. #define MPI3_DEVICE0_VD_RAIDLEVEL_RAID_60 (60)
  2254. #define MPI3_DEVICE0_VD_DEVICE_INFO_HDD (0x0010)
  2255. #define MPI3_DEVICE0_VD_DEVICE_INFO_SSD (0x0008)
  2256. #define MPI3_DEVICE0_VD_DEVICE_INFO_NVME (0x0004)
  2257. #define MPI3_DEVICE0_VD_DEVICE_INFO_SATA (0x0002)
  2258. #define MPI3_DEVICE0_VD_DEVICE_INFO_SAS (0x0001)
  2259. #define MPI3_DEVICE0_VD_FLAGS_IO_THROTTLE_GROUP_QD_MASK (0xf000)
  2260. #define MPI3_DEVICE0_VD_FLAGS_IO_THROTTLE_GROUP_QD_SHIFT (12)
  2261. #define MPI3_DEVICE0_VD_FLAGS_OSEXPOSURE_MASK (0x0003)
  2262. #define MPI3_DEVICE0_VD_FLAGS_OSEXPOSURE_HDD (0x0000)
  2263. #define MPI3_DEVICE0_VD_FLAGS_OSEXPOSURE_SSD (0x0001)
  2264. #define MPI3_DEVICE0_VD_FLAGS_OSEXPOSURE_NO_GUIDANCE (0x0002)
  2265. union mpi3_device0_dev_spec_format {
  2266. struct mpi3_device0_sas_sata_format sas_sata_format;
  2267. struct mpi3_device0_pcie_format pcie_format;
  2268. struct mpi3_device0_vd_format vd_format;
  2269. };
  2270. struct mpi3_device_page0 {
  2271. struct mpi3_config_page_header header;
  2272. __le16 dev_handle;
  2273. __le16 parent_dev_handle;
  2274. __le16 slot;
  2275. __le16 enclosure_handle;
  2276. __le64 wwid;
  2277. __le16 persistent_id;
  2278. u8 io_unit_port;
  2279. u8 access_status;
  2280. __le16 flags;
  2281. __le16 reserved1e;
  2282. __le16 slot_index;
  2283. __le16 queue_depth;
  2284. u8 reserved24[3];
  2285. u8 device_form;
  2286. union mpi3_device0_dev_spec_format device_specific;
  2287. };
  2288. #define MPI3_DEVICE0_PAGEVERSION (0x00)
  2289. #define MPI3_DEVICE0_PARENT_INVALID (0xffff)
  2290. #define MPI3_DEVICE0_ENCLOSURE_HANDLE_NO_ENCLOSURE (0x0000)
  2291. #define MPI3_DEVICE0_WWID_INVALID (0xffffffffffffffff)
  2292. #define MPI3_DEVICE0_PERSISTENTID_INVALID (0xffff)
  2293. #define MPI3_DEVICE0_IOUNITPORT_INVALID (0xff)
  2294. #define MPI3_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  2295. #define MPI3_DEVICE0_ASTATUS_NEEDS_INITIALIZATION (0x01)
  2296. #define MPI3_DEVICE0_ASTATUS_CAP_UNSUPPORTED (0x02)
  2297. #define MPI3_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x03)
  2298. #define MPI3_DEVICE0_ASTATUS_UNAUTHORIZED (0x04)
  2299. #define MPI3_DEVICE0_ASTATUS_DEVICE_MISSING_DELAY (0x05)
  2300. #define MPI3_DEVICE0_ASTATUS_PREPARE (0x06)
  2301. #define MPI3_DEVICE0_ASTATUS_SAFE_MODE (0x07)
  2302. #define MPI3_DEVICE0_ASTATUS_GENERIC_MAX (0x0f)
  2303. #define MPI3_DEVICE0_ASTATUS_SAS_UNKNOWN (0x10)
  2304. #define MPI3_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x11)
  2305. #define MPI3_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x12)
  2306. #define MPI3_DEVICE0_ASTATUS_SAS_MAX (0x1f)
  2307. #define MPI3_DEVICE0_ASTATUS_SIF_UNKNOWN (0x20)
  2308. #define MPI3_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x21)
  2309. #define MPI3_DEVICE0_ASTATUS_SIF_DIAG (0x22)
  2310. #define MPI3_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x23)
  2311. #define MPI3_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x24)
  2312. #define MPI3_DEVICE0_ASTATUS_SIF_PIO_SN (0x25)
  2313. #define MPI3_DEVICE0_ASTATUS_SIF_MDMA_SN (0x26)
  2314. #define MPI3_DEVICE0_ASTATUS_SIF_UDMA_SN (0x27)
  2315. #define MPI3_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x28)
  2316. #define MPI3_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x29)
  2317. #define MPI3_DEVICE0_ASTATUS_SIF_MAX (0x2f)
  2318. #define MPI3_DEVICE0_ASTATUS_PCIE_UNKNOWN (0x30)
  2319. #define MPI3_DEVICE0_ASTATUS_PCIE_MEM_SPACE_ACCESS (0x31)
  2320. #define MPI3_DEVICE0_ASTATUS_PCIE_UNSUPPORTED (0x32)
  2321. #define MPI3_DEVICE0_ASTATUS_PCIE_MSIX_REQUIRED (0x33)
  2322. #define MPI3_DEVICE0_ASTATUS_PCIE_ECRC_REQUIRED (0x34)
  2323. #define MPI3_DEVICE0_ASTATUS_PCIE_MAX (0x3f)
  2324. #define MPI3_DEVICE0_ASTATUS_NVME_UNKNOWN (0x40)
  2325. #define MPI3_DEVICE0_ASTATUS_NVME_READY_TIMEOUT (0x41)
  2326. #define MPI3_DEVICE0_ASTATUS_NVME_DEVCFG_UNSUPPORTED (0x42)
  2327. #define MPI3_DEVICE0_ASTATUS_NVME_IDENTIFY_FAILED (0x43)
  2328. #define MPI3_DEVICE0_ASTATUS_NVME_QCONFIG_FAILED (0x44)
  2329. #define MPI3_DEVICE0_ASTATUS_NVME_QCREATION_FAILED (0x45)
  2330. #define MPI3_DEVICE0_ASTATUS_NVME_EVENTCFG_FAILED (0x46)
  2331. #define MPI3_DEVICE0_ASTATUS_NVME_GET_FEATURE_STAT_FAILED (0x47)
  2332. #define MPI3_DEVICE0_ASTATUS_NVME_IDLE_TIMEOUT (0x48)
  2333. #define MPI3_DEVICE0_ASTATUS_NVME_CTRL_FAILURE_STATUS (0x49)
  2334. #define MPI3_DEVICE0_ASTATUS_NVME_INSUFFICIENT_POWER (0x4a)
  2335. #define MPI3_DEVICE0_ASTATUS_NVME_DOORBELL_STRIDE (0x4b)
  2336. #define MPI3_DEVICE0_ASTATUS_NVME_MEM_PAGE_MIN_SIZE (0x4c)
  2337. #define MPI3_DEVICE0_ASTATUS_NVME_MEMORY_ALLOCATION (0x4d)
  2338. #define MPI3_DEVICE0_ASTATUS_NVME_COMPLETION_TIME (0x4e)
  2339. #define MPI3_DEVICE0_ASTATUS_NVME_BAR (0x4f)
  2340. #define MPI3_DEVICE0_ASTATUS_NVME_NS_DESCRIPTOR (0x50)
  2341. #define MPI3_DEVICE0_ASTATUS_NVME_INCOMPATIBLE_SETTINGS (0x51)
  2342. #define MPI3_DEVICE0_ASTATUS_NVME_TOO_MANY_ERRORS (0x52)
  2343. #define MPI3_DEVICE0_ASTATUS_NVME_MAX (0x5f)
  2344. #define MPI3_DEVICE0_ASTATUS_VD_UNKNOWN (0x80)
  2345. #define MPI3_DEVICE0_ASTATUS_VD_MAX (0x8f)
  2346. #define MPI3_DEVICE0_FLAGS_MAX_WRITE_SAME_MASK (0xe000)
  2347. #define MPI3_DEVICE0_FLAGS_MAX_WRITE_SAME_NO_LIMIT (0x0000)
  2348. #define MPI3_DEVICE0_FLAGS_MAX_WRITE_SAME_256_LB (0x2000)
  2349. #define MPI3_DEVICE0_FLAGS_MAX_WRITE_SAME_2048_LB (0x4000)
  2350. #define MPI3_DEVICE0_FLAGS_CONTROLLER_DEV_HANDLE (0x0080)
  2351. #define MPI3_DEVICE0_FLAGS_IO_THROTTLING_REQUIRED (0x0010)
  2352. #define MPI3_DEVICE0_FLAGS_HIDDEN (0x0008)
  2353. #define MPI3_DEVICE0_FLAGS_ATT_METHOD_VIRTUAL (0x0004)
  2354. #define MPI3_DEVICE0_FLAGS_ATT_METHOD_DIR_ATTACHED (0x0002)
  2355. #define MPI3_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  2356. #define MPI3_DEVICE0_QUEUE_DEPTH_NOT_APPLICABLE (0x0000)
  2357. struct mpi3_device1_sas_sata_format {
  2358. __le32 reserved00;
  2359. };
  2360. struct mpi3_device1_pcie_format {
  2361. __le16 vendor_id;
  2362. __le16 device_id;
  2363. __le16 subsystem_vendor_id;
  2364. __le16 subsystem_id;
  2365. __le32 reserved08;
  2366. u8 revision_id;
  2367. u8 reserved0d;
  2368. __le16 pci_parameters;
  2369. };
  2370. #define MPI3_DEVICE1_PCIE_PARAMS_DATA_SIZE_128B (0x0)
  2371. #define MPI3_DEVICE1_PCIE_PARAMS_DATA_SIZE_256B (0x1)
  2372. #define MPI3_DEVICE1_PCIE_PARAMS_DATA_SIZE_512B (0x2)
  2373. #define MPI3_DEVICE1_PCIE_PARAMS_DATA_SIZE_1024B (0x3)
  2374. #define MPI3_DEVICE1_PCIE_PARAMS_DATA_SIZE_2048B (0x4)
  2375. #define MPI3_DEVICE1_PCIE_PARAMS_DATA_SIZE_4096B (0x5)
  2376. #define MPI3_DEVICE1_PCIE_PARAMS_MAX_READ_REQ_MASK (0x01c0)
  2377. #define MPI3_DEVICE1_PCIE_PARAMS_MAX_READ_REQ_SHIFT (6)
  2378. #define MPI3_DEVICE1_PCIE_PARAMS_CURR_MAX_PAYLOAD_MASK (0x0038)
  2379. #define MPI3_DEVICE1_PCIE_PARAMS_CURR_MAX_PAYLOAD_SHIFT (3)
  2380. #define MPI3_DEVICE1_PCIE_PARAMS_SUPP_MAX_PAYLOAD_MASK (0x0007)
  2381. #define MPI3_DEVICE1_PCIE_PARAMS_SUPP_MAX_PAYLOAD_SHIFT (0)
  2382. struct mpi3_device1_vd_format {
  2383. __le32 reserved00;
  2384. };
  2385. union mpi3_device1_dev_spec_format {
  2386. struct mpi3_device1_sas_sata_format sas_sata_format;
  2387. struct mpi3_device1_pcie_format pcie_format;
  2388. struct mpi3_device1_vd_format vd_format;
  2389. };
  2390. struct mpi3_device_page1 {
  2391. struct mpi3_config_page_header header;
  2392. __le16 dev_handle;
  2393. __le16 reserved0a;
  2394. __le16 link_change_count;
  2395. __le16 rate_change_count;
  2396. __le16 tm_count;
  2397. __le16 reserved12;
  2398. __le32 reserved14[10];
  2399. u8 reserved3c[3];
  2400. u8 device_form;
  2401. union mpi3_device1_dev_spec_format device_specific;
  2402. };
  2403. #define MPI3_DEVICE1_PAGEVERSION (0x00)
  2404. #define MPI3_DEVICE1_COUNTER_MAX (0xfffe)
  2405. #define MPI3_DEVICE1_COUNTER_INVALID (0xffff)
  2406. #endif