mpi30_transport.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright 2016-2023 Broadcom Inc. All rights reserved.
  4. */
  5. #ifndef MPI30_TRANSPORT_H
  6. #define MPI30_TRANSPORT_H 1
  7. struct mpi3_version_struct {
  8. u8 dev;
  9. u8 unit;
  10. u8 minor;
  11. u8 major;
  12. };
  13. union mpi3_version_union {
  14. struct mpi3_version_struct mpi3_version;
  15. __le32 word;
  16. };
  17. #define MPI3_VERSION_MAJOR (3)
  18. #define MPI3_VERSION_MINOR (0)
  19. #define MPI3_VERSION_UNIT (34)
  20. #define MPI3_VERSION_DEV (0)
  21. #define MPI3_DEVHANDLE_INVALID (0xffff)
  22. struct mpi3_sysif_oper_queue_indexes {
  23. __le16 producer_index;
  24. __le16 reserved02;
  25. __le16 consumer_index;
  26. __le16 reserved06;
  27. };
  28. struct mpi3_sysif_registers {
  29. __le64 ioc_information;
  30. union mpi3_version_union version;
  31. __le32 reserved0c[2];
  32. __le32 ioc_configuration;
  33. __le32 reserved18;
  34. __le32 ioc_status;
  35. __le32 reserved20;
  36. __le32 admin_queue_num_entries;
  37. __le64 admin_request_queue_address;
  38. __le64 admin_reply_queue_address;
  39. __le32 reserved38[2];
  40. __le32 coalesce_control;
  41. __le32 reserved44[1007];
  42. __le16 admin_request_queue_pi;
  43. __le16 reserved1002;
  44. __le16 admin_reply_queue_ci;
  45. __le16 reserved1006;
  46. struct mpi3_sysif_oper_queue_indexes oper_queue_indexes[383];
  47. __le32 reserved1c00;
  48. __le32 write_sequence;
  49. __le32 host_diagnostic;
  50. __le32 reserved1c0c;
  51. __le32 fault;
  52. __le32 fault_info[3];
  53. __le32 reserved1c20[4];
  54. __le64 hcb_address;
  55. __le32 hcb_size;
  56. __le32 reserved1c3c;
  57. __le32 reply_free_host_index;
  58. __le32 sense_buffer_free_host_index;
  59. __le32 reserved1c48[2];
  60. __le64 diag_rw_data;
  61. __le64 diag_rw_address;
  62. __le16 diag_rw_control;
  63. __le16 diag_rw_status;
  64. __le32 reserved1c64[35];
  65. __le32 scratchpad[4];
  66. __le32 reserved1d00[192];
  67. __le32 device_assigned_registers[2048];
  68. };
  69. #define MPI3_SYSIF_IOC_INFO_LOW_OFFSET (0x00000000)
  70. #define MPI3_SYSIF_IOC_INFO_HIGH_OFFSET (0x00000004)
  71. #define MPI3_SYSIF_IOC_INFO_LOW_TIMEOUT_MASK (0xff000000)
  72. #define MPI3_SYSIF_IOC_INFO_LOW_TIMEOUT_SHIFT (24)
  73. #define MPI3_SYSIF_IOC_INFO_LOW_HCB_DISABLED (0x00000001)
  74. #define MPI3_SYSIF_IOC_CONFIG_OFFSET (0x00000014)
  75. #define MPI3_SYSIF_IOC_CONFIG_OPER_RPY_ENT_SZ (0x00f00000)
  76. #define MPI3_SYSIF_IOC_CONFIG_OPER_RPY_ENT_SZ_SHIFT (20)
  77. #define MPI3_SYSIF_IOC_CONFIG_OPER_REQ_ENT_SZ (0x000f0000)
  78. #define MPI3_SYSIF_IOC_CONFIG_OPER_REQ_ENT_SZ_SHIFT (16)
  79. #define MPI3_SYSIF_IOC_CONFIG_SHUTDOWN_MASK (0x0000c000)
  80. #define MPI3_SYSIF_IOC_CONFIG_SHUTDOWN_NO (0x00000000)
  81. #define MPI3_SYSIF_IOC_CONFIG_SHUTDOWN_NORMAL (0x00004000)
  82. #define MPI3_SYSIF_IOC_CONFIG_DEVICE_SHUTDOWN_SEND_REQ (0x00002000)
  83. #define MPI3_SYSIF_IOC_CONFIG_DIAG_SAVE (0x00000010)
  84. #define MPI3_SYSIF_IOC_CONFIG_ENABLE_IOC (0x00000001)
  85. #define MPI3_SYSIF_IOC_STATUS_OFFSET (0x0000001c)
  86. #define MPI3_SYSIF_IOC_STATUS_RESET_HISTORY (0x00000010)
  87. #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_MASK (0x0000000c)
  88. #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_SHIFT (0x00000002)
  89. #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_NONE (0x00000000)
  90. #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_IN_PROGRESS (0x00000004)
  91. #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_COMPLETE (0x00000008)
  92. #define MPI3_SYSIF_IOC_STATUS_FAULT (0x00000002)
  93. #define MPI3_SYSIF_IOC_STATUS_READY (0x00000001)
  94. #define MPI3_SYSIF_ADMIN_Q_NUM_ENTRIES_OFFSET (0x00000024)
  95. #define MPI3_SYSIF_ADMIN_Q_NUM_ENTRIES_REQ_MASK (0x0fff)
  96. #define MPI3_SYSIF_ADMIN_Q_NUM_ENTRIES_REPLY_OFFSET (0x00000026)
  97. #define MPI3_SYSIF_ADMIN_Q_NUM_ENTRIES_REPLY_MASK (0x0fff0000)
  98. #define MPI3_SYSIF_ADMIN_Q_NUM_ENTRIES_REPLY_SHIFT (16)
  99. #define MPI3_SYSIF_ADMIN_REQ_Q_ADDR_LOW_OFFSET (0x00000028)
  100. #define MPI3_SYSIF_ADMIN_REQ_Q_ADDR_HIGH_OFFSET (0x0000002c)
  101. #define MPI3_SYSIF_ADMIN_REPLY_Q_ADDR_LOW_OFFSET (0x00000030)
  102. #define MPI3_SYSIF_ADMIN_REPLY_Q_ADDR_HIGH_OFFSET (0x00000034)
  103. #define MPI3_SYSIF_COALESCE_CONTROL_OFFSET (0x00000040)
  104. #define MPI3_SYSIF_COALESCE_CONTROL_ENABLE_MASK (0xc0000000)
  105. #define MPI3_SYSIF_COALESCE_CONTROL_ENABLE_NO_CHANGE (0x00000000)
  106. #define MPI3_SYSIF_COALESCE_CONTROL_ENABLE_DISABLE (0x40000000)
  107. #define MPI3_SYSIF_COALESCE_CONTROL_ENABLE_ENABLE (0xc0000000)
  108. #define MPI3_SYSIF_COALESCE_CONTROL_VALID (0x20000000)
  109. #define MPI3_SYSIF_COALESCE_CONTROL_MSIX_IDX_MASK (0x01ff0000)
  110. #define MPI3_SYSIF_COALESCE_CONTROL_MSIX_IDX_SHIFT (16)
  111. #define MPI3_SYSIF_COALESCE_CONTROL_TIMEOUT_MASK (0x0000ff00)
  112. #define MPI3_SYSIF_COALESCE_CONTROL_TIMEOUT_SHIFT (8)
  113. #define MPI3_SYSIF_COALESCE_CONTROL_DEPTH_MASK (0x000000ff)
  114. #define MPI3_SYSIF_COALESCE_CONTROL_DEPTH_SHIFT (0)
  115. #define MPI3_SYSIF_ADMIN_REQ_Q_PI_OFFSET (0x00001000)
  116. #define MPI3_SYSIF_ADMIN_REPLY_Q_CI_OFFSET (0x00001004)
  117. #define MPI3_SYSIF_OPER_REQ_Q_PI_OFFSET (0x00001008)
  118. #define MPI3_SYSIF_OPER_REQ_Q_N_PI_OFFSET(N) (MPI3_SYSIF_OPER_REQ_Q_PI_OFFSET + (((N) - 1) * 8))
  119. #define MPI3_SYSIF_OPER_REPLY_Q_CI_OFFSET (0x0000100c)
  120. #define MPI3_SYSIF_OPER_REPLY_Q_N_CI_OFFSET(N) (MPI3_SYSIF_OPER_REPLY_Q_CI_OFFSET + (((N) - 1) * 8))
  121. #define MPI3_SYSIF_WRITE_SEQUENCE_OFFSET (0x00001c04)
  122. #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_MASK (0x0000000f)
  123. #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_FLUSH (0x0)
  124. #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_1ST (0xf)
  125. #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_2ND (0x4)
  126. #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_3RD (0xb)
  127. #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_4TH (0x2)
  128. #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_5TH (0x7)
  129. #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_6TH (0xd)
  130. #define MPI3_SYSIF_HOST_DIAG_OFFSET (0x00001c08)
  131. #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_MASK (0x00000700)
  132. #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_NO_RESET (0x00000000)
  133. #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_SOFT_RESET (0x00000100)
  134. #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_HOST_CONTROL_BOOT_RESET (0x00000200)
  135. #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_COMPLETE_RESET (0x00000300)
  136. #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_DIAG_FAULT (0x00000700)
  137. #define MPI3_SYSIF_HOST_DIAG_SAVE_IN_PROGRESS (0x00000080)
  138. #define MPI3_SYSIF_HOST_DIAG_SECURE_BOOT (0x00000040)
  139. #define MPI3_SYSIF_HOST_DIAG_CLEAR_INVALID_FW_IMAGE (0x00000020)
  140. #define MPI3_SYSIF_HOST_DIAG_INVALID_FW_IMAGE (0x00000010)
  141. #define MPI3_SYSIF_HOST_DIAG_HCBENABLE (0x00000008)
  142. #define MPI3_SYSIF_HOST_DIAG_HCBMODE (0x00000004)
  143. #define MPI3_SYSIF_HOST_DIAG_DIAG_RW_ENABLE (0x00000002)
  144. #define MPI3_SYSIF_HOST_DIAG_DIAG_WRITE_ENABLE (0x00000001)
  145. #define MPI3_SYSIF_FAULT_OFFSET (0x00001c10)
  146. #define MPI3_SYSIF_FAULT_FUNC_AREA_MASK (0xff000000)
  147. #define MPI3_SYSIF_FAULT_FUNC_AREA_SHIFT (24)
  148. #define MPI3_SYSIF_FAULT_FUNC_AREA_MPI_DEFINED (0x00000000)
  149. #define MPI3_SYSIF_FAULT_CODE_MASK (0x0000ffff)
  150. #define MPI3_SYSIF_FAULT_CODE_DIAG_FAULT_RESET (0x0000f000)
  151. #define MPI3_SYSIF_FAULT_CODE_CI_ACTIVATION_RESET (0x0000f001)
  152. #define MPI3_SYSIF_FAULT_CODE_SOFT_RESET_IN_PROGRESS (0x0000f002)
  153. #define MPI3_SYSIF_FAULT_CODE_COMPLETE_RESET_NEEDED (0x0000f003)
  154. #define MPI3_SYSIF_FAULT_CODE_SOFT_RESET_NEEDED (0x0000f004)
  155. #define MPI3_SYSIF_FAULT_CODE_POWER_CYCLE_REQUIRED (0x0000f005)
  156. #define MPI3_SYSIF_FAULT_CODE_TEMP_THRESHOLD_EXCEEDED (0x0000f006)
  157. #define MPI3_SYSIF_FAULT_CODE_INSUFFICIENT_PCI_SLOT_POWER (0x0000f007)
  158. #define MPI3_SYSIF_FAULT_INFO0_OFFSET (0x00001c14)
  159. #define MPI3_SYSIF_FAULT_INFO1_OFFSET (0x00001c18)
  160. #define MPI3_SYSIF_FAULT_INFO2_OFFSET (0x00001c1c)
  161. #define MPI3_SYSIF_HCB_ADDRESS_LOW_OFFSET (0x00001c30)
  162. #define MPI3_SYSIF_HCB_ADDRESS_HIGH_OFFSET (0x00001c34)
  163. #define MPI3_SYSIF_HCB_SIZE_OFFSET (0x00001c38)
  164. #define MPI3_SYSIF_HCB_SIZE_SIZE_MASK (0xfffff000)
  165. #define MPI3_SYSIF_HCB_SIZE_SIZE_SHIFT (12)
  166. #define MPI3_SYSIF_HCB_SIZE_HCDW_ENABLE (0x00000001)
  167. #define MPI3_SYSIF_REPLY_FREE_HOST_INDEX_OFFSET (0x00001c40)
  168. #define MPI3_SYSIF_SENSE_BUF_FREE_HOST_INDEX_OFFSET (0x00001c44)
  169. #define MPI3_SYSIF_DIAG_RW_DATA_LOW_OFFSET (0x00001c50)
  170. #define MPI3_SYSIF_DIAG_RW_DATA_HIGH_OFFSET (0x00001c54)
  171. #define MPI3_SYSIF_DIAG_RW_ADDRESS_LOW_OFFSET (0x00001c58)
  172. #define MPI3_SYSIF_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00001c5c)
  173. #define MPI3_SYSIF_DIAG_RW_CONTROL_OFFSET (0x00001c60)
  174. #define MPI3_SYSIF_DIAG_RW_CONTROL_LEN_MASK (0x00000030)
  175. #define MPI3_SYSIF_DIAG_RW_CONTROL_LEN_1BYTE (0x00000000)
  176. #define MPI3_SYSIF_DIAG_RW_CONTROL_LEN_2BYTES (0x00000010)
  177. #define MPI3_SYSIF_DIAG_RW_CONTROL_LEN_4BYTES (0x00000020)
  178. #define MPI3_SYSIF_DIAG_RW_CONTROL_LEN_8BYTES (0x00000030)
  179. #define MPI3_SYSIF_DIAG_RW_CONTROL_RESET (0x00000004)
  180. #define MPI3_SYSIF_DIAG_RW_CONTROL_DIR_MASK (0x00000002)
  181. #define MPI3_SYSIF_DIAG_RW_CONTROL_DIR_READ (0x00000000)
  182. #define MPI3_SYSIF_DIAG_RW_CONTROL_DIR_WRITE (0x00000002)
  183. #define MPI3_SYSIF_DIAG_RW_CONTROL_START (0x00000001)
  184. #define MPI3_SYSIF_DIAG_RW_STATUS_OFFSET (0x00001c62)
  185. #define MPI3_SYSIF_DIAG_RW_STATUS_STATUS_MASK (0x0000000e)
  186. #define MPI3_SYSIF_DIAG_RW_STATUS_STATUS_SUCCESS (0x00000000)
  187. #define MPI3_SYSIF_DIAG_RW_STATUS_STATUS_INV_ADDR (0x00000002)
  188. #define MPI3_SYSIF_DIAG_RW_STATUS_STATUS_ACC_ERR (0x00000004)
  189. #define MPI3_SYSIF_DIAG_RW_STATUS_STATUS_PAR_ERR (0x00000006)
  190. #define MPI3_SYSIF_DIAG_RW_STATUS_BUSY (0x00000001)
  191. #define MPI3_SYSIF_SCRATCHPAD0_OFFSET (0x00001cf0)
  192. #define MPI3_SYSIF_SCRATCHPAD1_OFFSET (0x00001cf4)
  193. #define MPI3_SYSIF_SCRATCHPAD2_OFFSET (0x00001cf8)
  194. #define MPI3_SYSIF_SCRATCHPAD3_OFFSET (0x00001cfc)
  195. #define MPI3_SYSIF_DEVICE_ASSIGNED_REGS_OFFSET (0x00002000)
  196. #define MPI3_SYSIF_DIAG_SAVE_TIMEOUT (60)
  197. struct mpi3_default_reply_descriptor {
  198. __le32 descriptor_type_dependent1[2];
  199. __le16 request_queue_ci;
  200. __le16 request_queue_id;
  201. __le16 descriptor_type_dependent2;
  202. __le16 reply_flags;
  203. };
  204. #define MPI3_REPLY_DESCRIPT_FLAGS_PHASE_MASK (0x0001)
  205. #define MPI3_REPLY_DESCRIPT_FLAGS_TYPE_MASK (0xf000)
  206. #define MPI3_REPLY_DESCRIPT_FLAGS_TYPE_ADDRESS_REPLY (0x0000)
  207. #define MPI3_REPLY_DESCRIPT_FLAGS_TYPE_SUCCESS (0x1000)
  208. #define MPI3_REPLY_DESCRIPT_FLAGS_TYPE_TARGET_COMMAND_BUFFER (0x2000)
  209. #define MPI3_REPLY_DESCRIPT_FLAGS_TYPE_STATUS (0x3000)
  210. #define MPI3_REPLY_DESCRIPT_REQUEST_QUEUE_ID_INVALID (0xffff)
  211. struct mpi3_address_reply_descriptor {
  212. __le64 reply_frame_address;
  213. __le16 request_queue_ci;
  214. __le16 request_queue_id;
  215. __le16 reserved0c;
  216. __le16 reply_flags;
  217. };
  218. struct mpi3_success_reply_descriptor {
  219. __le32 reserved00[2];
  220. __le16 request_queue_ci;
  221. __le16 request_queue_id;
  222. __le16 host_tag;
  223. __le16 reply_flags;
  224. };
  225. struct mpi3_target_command_buffer_reply_descriptor {
  226. __le32 reserved00;
  227. __le16 initiator_dev_handle;
  228. u8 phy_num;
  229. u8 reserved07;
  230. __le16 request_queue_ci;
  231. __le16 request_queue_id;
  232. __le16 io_index;
  233. __le16 reply_flags;
  234. };
  235. struct mpi3_status_reply_descriptor {
  236. __le16 ioc_status;
  237. __le16 reserved02;
  238. __le32 ioc_log_info;
  239. __le16 request_queue_ci;
  240. __le16 request_queue_id;
  241. __le16 host_tag;
  242. __le16 reply_flags;
  243. };
  244. #define MPI3_REPLY_DESCRIPT_STATUS_IOCSTATUS_LOGINFOAVAIL (0x8000)
  245. #define MPI3_REPLY_DESCRIPT_STATUS_IOCSTATUS_STATUS_MASK (0x7fff)
  246. #define MPI3_REPLY_DESCRIPT_STATUS_IOCLOGINFO_TYPE_MASK (0xf0000000)
  247. #define MPI3_REPLY_DESCRIPT_STATUS_IOCLOGINFO_TYPE_NO_INFO (0x00000000)
  248. #define MPI3_REPLY_DESCRIPT_STATUS_IOCLOGINFO_TYPE_SAS (0x30000000)
  249. #define MPI3_REPLY_DESCRIPT_STATUS_IOCLOGINFO_DATA_MASK (0x0fffffff)
  250. union mpi3_reply_descriptors_union {
  251. struct mpi3_default_reply_descriptor default_reply;
  252. struct mpi3_address_reply_descriptor address_reply;
  253. struct mpi3_success_reply_descriptor success;
  254. struct mpi3_target_command_buffer_reply_descriptor target_command_buffer;
  255. struct mpi3_status_reply_descriptor status;
  256. __le32 words[4];
  257. };
  258. struct mpi3_sge_common {
  259. __le64 address;
  260. __le32 length;
  261. u8 reserved0c[3];
  262. u8 flags;
  263. };
  264. struct mpi3_sge_bit_bucket {
  265. __le64 reserved00;
  266. __le32 length;
  267. u8 reserved0c[3];
  268. u8 flags;
  269. };
  270. struct mpi3_sge_extended_eedp {
  271. u8 user_data_size;
  272. u8 reserved01;
  273. __le16 eedp_flags;
  274. __le32 secondary_reference_tag;
  275. __le16 secondary_application_tag;
  276. __le16 application_tag_translation_mask;
  277. __le16 reserved0c;
  278. u8 extended_operation;
  279. u8 flags;
  280. };
  281. union mpi3_sge_union {
  282. struct mpi3_sge_common simple;
  283. struct mpi3_sge_common chain;
  284. struct mpi3_sge_common last_chain;
  285. struct mpi3_sge_bit_bucket bit_bucket;
  286. struct mpi3_sge_extended_eedp eedp;
  287. __le32 words[4];
  288. };
  289. #define MPI3_SGE_FLAGS_ELEMENT_TYPE_MASK (0xf0)
  290. #define MPI3_SGE_FLAGS_ELEMENT_TYPE_SIMPLE (0x00)
  291. #define MPI3_SGE_FLAGS_ELEMENT_TYPE_BIT_BUCKET (0x10)
  292. #define MPI3_SGE_FLAGS_ELEMENT_TYPE_CHAIN (0x20)
  293. #define MPI3_SGE_FLAGS_ELEMENT_TYPE_LAST_CHAIN (0x30)
  294. #define MPI3_SGE_FLAGS_ELEMENT_TYPE_EXTENDED (0xf0)
  295. #define MPI3_SGE_FLAGS_END_OF_LIST (0x08)
  296. #define MPI3_SGE_FLAGS_END_OF_BUFFER (0x04)
  297. #define MPI3_SGE_FLAGS_DLAS_MASK (0x03)
  298. #define MPI3_SGE_FLAGS_DLAS_SYSTEM (0x00)
  299. #define MPI3_SGE_FLAGS_DLAS_IOC_UDP (0x01)
  300. #define MPI3_SGE_FLAGS_DLAS_IOC_CTL (0x02)
  301. #define MPI3_SGE_EXT_OPER_EEDP (0x00)
  302. #define MPI3_EEDPFLAGS_INCR_PRI_REF_TAG (0x8000)
  303. #define MPI3_EEDPFLAGS_INCR_SEC_REF_TAG (0x4000)
  304. #define MPI3_EEDPFLAGS_INCR_PRI_APP_TAG (0x2000)
  305. #define MPI3_EEDPFLAGS_INCR_SEC_APP_TAG (0x1000)
  306. #define MPI3_EEDPFLAGS_ESC_PASSTHROUGH (0x0800)
  307. #define MPI3_EEDPFLAGS_CHK_REF_TAG (0x0400)
  308. #define MPI3_EEDPFLAGS_CHK_APP_TAG (0x0200)
  309. #define MPI3_EEDPFLAGS_CHK_GUARD (0x0100)
  310. #define MPI3_EEDPFLAGS_ESC_MODE_MASK (0x00c0)
  311. #define MPI3_EEDPFLAGS_ESC_MODE_DO_NOT_DISABLE (0x0040)
  312. #define MPI3_EEDPFLAGS_ESC_MODE_APPTAG_DISABLE (0x0080)
  313. #define MPI3_EEDPFLAGS_ESC_MODE_APPTAG_REFTAG_DISABLE (0x00c0)
  314. #define MPI3_EEDPFLAGS_HOST_GUARD_MASK (0x0030)
  315. #define MPI3_EEDPFLAGS_HOST_GUARD_T10_CRC (0x0000)
  316. #define MPI3_EEDPFLAGS_HOST_GUARD_IP_CHKSUM (0x0010)
  317. #define MPI3_EEDPFLAGS_HOST_GUARD_OEM_SPECIFIC (0x0020)
  318. #define MPI3_EEDPFLAGS_PT_REF_TAG (0x0008)
  319. #define MPI3_EEDPFLAGS_EEDP_OP_MASK (0x0007)
  320. #define MPI3_EEDPFLAGS_EEDP_OP_CHECK (0x0001)
  321. #define MPI3_EEDPFLAGS_EEDP_OP_STRIP (0x0002)
  322. #define MPI3_EEDPFLAGS_EEDP_OP_CHECK_REMOVE (0x0003)
  323. #define MPI3_EEDPFLAGS_EEDP_OP_INSERT (0x0004)
  324. #define MPI3_EEDPFLAGS_EEDP_OP_REPLACE (0x0006)
  325. #define MPI3_EEDPFLAGS_EEDP_OP_CHECK_REGEN (0x0007)
  326. #define MPI3_EEDP_UDS_512 (0x01)
  327. #define MPI3_EEDP_UDS_520 (0x02)
  328. #define MPI3_EEDP_UDS_4080 (0x03)
  329. #define MPI3_EEDP_UDS_4088 (0x04)
  330. #define MPI3_EEDP_UDS_4096 (0x05)
  331. #define MPI3_EEDP_UDS_4104 (0x06)
  332. #define MPI3_EEDP_UDS_4160 (0x07)
  333. struct mpi3_request_header {
  334. __le16 host_tag;
  335. u8 ioc_use_only02;
  336. u8 function;
  337. __le16 ioc_use_only04;
  338. u8 ioc_use_only06;
  339. u8 msg_flags;
  340. __le16 change_count;
  341. __le16 function_dependent;
  342. };
  343. struct mpi3_default_reply {
  344. __le16 host_tag;
  345. u8 ioc_use_only02;
  346. u8 function;
  347. __le16 ioc_use_only04;
  348. u8 ioc_use_only06;
  349. u8 msg_flags;
  350. __le16 ioc_use_only08;
  351. __le16 ioc_status;
  352. __le32 ioc_log_info;
  353. };
  354. #define MPI3_HOST_TAG_INVALID (0xffff)
  355. #define MPI3_FUNCTION_IOC_FACTS (0x01)
  356. #define MPI3_FUNCTION_IOC_INIT (0x02)
  357. #define MPI3_FUNCTION_PORT_ENABLE (0x03)
  358. #define MPI3_FUNCTION_EVENT_NOTIFICATION (0x04)
  359. #define MPI3_FUNCTION_EVENT_ACK (0x05)
  360. #define MPI3_FUNCTION_CI_DOWNLOAD (0x06)
  361. #define MPI3_FUNCTION_CI_UPLOAD (0x07)
  362. #define MPI3_FUNCTION_IO_UNIT_CONTROL (0x08)
  363. #define MPI3_FUNCTION_PERSISTENT_EVENT_LOG (0x09)
  364. #define MPI3_FUNCTION_MGMT_PASSTHROUGH (0x0a)
  365. #define MPI3_FUNCTION_CONFIG (0x10)
  366. #define MPI3_FUNCTION_SCSI_IO (0x20)
  367. #define MPI3_FUNCTION_SCSI_TASK_MGMT (0x21)
  368. #define MPI3_FUNCTION_SMP_PASSTHROUGH (0x22)
  369. #define MPI3_FUNCTION_NVME_ENCAPSULATED (0x24)
  370. #define MPI3_FUNCTION_TARGET_ASSIST (0x30)
  371. #define MPI3_FUNCTION_TARGET_STATUS_SEND (0x31)
  372. #define MPI3_FUNCTION_TARGET_MODE_ABORT (0x32)
  373. #define MPI3_FUNCTION_TARGET_CMD_BUF_POST_BASE (0x33)
  374. #define MPI3_FUNCTION_TARGET_CMD_BUF_POST_LIST (0x34)
  375. #define MPI3_FUNCTION_CREATE_REQUEST_QUEUE (0x70)
  376. #define MPI3_FUNCTION_DELETE_REQUEST_QUEUE (0x71)
  377. #define MPI3_FUNCTION_CREATE_REPLY_QUEUE (0x72)
  378. #define MPI3_FUNCTION_DELETE_REPLY_QUEUE (0x73)
  379. #define MPI3_FUNCTION_TOOLBOX (0x80)
  380. #define MPI3_FUNCTION_DIAG_BUFFER_POST (0x81)
  381. #define MPI3_FUNCTION_DIAG_BUFFER_MANAGE (0x82)
  382. #define MPI3_FUNCTION_DIAG_BUFFER_UPLOAD (0x83)
  383. #define MPI3_FUNCTION_MIN_IOC_USE_ONLY (0xc0)
  384. #define MPI3_FUNCTION_MAX_IOC_USE_ONLY (0xef)
  385. #define MPI3_FUNCTION_MIN_PRODUCT_SPECIFIC (0xf0)
  386. #define MPI3_FUNCTION_MAX_PRODUCT_SPECIFIC (0xff)
  387. #define MPI3_IOCSTATUS_LOG_INFO_AVAIL_MASK (0x8000)
  388. #define MPI3_IOCSTATUS_LOG_INFO_AVAILABLE (0x8000)
  389. #define MPI3_IOCSTATUS_STATUS_MASK (0x7fff)
  390. #define MPI3_IOCSTATUS_SUCCESS (0x0000)
  391. #define MPI3_IOCSTATUS_INVALID_FUNCTION (0x0001)
  392. #define MPI3_IOCSTATUS_BUSY (0x0002)
  393. #define MPI3_IOCSTATUS_INVALID_SGL (0x0003)
  394. #define MPI3_IOCSTATUS_INTERNAL_ERROR (0x0004)
  395. #define MPI3_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  396. #define MPI3_IOCSTATUS_INVALID_FIELD (0x0007)
  397. #define MPI3_IOCSTATUS_INVALID_STATE (0x0008)
  398. #define MPI3_IOCSTATUS_SHUTDOWN_ACTIVE (0x0009)
  399. #define MPI3_IOCSTATUS_INSUFFICIENT_POWER (0x000a)
  400. #define MPI3_IOCSTATUS_INVALID_CHANGE_COUNT (0x000b)
  401. #define MPI3_IOCSTATUS_ALLOWED_CMD_BLOCK (0x000c)
  402. #define MPI3_IOCSTATUS_SUPERVISOR_ONLY (0x000d)
  403. #define MPI3_IOCSTATUS_FAILURE (0x001f)
  404. #define MPI3_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  405. #define MPI3_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  406. #define MPI3_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  407. #define MPI3_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  408. #define MPI3_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  409. #define MPI3_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  410. #define MPI3_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  411. #define MPI3_IOCSTATUS_SCSI_TM_NOT_SUPPORTED (0x0041)
  412. #define MPI3_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  413. #define MPI3_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  414. #define MPI3_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  415. #define MPI3_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  416. #define MPI3_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  417. #define MPI3_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  418. #define MPI3_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  419. #define MPI3_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  420. #define MPI3_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004a)
  421. #define MPI3_IOCSTATUS_SCSI_IOC_TERMINATED (0x004b)
  422. #define MPI3_IOCSTATUS_SCSI_EXT_TERMINATED (0x004c)
  423. #define MPI3_IOCSTATUS_EEDP_GUARD_ERROR (0x004d)
  424. #define MPI3_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004e)
  425. #define MPI3_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004f)
  426. #define MPI3_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  427. #define MPI3_IOCSTATUS_TARGET_ABORTED (0x0063)
  428. #define MPI3_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  429. #define MPI3_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  430. #define MPI3_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006a)
  431. #define MPI3_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006d)
  432. #define MPI3_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006e)
  433. #define MPI3_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006f)
  434. #define MPI3_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  435. #define MPI3_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  436. #define MPI3_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  437. #define MPI3_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  438. #define MPI3_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00a0)
  439. #define MPI3_IOCSTATUS_CI_UNSUPPORTED (0x00b0)
  440. #define MPI3_IOCSTATUS_CI_UPDATE_SEQUENCE (0x00b1)
  441. #define MPI3_IOCSTATUS_CI_VALIDATION_FAILED (0x00b2)
  442. #define MPI3_IOCSTATUS_CI_KEY_UPDATE_PENDING (0x00b3)
  443. #define MPI3_IOCSTATUS_CI_KEY_UPDATE_NOT_POSSIBLE (0x00b4)
  444. #define MPI3_IOCSTATUS_SECURITY_KEY_REQUIRED (0x00c0)
  445. #define MPI3_IOCSTATUS_SECURITY_VIOLATION (0x00c1)
  446. #define MPI3_IOCSTATUS_INVALID_QUEUE_ID (0x0f00)
  447. #define MPI3_IOCSTATUS_INVALID_QUEUE_SIZE (0x0f01)
  448. #define MPI3_IOCSTATUS_INVALID_MSIX_VECTOR (0x0f02)
  449. #define MPI3_IOCSTATUS_INVALID_REPLY_QUEUE_ID (0x0f03)
  450. #define MPI3_IOCSTATUS_INVALID_QUEUE_DELETION (0x0f04)
  451. #define MPI3_IOCLOGINFO_TYPE_MASK (0xf0000000)
  452. #define MPI3_IOCLOGINFO_TYPE_SHIFT (28)
  453. #define MPI3_IOCLOGINFO_TYPE_NONE (0x0)
  454. #define MPI3_IOCLOGINFO_TYPE_SAS (0x3)
  455. #define MPI3_IOCLOGINFO_LOG_DATA_MASK (0x0fffffff)
  456. #endif