mpi3mr_fw.c 185 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Driver for Broadcom MPI3 Storage Controllers
  4. *
  5. * Copyright (C) 2017-2023 Broadcom Inc.
  6. * (mailto: mpi3mr-linuxdrv.pdl@broadcom.com)
  7. *
  8. */
  9. #include "mpi3mr.h"
  10. #include <linux/io-64-nonatomic-lo-hi.h>
  11. static int
  12. mpi3mr_issue_reset(struct mpi3mr_ioc *mrioc, u16 reset_type, u16 reset_reason);
  13. static int mpi3mr_setup_admin_qpair(struct mpi3mr_ioc *mrioc);
  14. static void mpi3mr_process_factsdata(struct mpi3mr_ioc *mrioc,
  15. struct mpi3_ioc_facts_data *facts_data);
  16. static void mpi3mr_pel_wait_complete(struct mpi3mr_ioc *mrioc,
  17. struct mpi3mr_drv_cmd *drv_cmd);
  18. static int poll_queues;
  19. module_param(poll_queues, int, 0444);
  20. MODULE_PARM_DESC(poll_queues, "Number of queues for io_uring poll mode. (Range 1 - 126)");
  21. #if defined(writeq) && defined(CONFIG_64BIT)
  22. static inline void mpi3mr_writeq(__u64 b, volatile void __iomem *addr)
  23. {
  24. writeq(b, addr);
  25. }
  26. #else
  27. static inline void mpi3mr_writeq(__u64 b, volatile void __iomem *addr)
  28. {
  29. __u64 data_out = b;
  30. writel((u32)(data_out), addr);
  31. writel((u32)(data_out >> 32), (addr + 4));
  32. }
  33. #endif
  34. static inline bool
  35. mpi3mr_check_req_qfull(struct op_req_qinfo *op_req_q)
  36. {
  37. u16 pi, ci, max_entries;
  38. bool is_qfull = false;
  39. pi = op_req_q->pi;
  40. ci = READ_ONCE(op_req_q->ci);
  41. max_entries = op_req_q->num_requests;
  42. if ((ci == (pi + 1)) || ((!ci) && (pi == (max_entries - 1))))
  43. is_qfull = true;
  44. return is_qfull;
  45. }
  46. static void mpi3mr_sync_irqs(struct mpi3mr_ioc *mrioc)
  47. {
  48. u16 i, max_vectors;
  49. max_vectors = mrioc->intr_info_count;
  50. for (i = 0; i < max_vectors; i++)
  51. synchronize_irq(pci_irq_vector(mrioc->pdev, i));
  52. }
  53. void mpi3mr_ioc_disable_intr(struct mpi3mr_ioc *mrioc)
  54. {
  55. mrioc->intr_enabled = 0;
  56. mpi3mr_sync_irqs(mrioc);
  57. }
  58. void mpi3mr_ioc_enable_intr(struct mpi3mr_ioc *mrioc)
  59. {
  60. mrioc->intr_enabled = 1;
  61. }
  62. static void mpi3mr_cleanup_isr(struct mpi3mr_ioc *mrioc)
  63. {
  64. u16 i;
  65. mpi3mr_ioc_disable_intr(mrioc);
  66. if (!mrioc->intr_info)
  67. return;
  68. for (i = 0; i < mrioc->intr_info_count; i++)
  69. free_irq(pci_irq_vector(mrioc->pdev, i),
  70. (mrioc->intr_info + i));
  71. kfree(mrioc->intr_info);
  72. mrioc->intr_info = NULL;
  73. mrioc->intr_info_count = 0;
  74. mrioc->is_intr_info_set = false;
  75. pci_free_irq_vectors(mrioc->pdev);
  76. }
  77. void mpi3mr_add_sg_single(void *paddr, u8 flags, u32 length,
  78. dma_addr_t dma_addr)
  79. {
  80. struct mpi3_sge_common *sgel = paddr;
  81. sgel->flags = flags;
  82. sgel->length = cpu_to_le32(length);
  83. sgel->address = cpu_to_le64(dma_addr);
  84. }
  85. void mpi3mr_build_zero_len_sge(void *paddr)
  86. {
  87. u8 sgl_flags = MPI3MR_SGEFLAGS_SYSTEM_SIMPLE_END_OF_LIST;
  88. mpi3mr_add_sg_single(paddr, sgl_flags, 0, -1);
  89. }
  90. void *mpi3mr_get_reply_virt_addr(struct mpi3mr_ioc *mrioc,
  91. dma_addr_t phys_addr)
  92. {
  93. if (!phys_addr)
  94. return NULL;
  95. if ((phys_addr < mrioc->reply_buf_dma) ||
  96. (phys_addr > mrioc->reply_buf_dma_max_address))
  97. return NULL;
  98. return mrioc->reply_buf + (phys_addr - mrioc->reply_buf_dma);
  99. }
  100. void *mpi3mr_get_sensebuf_virt_addr(struct mpi3mr_ioc *mrioc,
  101. dma_addr_t phys_addr)
  102. {
  103. if (!phys_addr)
  104. return NULL;
  105. return mrioc->sense_buf + (phys_addr - mrioc->sense_buf_dma);
  106. }
  107. static void mpi3mr_repost_reply_buf(struct mpi3mr_ioc *mrioc,
  108. u64 reply_dma)
  109. {
  110. u32 old_idx = 0;
  111. unsigned long flags;
  112. spin_lock_irqsave(&mrioc->reply_free_queue_lock, flags);
  113. old_idx = mrioc->reply_free_queue_host_index;
  114. mrioc->reply_free_queue_host_index = (
  115. (mrioc->reply_free_queue_host_index ==
  116. (mrioc->reply_free_qsz - 1)) ? 0 :
  117. (mrioc->reply_free_queue_host_index + 1));
  118. mrioc->reply_free_q[old_idx] = cpu_to_le64(reply_dma);
  119. writel(mrioc->reply_free_queue_host_index,
  120. &mrioc->sysif_regs->reply_free_host_index);
  121. spin_unlock_irqrestore(&mrioc->reply_free_queue_lock, flags);
  122. }
  123. void mpi3mr_repost_sense_buf(struct mpi3mr_ioc *mrioc,
  124. u64 sense_buf_dma)
  125. {
  126. u32 old_idx = 0;
  127. unsigned long flags;
  128. spin_lock_irqsave(&mrioc->sbq_lock, flags);
  129. old_idx = mrioc->sbq_host_index;
  130. mrioc->sbq_host_index = ((mrioc->sbq_host_index ==
  131. (mrioc->sense_buf_q_sz - 1)) ? 0 :
  132. (mrioc->sbq_host_index + 1));
  133. mrioc->sense_buf_q[old_idx] = cpu_to_le64(sense_buf_dma);
  134. writel(mrioc->sbq_host_index,
  135. &mrioc->sysif_regs->sense_buffer_free_host_index);
  136. spin_unlock_irqrestore(&mrioc->sbq_lock, flags);
  137. }
  138. static void mpi3mr_print_event_data(struct mpi3mr_ioc *mrioc,
  139. struct mpi3_event_notification_reply *event_reply)
  140. {
  141. char *desc = NULL;
  142. u16 event;
  143. event = event_reply->event;
  144. switch (event) {
  145. case MPI3_EVENT_LOG_DATA:
  146. desc = "Log Data";
  147. break;
  148. case MPI3_EVENT_CHANGE:
  149. desc = "Event Change";
  150. break;
  151. case MPI3_EVENT_GPIO_INTERRUPT:
  152. desc = "GPIO Interrupt";
  153. break;
  154. case MPI3_EVENT_CABLE_MGMT:
  155. desc = "Cable Management";
  156. break;
  157. case MPI3_EVENT_ENERGY_PACK_CHANGE:
  158. desc = "Energy Pack Change";
  159. break;
  160. case MPI3_EVENT_DEVICE_ADDED:
  161. {
  162. struct mpi3_device_page0 *event_data =
  163. (struct mpi3_device_page0 *)event_reply->event_data;
  164. ioc_info(mrioc, "Device Added: dev=0x%04x Form=0x%x\n",
  165. event_data->dev_handle, event_data->device_form);
  166. return;
  167. }
  168. case MPI3_EVENT_DEVICE_INFO_CHANGED:
  169. {
  170. struct mpi3_device_page0 *event_data =
  171. (struct mpi3_device_page0 *)event_reply->event_data;
  172. ioc_info(mrioc, "Device Info Changed: dev=0x%04x Form=0x%x\n",
  173. event_data->dev_handle, event_data->device_form);
  174. return;
  175. }
  176. case MPI3_EVENT_DEVICE_STATUS_CHANGE:
  177. {
  178. struct mpi3_event_data_device_status_change *event_data =
  179. (struct mpi3_event_data_device_status_change *)event_reply->event_data;
  180. ioc_info(mrioc, "Device status Change: dev=0x%04x RC=0x%x\n",
  181. event_data->dev_handle, event_data->reason_code);
  182. return;
  183. }
  184. case MPI3_EVENT_SAS_DISCOVERY:
  185. {
  186. struct mpi3_event_data_sas_discovery *event_data =
  187. (struct mpi3_event_data_sas_discovery *)event_reply->event_data;
  188. ioc_info(mrioc, "SAS Discovery: (%s) status (0x%08x)\n",
  189. (event_data->reason_code == MPI3_EVENT_SAS_DISC_RC_STARTED) ?
  190. "start" : "stop",
  191. le32_to_cpu(event_data->discovery_status));
  192. return;
  193. }
  194. case MPI3_EVENT_SAS_BROADCAST_PRIMITIVE:
  195. desc = "SAS Broadcast Primitive";
  196. break;
  197. case MPI3_EVENT_SAS_NOTIFY_PRIMITIVE:
  198. desc = "SAS Notify Primitive";
  199. break;
  200. case MPI3_EVENT_SAS_INIT_DEVICE_STATUS_CHANGE:
  201. desc = "SAS Init Device Status Change";
  202. break;
  203. case MPI3_EVENT_SAS_INIT_TABLE_OVERFLOW:
  204. desc = "SAS Init Table Overflow";
  205. break;
  206. case MPI3_EVENT_SAS_TOPOLOGY_CHANGE_LIST:
  207. desc = "SAS Topology Change List";
  208. break;
  209. case MPI3_EVENT_ENCL_DEVICE_STATUS_CHANGE:
  210. desc = "Enclosure Device Status Change";
  211. break;
  212. case MPI3_EVENT_ENCL_DEVICE_ADDED:
  213. desc = "Enclosure Added";
  214. break;
  215. case MPI3_EVENT_HARD_RESET_RECEIVED:
  216. desc = "Hard Reset Received";
  217. break;
  218. case MPI3_EVENT_SAS_PHY_COUNTER:
  219. desc = "SAS PHY Counter";
  220. break;
  221. case MPI3_EVENT_SAS_DEVICE_DISCOVERY_ERROR:
  222. desc = "SAS Device Discovery Error";
  223. break;
  224. case MPI3_EVENT_PCIE_TOPOLOGY_CHANGE_LIST:
  225. desc = "PCIE Topology Change List";
  226. break;
  227. case MPI3_EVENT_PCIE_ENUMERATION:
  228. {
  229. struct mpi3_event_data_pcie_enumeration *event_data =
  230. (struct mpi3_event_data_pcie_enumeration *)event_reply->event_data;
  231. ioc_info(mrioc, "PCIE Enumeration: (%s)",
  232. (event_data->reason_code ==
  233. MPI3_EVENT_PCIE_ENUM_RC_STARTED) ? "start" : "stop");
  234. if (event_data->enumeration_status)
  235. ioc_info(mrioc, "enumeration_status(0x%08x)\n",
  236. le32_to_cpu(event_data->enumeration_status));
  237. return;
  238. }
  239. case MPI3_EVENT_PREPARE_FOR_RESET:
  240. desc = "Prepare For Reset";
  241. break;
  242. case MPI3_EVENT_DIAGNOSTIC_BUFFER_STATUS_CHANGE:
  243. desc = "Diagnostic Buffer Status Change";
  244. break;
  245. }
  246. if (!desc)
  247. return;
  248. ioc_info(mrioc, "%s\n", desc);
  249. }
  250. static void mpi3mr_handle_events(struct mpi3mr_ioc *mrioc,
  251. struct mpi3_default_reply *def_reply)
  252. {
  253. struct mpi3_event_notification_reply *event_reply =
  254. (struct mpi3_event_notification_reply *)def_reply;
  255. mrioc->change_count = le16_to_cpu(event_reply->ioc_change_count);
  256. mpi3mr_print_event_data(mrioc, event_reply);
  257. mpi3mr_os_handle_events(mrioc, event_reply);
  258. }
  259. static struct mpi3mr_drv_cmd *
  260. mpi3mr_get_drv_cmd(struct mpi3mr_ioc *mrioc, u16 host_tag,
  261. struct mpi3_default_reply *def_reply)
  262. {
  263. u16 idx;
  264. switch (host_tag) {
  265. case MPI3MR_HOSTTAG_INITCMDS:
  266. return &mrioc->init_cmds;
  267. case MPI3MR_HOSTTAG_CFG_CMDS:
  268. return &mrioc->cfg_cmds;
  269. case MPI3MR_HOSTTAG_BSG_CMDS:
  270. return &mrioc->bsg_cmds;
  271. case MPI3MR_HOSTTAG_BLK_TMS:
  272. return &mrioc->host_tm_cmds;
  273. case MPI3MR_HOSTTAG_PEL_ABORT:
  274. return &mrioc->pel_abort_cmd;
  275. case MPI3MR_HOSTTAG_PEL_WAIT:
  276. return &mrioc->pel_cmds;
  277. case MPI3MR_HOSTTAG_TRANSPORT_CMDS:
  278. return &mrioc->transport_cmds;
  279. case MPI3MR_HOSTTAG_INVALID:
  280. if (def_reply && def_reply->function ==
  281. MPI3_FUNCTION_EVENT_NOTIFICATION)
  282. mpi3mr_handle_events(mrioc, def_reply);
  283. return NULL;
  284. default:
  285. break;
  286. }
  287. if (host_tag >= MPI3MR_HOSTTAG_DEVRMCMD_MIN &&
  288. host_tag <= MPI3MR_HOSTTAG_DEVRMCMD_MAX) {
  289. idx = host_tag - MPI3MR_HOSTTAG_DEVRMCMD_MIN;
  290. return &mrioc->dev_rmhs_cmds[idx];
  291. }
  292. if (host_tag >= MPI3MR_HOSTTAG_EVTACKCMD_MIN &&
  293. host_tag <= MPI3MR_HOSTTAG_EVTACKCMD_MAX) {
  294. idx = host_tag - MPI3MR_HOSTTAG_EVTACKCMD_MIN;
  295. return &mrioc->evtack_cmds[idx];
  296. }
  297. return NULL;
  298. }
  299. static void mpi3mr_process_admin_reply_desc(struct mpi3mr_ioc *mrioc,
  300. struct mpi3_default_reply_descriptor *reply_desc, u64 *reply_dma)
  301. {
  302. u16 reply_desc_type, host_tag = 0;
  303. u16 ioc_status = MPI3_IOCSTATUS_SUCCESS;
  304. u16 masked_ioc_status = MPI3_IOCSTATUS_SUCCESS;
  305. u32 ioc_loginfo = 0, sense_count = 0;
  306. struct mpi3_status_reply_descriptor *status_desc;
  307. struct mpi3_address_reply_descriptor *addr_desc;
  308. struct mpi3_success_reply_descriptor *success_desc;
  309. struct mpi3_default_reply *def_reply = NULL;
  310. struct mpi3mr_drv_cmd *cmdptr = NULL;
  311. struct mpi3_scsi_io_reply *scsi_reply;
  312. struct scsi_sense_hdr sshdr;
  313. u8 *sense_buf = NULL;
  314. *reply_dma = 0;
  315. reply_desc_type = le16_to_cpu(reply_desc->reply_flags) &
  316. MPI3_REPLY_DESCRIPT_FLAGS_TYPE_MASK;
  317. switch (reply_desc_type) {
  318. case MPI3_REPLY_DESCRIPT_FLAGS_TYPE_STATUS:
  319. status_desc = (struct mpi3_status_reply_descriptor *)reply_desc;
  320. host_tag = le16_to_cpu(status_desc->host_tag);
  321. ioc_status = le16_to_cpu(status_desc->ioc_status);
  322. if (ioc_status &
  323. MPI3_REPLY_DESCRIPT_STATUS_IOCSTATUS_LOGINFOAVAIL)
  324. ioc_loginfo = le32_to_cpu(status_desc->ioc_log_info);
  325. masked_ioc_status = ioc_status & MPI3_IOCSTATUS_STATUS_MASK;
  326. mpi3mr_reply_trigger(mrioc, masked_ioc_status, ioc_loginfo);
  327. break;
  328. case MPI3_REPLY_DESCRIPT_FLAGS_TYPE_ADDRESS_REPLY:
  329. addr_desc = (struct mpi3_address_reply_descriptor *)reply_desc;
  330. *reply_dma = le64_to_cpu(addr_desc->reply_frame_address);
  331. def_reply = mpi3mr_get_reply_virt_addr(mrioc, *reply_dma);
  332. if (!def_reply)
  333. goto out;
  334. host_tag = le16_to_cpu(def_reply->host_tag);
  335. ioc_status = le16_to_cpu(def_reply->ioc_status);
  336. if (ioc_status &
  337. MPI3_REPLY_DESCRIPT_STATUS_IOCSTATUS_LOGINFOAVAIL)
  338. ioc_loginfo = le32_to_cpu(def_reply->ioc_log_info);
  339. masked_ioc_status = ioc_status & MPI3_IOCSTATUS_STATUS_MASK;
  340. if (def_reply->function == MPI3_FUNCTION_SCSI_IO) {
  341. scsi_reply = (struct mpi3_scsi_io_reply *)def_reply;
  342. sense_buf = mpi3mr_get_sensebuf_virt_addr(mrioc,
  343. le64_to_cpu(scsi_reply->sense_data_buffer_address));
  344. sense_count = le32_to_cpu(scsi_reply->sense_count);
  345. if (sense_buf) {
  346. scsi_normalize_sense(sense_buf, sense_count,
  347. &sshdr);
  348. mpi3mr_scsisense_trigger(mrioc, sshdr.sense_key,
  349. sshdr.asc, sshdr.ascq);
  350. }
  351. }
  352. mpi3mr_reply_trigger(mrioc, masked_ioc_status, ioc_loginfo);
  353. break;
  354. case MPI3_REPLY_DESCRIPT_FLAGS_TYPE_SUCCESS:
  355. success_desc = (struct mpi3_success_reply_descriptor *)reply_desc;
  356. host_tag = le16_to_cpu(success_desc->host_tag);
  357. break;
  358. default:
  359. break;
  360. }
  361. cmdptr = mpi3mr_get_drv_cmd(mrioc, host_tag, def_reply);
  362. if (cmdptr) {
  363. if (cmdptr->state & MPI3MR_CMD_PENDING) {
  364. cmdptr->state |= MPI3MR_CMD_COMPLETE;
  365. cmdptr->ioc_loginfo = ioc_loginfo;
  366. if (host_tag == MPI3MR_HOSTTAG_BSG_CMDS)
  367. cmdptr->ioc_status = ioc_status;
  368. else
  369. cmdptr->ioc_status = masked_ioc_status;
  370. cmdptr->state &= ~MPI3MR_CMD_PENDING;
  371. if (def_reply) {
  372. cmdptr->state |= MPI3MR_CMD_REPLY_VALID;
  373. memcpy((u8 *)cmdptr->reply, (u8 *)def_reply,
  374. mrioc->reply_sz);
  375. }
  376. if (sense_buf && cmdptr->sensebuf) {
  377. cmdptr->is_sense = 1;
  378. memcpy(cmdptr->sensebuf, sense_buf,
  379. MPI3MR_SENSE_BUF_SZ);
  380. }
  381. if (cmdptr->is_waiting) {
  382. complete(&cmdptr->done);
  383. cmdptr->is_waiting = 0;
  384. } else if (cmdptr->callback)
  385. cmdptr->callback(mrioc, cmdptr);
  386. }
  387. }
  388. out:
  389. if (sense_buf)
  390. mpi3mr_repost_sense_buf(mrioc,
  391. le64_to_cpu(scsi_reply->sense_data_buffer_address));
  392. }
  393. int mpi3mr_process_admin_reply_q(struct mpi3mr_ioc *mrioc)
  394. {
  395. u32 exp_phase = mrioc->admin_reply_ephase;
  396. u32 admin_reply_ci = mrioc->admin_reply_ci;
  397. u32 num_admin_replies = 0;
  398. u64 reply_dma = 0;
  399. u16 threshold_comps = 0;
  400. struct mpi3_default_reply_descriptor *reply_desc;
  401. if (!atomic_add_unless(&mrioc->admin_reply_q_in_use, 1, 1))
  402. return 0;
  403. reply_desc = (struct mpi3_default_reply_descriptor *)mrioc->admin_reply_base +
  404. admin_reply_ci;
  405. if ((le16_to_cpu(reply_desc->reply_flags) &
  406. MPI3_REPLY_DESCRIPT_FLAGS_PHASE_MASK) != exp_phase) {
  407. atomic_dec(&mrioc->admin_reply_q_in_use);
  408. return 0;
  409. }
  410. do {
  411. if (mrioc->unrecoverable)
  412. break;
  413. mrioc->admin_req_ci = le16_to_cpu(reply_desc->request_queue_ci);
  414. mpi3mr_process_admin_reply_desc(mrioc, reply_desc, &reply_dma);
  415. if (reply_dma)
  416. mpi3mr_repost_reply_buf(mrioc, reply_dma);
  417. num_admin_replies++;
  418. threshold_comps++;
  419. if (++admin_reply_ci == mrioc->num_admin_replies) {
  420. admin_reply_ci = 0;
  421. exp_phase ^= 1;
  422. }
  423. reply_desc =
  424. (struct mpi3_default_reply_descriptor *)mrioc->admin_reply_base +
  425. admin_reply_ci;
  426. if ((le16_to_cpu(reply_desc->reply_flags) &
  427. MPI3_REPLY_DESCRIPT_FLAGS_PHASE_MASK) != exp_phase)
  428. break;
  429. if (threshold_comps == MPI3MR_THRESHOLD_REPLY_COUNT) {
  430. writel(admin_reply_ci,
  431. &mrioc->sysif_regs->admin_reply_queue_ci);
  432. threshold_comps = 0;
  433. }
  434. } while (1);
  435. writel(admin_reply_ci, &mrioc->sysif_regs->admin_reply_queue_ci);
  436. mrioc->admin_reply_ci = admin_reply_ci;
  437. mrioc->admin_reply_ephase = exp_phase;
  438. atomic_dec(&mrioc->admin_reply_q_in_use);
  439. return num_admin_replies;
  440. }
  441. /**
  442. * mpi3mr_get_reply_desc - get reply descriptor frame corresponding to
  443. * queue's consumer index from operational reply descriptor queue.
  444. * @op_reply_q: op_reply_qinfo object
  445. * @reply_ci: operational reply descriptor's queue consumer index
  446. *
  447. * Returns: reply descriptor frame address
  448. */
  449. static inline struct mpi3_default_reply_descriptor *
  450. mpi3mr_get_reply_desc(struct op_reply_qinfo *op_reply_q, u32 reply_ci)
  451. {
  452. void *segment_base_addr;
  453. struct segments *segments = op_reply_q->q_segments;
  454. struct mpi3_default_reply_descriptor *reply_desc = NULL;
  455. segment_base_addr =
  456. segments[reply_ci / op_reply_q->segment_qd].segment;
  457. reply_desc = (struct mpi3_default_reply_descriptor *)segment_base_addr +
  458. (reply_ci % op_reply_q->segment_qd);
  459. return reply_desc;
  460. }
  461. /**
  462. * mpi3mr_process_op_reply_q - Operational reply queue handler
  463. * @mrioc: Adapter instance reference
  464. * @op_reply_q: Operational reply queue info
  465. *
  466. * Checks the specific operational reply queue and drains the
  467. * reply queue entries until the queue is empty and process the
  468. * individual reply descriptors.
  469. *
  470. * Return: 0 if queue is already processed,or number of reply
  471. * descriptors processed.
  472. */
  473. int mpi3mr_process_op_reply_q(struct mpi3mr_ioc *mrioc,
  474. struct op_reply_qinfo *op_reply_q)
  475. {
  476. struct op_req_qinfo *op_req_q;
  477. u32 exp_phase;
  478. u32 reply_ci;
  479. u32 num_op_reply = 0;
  480. u64 reply_dma = 0;
  481. struct mpi3_default_reply_descriptor *reply_desc;
  482. u16 req_q_idx = 0, reply_qidx, threshold_comps = 0;
  483. reply_qidx = op_reply_q->qid - 1;
  484. if (!atomic_add_unless(&op_reply_q->in_use, 1, 1))
  485. return 0;
  486. exp_phase = op_reply_q->ephase;
  487. reply_ci = op_reply_q->ci;
  488. reply_desc = mpi3mr_get_reply_desc(op_reply_q, reply_ci);
  489. if ((le16_to_cpu(reply_desc->reply_flags) &
  490. MPI3_REPLY_DESCRIPT_FLAGS_PHASE_MASK) != exp_phase) {
  491. atomic_dec(&op_reply_q->in_use);
  492. return 0;
  493. }
  494. do {
  495. if (mrioc->unrecoverable)
  496. break;
  497. req_q_idx = le16_to_cpu(reply_desc->request_queue_id) - 1;
  498. op_req_q = &mrioc->req_qinfo[req_q_idx];
  499. WRITE_ONCE(op_req_q->ci, le16_to_cpu(reply_desc->request_queue_ci));
  500. mpi3mr_process_op_reply_desc(mrioc, reply_desc, &reply_dma,
  501. reply_qidx);
  502. atomic_dec(&op_reply_q->pend_ios);
  503. if (reply_dma)
  504. mpi3mr_repost_reply_buf(mrioc, reply_dma);
  505. num_op_reply++;
  506. threshold_comps++;
  507. if (++reply_ci == op_reply_q->num_replies) {
  508. reply_ci = 0;
  509. exp_phase ^= 1;
  510. }
  511. reply_desc = mpi3mr_get_reply_desc(op_reply_q, reply_ci);
  512. if ((le16_to_cpu(reply_desc->reply_flags) &
  513. MPI3_REPLY_DESCRIPT_FLAGS_PHASE_MASK) != exp_phase)
  514. break;
  515. #ifndef CONFIG_PREEMPT_RT
  516. /*
  517. * Exit completion loop to avoid CPU lockup
  518. * Ensure remaining completion happens from threaded ISR.
  519. */
  520. if (num_op_reply > mrioc->max_host_ios) {
  521. op_reply_q->enable_irq_poll = true;
  522. break;
  523. }
  524. #endif
  525. if (threshold_comps == MPI3MR_THRESHOLD_REPLY_COUNT) {
  526. writel(reply_ci,
  527. &mrioc->sysif_regs->oper_queue_indexes[reply_qidx].consumer_index);
  528. atomic_sub(threshold_comps, &op_reply_q->pend_ios);
  529. threshold_comps = 0;
  530. }
  531. } while (1);
  532. writel(reply_ci,
  533. &mrioc->sysif_regs->oper_queue_indexes[reply_qidx].consumer_index);
  534. op_reply_q->ci = reply_ci;
  535. op_reply_q->ephase = exp_phase;
  536. atomic_sub(threshold_comps, &op_reply_q->pend_ios);
  537. atomic_dec(&op_reply_q->in_use);
  538. return num_op_reply;
  539. }
  540. /**
  541. * mpi3mr_blk_mq_poll - Operational reply queue handler
  542. * @shost: SCSI Host reference
  543. * @queue_num: Request queue number (w.r.t OS it is hardware context number)
  544. *
  545. * Checks the specific operational reply queue and drains the
  546. * reply queue entries until the queue is empty and process the
  547. * individual reply descriptors.
  548. *
  549. * Return: 0 if queue is already processed,or number of reply
  550. * descriptors processed.
  551. */
  552. int mpi3mr_blk_mq_poll(struct Scsi_Host *shost, unsigned int queue_num)
  553. {
  554. int num_entries = 0;
  555. struct mpi3mr_ioc *mrioc;
  556. mrioc = (struct mpi3mr_ioc *)shost->hostdata;
  557. if ((mrioc->reset_in_progress || mrioc->prepare_for_reset ||
  558. mrioc->unrecoverable || mrioc->pci_err_recovery))
  559. return 0;
  560. num_entries = mpi3mr_process_op_reply_q(mrioc,
  561. &mrioc->op_reply_qinfo[queue_num]);
  562. return num_entries;
  563. }
  564. static irqreturn_t mpi3mr_isr_primary(int irq, void *privdata)
  565. {
  566. struct mpi3mr_intr_info *intr_info = privdata;
  567. struct mpi3mr_ioc *mrioc;
  568. u16 midx;
  569. u32 num_admin_replies = 0, num_op_reply = 0;
  570. if (!intr_info)
  571. return IRQ_NONE;
  572. mrioc = intr_info->mrioc;
  573. if (!mrioc->intr_enabled)
  574. return IRQ_NONE;
  575. midx = intr_info->msix_index;
  576. if (!midx)
  577. num_admin_replies = mpi3mr_process_admin_reply_q(mrioc);
  578. if (intr_info->op_reply_q)
  579. num_op_reply = mpi3mr_process_op_reply_q(mrioc,
  580. intr_info->op_reply_q);
  581. if (num_admin_replies || num_op_reply)
  582. return IRQ_HANDLED;
  583. else
  584. return IRQ_NONE;
  585. }
  586. #ifndef CONFIG_PREEMPT_RT
  587. static irqreturn_t mpi3mr_isr(int irq, void *privdata)
  588. {
  589. struct mpi3mr_intr_info *intr_info = privdata;
  590. int ret;
  591. if (!intr_info)
  592. return IRQ_NONE;
  593. /* Call primary ISR routine */
  594. ret = mpi3mr_isr_primary(irq, privdata);
  595. /*
  596. * If more IOs are expected, schedule IRQ polling thread.
  597. * Otherwise exit from ISR.
  598. */
  599. if (!intr_info->op_reply_q)
  600. return ret;
  601. if (!intr_info->op_reply_q->enable_irq_poll ||
  602. !atomic_read(&intr_info->op_reply_q->pend_ios))
  603. return ret;
  604. disable_irq_nosync(intr_info->os_irq);
  605. return IRQ_WAKE_THREAD;
  606. }
  607. /**
  608. * mpi3mr_isr_poll - Reply queue polling routine
  609. * @irq: IRQ
  610. * @privdata: Interrupt info
  611. *
  612. * poll for pending I/O completions in a loop until pending I/Os
  613. * present or controller queue depth I/Os are processed.
  614. *
  615. * Return: IRQ_NONE or IRQ_HANDLED
  616. */
  617. static irqreturn_t mpi3mr_isr_poll(int irq, void *privdata)
  618. {
  619. struct mpi3mr_intr_info *intr_info = privdata;
  620. struct mpi3mr_ioc *mrioc;
  621. u16 midx;
  622. u32 num_op_reply = 0;
  623. if (!intr_info || !intr_info->op_reply_q)
  624. return IRQ_NONE;
  625. mrioc = intr_info->mrioc;
  626. midx = intr_info->msix_index;
  627. /* Poll for pending IOs completions */
  628. do {
  629. if (!mrioc->intr_enabled || mrioc->unrecoverable)
  630. break;
  631. if (!midx)
  632. mpi3mr_process_admin_reply_q(mrioc);
  633. if (intr_info->op_reply_q)
  634. num_op_reply +=
  635. mpi3mr_process_op_reply_q(mrioc,
  636. intr_info->op_reply_q);
  637. usleep_range(MPI3MR_IRQ_POLL_SLEEP, MPI3MR_IRQ_POLL_SLEEP + 1);
  638. } while (atomic_read(&intr_info->op_reply_q->pend_ios) &&
  639. (num_op_reply < mrioc->max_host_ios));
  640. intr_info->op_reply_q->enable_irq_poll = false;
  641. enable_irq(intr_info->os_irq);
  642. return IRQ_HANDLED;
  643. }
  644. #endif
  645. /**
  646. * mpi3mr_request_irq - Request IRQ and register ISR
  647. * @mrioc: Adapter instance reference
  648. * @index: IRQ vector index
  649. *
  650. * Request threaded ISR with primary ISR and secondary
  651. *
  652. * Return: 0 on success and non zero on failures.
  653. */
  654. static inline int mpi3mr_request_irq(struct mpi3mr_ioc *mrioc, u16 index)
  655. {
  656. struct pci_dev *pdev = mrioc->pdev;
  657. struct mpi3mr_intr_info *intr_info = mrioc->intr_info + index;
  658. int retval = 0;
  659. intr_info->mrioc = mrioc;
  660. intr_info->msix_index = index;
  661. intr_info->op_reply_q = NULL;
  662. snprintf(intr_info->name, MPI3MR_NAME_LENGTH, "%s%d-msix%d",
  663. mrioc->driver_name, mrioc->id, index);
  664. #ifndef CONFIG_PREEMPT_RT
  665. retval = request_threaded_irq(pci_irq_vector(pdev, index), mpi3mr_isr,
  666. mpi3mr_isr_poll, IRQF_SHARED, intr_info->name, intr_info);
  667. #else
  668. retval = request_threaded_irq(pci_irq_vector(pdev, index), mpi3mr_isr_primary,
  669. NULL, IRQF_SHARED, intr_info->name, intr_info);
  670. #endif
  671. if (retval) {
  672. ioc_err(mrioc, "%s: Unable to allocate interrupt %d!\n",
  673. intr_info->name, pci_irq_vector(pdev, index));
  674. return retval;
  675. }
  676. intr_info->os_irq = pci_irq_vector(pdev, index);
  677. return retval;
  678. }
  679. static void mpi3mr_calc_poll_queues(struct mpi3mr_ioc *mrioc, u16 max_vectors)
  680. {
  681. if (!mrioc->requested_poll_qcount)
  682. return;
  683. /* Reserved for Admin and Default Queue */
  684. if (max_vectors > 2 &&
  685. (mrioc->requested_poll_qcount < max_vectors - 2)) {
  686. ioc_info(mrioc,
  687. "enabled polled queues (%d) msix (%d)\n",
  688. mrioc->requested_poll_qcount, max_vectors);
  689. } else {
  690. ioc_info(mrioc,
  691. "disabled polled queues (%d) msix (%d) because of no resources for default queue\n",
  692. mrioc->requested_poll_qcount, max_vectors);
  693. mrioc->requested_poll_qcount = 0;
  694. }
  695. }
  696. /**
  697. * mpi3mr_setup_isr - Setup ISR for the controller
  698. * @mrioc: Adapter instance reference
  699. * @setup_one: Request one IRQ or more
  700. *
  701. * Allocate IRQ vectors and call mpi3mr_request_irq to setup ISR
  702. *
  703. * Return: 0 on success and non zero on failures.
  704. */
  705. static int mpi3mr_setup_isr(struct mpi3mr_ioc *mrioc, u8 setup_one)
  706. {
  707. unsigned int irq_flags = PCI_IRQ_MSIX;
  708. int max_vectors, min_vec;
  709. int retval;
  710. int i;
  711. struct irq_affinity desc = { .pre_vectors = 1, .post_vectors = 1 };
  712. if (mrioc->is_intr_info_set)
  713. return 0;
  714. mpi3mr_cleanup_isr(mrioc);
  715. if (setup_one || reset_devices) {
  716. max_vectors = 1;
  717. retval = pci_alloc_irq_vectors(mrioc->pdev,
  718. 1, max_vectors, irq_flags);
  719. if (retval < 0) {
  720. ioc_err(mrioc, "cannot allocate irq vectors, ret %d\n",
  721. retval);
  722. goto out_failed;
  723. }
  724. } else {
  725. max_vectors =
  726. min_t(int, mrioc->cpu_count + 1 +
  727. mrioc->requested_poll_qcount, mrioc->msix_count);
  728. mpi3mr_calc_poll_queues(mrioc, max_vectors);
  729. ioc_info(mrioc,
  730. "MSI-X vectors supported: %d, no of cores: %d,",
  731. mrioc->msix_count, mrioc->cpu_count);
  732. ioc_info(mrioc,
  733. "MSI-x vectors requested: %d poll_queues %d\n",
  734. max_vectors, mrioc->requested_poll_qcount);
  735. desc.post_vectors = mrioc->requested_poll_qcount;
  736. min_vec = desc.pre_vectors + desc.post_vectors;
  737. irq_flags |= PCI_IRQ_AFFINITY | PCI_IRQ_ALL_TYPES;
  738. retval = pci_alloc_irq_vectors_affinity(mrioc->pdev,
  739. min_vec, max_vectors, irq_flags, &desc);
  740. if (retval < 0) {
  741. ioc_err(mrioc, "cannot allocate irq vectors, ret %d\n",
  742. retval);
  743. goto out_failed;
  744. }
  745. /*
  746. * If only one MSI-x is allocated, then MSI-x 0 will be shared
  747. * between Admin queue and operational queue
  748. */
  749. if (retval == min_vec)
  750. mrioc->op_reply_q_offset = 0;
  751. else if (retval != (max_vectors)) {
  752. ioc_info(mrioc,
  753. "allocated vectors (%d) are less than configured (%d)\n",
  754. retval, max_vectors);
  755. }
  756. max_vectors = retval;
  757. mrioc->op_reply_q_offset = (max_vectors > 1) ? 1 : 0;
  758. mpi3mr_calc_poll_queues(mrioc, max_vectors);
  759. }
  760. mrioc->intr_info = kzalloc(sizeof(struct mpi3mr_intr_info) * max_vectors,
  761. GFP_KERNEL);
  762. if (!mrioc->intr_info) {
  763. retval = -ENOMEM;
  764. pci_free_irq_vectors(mrioc->pdev);
  765. goto out_failed;
  766. }
  767. for (i = 0; i < max_vectors; i++) {
  768. retval = mpi3mr_request_irq(mrioc, i);
  769. if (retval) {
  770. mrioc->intr_info_count = i;
  771. goto out_failed;
  772. }
  773. }
  774. if (reset_devices || !setup_one)
  775. mrioc->is_intr_info_set = true;
  776. mrioc->intr_info_count = max_vectors;
  777. mpi3mr_ioc_enable_intr(mrioc);
  778. return 0;
  779. out_failed:
  780. mpi3mr_cleanup_isr(mrioc);
  781. return retval;
  782. }
  783. static const struct {
  784. enum mpi3mr_iocstate value;
  785. char *name;
  786. } mrioc_states[] = {
  787. { MRIOC_STATE_READY, "ready" },
  788. { MRIOC_STATE_FAULT, "fault" },
  789. { MRIOC_STATE_RESET, "reset" },
  790. { MRIOC_STATE_BECOMING_READY, "becoming ready" },
  791. { MRIOC_STATE_RESET_REQUESTED, "reset requested" },
  792. { MRIOC_STATE_UNRECOVERABLE, "unrecoverable error" },
  793. };
  794. static const char *mpi3mr_iocstate_name(enum mpi3mr_iocstate mrioc_state)
  795. {
  796. int i;
  797. char *name = NULL;
  798. for (i = 0; i < ARRAY_SIZE(mrioc_states); i++) {
  799. if (mrioc_states[i].value == mrioc_state) {
  800. name = mrioc_states[i].name;
  801. break;
  802. }
  803. }
  804. return name;
  805. }
  806. /* Reset reason to name mapper structure*/
  807. static const struct {
  808. enum mpi3mr_reset_reason value;
  809. char *name;
  810. } mpi3mr_reset_reason_codes[] = {
  811. { MPI3MR_RESET_FROM_BRINGUP, "timeout in bringup" },
  812. { MPI3MR_RESET_FROM_FAULT_WATCH, "fault" },
  813. { MPI3MR_RESET_FROM_APP, "application invocation" },
  814. { MPI3MR_RESET_FROM_EH_HOS, "error handling" },
  815. { MPI3MR_RESET_FROM_TM_TIMEOUT, "TM timeout" },
  816. { MPI3MR_RESET_FROM_APP_TIMEOUT, "application command timeout" },
  817. { MPI3MR_RESET_FROM_MUR_FAILURE, "MUR failure" },
  818. { MPI3MR_RESET_FROM_CTLR_CLEANUP, "timeout in controller cleanup" },
  819. { MPI3MR_RESET_FROM_CIACTIV_FAULT, "component image activation fault" },
  820. { MPI3MR_RESET_FROM_PE_TIMEOUT, "port enable timeout" },
  821. { MPI3MR_RESET_FROM_TSU_TIMEOUT, "time stamp update timeout" },
  822. { MPI3MR_RESET_FROM_DELREQQ_TIMEOUT, "delete request queue timeout" },
  823. { MPI3MR_RESET_FROM_DELREPQ_TIMEOUT, "delete reply queue timeout" },
  824. {
  825. MPI3MR_RESET_FROM_CREATEREPQ_TIMEOUT,
  826. "create request queue timeout"
  827. },
  828. {
  829. MPI3MR_RESET_FROM_CREATEREQQ_TIMEOUT,
  830. "create reply queue timeout"
  831. },
  832. { MPI3MR_RESET_FROM_IOCFACTS_TIMEOUT, "IOC facts timeout" },
  833. { MPI3MR_RESET_FROM_IOCINIT_TIMEOUT, "IOC init timeout" },
  834. { MPI3MR_RESET_FROM_EVTNOTIFY_TIMEOUT, "event notify timeout" },
  835. { MPI3MR_RESET_FROM_EVTACK_TIMEOUT, "event acknowledgment timeout" },
  836. {
  837. MPI3MR_RESET_FROM_CIACTVRST_TIMER,
  838. "component image activation timeout"
  839. },
  840. {
  841. MPI3MR_RESET_FROM_GETPKGVER_TIMEOUT,
  842. "get package version timeout"
  843. },
  844. { MPI3MR_RESET_FROM_SYSFS, "sysfs invocation" },
  845. { MPI3MR_RESET_FROM_SYSFS_TIMEOUT, "sysfs TM timeout" },
  846. {
  847. MPI3MR_RESET_FROM_DIAG_BUFFER_POST_TIMEOUT,
  848. "diagnostic buffer post timeout"
  849. },
  850. {
  851. MPI3MR_RESET_FROM_DIAG_BUFFER_RELEASE_TIMEOUT,
  852. "diagnostic buffer release timeout"
  853. },
  854. { MPI3MR_RESET_FROM_FIRMWARE, "firmware asynchronous reset" },
  855. { MPI3MR_RESET_FROM_CFG_REQ_TIMEOUT, "configuration request timeout"},
  856. { MPI3MR_RESET_FROM_SAS_TRANSPORT_TIMEOUT, "timeout of a SAS transport layer request" },
  857. };
  858. /**
  859. * mpi3mr_reset_rc_name - get reset reason code name
  860. * @reason_code: reset reason code value
  861. *
  862. * Map reset reason to an NULL terminated ASCII string
  863. *
  864. * Return: name corresponding to reset reason value or NULL.
  865. */
  866. static const char *mpi3mr_reset_rc_name(enum mpi3mr_reset_reason reason_code)
  867. {
  868. int i;
  869. char *name = NULL;
  870. for (i = 0; i < ARRAY_SIZE(mpi3mr_reset_reason_codes); i++) {
  871. if (mpi3mr_reset_reason_codes[i].value == reason_code) {
  872. name = mpi3mr_reset_reason_codes[i].name;
  873. break;
  874. }
  875. }
  876. return name;
  877. }
  878. /* Reset type to name mapper structure*/
  879. static const struct {
  880. u16 reset_type;
  881. char *name;
  882. } mpi3mr_reset_types[] = {
  883. { MPI3_SYSIF_HOST_DIAG_RESET_ACTION_SOFT_RESET, "soft" },
  884. { MPI3_SYSIF_HOST_DIAG_RESET_ACTION_DIAG_FAULT, "diag fault" },
  885. };
  886. /**
  887. * mpi3mr_reset_type_name - get reset type name
  888. * @reset_type: reset type value
  889. *
  890. * Map reset type to an NULL terminated ASCII string
  891. *
  892. * Return: name corresponding to reset type value or NULL.
  893. */
  894. static const char *mpi3mr_reset_type_name(u16 reset_type)
  895. {
  896. int i;
  897. char *name = NULL;
  898. for (i = 0; i < ARRAY_SIZE(mpi3mr_reset_types); i++) {
  899. if (mpi3mr_reset_types[i].reset_type == reset_type) {
  900. name = mpi3mr_reset_types[i].name;
  901. break;
  902. }
  903. }
  904. return name;
  905. }
  906. /**
  907. * mpi3mr_is_fault_recoverable - Read fault code and decide
  908. * whether the controller can be recoverable
  909. * @mrioc: Adapter instance reference
  910. * Return: true if fault is recoverable, false otherwise.
  911. */
  912. static inline bool mpi3mr_is_fault_recoverable(struct mpi3mr_ioc *mrioc)
  913. {
  914. u32 fault;
  915. fault = (readl(&mrioc->sysif_regs->fault) &
  916. MPI3_SYSIF_FAULT_CODE_MASK);
  917. switch (fault) {
  918. case MPI3_SYSIF_FAULT_CODE_COMPLETE_RESET_NEEDED:
  919. case MPI3_SYSIF_FAULT_CODE_POWER_CYCLE_REQUIRED:
  920. ioc_warn(mrioc,
  921. "controller requires system power cycle, marking controller as unrecoverable\n");
  922. return false;
  923. case MPI3_SYSIF_FAULT_CODE_INSUFFICIENT_PCI_SLOT_POWER:
  924. ioc_warn(mrioc,
  925. "controller faulted due to insufficient power,\n"
  926. " try by connecting it to a different slot\n");
  927. return false;
  928. default:
  929. break;
  930. }
  931. return true;
  932. }
  933. /**
  934. * mpi3mr_print_fault_info - Display fault information
  935. * @mrioc: Adapter instance reference
  936. *
  937. * Display the controller fault information if there is a
  938. * controller fault.
  939. *
  940. * Return: Nothing.
  941. */
  942. void mpi3mr_print_fault_info(struct mpi3mr_ioc *mrioc)
  943. {
  944. u32 ioc_status, code, code1, code2, code3;
  945. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  946. if (ioc_status & MPI3_SYSIF_IOC_STATUS_FAULT) {
  947. code = readl(&mrioc->sysif_regs->fault);
  948. code1 = readl(&mrioc->sysif_regs->fault_info[0]);
  949. code2 = readl(&mrioc->sysif_regs->fault_info[1]);
  950. code3 = readl(&mrioc->sysif_regs->fault_info[2]);
  951. ioc_info(mrioc,
  952. "fault code(0x%08X): Additional code: (0x%08X:0x%08X:0x%08X)\n",
  953. code, code1, code2, code3);
  954. }
  955. }
  956. /**
  957. * mpi3mr_get_iocstate - Get IOC State
  958. * @mrioc: Adapter instance reference
  959. *
  960. * Return a proper IOC state enum based on the IOC status and
  961. * IOC configuration and unrcoverable state of the controller.
  962. *
  963. * Return: Current IOC state.
  964. */
  965. enum mpi3mr_iocstate mpi3mr_get_iocstate(struct mpi3mr_ioc *mrioc)
  966. {
  967. u32 ioc_status, ioc_config;
  968. u8 ready, enabled;
  969. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  970. ioc_config = readl(&mrioc->sysif_regs->ioc_configuration);
  971. if (mrioc->unrecoverable)
  972. return MRIOC_STATE_UNRECOVERABLE;
  973. if (ioc_status & MPI3_SYSIF_IOC_STATUS_FAULT)
  974. return MRIOC_STATE_FAULT;
  975. ready = (ioc_status & MPI3_SYSIF_IOC_STATUS_READY);
  976. enabled = (ioc_config & MPI3_SYSIF_IOC_CONFIG_ENABLE_IOC);
  977. if (ready && enabled)
  978. return MRIOC_STATE_READY;
  979. if ((!ready) && (!enabled))
  980. return MRIOC_STATE_RESET;
  981. if ((!ready) && (enabled))
  982. return MRIOC_STATE_BECOMING_READY;
  983. return MRIOC_STATE_RESET_REQUESTED;
  984. }
  985. /**
  986. * mpi3mr_free_ioctl_dma_memory - free memory for ioctl dma
  987. * @mrioc: Adapter instance reference
  988. *
  989. * Free the DMA memory allocated for IOCTL handling purpose.
  990. *
  991. * Return: None
  992. */
  993. static void mpi3mr_free_ioctl_dma_memory(struct mpi3mr_ioc *mrioc)
  994. {
  995. struct dma_memory_desc *mem_desc;
  996. u16 i;
  997. if (!mrioc->ioctl_dma_pool)
  998. return;
  999. for (i = 0; i < MPI3MR_NUM_IOCTL_SGE; i++) {
  1000. mem_desc = &mrioc->ioctl_sge[i];
  1001. if (mem_desc->addr) {
  1002. dma_pool_free(mrioc->ioctl_dma_pool,
  1003. mem_desc->addr,
  1004. mem_desc->dma_addr);
  1005. mem_desc->addr = NULL;
  1006. }
  1007. }
  1008. dma_pool_destroy(mrioc->ioctl_dma_pool);
  1009. mrioc->ioctl_dma_pool = NULL;
  1010. mem_desc = &mrioc->ioctl_chain_sge;
  1011. if (mem_desc->addr) {
  1012. dma_free_coherent(&mrioc->pdev->dev, mem_desc->size,
  1013. mem_desc->addr, mem_desc->dma_addr);
  1014. mem_desc->addr = NULL;
  1015. }
  1016. mem_desc = &mrioc->ioctl_resp_sge;
  1017. if (mem_desc->addr) {
  1018. dma_free_coherent(&mrioc->pdev->dev, mem_desc->size,
  1019. mem_desc->addr, mem_desc->dma_addr);
  1020. mem_desc->addr = NULL;
  1021. }
  1022. mrioc->ioctl_sges_allocated = false;
  1023. }
  1024. /**
  1025. * mpi3mr_alloc_ioctl_dma_memory - Alloc memory for ioctl dma
  1026. * @mrioc: Adapter instance reference
  1027. *
  1028. * This function allocates dmaable memory required to handle the
  1029. * application issued MPI3 IOCTL requests.
  1030. *
  1031. * Return: None
  1032. */
  1033. static void mpi3mr_alloc_ioctl_dma_memory(struct mpi3mr_ioc *mrioc)
  1034. {
  1035. struct dma_memory_desc *mem_desc;
  1036. u16 i;
  1037. mrioc->ioctl_dma_pool = dma_pool_create("ioctl dma pool",
  1038. &mrioc->pdev->dev,
  1039. MPI3MR_IOCTL_SGE_SIZE,
  1040. MPI3MR_PAGE_SIZE_4K, 0);
  1041. if (!mrioc->ioctl_dma_pool) {
  1042. ioc_err(mrioc, "ioctl_dma_pool: dma_pool_create failed\n");
  1043. goto out_failed;
  1044. }
  1045. for (i = 0; i < MPI3MR_NUM_IOCTL_SGE; i++) {
  1046. mem_desc = &mrioc->ioctl_sge[i];
  1047. mem_desc->size = MPI3MR_IOCTL_SGE_SIZE;
  1048. mem_desc->addr = dma_pool_zalloc(mrioc->ioctl_dma_pool,
  1049. GFP_KERNEL,
  1050. &mem_desc->dma_addr);
  1051. if (!mem_desc->addr)
  1052. goto out_failed;
  1053. }
  1054. mem_desc = &mrioc->ioctl_chain_sge;
  1055. mem_desc->size = MPI3MR_PAGE_SIZE_4K;
  1056. mem_desc->addr = dma_alloc_coherent(&mrioc->pdev->dev,
  1057. mem_desc->size,
  1058. &mem_desc->dma_addr,
  1059. GFP_KERNEL);
  1060. if (!mem_desc->addr)
  1061. goto out_failed;
  1062. mem_desc = &mrioc->ioctl_resp_sge;
  1063. mem_desc->size = MPI3MR_PAGE_SIZE_4K;
  1064. mem_desc->addr = dma_alloc_coherent(&mrioc->pdev->dev,
  1065. mem_desc->size,
  1066. &mem_desc->dma_addr,
  1067. GFP_KERNEL);
  1068. if (!mem_desc->addr)
  1069. goto out_failed;
  1070. mrioc->ioctl_sges_allocated = true;
  1071. return;
  1072. out_failed:
  1073. ioc_warn(mrioc, "cannot allocate DMA memory for the mpt commands\n"
  1074. "from the applications, application interface for MPT command is disabled\n");
  1075. mpi3mr_free_ioctl_dma_memory(mrioc);
  1076. }
  1077. /**
  1078. * mpi3mr_clear_reset_history - clear reset history
  1079. * @mrioc: Adapter instance reference
  1080. *
  1081. * Write the reset history bit in IOC status to clear the bit,
  1082. * if it is already set.
  1083. *
  1084. * Return: Nothing.
  1085. */
  1086. static inline void mpi3mr_clear_reset_history(struct mpi3mr_ioc *mrioc)
  1087. {
  1088. u32 ioc_status;
  1089. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  1090. if (ioc_status & MPI3_SYSIF_IOC_STATUS_RESET_HISTORY)
  1091. writel(ioc_status, &mrioc->sysif_regs->ioc_status);
  1092. }
  1093. /**
  1094. * mpi3mr_issue_and_process_mur - Message unit Reset handler
  1095. * @mrioc: Adapter instance reference
  1096. * @reset_reason: Reset reason code
  1097. *
  1098. * Issue Message unit Reset to the controller and wait for it to
  1099. * be complete.
  1100. *
  1101. * Return: 0 on success, -1 on failure.
  1102. */
  1103. static int mpi3mr_issue_and_process_mur(struct mpi3mr_ioc *mrioc,
  1104. u32 reset_reason)
  1105. {
  1106. u32 ioc_config, timeout, ioc_status, scratch_pad0;
  1107. int retval = -1;
  1108. ioc_info(mrioc, "Issuing Message unit Reset(MUR)\n");
  1109. if (mrioc->unrecoverable) {
  1110. ioc_info(mrioc, "IOC is unrecoverable MUR not issued\n");
  1111. return retval;
  1112. }
  1113. mpi3mr_clear_reset_history(mrioc);
  1114. scratch_pad0 = ((MPI3MR_RESET_REASON_OSTYPE_LINUX <<
  1115. MPI3MR_RESET_REASON_OSTYPE_SHIFT) |
  1116. (mrioc->facts.ioc_num <<
  1117. MPI3MR_RESET_REASON_IOCNUM_SHIFT) | reset_reason);
  1118. writel(scratch_pad0, &mrioc->sysif_regs->scratchpad[0]);
  1119. ioc_config = readl(&mrioc->sysif_regs->ioc_configuration);
  1120. ioc_config &= ~MPI3_SYSIF_IOC_CONFIG_ENABLE_IOC;
  1121. writel(ioc_config, &mrioc->sysif_regs->ioc_configuration);
  1122. timeout = MPI3MR_MUR_TIMEOUT * 10;
  1123. do {
  1124. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  1125. if ((ioc_status & MPI3_SYSIF_IOC_STATUS_RESET_HISTORY)) {
  1126. mpi3mr_clear_reset_history(mrioc);
  1127. break;
  1128. }
  1129. if (ioc_status & MPI3_SYSIF_IOC_STATUS_FAULT) {
  1130. mpi3mr_print_fault_info(mrioc);
  1131. break;
  1132. }
  1133. msleep(100);
  1134. } while (--timeout);
  1135. ioc_config = readl(&mrioc->sysif_regs->ioc_configuration);
  1136. if (timeout && !((ioc_status & MPI3_SYSIF_IOC_STATUS_READY) ||
  1137. (ioc_status & MPI3_SYSIF_IOC_STATUS_FAULT) ||
  1138. (ioc_config & MPI3_SYSIF_IOC_CONFIG_ENABLE_IOC)))
  1139. retval = 0;
  1140. ioc_info(mrioc, "Base IOC Sts/Config after %s MUR is (0x%x)/(0x%x)\n",
  1141. (!retval) ? "successful" : "failed", ioc_status, ioc_config);
  1142. return retval;
  1143. }
  1144. /**
  1145. * mpi3mr_revalidate_factsdata - validate IOCFacts parameters
  1146. * during reset/resume
  1147. * @mrioc: Adapter instance reference
  1148. *
  1149. * Return: zero if the new IOCFacts parameters value is compatible with
  1150. * older values else return -EPERM
  1151. */
  1152. static int
  1153. mpi3mr_revalidate_factsdata(struct mpi3mr_ioc *mrioc)
  1154. {
  1155. unsigned long *removepend_bitmap;
  1156. if (mrioc->facts.reply_sz > mrioc->reply_sz) {
  1157. ioc_err(mrioc,
  1158. "cannot increase reply size from %d to %d\n",
  1159. mrioc->reply_sz, mrioc->facts.reply_sz);
  1160. return -EPERM;
  1161. }
  1162. if (mrioc->facts.max_op_reply_q < mrioc->num_op_reply_q) {
  1163. ioc_err(mrioc,
  1164. "cannot reduce number of operational reply queues from %d to %d\n",
  1165. mrioc->num_op_reply_q,
  1166. mrioc->facts.max_op_reply_q);
  1167. return -EPERM;
  1168. }
  1169. if (mrioc->facts.max_op_req_q < mrioc->num_op_req_q) {
  1170. ioc_err(mrioc,
  1171. "cannot reduce number of operational request queues from %d to %d\n",
  1172. mrioc->num_op_req_q, mrioc->facts.max_op_req_q);
  1173. return -EPERM;
  1174. }
  1175. if (mrioc->shost->max_sectors != (mrioc->facts.max_data_length / 512))
  1176. ioc_err(mrioc, "Warning: The maximum data transfer length\n"
  1177. "\tchanged after reset: previous(%d), new(%d),\n"
  1178. "the driver cannot change this at run time\n",
  1179. mrioc->shost->max_sectors * 512, mrioc->facts.max_data_length);
  1180. if ((mrioc->sas_transport_enabled) && (mrioc->facts.ioc_capabilities &
  1181. MPI3_IOCFACTS_CAPABILITY_MULTIPATH_SUPPORTED))
  1182. ioc_err(mrioc,
  1183. "critical error: multipath capability is enabled at the\n"
  1184. "\tcontroller while sas transport support is enabled at the\n"
  1185. "\tdriver, please reboot the system or reload the driver\n");
  1186. if (mrioc->facts.max_devhandle > mrioc->dev_handle_bitmap_bits) {
  1187. removepend_bitmap = bitmap_zalloc(mrioc->facts.max_devhandle,
  1188. GFP_KERNEL);
  1189. if (!removepend_bitmap) {
  1190. ioc_err(mrioc,
  1191. "failed to increase removepend_bitmap bits from %d to %d\n",
  1192. mrioc->dev_handle_bitmap_bits,
  1193. mrioc->facts.max_devhandle);
  1194. return -EPERM;
  1195. }
  1196. bitmap_free(mrioc->removepend_bitmap);
  1197. mrioc->removepend_bitmap = removepend_bitmap;
  1198. ioc_info(mrioc,
  1199. "increased bits of dev_handle_bitmap from %d to %d\n",
  1200. mrioc->dev_handle_bitmap_bits,
  1201. mrioc->facts.max_devhandle);
  1202. mrioc->dev_handle_bitmap_bits = mrioc->facts.max_devhandle;
  1203. }
  1204. return 0;
  1205. }
  1206. /**
  1207. * mpi3mr_bring_ioc_ready - Bring controller to ready state
  1208. * @mrioc: Adapter instance reference
  1209. *
  1210. * Set Enable IOC bit in IOC configuration register and wait for
  1211. * the controller to become ready.
  1212. *
  1213. * Return: 0 on success, appropriate error on failure.
  1214. */
  1215. static int mpi3mr_bring_ioc_ready(struct mpi3mr_ioc *mrioc)
  1216. {
  1217. u32 ioc_config, ioc_status, timeout, host_diagnostic;
  1218. int retval = 0;
  1219. enum mpi3mr_iocstate ioc_state;
  1220. u64 base_info;
  1221. u8 retry = 0;
  1222. u64 start_time, elapsed_time_sec;
  1223. retry_bring_ioc_ready:
  1224. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  1225. ioc_config = readl(&mrioc->sysif_regs->ioc_configuration);
  1226. base_info = lo_hi_readq(&mrioc->sysif_regs->ioc_information);
  1227. ioc_info(mrioc, "ioc_status(0x%08x), ioc_config(0x%08x), ioc_info(0x%016llx) at the bringup\n",
  1228. ioc_status, ioc_config, base_info);
  1229. if (!mpi3mr_is_fault_recoverable(mrioc)) {
  1230. mrioc->unrecoverable = 1;
  1231. goto out_device_not_present;
  1232. }
  1233. /*The timeout value is in 2sec unit, changing it to seconds*/
  1234. mrioc->ready_timeout =
  1235. ((base_info & MPI3_SYSIF_IOC_INFO_LOW_TIMEOUT_MASK) >>
  1236. MPI3_SYSIF_IOC_INFO_LOW_TIMEOUT_SHIFT) * 2;
  1237. ioc_info(mrioc, "ready timeout: %d seconds\n", mrioc->ready_timeout);
  1238. ioc_state = mpi3mr_get_iocstate(mrioc);
  1239. ioc_info(mrioc, "controller is in %s state during detection\n",
  1240. mpi3mr_iocstate_name(ioc_state));
  1241. timeout = mrioc->ready_timeout * 10;
  1242. do {
  1243. ioc_state = mpi3mr_get_iocstate(mrioc);
  1244. if (ioc_state != MRIOC_STATE_BECOMING_READY &&
  1245. ioc_state != MRIOC_STATE_RESET_REQUESTED)
  1246. break;
  1247. if (!pci_device_is_present(mrioc->pdev)) {
  1248. mrioc->unrecoverable = 1;
  1249. ioc_err(mrioc, "controller is not present while waiting to reset\n");
  1250. goto out_device_not_present;
  1251. }
  1252. msleep(100);
  1253. } while (--timeout);
  1254. if (ioc_state == MRIOC_STATE_READY) {
  1255. ioc_info(mrioc, "issuing message unit reset (MUR) to bring to reset state\n");
  1256. retval = mpi3mr_issue_and_process_mur(mrioc,
  1257. MPI3MR_RESET_FROM_BRINGUP);
  1258. ioc_state = mpi3mr_get_iocstate(mrioc);
  1259. if (retval)
  1260. ioc_err(mrioc,
  1261. "message unit reset failed with error %d current state %s\n",
  1262. retval, mpi3mr_iocstate_name(ioc_state));
  1263. }
  1264. if (ioc_state != MRIOC_STATE_RESET) {
  1265. if (ioc_state == MRIOC_STATE_FAULT) {
  1266. timeout = MPI3_SYSIF_DIAG_SAVE_TIMEOUT * 10;
  1267. mpi3mr_print_fault_info(mrioc);
  1268. do {
  1269. host_diagnostic =
  1270. readl(&mrioc->sysif_regs->host_diagnostic);
  1271. if (!(host_diagnostic &
  1272. MPI3_SYSIF_HOST_DIAG_SAVE_IN_PROGRESS))
  1273. break;
  1274. if (!pci_device_is_present(mrioc->pdev)) {
  1275. mrioc->unrecoverable = 1;
  1276. ioc_err(mrioc, "controller is not present at the bringup\n");
  1277. goto out_device_not_present;
  1278. }
  1279. msleep(100);
  1280. } while (--timeout);
  1281. }
  1282. mpi3mr_print_fault_info(mrioc);
  1283. ioc_info(mrioc, "issuing soft reset to bring to reset state\n");
  1284. retval = mpi3mr_issue_reset(mrioc,
  1285. MPI3_SYSIF_HOST_DIAG_RESET_ACTION_SOFT_RESET,
  1286. MPI3MR_RESET_FROM_BRINGUP);
  1287. if (retval) {
  1288. ioc_err(mrioc,
  1289. "soft reset failed with error %d\n", retval);
  1290. goto out_failed;
  1291. }
  1292. }
  1293. ioc_state = mpi3mr_get_iocstate(mrioc);
  1294. if (ioc_state != MRIOC_STATE_RESET) {
  1295. ioc_err(mrioc,
  1296. "cannot bring controller to reset state, current state: %s\n",
  1297. mpi3mr_iocstate_name(ioc_state));
  1298. goto out_failed;
  1299. }
  1300. mpi3mr_clear_reset_history(mrioc);
  1301. retval = mpi3mr_setup_admin_qpair(mrioc);
  1302. if (retval) {
  1303. ioc_err(mrioc, "failed to setup admin queues: error %d\n",
  1304. retval);
  1305. goto out_failed;
  1306. }
  1307. ioc_info(mrioc, "bringing controller to ready state\n");
  1308. ioc_config = readl(&mrioc->sysif_regs->ioc_configuration);
  1309. ioc_config |= MPI3_SYSIF_IOC_CONFIG_ENABLE_IOC;
  1310. writel(ioc_config, &mrioc->sysif_regs->ioc_configuration);
  1311. if (retry == 0)
  1312. start_time = jiffies;
  1313. timeout = mrioc->ready_timeout * 10;
  1314. do {
  1315. ioc_state = mpi3mr_get_iocstate(mrioc);
  1316. if (ioc_state == MRIOC_STATE_READY) {
  1317. ioc_info(mrioc,
  1318. "successfully transitioned to %s state\n",
  1319. mpi3mr_iocstate_name(ioc_state));
  1320. return 0;
  1321. }
  1322. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  1323. if ((ioc_status & MPI3_SYSIF_IOC_STATUS_RESET_HISTORY) ||
  1324. (ioc_status & MPI3_SYSIF_IOC_STATUS_FAULT)) {
  1325. mpi3mr_print_fault_info(mrioc);
  1326. goto out_failed;
  1327. }
  1328. if (!pci_device_is_present(mrioc->pdev)) {
  1329. mrioc->unrecoverable = 1;
  1330. ioc_err(mrioc,
  1331. "controller is not present at the bringup\n");
  1332. retval = -1;
  1333. goto out_device_not_present;
  1334. }
  1335. msleep(100);
  1336. elapsed_time_sec = jiffies_to_msecs(jiffies - start_time)/1000;
  1337. } while (elapsed_time_sec < mrioc->ready_timeout);
  1338. out_failed:
  1339. elapsed_time_sec = jiffies_to_msecs(jiffies - start_time)/1000;
  1340. if ((retry < 2) && (elapsed_time_sec < (mrioc->ready_timeout - 60))) {
  1341. retry++;
  1342. ioc_warn(mrioc, "retrying to bring IOC ready, retry_count:%d\n"
  1343. " elapsed time =%llu\n", retry, elapsed_time_sec);
  1344. goto retry_bring_ioc_ready;
  1345. }
  1346. ioc_state = mpi3mr_get_iocstate(mrioc);
  1347. ioc_err(mrioc,
  1348. "failed to bring to ready state, current state: %s\n",
  1349. mpi3mr_iocstate_name(ioc_state));
  1350. out_device_not_present:
  1351. return retval;
  1352. }
  1353. /**
  1354. * mpi3mr_soft_reset_success - Check softreset is success or not
  1355. * @ioc_status: IOC status register value
  1356. * @ioc_config: IOC config register value
  1357. *
  1358. * Check whether the soft reset is successful or not based on
  1359. * IOC status and IOC config register values.
  1360. *
  1361. * Return: True when the soft reset is success, false otherwise.
  1362. */
  1363. static inline bool
  1364. mpi3mr_soft_reset_success(u32 ioc_status, u32 ioc_config)
  1365. {
  1366. if (!((ioc_status & MPI3_SYSIF_IOC_STATUS_READY) ||
  1367. (ioc_config & MPI3_SYSIF_IOC_CONFIG_ENABLE_IOC)))
  1368. return true;
  1369. return false;
  1370. }
  1371. /**
  1372. * mpi3mr_diagfault_success - Check diag fault is success or not
  1373. * @mrioc: Adapter reference
  1374. * @ioc_status: IOC status register value
  1375. *
  1376. * Check whether the controller hit diag reset fault code.
  1377. *
  1378. * Return: True when there is diag fault, false otherwise.
  1379. */
  1380. static inline bool mpi3mr_diagfault_success(struct mpi3mr_ioc *mrioc,
  1381. u32 ioc_status)
  1382. {
  1383. u32 fault;
  1384. if (!(ioc_status & MPI3_SYSIF_IOC_STATUS_FAULT))
  1385. return false;
  1386. fault = readl(&mrioc->sysif_regs->fault) & MPI3_SYSIF_FAULT_CODE_MASK;
  1387. if (fault == MPI3_SYSIF_FAULT_CODE_DIAG_FAULT_RESET) {
  1388. mpi3mr_print_fault_info(mrioc);
  1389. return true;
  1390. }
  1391. return false;
  1392. }
  1393. /**
  1394. * mpi3mr_set_diagsave - Set diag save bit for snapdump
  1395. * @mrioc: Adapter reference
  1396. *
  1397. * Set diag save bit in IOC configuration register to enable
  1398. * snapdump.
  1399. *
  1400. * Return: Nothing.
  1401. */
  1402. static inline void mpi3mr_set_diagsave(struct mpi3mr_ioc *mrioc)
  1403. {
  1404. u32 ioc_config;
  1405. ioc_config = readl(&mrioc->sysif_regs->ioc_configuration);
  1406. ioc_config |= MPI3_SYSIF_IOC_CONFIG_DIAG_SAVE;
  1407. writel(ioc_config, &mrioc->sysif_regs->ioc_configuration);
  1408. }
  1409. /**
  1410. * mpi3mr_issue_reset - Issue reset to the controller
  1411. * @mrioc: Adapter reference
  1412. * @reset_type: Reset type
  1413. * @reset_reason: Reset reason code
  1414. *
  1415. * Unlock the host diagnostic registers and write the specific
  1416. * reset type to that, wait for reset acknowledgment from the
  1417. * controller, if the reset is not successful retry for the
  1418. * predefined number of times.
  1419. *
  1420. * Return: 0 on success, non-zero on failure.
  1421. */
  1422. static int mpi3mr_issue_reset(struct mpi3mr_ioc *mrioc, u16 reset_type,
  1423. u16 reset_reason)
  1424. {
  1425. int retval = -1;
  1426. u8 unlock_retry_count = 0;
  1427. u32 host_diagnostic, ioc_status, ioc_config, scratch_pad0;
  1428. u32 timeout = MPI3MR_RESET_ACK_TIMEOUT * 10;
  1429. if ((reset_type != MPI3_SYSIF_HOST_DIAG_RESET_ACTION_SOFT_RESET) &&
  1430. (reset_type != MPI3_SYSIF_HOST_DIAG_RESET_ACTION_DIAG_FAULT))
  1431. return retval;
  1432. if (mrioc->unrecoverable)
  1433. return retval;
  1434. if (reset_reason == MPI3MR_RESET_FROM_FIRMWARE) {
  1435. retval = 0;
  1436. return retval;
  1437. }
  1438. ioc_info(mrioc, "%s reset due to %s(0x%x)\n",
  1439. mpi3mr_reset_type_name(reset_type),
  1440. mpi3mr_reset_rc_name(reset_reason), reset_reason);
  1441. mpi3mr_clear_reset_history(mrioc);
  1442. do {
  1443. ioc_info(mrioc,
  1444. "Write magic sequence to unlock host diag register (retry=%d)\n",
  1445. ++unlock_retry_count);
  1446. if (unlock_retry_count >= MPI3MR_HOSTDIAG_UNLOCK_RETRY_COUNT) {
  1447. ioc_err(mrioc,
  1448. "%s reset failed due to unlock failure, host_diagnostic(0x%08x)\n",
  1449. mpi3mr_reset_type_name(reset_type),
  1450. host_diagnostic);
  1451. mrioc->unrecoverable = 1;
  1452. return retval;
  1453. }
  1454. writel(MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_FLUSH,
  1455. &mrioc->sysif_regs->write_sequence);
  1456. writel(MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_1ST,
  1457. &mrioc->sysif_regs->write_sequence);
  1458. writel(MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_2ND,
  1459. &mrioc->sysif_regs->write_sequence);
  1460. writel(MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_3RD,
  1461. &mrioc->sysif_regs->write_sequence);
  1462. writel(MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_4TH,
  1463. &mrioc->sysif_regs->write_sequence);
  1464. writel(MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_5TH,
  1465. &mrioc->sysif_regs->write_sequence);
  1466. writel(MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_6TH,
  1467. &mrioc->sysif_regs->write_sequence);
  1468. usleep_range(1000, 1100);
  1469. host_diagnostic = readl(&mrioc->sysif_regs->host_diagnostic);
  1470. ioc_info(mrioc,
  1471. "wrote magic sequence: retry_count(%d), host_diagnostic(0x%08x)\n",
  1472. unlock_retry_count, host_diagnostic);
  1473. } while (!(host_diagnostic & MPI3_SYSIF_HOST_DIAG_DIAG_WRITE_ENABLE));
  1474. scratch_pad0 = ((MPI3MR_RESET_REASON_OSTYPE_LINUX <<
  1475. MPI3MR_RESET_REASON_OSTYPE_SHIFT) | (mrioc->facts.ioc_num <<
  1476. MPI3MR_RESET_REASON_IOCNUM_SHIFT) | reset_reason);
  1477. writel(reset_reason, &mrioc->sysif_regs->scratchpad[0]);
  1478. writel(host_diagnostic | reset_type,
  1479. &mrioc->sysif_regs->host_diagnostic);
  1480. switch (reset_type) {
  1481. case MPI3_SYSIF_HOST_DIAG_RESET_ACTION_SOFT_RESET:
  1482. do {
  1483. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  1484. ioc_config =
  1485. readl(&mrioc->sysif_regs->ioc_configuration);
  1486. if ((ioc_status & MPI3_SYSIF_IOC_STATUS_RESET_HISTORY)
  1487. && mpi3mr_soft_reset_success(ioc_status, ioc_config)
  1488. ) {
  1489. mpi3mr_clear_reset_history(mrioc);
  1490. retval = 0;
  1491. break;
  1492. }
  1493. msleep(100);
  1494. } while (--timeout);
  1495. mpi3mr_print_fault_info(mrioc);
  1496. break;
  1497. case MPI3_SYSIF_HOST_DIAG_RESET_ACTION_DIAG_FAULT:
  1498. do {
  1499. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  1500. if (mpi3mr_diagfault_success(mrioc, ioc_status)) {
  1501. retval = 0;
  1502. break;
  1503. }
  1504. msleep(100);
  1505. } while (--timeout);
  1506. break;
  1507. default:
  1508. break;
  1509. }
  1510. writel(MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_2ND,
  1511. &mrioc->sysif_regs->write_sequence);
  1512. ioc_config = readl(&mrioc->sysif_regs->ioc_configuration);
  1513. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  1514. ioc_info(mrioc,
  1515. "ioc_status/ioc_onfig after %s reset is (0x%x)/(0x%x)\n",
  1516. (!retval)?"successful":"failed", ioc_status,
  1517. ioc_config);
  1518. if (retval)
  1519. mrioc->unrecoverable = 1;
  1520. return retval;
  1521. }
  1522. /**
  1523. * mpi3mr_admin_request_post - Post request to admin queue
  1524. * @mrioc: Adapter reference
  1525. * @admin_req: MPI3 request
  1526. * @admin_req_sz: Request size
  1527. * @ignore_reset: Ignore reset in process
  1528. *
  1529. * Post the MPI3 request into admin request queue and
  1530. * inform the controller, if the queue is full return
  1531. * appropriate error.
  1532. *
  1533. * Return: 0 on success, non-zero on failure.
  1534. */
  1535. int mpi3mr_admin_request_post(struct mpi3mr_ioc *mrioc, void *admin_req,
  1536. u16 admin_req_sz, u8 ignore_reset)
  1537. {
  1538. u16 areq_pi = 0, areq_ci = 0, max_entries = 0;
  1539. int retval = 0;
  1540. unsigned long flags;
  1541. u8 *areq_entry;
  1542. if (mrioc->unrecoverable) {
  1543. ioc_err(mrioc, "%s : Unrecoverable controller\n", __func__);
  1544. return -EFAULT;
  1545. }
  1546. spin_lock_irqsave(&mrioc->admin_req_lock, flags);
  1547. areq_pi = mrioc->admin_req_pi;
  1548. areq_ci = mrioc->admin_req_ci;
  1549. max_entries = mrioc->num_admin_req;
  1550. if ((areq_ci == (areq_pi + 1)) || ((!areq_ci) &&
  1551. (areq_pi == (max_entries - 1)))) {
  1552. ioc_err(mrioc, "AdminReqQ full condition detected\n");
  1553. retval = -EAGAIN;
  1554. goto out;
  1555. }
  1556. if (!ignore_reset && mrioc->reset_in_progress) {
  1557. ioc_err(mrioc, "AdminReqQ submit reset in progress\n");
  1558. retval = -EAGAIN;
  1559. goto out;
  1560. }
  1561. if (mrioc->pci_err_recovery) {
  1562. ioc_err(mrioc, "admin request queue submission failed due to pci error recovery in progress\n");
  1563. retval = -EAGAIN;
  1564. goto out;
  1565. }
  1566. areq_entry = (u8 *)mrioc->admin_req_base +
  1567. (areq_pi * MPI3MR_ADMIN_REQ_FRAME_SZ);
  1568. memset(areq_entry, 0, MPI3MR_ADMIN_REQ_FRAME_SZ);
  1569. memcpy(areq_entry, (u8 *)admin_req, admin_req_sz);
  1570. if (++areq_pi == max_entries)
  1571. areq_pi = 0;
  1572. mrioc->admin_req_pi = areq_pi;
  1573. writel(mrioc->admin_req_pi, &mrioc->sysif_regs->admin_request_queue_pi);
  1574. out:
  1575. spin_unlock_irqrestore(&mrioc->admin_req_lock, flags);
  1576. return retval;
  1577. }
  1578. /**
  1579. * mpi3mr_free_op_req_q_segments - free request memory segments
  1580. * @mrioc: Adapter instance reference
  1581. * @q_idx: operational request queue index
  1582. *
  1583. * Free memory segments allocated for operational request queue
  1584. *
  1585. * Return: Nothing.
  1586. */
  1587. static void mpi3mr_free_op_req_q_segments(struct mpi3mr_ioc *mrioc, u16 q_idx)
  1588. {
  1589. u16 j;
  1590. int size;
  1591. struct segments *segments;
  1592. segments = mrioc->req_qinfo[q_idx].q_segments;
  1593. if (!segments)
  1594. return;
  1595. if (mrioc->enable_segqueue) {
  1596. size = MPI3MR_OP_REQ_Q_SEG_SIZE;
  1597. if (mrioc->req_qinfo[q_idx].q_segment_list) {
  1598. dma_free_coherent(&mrioc->pdev->dev,
  1599. MPI3MR_MAX_SEG_LIST_SIZE,
  1600. mrioc->req_qinfo[q_idx].q_segment_list,
  1601. mrioc->req_qinfo[q_idx].q_segment_list_dma);
  1602. mrioc->req_qinfo[q_idx].q_segment_list = NULL;
  1603. }
  1604. } else
  1605. size = mrioc->req_qinfo[q_idx].segment_qd *
  1606. mrioc->facts.op_req_sz;
  1607. for (j = 0; j < mrioc->req_qinfo[q_idx].num_segments; j++) {
  1608. if (!segments[j].segment)
  1609. continue;
  1610. dma_free_coherent(&mrioc->pdev->dev,
  1611. size, segments[j].segment, segments[j].segment_dma);
  1612. segments[j].segment = NULL;
  1613. }
  1614. kfree(mrioc->req_qinfo[q_idx].q_segments);
  1615. mrioc->req_qinfo[q_idx].q_segments = NULL;
  1616. mrioc->req_qinfo[q_idx].qid = 0;
  1617. }
  1618. /**
  1619. * mpi3mr_free_op_reply_q_segments - free reply memory segments
  1620. * @mrioc: Adapter instance reference
  1621. * @q_idx: operational reply queue index
  1622. *
  1623. * Free memory segments allocated for operational reply queue
  1624. *
  1625. * Return: Nothing.
  1626. */
  1627. static void mpi3mr_free_op_reply_q_segments(struct mpi3mr_ioc *mrioc, u16 q_idx)
  1628. {
  1629. u16 j;
  1630. int size;
  1631. struct segments *segments;
  1632. segments = mrioc->op_reply_qinfo[q_idx].q_segments;
  1633. if (!segments)
  1634. return;
  1635. if (mrioc->enable_segqueue) {
  1636. size = MPI3MR_OP_REP_Q_SEG_SIZE;
  1637. if (mrioc->op_reply_qinfo[q_idx].q_segment_list) {
  1638. dma_free_coherent(&mrioc->pdev->dev,
  1639. MPI3MR_MAX_SEG_LIST_SIZE,
  1640. mrioc->op_reply_qinfo[q_idx].q_segment_list,
  1641. mrioc->op_reply_qinfo[q_idx].q_segment_list_dma);
  1642. mrioc->op_reply_qinfo[q_idx].q_segment_list = NULL;
  1643. }
  1644. } else
  1645. size = mrioc->op_reply_qinfo[q_idx].segment_qd *
  1646. mrioc->op_reply_desc_sz;
  1647. for (j = 0; j < mrioc->op_reply_qinfo[q_idx].num_segments; j++) {
  1648. if (!segments[j].segment)
  1649. continue;
  1650. dma_free_coherent(&mrioc->pdev->dev,
  1651. size, segments[j].segment, segments[j].segment_dma);
  1652. segments[j].segment = NULL;
  1653. }
  1654. kfree(mrioc->op_reply_qinfo[q_idx].q_segments);
  1655. mrioc->op_reply_qinfo[q_idx].q_segments = NULL;
  1656. mrioc->op_reply_qinfo[q_idx].qid = 0;
  1657. }
  1658. /**
  1659. * mpi3mr_delete_op_reply_q - delete operational reply queue
  1660. * @mrioc: Adapter instance reference
  1661. * @qidx: operational reply queue index
  1662. *
  1663. * Delete operatinal reply queue by issuing MPI request
  1664. * through admin queue.
  1665. *
  1666. * Return: 0 on success, non-zero on failure.
  1667. */
  1668. static int mpi3mr_delete_op_reply_q(struct mpi3mr_ioc *mrioc, u16 qidx)
  1669. {
  1670. struct mpi3_delete_reply_queue_request delq_req;
  1671. struct op_reply_qinfo *op_reply_q = mrioc->op_reply_qinfo + qidx;
  1672. int retval = 0;
  1673. u16 reply_qid = 0, midx;
  1674. reply_qid = op_reply_q->qid;
  1675. midx = REPLY_QUEUE_IDX_TO_MSIX_IDX(qidx, mrioc->op_reply_q_offset);
  1676. if (!reply_qid) {
  1677. retval = -1;
  1678. ioc_err(mrioc, "Issue DelRepQ: called with invalid ReqQID\n");
  1679. goto out;
  1680. }
  1681. (op_reply_q->qtype == MPI3MR_DEFAULT_QUEUE) ? mrioc->default_qcount-- :
  1682. mrioc->active_poll_qcount--;
  1683. memset(&delq_req, 0, sizeof(delq_req));
  1684. mutex_lock(&mrioc->init_cmds.mutex);
  1685. if (mrioc->init_cmds.state & MPI3MR_CMD_PENDING) {
  1686. retval = -1;
  1687. ioc_err(mrioc, "Issue DelRepQ: Init command is in use\n");
  1688. mutex_unlock(&mrioc->init_cmds.mutex);
  1689. goto out;
  1690. }
  1691. mrioc->init_cmds.state = MPI3MR_CMD_PENDING;
  1692. mrioc->init_cmds.is_waiting = 1;
  1693. mrioc->init_cmds.callback = NULL;
  1694. delq_req.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_INITCMDS);
  1695. delq_req.function = MPI3_FUNCTION_DELETE_REPLY_QUEUE;
  1696. delq_req.queue_id = cpu_to_le16(reply_qid);
  1697. init_completion(&mrioc->init_cmds.done);
  1698. retval = mpi3mr_admin_request_post(mrioc, &delq_req, sizeof(delq_req),
  1699. 1);
  1700. if (retval) {
  1701. ioc_err(mrioc, "Issue DelRepQ: Admin Post failed\n");
  1702. goto out_unlock;
  1703. }
  1704. wait_for_completion_timeout(&mrioc->init_cmds.done,
  1705. (MPI3MR_INTADMCMD_TIMEOUT * HZ));
  1706. if (!(mrioc->init_cmds.state & MPI3MR_CMD_COMPLETE)) {
  1707. ioc_err(mrioc, "delete reply queue timed out\n");
  1708. mpi3mr_check_rh_fault_ioc(mrioc,
  1709. MPI3MR_RESET_FROM_DELREPQ_TIMEOUT);
  1710. retval = -1;
  1711. goto out_unlock;
  1712. }
  1713. if ((mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK)
  1714. != MPI3_IOCSTATUS_SUCCESS) {
  1715. ioc_err(mrioc,
  1716. "Issue DelRepQ: Failed ioc_status(0x%04x) Loginfo(0x%08x)\n",
  1717. (mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK),
  1718. mrioc->init_cmds.ioc_loginfo);
  1719. retval = -1;
  1720. goto out_unlock;
  1721. }
  1722. mrioc->intr_info[midx].op_reply_q = NULL;
  1723. mpi3mr_free_op_reply_q_segments(mrioc, qidx);
  1724. out_unlock:
  1725. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  1726. mutex_unlock(&mrioc->init_cmds.mutex);
  1727. out:
  1728. return retval;
  1729. }
  1730. /**
  1731. * mpi3mr_alloc_op_reply_q_segments -Alloc segmented reply pool
  1732. * @mrioc: Adapter instance reference
  1733. * @qidx: request queue index
  1734. *
  1735. * Allocate segmented memory pools for operational reply
  1736. * queue.
  1737. *
  1738. * Return: 0 on success, non-zero on failure.
  1739. */
  1740. static int mpi3mr_alloc_op_reply_q_segments(struct mpi3mr_ioc *mrioc, u16 qidx)
  1741. {
  1742. struct op_reply_qinfo *op_reply_q = mrioc->op_reply_qinfo + qidx;
  1743. int i, size;
  1744. u64 *q_segment_list_entry = NULL;
  1745. struct segments *segments;
  1746. if (mrioc->enable_segqueue) {
  1747. op_reply_q->segment_qd =
  1748. MPI3MR_OP_REP_Q_SEG_SIZE / mrioc->op_reply_desc_sz;
  1749. size = MPI3MR_OP_REP_Q_SEG_SIZE;
  1750. op_reply_q->q_segment_list = dma_alloc_coherent(&mrioc->pdev->dev,
  1751. MPI3MR_MAX_SEG_LIST_SIZE, &op_reply_q->q_segment_list_dma,
  1752. GFP_KERNEL);
  1753. if (!op_reply_q->q_segment_list)
  1754. return -ENOMEM;
  1755. q_segment_list_entry = (u64 *)op_reply_q->q_segment_list;
  1756. } else {
  1757. op_reply_q->segment_qd = op_reply_q->num_replies;
  1758. size = op_reply_q->num_replies * mrioc->op_reply_desc_sz;
  1759. }
  1760. op_reply_q->num_segments = DIV_ROUND_UP(op_reply_q->num_replies,
  1761. op_reply_q->segment_qd);
  1762. op_reply_q->q_segments = kcalloc(op_reply_q->num_segments,
  1763. sizeof(struct segments), GFP_KERNEL);
  1764. if (!op_reply_q->q_segments)
  1765. return -ENOMEM;
  1766. segments = op_reply_q->q_segments;
  1767. for (i = 0; i < op_reply_q->num_segments; i++) {
  1768. segments[i].segment =
  1769. dma_alloc_coherent(&mrioc->pdev->dev,
  1770. size, &segments[i].segment_dma, GFP_KERNEL);
  1771. if (!segments[i].segment)
  1772. return -ENOMEM;
  1773. if (mrioc->enable_segqueue)
  1774. q_segment_list_entry[i] =
  1775. (unsigned long)segments[i].segment_dma;
  1776. }
  1777. return 0;
  1778. }
  1779. /**
  1780. * mpi3mr_alloc_op_req_q_segments - Alloc segmented req pool.
  1781. * @mrioc: Adapter instance reference
  1782. * @qidx: request queue index
  1783. *
  1784. * Allocate segmented memory pools for operational request
  1785. * queue.
  1786. *
  1787. * Return: 0 on success, non-zero on failure.
  1788. */
  1789. static int mpi3mr_alloc_op_req_q_segments(struct mpi3mr_ioc *mrioc, u16 qidx)
  1790. {
  1791. struct op_req_qinfo *op_req_q = mrioc->req_qinfo + qidx;
  1792. int i, size;
  1793. u64 *q_segment_list_entry = NULL;
  1794. struct segments *segments;
  1795. if (mrioc->enable_segqueue) {
  1796. op_req_q->segment_qd =
  1797. MPI3MR_OP_REQ_Q_SEG_SIZE / mrioc->facts.op_req_sz;
  1798. size = MPI3MR_OP_REQ_Q_SEG_SIZE;
  1799. op_req_q->q_segment_list = dma_alloc_coherent(&mrioc->pdev->dev,
  1800. MPI3MR_MAX_SEG_LIST_SIZE, &op_req_q->q_segment_list_dma,
  1801. GFP_KERNEL);
  1802. if (!op_req_q->q_segment_list)
  1803. return -ENOMEM;
  1804. q_segment_list_entry = (u64 *)op_req_q->q_segment_list;
  1805. } else {
  1806. op_req_q->segment_qd = op_req_q->num_requests;
  1807. size = op_req_q->num_requests * mrioc->facts.op_req_sz;
  1808. }
  1809. op_req_q->num_segments = DIV_ROUND_UP(op_req_q->num_requests,
  1810. op_req_q->segment_qd);
  1811. op_req_q->q_segments = kcalloc(op_req_q->num_segments,
  1812. sizeof(struct segments), GFP_KERNEL);
  1813. if (!op_req_q->q_segments)
  1814. return -ENOMEM;
  1815. segments = op_req_q->q_segments;
  1816. for (i = 0; i < op_req_q->num_segments; i++) {
  1817. segments[i].segment =
  1818. dma_alloc_coherent(&mrioc->pdev->dev,
  1819. size, &segments[i].segment_dma, GFP_KERNEL);
  1820. if (!segments[i].segment)
  1821. return -ENOMEM;
  1822. if (mrioc->enable_segqueue)
  1823. q_segment_list_entry[i] =
  1824. (unsigned long)segments[i].segment_dma;
  1825. }
  1826. return 0;
  1827. }
  1828. /**
  1829. * mpi3mr_create_op_reply_q - create operational reply queue
  1830. * @mrioc: Adapter instance reference
  1831. * @qidx: operational reply queue index
  1832. *
  1833. * Create operatinal reply queue by issuing MPI request
  1834. * through admin queue.
  1835. *
  1836. * Return: 0 on success, non-zero on failure.
  1837. */
  1838. static int mpi3mr_create_op_reply_q(struct mpi3mr_ioc *mrioc, u16 qidx)
  1839. {
  1840. struct mpi3_create_reply_queue_request create_req;
  1841. struct op_reply_qinfo *op_reply_q = mrioc->op_reply_qinfo + qidx;
  1842. int retval = 0;
  1843. u16 reply_qid = 0, midx;
  1844. reply_qid = op_reply_q->qid;
  1845. midx = REPLY_QUEUE_IDX_TO_MSIX_IDX(qidx, mrioc->op_reply_q_offset);
  1846. if (reply_qid) {
  1847. retval = -1;
  1848. ioc_err(mrioc, "CreateRepQ: called for duplicate qid %d\n",
  1849. reply_qid);
  1850. return retval;
  1851. }
  1852. reply_qid = qidx + 1;
  1853. op_reply_q->num_replies = MPI3MR_OP_REP_Q_QD;
  1854. if ((mrioc->pdev->device == MPI3_MFGPAGE_DEVID_SAS4116) &&
  1855. !mrioc->pdev->revision)
  1856. op_reply_q->num_replies = MPI3MR_OP_REP_Q_QD4K;
  1857. op_reply_q->ci = 0;
  1858. op_reply_q->ephase = 1;
  1859. atomic_set(&op_reply_q->pend_ios, 0);
  1860. atomic_set(&op_reply_q->in_use, 0);
  1861. op_reply_q->enable_irq_poll = false;
  1862. if (!op_reply_q->q_segments) {
  1863. retval = mpi3mr_alloc_op_reply_q_segments(mrioc, qidx);
  1864. if (retval) {
  1865. mpi3mr_free_op_reply_q_segments(mrioc, qidx);
  1866. goto out;
  1867. }
  1868. }
  1869. memset(&create_req, 0, sizeof(create_req));
  1870. mutex_lock(&mrioc->init_cmds.mutex);
  1871. if (mrioc->init_cmds.state & MPI3MR_CMD_PENDING) {
  1872. retval = -1;
  1873. ioc_err(mrioc, "CreateRepQ: Init command is in use\n");
  1874. goto out_unlock;
  1875. }
  1876. mrioc->init_cmds.state = MPI3MR_CMD_PENDING;
  1877. mrioc->init_cmds.is_waiting = 1;
  1878. mrioc->init_cmds.callback = NULL;
  1879. create_req.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_INITCMDS);
  1880. create_req.function = MPI3_FUNCTION_CREATE_REPLY_QUEUE;
  1881. create_req.queue_id = cpu_to_le16(reply_qid);
  1882. if (midx < (mrioc->intr_info_count - mrioc->requested_poll_qcount))
  1883. op_reply_q->qtype = MPI3MR_DEFAULT_QUEUE;
  1884. else
  1885. op_reply_q->qtype = MPI3MR_POLL_QUEUE;
  1886. if (op_reply_q->qtype == MPI3MR_DEFAULT_QUEUE) {
  1887. create_req.flags =
  1888. MPI3_CREATE_REPLY_QUEUE_FLAGS_INT_ENABLE_ENABLE;
  1889. create_req.msix_index =
  1890. cpu_to_le16(mrioc->intr_info[midx].msix_index);
  1891. } else {
  1892. create_req.msix_index = cpu_to_le16(mrioc->intr_info_count - 1);
  1893. ioc_info(mrioc, "create reply queue(polled): for qid(%d), midx(%d)\n",
  1894. reply_qid, midx);
  1895. if (!mrioc->active_poll_qcount)
  1896. disable_irq_nosync(pci_irq_vector(mrioc->pdev,
  1897. mrioc->intr_info_count - 1));
  1898. }
  1899. if (mrioc->enable_segqueue) {
  1900. create_req.flags |=
  1901. MPI3_CREATE_REQUEST_QUEUE_FLAGS_SEGMENTED_SEGMENTED;
  1902. create_req.base_address = cpu_to_le64(
  1903. op_reply_q->q_segment_list_dma);
  1904. } else
  1905. create_req.base_address = cpu_to_le64(
  1906. op_reply_q->q_segments[0].segment_dma);
  1907. create_req.size = cpu_to_le16(op_reply_q->num_replies);
  1908. init_completion(&mrioc->init_cmds.done);
  1909. retval = mpi3mr_admin_request_post(mrioc, &create_req,
  1910. sizeof(create_req), 1);
  1911. if (retval) {
  1912. ioc_err(mrioc, "CreateRepQ: Admin Post failed\n");
  1913. goto out_unlock;
  1914. }
  1915. wait_for_completion_timeout(&mrioc->init_cmds.done,
  1916. (MPI3MR_INTADMCMD_TIMEOUT * HZ));
  1917. if (!(mrioc->init_cmds.state & MPI3MR_CMD_COMPLETE)) {
  1918. ioc_err(mrioc, "create reply queue timed out\n");
  1919. mpi3mr_check_rh_fault_ioc(mrioc,
  1920. MPI3MR_RESET_FROM_CREATEREPQ_TIMEOUT);
  1921. retval = -1;
  1922. goto out_unlock;
  1923. }
  1924. if ((mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK)
  1925. != MPI3_IOCSTATUS_SUCCESS) {
  1926. ioc_err(mrioc,
  1927. "CreateRepQ: Failed ioc_status(0x%04x) Loginfo(0x%08x)\n",
  1928. (mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK),
  1929. mrioc->init_cmds.ioc_loginfo);
  1930. retval = -1;
  1931. goto out_unlock;
  1932. }
  1933. op_reply_q->qid = reply_qid;
  1934. if (midx < mrioc->intr_info_count)
  1935. mrioc->intr_info[midx].op_reply_q = op_reply_q;
  1936. (op_reply_q->qtype == MPI3MR_DEFAULT_QUEUE) ? mrioc->default_qcount++ :
  1937. mrioc->active_poll_qcount++;
  1938. out_unlock:
  1939. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  1940. mutex_unlock(&mrioc->init_cmds.mutex);
  1941. out:
  1942. return retval;
  1943. }
  1944. /**
  1945. * mpi3mr_create_op_req_q - create operational request queue
  1946. * @mrioc: Adapter instance reference
  1947. * @idx: operational request queue index
  1948. * @reply_qid: Reply queue ID
  1949. *
  1950. * Create operatinal request queue by issuing MPI request
  1951. * through admin queue.
  1952. *
  1953. * Return: 0 on success, non-zero on failure.
  1954. */
  1955. static int mpi3mr_create_op_req_q(struct mpi3mr_ioc *mrioc, u16 idx,
  1956. u16 reply_qid)
  1957. {
  1958. struct mpi3_create_request_queue_request create_req;
  1959. struct op_req_qinfo *op_req_q = mrioc->req_qinfo + idx;
  1960. int retval = 0;
  1961. u16 req_qid = 0;
  1962. req_qid = op_req_q->qid;
  1963. if (req_qid) {
  1964. retval = -1;
  1965. ioc_err(mrioc, "CreateReqQ: called for duplicate qid %d\n",
  1966. req_qid);
  1967. return retval;
  1968. }
  1969. req_qid = idx + 1;
  1970. op_req_q->num_requests = MPI3MR_OP_REQ_Q_QD;
  1971. op_req_q->ci = 0;
  1972. op_req_q->pi = 0;
  1973. op_req_q->reply_qid = reply_qid;
  1974. spin_lock_init(&op_req_q->q_lock);
  1975. if (!op_req_q->q_segments) {
  1976. retval = mpi3mr_alloc_op_req_q_segments(mrioc, idx);
  1977. if (retval) {
  1978. mpi3mr_free_op_req_q_segments(mrioc, idx);
  1979. goto out;
  1980. }
  1981. }
  1982. memset(&create_req, 0, sizeof(create_req));
  1983. mutex_lock(&mrioc->init_cmds.mutex);
  1984. if (mrioc->init_cmds.state & MPI3MR_CMD_PENDING) {
  1985. retval = -1;
  1986. ioc_err(mrioc, "CreateReqQ: Init command is in use\n");
  1987. goto out_unlock;
  1988. }
  1989. mrioc->init_cmds.state = MPI3MR_CMD_PENDING;
  1990. mrioc->init_cmds.is_waiting = 1;
  1991. mrioc->init_cmds.callback = NULL;
  1992. create_req.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_INITCMDS);
  1993. create_req.function = MPI3_FUNCTION_CREATE_REQUEST_QUEUE;
  1994. create_req.queue_id = cpu_to_le16(req_qid);
  1995. if (mrioc->enable_segqueue) {
  1996. create_req.flags =
  1997. MPI3_CREATE_REQUEST_QUEUE_FLAGS_SEGMENTED_SEGMENTED;
  1998. create_req.base_address = cpu_to_le64(
  1999. op_req_q->q_segment_list_dma);
  2000. } else
  2001. create_req.base_address = cpu_to_le64(
  2002. op_req_q->q_segments[0].segment_dma);
  2003. create_req.reply_queue_id = cpu_to_le16(reply_qid);
  2004. create_req.size = cpu_to_le16(op_req_q->num_requests);
  2005. init_completion(&mrioc->init_cmds.done);
  2006. retval = mpi3mr_admin_request_post(mrioc, &create_req,
  2007. sizeof(create_req), 1);
  2008. if (retval) {
  2009. ioc_err(mrioc, "CreateReqQ: Admin Post failed\n");
  2010. goto out_unlock;
  2011. }
  2012. wait_for_completion_timeout(&mrioc->init_cmds.done,
  2013. (MPI3MR_INTADMCMD_TIMEOUT * HZ));
  2014. if (!(mrioc->init_cmds.state & MPI3MR_CMD_COMPLETE)) {
  2015. ioc_err(mrioc, "create request queue timed out\n");
  2016. mpi3mr_check_rh_fault_ioc(mrioc,
  2017. MPI3MR_RESET_FROM_CREATEREQQ_TIMEOUT);
  2018. retval = -1;
  2019. goto out_unlock;
  2020. }
  2021. if ((mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK)
  2022. != MPI3_IOCSTATUS_SUCCESS) {
  2023. ioc_err(mrioc,
  2024. "CreateReqQ: Failed ioc_status(0x%04x) Loginfo(0x%08x)\n",
  2025. (mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK),
  2026. mrioc->init_cmds.ioc_loginfo);
  2027. retval = -1;
  2028. goto out_unlock;
  2029. }
  2030. op_req_q->qid = req_qid;
  2031. out_unlock:
  2032. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  2033. mutex_unlock(&mrioc->init_cmds.mutex);
  2034. out:
  2035. return retval;
  2036. }
  2037. /**
  2038. * mpi3mr_create_op_queues - create operational queue pairs
  2039. * @mrioc: Adapter instance reference
  2040. *
  2041. * Allocate memory for operational queue meta data and call
  2042. * create request and reply queue functions.
  2043. *
  2044. * Return: 0 on success, non-zero on failures.
  2045. */
  2046. static int mpi3mr_create_op_queues(struct mpi3mr_ioc *mrioc)
  2047. {
  2048. int retval = 0;
  2049. u16 num_queues = 0, i = 0, msix_count_op_q = 1;
  2050. num_queues = min_t(int, mrioc->facts.max_op_reply_q,
  2051. mrioc->facts.max_op_req_q);
  2052. msix_count_op_q =
  2053. mrioc->intr_info_count - mrioc->op_reply_q_offset;
  2054. if (!mrioc->num_queues)
  2055. mrioc->num_queues = min_t(int, num_queues, msix_count_op_q);
  2056. /*
  2057. * During reset set the num_queues to the number of queues
  2058. * that was set before the reset.
  2059. */
  2060. num_queues = mrioc->num_op_reply_q ?
  2061. mrioc->num_op_reply_q : mrioc->num_queues;
  2062. ioc_info(mrioc, "trying to create %d operational queue pairs\n",
  2063. num_queues);
  2064. if (!mrioc->req_qinfo) {
  2065. mrioc->req_qinfo = kcalloc(num_queues,
  2066. sizeof(struct op_req_qinfo), GFP_KERNEL);
  2067. if (!mrioc->req_qinfo) {
  2068. retval = -1;
  2069. goto out_failed;
  2070. }
  2071. mrioc->op_reply_qinfo = kzalloc(sizeof(struct op_reply_qinfo) *
  2072. num_queues, GFP_KERNEL);
  2073. if (!mrioc->op_reply_qinfo) {
  2074. retval = -1;
  2075. goto out_failed;
  2076. }
  2077. }
  2078. if (mrioc->enable_segqueue)
  2079. ioc_info(mrioc,
  2080. "allocating operational queues through segmented queues\n");
  2081. for (i = 0; i < num_queues; i++) {
  2082. if (mpi3mr_create_op_reply_q(mrioc, i)) {
  2083. ioc_err(mrioc, "Cannot create OP RepQ %d\n", i);
  2084. break;
  2085. }
  2086. if (mpi3mr_create_op_req_q(mrioc, i,
  2087. mrioc->op_reply_qinfo[i].qid)) {
  2088. ioc_err(mrioc, "Cannot create OP ReqQ %d\n", i);
  2089. mpi3mr_delete_op_reply_q(mrioc, i);
  2090. break;
  2091. }
  2092. }
  2093. if (i == 0) {
  2094. /* Not even one queue is created successfully*/
  2095. retval = -1;
  2096. goto out_failed;
  2097. }
  2098. mrioc->num_op_reply_q = mrioc->num_op_req_q = i;
  2099. ioc_info(mrioc,
  2100. "successfully created %d operational queue pairs(default/polled) queue = (%d/%d)\n",
  2101. mrioc->num_op_reply_q, mrioc->default_qcount,
  2102. mrioc->active_poll_qcount);
  2103. return retval;
  2104. out_failed:
  2105. kfree(mrioc->req_qinfo);
  2106. mrioc->req_qinfo = NULL;
  2107. kfree(mrioc->op_reply_qinfo);
  2108. mrioc->op_reply_qinfo = NULL;
  2109. return retval;
  2110. }
  2111. /**
  2112. * mpi3mr_op_request_post - Post request to operational queue
  2113. * @mrioc: Adapter reference
  2114. * @op_req_q: Operational request queue info
  2115. * @req: MPI3 request
  2116. *
  2117. * Post the MPI3 request into operational request queue and
  2118. * inform the controller, if the queue is full return
  2119. * appropriate error.
  2120. *
  2121. * Return: 0 on success, non-zero on failure.
  2122. */
  2123. int mpi3mr_op_request_post(struct mpi3mr_ioc *mrioc,
  2124. struct op_req_qinfo *op_req_q, u8 *req)
  2125. {
  2126. u16 pi = 0, max_entries, reply_qidx = 0, midx;
  2127. int retval = 0;
  2128. unsigned long flags;
  2129. u8 *req_entry;
  2130. void *segment_base_addr;
  2131. u16 req_sz = mrioc->facts.op_req_sz;
  2132. struct segments *segments = op_req_q->q_segments;
  2133. reply_qidx = op_req_q->reply_qid - 1;
  2134. if (mrioc->unrecoverable)
  2135. return -EFAULT;
  2136. spin_lock_irqsave(&op_req_q->q_lock, flags);
  2137. pi = op_req_q->pi;
  2138. max_entries = op_req_q->num_requests;
  2139. if (mpi3mr_check_req_qfull(op_req_q)) {
  2140. midx = REPLY_QUEUE_IDX_TO_MSIX_IDX(
  2141. reply_qidx, mrioc->op_reply_q_offset);
  2142. mpi3mr_process_op_reply_q(mrioc, mrioc->intr_info[midx].op_reply_q);
  2143. if (mpi3mr_check_req_qfull(op_req_q)) {
  2144. retval = -EAGAIN;
  2145. goto out;
  2146. }
  2147. }
  2148. if (mrioc->reset_in_progress) {
  2149. ioc_err(mrioc, "OpReqQ submit reset in progress\n");
  2150. retval = -EAGAIN;
  2151. goto out;
  2152. }
  2153. if (mrioc->pci_err_recovery) {
  2154. ioc_err(mrioc, "operational request queue submission failed due to pci error recovery in progress\n");
  2155. retval = -EAGAIN;
  2156. goto out;
  2157. }
  2158. segment_base_addr = segments[pi / op_req_q->segment_qd].segment;
  2159. req_entry = (u8 *)segment_base_addr +
  2160. ((pi % op_req_q->segment_qd) * req_sz);
  2161. memset(req_entry, 0, req_sz);
  2162. memcpy(req_entry, req, MPI3MR_ADMIN_REQ_FRAME_SZ);
  2163. if (++pi == max_entries)
  2164. pi = 0;
  2165. op_req_q->pi = pi;
  2166. #ifndef CONFIG_PREEMPT_RT
  2167. if (atomic_inc_return(&mrioc->op_reply_qinfo[reply_qidx].pend_ios)
  2168. > MPI3MR_IRQ_POLL_TRIGGER_IOCOUNT)
  2169. mrioc->op_reply_qinfo[reply_qidx].enable_irq_poll = true;
  2170. #else
  2171. atomic_inc_return(&mrioc->op_reply_qinfo[reply_qidx].pend_ios);
  2172. #endif
  2173. writel(op_req_q->pi,
  2174. &mrioc->sysif_regs->oper_queue_indexes[reply_qidx].producer_index);
  2175. out:
  2176. spin_unlock_irqrestore(&op_req_q->q_lock, flags);
  2177. return retval;
  2178. }
  2179. /**
  2180. * mpi3mr_check_rh_fault_ioc - check reset history and fault
  2181. * controller
  2182. * @mrioc: Adapter instance reference
  2183. * @reason_code: reason code for the fault.
  2184. *
  2185. * This routine will save snapdump and fault the controller with
  2186. * the given reason code if it is not already in the fault or
  2187. * not asynchronosuly reset. This will be used to handle
  2188. * initilaization time faults/resets/timeout as in those cases
  2189. * immediate soft reset invocation is not required.
  2190. *
  2191. * Return: None.
  2192. */
  2193. void mpi3mr_check_rh_fault_ioc(struct mpi3mr_ioc *mrioc, u32 reason_code)
  2194. {
  2195. u32 ioc_status, host_diagnostic, timeout;
  2196. union mpi3mr_trigger_data trigger_data;
  2197. if (mrioc->unrecoverable) {
  2198. ioc_err(mrioc, "controller is unrecoverable\n");
  2199. return;
  2200. }
  2201. if (!pci_device_is_present(mrioc->pdev)) {
  2202. mrioc->unrecoverable = 1;
  2203. ioc_err(mrioc, "controller is not present\n");
  2204. return;
  2205. }
  2206. memset(&trigger_data, 0, sizeof(trigger_data));
  2207. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  2208. if (ioc_status & MPI3_SYSIF_IOC_STATUS_RESET_HISTORY) {
  2209. mpi3mr_set_trigger_data_in_all_hdb(mrioc,
  2210. MPI3MR_HDB_TRIGGER_TYPE_FW_RELEASED, NULL, 0);
  2211. return;
  2212. } else if (ioc_status & MPI3_SYSIF_IOC_STATUS_FAULT) {
  2213. trigger_data.fault = (readl(&mrioc->sysif_regs->fault) &
  2214. MPI3_SYSIF_FAULT_CODE_MASK);
  2215. mpi3mr_set_trigger_data_in_all_hdb(mrioc,
  2216. MPI3MR_HDB_TRIGGER_TYPE_FAULT, &trigger_data, 0);
  2217. mpi3mr_print_fault_info(mrioc);
  2218. return;
  2219. }
  2220. mpi3mr_set_diagsave(mrioc);
  2221. mpi3mr_issue_reset(mrioc, MPI3_SYSIF_HOST_DIAG_RESET_ACTION_DIAG_FAULT,
  2222. reason_code);
  2223. trigger_data.fault = (readl(&mrioc->sysif_regs->fault) &
  2224. MPI3_SYSIF_FAULT_CODE_MASK);
  2225. mpi3mr_set_trigger_data_in_all_hdb(mrioc, MPI3MR_HDB_TRIGGER_TYPE_FAULT,
  2226. &trigger_data, 0);
  2227. timeout = MPI3_SYSIF_DIAG_SAVE_TIMEOUT * 10;
  2228. do {
  2229. host_diagnostic = readl(&mrioc->sysif_regs->host_diagnostic);
  2230. if (!(host_diagnostic & MPI3_SYSIF_HOST_DIAG_SAVE_IN_PROGRESS))
  2231. break;
  2232. msleep(100);
  2233. } while (--timeout);
  2234. }
  2235. /**
  2236. * mpi3mr_sync_timestamp - Issue time stamp sync request
  2237. * @mrioc: Adapter reference
  2238. *
  2239. * Issue IO unit control MPI request to synchornize firmware
  2240. * timestamp with host time.
  2241. *
  2242. * Return: 0 on success, non-zero on failure.
  2243. */
  2244. static int mpi3mr_sync_timestamp(struct mpi3mr_ioc *mrioc)
  2245. {
  2246. ktime_t current_time;
  2247. struct mpi3_iounit_control_request iou_ctrl;
  2248. int retval = 0;
  2249. memset(&iou_ctrl, 0, sizeof(iou_ctrl));
  2250. mutex_lock(&mrioc->init_cmds.mutex);
  2251. if (mrioc->init_cmds.state & MPI3MR_CMD_PENDING) {
  2252. retval = -1;
  2253. ioc_err(mrioc, "Issue IOUCTL time_stamp: command is in use\n");
  2254. mutex_unlock(&mrioc->init_cmds.mutex);
  2255. goto out;
  2256. }
  2257. mrioc->init_cmds.state = MPI3MR_CMD_PENDING;
  2258. mrioc->init_cmds.is_waiting = 1;
  2259. mrioc->init_cmds.callback = NULL;
  2260. iou_ctrl.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_INITCMDS);
  2261. iou_ctrl.function = MPI3_FUNCTION_IO_UNIT_CONTROL;
  2262. iou_ctrl.operation = MPI3_CTRL_OP_UPDATE_TIMESTAMP;
  2263. current_time = ktime_get_real();
  2264. iou_ctrl.param64[0] = cpu_to_le64(ktime_to_ms(current_time));
  2265. init_completion(&mrioc->init_cmds.done);
  2266. retval = mpi3mr_admin_request_post(mrioc, &iou_ctrl,
  2267. sizeof(iou_ctrl), 0);
  2268. if (retval) {
  2269. ioc_err(mrioc, "Issue IOUCTL time_stamp: Admin Post failed\n");
  2270. goto out_unlock;
  2271. }
  2272. wait_for_completion_timeout(&mrioc->init_cmds.done,
  2273. (MPI3MR_INTADMCMD_TIMEOUT * HZ));
  2274. if (!(mrioc->init_cmds.state & MPI3MR_CMD_COMPLETE)) {
  2275. ioc_err(mrioc, "Issue IOUCTL time_stamp: command timed out\n");
  2276. mrioc->init_cmds.is_waiting = 0;
  2277. if (!(mrioc->init_cmds.state & MPI3MR_CMD_RESET))
  2278. mpi3mr_check_rh_fault_ioc(mrioc,
  2279. MPI3MR_RESET_FROM_TSU_TIMEOUT);
  2280. retval = -1;
  2281. goto out_unlock;
  2282. }
  2283. if ((mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK)
  2284. != MPI3_IOCSTATUS_SUCCESS) {
  2285. ioc_err(mrioc,
  2286. "Issue IOUCTL time_stamp: Failed ioc_status(0x%04x) Loginfo(0x%08x)\n",
  2287. (mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK),
  2288. mrioc->init_cmds.ioc_loginfo);
  2289. retval = -1;
  2290. goto out_unlock;
  2291. }
  2292. out_unlock:
  2293. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  2294. mutex_unlock(&mrioc->init_cmds.mutex);
  2295. out:
  2296. return retval;
  2297. }
  2298. /**
  2299. * mpi3mr_print_pkg_ver - display controller fw package version
  2300. * @mrioc: Adapter reference
  2301. *
  2302. * Retrieve firmware package version from the component image
  2303. * header of the controller flash and display it.
  2304. *
  2305. * Return: 0 on success and non-zero on failure.
  2306. */
  2307. static int mpi3mr_print_pkg_ver(struct mpi3mr_ioc *mrioc)
  2308. {
  2309. struct mpi3_ci_upload_request ci_upload;
  2310. int retval = -1;
  2311. void *data = NULL;
  2312. dma_addr_t data_dma;
  2313. struct mpi3_ci_manifest_mpi *manifest;
  2314. u32 data_len = sizeof(struct mpi3_ci_manifest_mpi);
  2315. u8 sgl_flags = MPI3MR_SGEFLAGS_SYSTEM_SIMPLE_END_OF_LIST;
  2316. data = dma_alloc_coherent(&mrioc->pdev->dev, data_len, &data_dma,
  2317. GFP_KERNEL);
  2318. if (!data)
  2319. return -ENOMEM;
  2320. memset(&ci_upload, 0, sizeof(ci_upload));
  2321. mutex_lock(&mrioc->init_cmds.mutex);
  2322. if (mrioc->init_cmds.state & MPI3MR_CMD_PENDING) {
  2323. ioc_err(mrioc, "sending get package version failed due to command in use\n");
  2324. mutex_unlock(&mrioc->init_cmds.mutex);
  2325. goto out;
  2326. }
  2327. mrioc->init_cmds.state = MPI3MR_CMD_PENDING;
  2328. mrioc->init_cmds.is_waiting = 1;
  2329. mrioc->init_cmds.callback = NULL;
  2330. ci_upload.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_INITCMDS);
  2331. ci_upload.function = MPI3_FUNCTION_CI_UPLOAD;
  2332. ci_upload.msg_flags = MPI3_CI_UPLOAD_MSGFLAGS_LOCATION_PRIMARY;
  2333. ci_upload.signature1 = cpu_to_le32(MPI3_IMAGE_HEADER_SIGNATURE1_MANIFEST);
  2334. ci_upload.image_offset = cpu_to_le32(MPI3_IMAGE_HEADER_SIZE);
  2335. ci_upload.segment_size = cpu_to_le32(data_len);
  2336. mpi3mr_add_sg_single(&ci_upload.sgl, sgl_flags, data_len,
  2337. data_dma);
  2338. init_completion(&mrioc->init_cmds.done);
  2339. retval = mpi3mr_admin_request_post(mrioc, &ci_upload,
  2340. sizeof(ci_upload), 1);
  2341. if (retval) {
  2342. ioc_err(mrioc, "posting get package version failed\n");
  2343. goto out_unlock;
  2344. }
  2345. wait_for_completion_timeout(&mrioc->init_cmds.done,
  2346. (MPI3MR_INTADMCMD_TIMEOUT * HZ));
  2347. if (!(mrioc->init_cmds.state & MPI3MR_CMD_COMPLETE)) {
  2348. ioc_err(mrioc, "get package version timed out\n");
  2349. mpi3mr_check_rh_fault_ioc(mrioc,
  2350. MPI3MR_RESET_FROM_GETPKGVER_TIMEOUT);
  2351. retval = -1;
  2352. goto out_unlock;
  2353. }
  2354. if ((mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK)
  2355. == MPI3_IOCSTATUS_SUCCESS) {
  2356. manifest = (struct mpi3_ci_manifest_mpi *) data;
  2357. if (manifest->manifest_type == MPI3_CI_MANIFEST_TYPE_MPI) {
  2358. ioc_info(mrioc,
  2359. "firmware package version(%d.%d.%d.%d.%05d-%05d)\n",
  2360. manifest->package_version.gen_major,
  2361. manifest->package_version.gen_minor,
  2362. manifest->package_version.phase_major,
  2363. manifest->package_version.phase_minor,
  2364. manifest->package_version.customer_id,
  2365. manifest->package_version.build_num);
  2366. }
  2367. }
  2368. retval = 0;
  2369. out_unlock:
  2370. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  2371. mutex_unlock(&mrioc->init_cmds.mutex);
  2372. out:
  2373. if (data)
  2374. dma_free_coherent(&mrioc->pdev->dev, data_len, data,
  2375. data_dma);
  2376. return retval;
  2377. }
  2378. /**
  2379. * mpi3mr_watchdog_work - watchdog thread to monitor faults
  2380. * @work: work struct
  2381. *
  2382. * Watch dog work periodically executed (1 second interval) to
  2383. * monitor firmware fault and to issue periodic timer sync to
  2384. * the firmware.
  2385. *
  2386. * Return: Nothing.
  2387. */
  2388. static void mpi3mr_watchdog_work(struct work_struct *work)
  2389. {
  2390. struct mpi3mr_ioc *mrioc =
  2391. container_of(work, struct mpi3mr_ioc, watchdog_work.work);
  2392. unsigned long flags;
  2393. enum mpi3mr_iocstate ioc_state;
  2394. u32 host_diagnostic, ioc_status;
  2395. union mpi3mr_trigger_data trigger_data;
  2396. u16 reset_reason = MPI3MR_RESET_FROM_FAULT_WATCH;
  2397. if (mrioc->reset_in_progress || mrioc->pci_err_recovery)
  2398. return;
  2399. if (!mrioc->unrecoverable && !pci_device_is_present(mrioc->pdev)) {
  2400. ioc_err(mrioc, "watchdog could not detect the controller\n");
  2401. mrioc->unrecoverable = 1;
  2402. }
  2403. if (mrioc->unrecoverable) {
  2404. ioc_err(mrioc,
  2405. "flush pending commands for unrecoverable controller\n");
  2406. mpi3mr_flush_cmds_for_unrecovered_controller(mrioc);
  2407. return;
  2408. }
  2409. if (mrioc->ts_update_counter++ >= mrioc->ts_update_interval) {
  2410. mrioc->ts_update_counter = 0;
  2411. mpi3mr_sync_timestamp(mrioc);
  2412. }
  2413. if ((mrioc->prepare_for_reset) &&
  2414. ((mrioc->prepare_for_reset_timeout_counter++) >=
  2415. MPI3MR_PREPARE_FOR_RESET_TIMEOUT)) {
  2416. mpi3mr_soft_reset_handler(mrioc,
  2417. MPI3MR_RESET_FROM_CIACTVRST_TIMER, 1);
  2418. return;
  2419. }
  2420. memset(&trigger_data, 0, sizeof(trigger_data));
  2421. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  2422. if (ioc_status & MPI3_SYSIF_IOC_STATUS_RESET_HISTORY) {
  2423. mpi3mr_set_trigger_data_in_all_hdb(mrioc,
  2424. MPI3MR_HDB_TRIGGER_TYPE_FW_RELEASED, NULL, 0);
  2425. mpi3mr_soft_reset_handler(mrioc, MPI3MR_RESET_FROM_FIRMWARE, 0);
  2426. return;
  2427. }
  2428. /*Check for fault state every one second and issue Soft reset*/
  2429. ioc_state = mpi3mr_get_iocstate(mrioc);
  2430. if (ioc_state != MRIOC_STATE_FAULT)
  2431. goto schedule_work;
  2432. trigger_data.fault = readl(&mrioc->sysif_regs->fault) & MPI3_SYSIF_FAULT_CODE_MASK;
  2433. mpi3mr_set_trigger_data_in_all_hdb(mrioc,
  2434. MPI3MR_HDB_TRIGGER_TYPE_FAULT, &trigger_data, 0);
  2435. host_diagnostic = readl(&mrioc->sysif_regs->host_diagnostic);
  2436. if (host_diagnostic & MPI3_SYSIF_HOST_DIAG_SAVE_IN_PROGRESS) {
  2437. if (!mrioc->diagsave_timeout) {
  2438. mpi3mr_print_fault_info(mrioc);
  2439. ioc_warn(mrioc, "diag save in progress\n");
  2440. }
  2441. if ((mrioc->diagsave_timeout++) <= MPI3_SYSIF_DIAG_SAVE_TIMEOUT)
  2442. goto schedule_work;
  2443. }
  2444. mpi3mr_print_fault_info(mrioc);
  2445. mrioc->diagsave_timeout = 0;
  2446. if (!mpi3mr_is_fault_recoverable(mrioc)) {
  2447. mrioc->unrecoverable = 1;
  2448. goto schedule_work;
  2449. }
  2450. switch (trigger_data.fault) {
  2451. case MPI3_SYSIF_FAULT_CODE_COMPLETE_RESET_NEEDED:
  2452. case MPI3_SYSIF_FAULT_CODE_POWER_CYCLE_REQUIRED:
  2453. ioc_warn(mrioc,
  2454. "controller requires system power cycle, marking controller as unrecoverable\n");
  2455. mrioc->unrecoverable = 1;
  2456. goto schedule_work;
  2457. case MPI3_SYSIF_FAULT_CODE_SOFT_RESET_IN_PROGRESS:
  2458. goto schedule_work;
  2459. case MPI3_SYSIF_FAULT_CODE_CI_ACTIVATION_RESET:
  2460. reset_reason = MPI3MR_RESET_FROM_CIACTIV_FAULT;
  2461. break;
  2462. default:
  2463. break;
  2464. }
  2465. mpi3mr_soft_reset_handler(mrioc, reset_reason, 0);
  2466. return;
  2467. schedule_work:
  2468. spin_lock_irqsave(&mrioc->watchdog_lock, flags);
  2469. if (mrioc->watchdog_work_q)
  2470. queue_delayed_work(mrioc->watchdog_work_q,
  2471. &mrioc->watchdog_work,
  2472. msecs_to_jiffies(MPI3MR_WATCHDOG_INTERVAL));
  2473. spin_unlock_irqrestore(&mrioc->watchdog_lock, flags);
  2474. return;
  2475. }
  2476. /**
  2477. * mpi3mr_start_watchdog - Start watchdog
  2478. * @mrioc: Adapter instance reference
  2479. *
  2480. * Create and start the watchdog thread to monitor controller
  2481. * faults.
  2482. *
  2483. * Return: Nothing.
  2484. */
  2485. void mpi3mr_start_watchdog(struct mpi3mr_ioc *mrioc)
  2486. {
  2487. if (mrioc->watchdog_work_q)
  2488. return;
  2489. INIT_DELAYED_WORK(&mrioc->watchdog_work, mpi3mr_watchdog_work);
  2490. snprintf(mrioc->watchdog_work_q_name,
  2491. sizeof(mrioc->watchdog_work_q_name), "watchdog_%s%d", mrioc->name,
  2492. mrioc->id);
  2493. mrioc->watchdog_work_q = alloc_ordered_workqueue(
  2494. "%s", WQ_MEM_RECLAIM, mrioc->watchdog_work_q_name);
  2495. if (!mrioc->watchdog_work_q) {
  2496. ioc_err(mrioc, "%s: failed (line=%d)\n", __func__, __LINE__);
  2497. return;
  2498. }
  2499. if (mrioc->watchdog_work_q)
  2500. queue_delayed_work(mrioc->watchdog_work_q,
  2501. &mrioc->watchdog_work,
  2502. msecs_to_jiffies(MPI3MR_WATCHDOG_INTERVAL));
  2503. }
  2504. /**
  2505. * mpi3mr_stop_watchdog - Stop watchdog
  2506. * @mrioc: Adapter instance reference
  2507. *
  2508. * Stop the watchdog thread created to monitor controller
  2509. * faults.
  2510. *
  2511. * Return: Nothing.
  2512. */
  2513. void mpi3mr_stop_watchdog(struct mpi3mr_ioc *mrioc)
  2514. {
  2515. unsigned long flags;
  2516. struct workqueue_struct *wq;
  2517. spin_lock_irqsave(&mrioc->watchdog_lock, flags);
  2518. wq = mrioc->watchdog_work_q;
  2519. mrioc->watchdog_work_q = NULL;
  2520. spin_unlock_irqrestore(&mrioc->watchdog_lock, flags);
  2521. if (wq) {
  2522. if (!cancel_delayed_work_sync(&mrioc->watchdog_work))
  2523. flush_workqueue(wq);
  2524. destroy_workqueue(wq);
  2525. }
  2526. }
  2527. /**
  2528. * mpi3mr_setup_admin_qpair - Setup admin queue pair
  2529. * @mrioc: Adapter instance reference
  2530. *
  2531. * Allocate memory for admin queue pair if required and register
  2532. * the admin queue with the controller.
  2533. *
  2534. * Return: 0 on success, non-zero on failures.
  2535. */
  2536. static int mpi3mr_setup_admin_qpair(struct mpi3mr_ioc *mrioc)
  2537. {
  2538. int retval = 0;
  2539. u32 num_admin_entries = 0;
  2540. mrioc->admin_req_q_sz = MPI3MR_ADMIN_REQ_Q_SIZE;
  2541. mrioc->num_admin_req = mrioc->admin_req_q_sz /
  2542. MPI3MR_ADMIN_REQ_FRAME_SZ;
  2543. mrioc->admin_req_ci = mrioc->admin_req_pi = 0;
  2544. mrioc->admin_reply_q_sz = MPI3MR_ADMIN_REPLY_Q_SIZE;
  2545. mrioc->num_admin_replies = mrioc->admin_reply_q_sz /
  2546. MPI3MR_ADMIN_REPLY_FRAME_SZ;
  2547. mrioc->admin_reply_ci = 0;
  2548. mrioc->admin_reply_ephase = 1;
  2549. atomic_set(&mrioc->admin_reply_q_in_use, 0);
  2550. if (!mrioc->admin_req_base) {
  2551. mrioc->admin_req_base = dma_alloc_coherent(&mrioc->pdev->dev,
  2552. mrioc->admin_req_q_sz, &mrioc->admin_req_dma, GFP_KERNEL);
  2553. if (!mrioc->admin_req_base) {
  2554. retval = -1;
  2555. goto out_failed;
  2556. }
  2557. mrioc->admin_reply_base = dma_alloc_coherent(&mrioc->pdev->dev,
  2558. mrioc->admin_reply_q_sz, &mrioc->admin_reply_dma,
  2559. GFP_KERNEL);
  2560. if (!mrioc->admin_reply_base) {
  2561. retval = -1;
  2562. goto out_failed;
  2563. }
  2564. }
  2565. num_admin_entries = (mrioc->num_admin_replies << 16) |
  2566. (mrioc->num_admin_req);
  2567. writel(num_admin_entries, &mrioc->sysif_regs->admin_queue_num_entries);
  2568. mpi3mr_writeq(mrioc->admin_req_dma,
  2569. &mrioc->sysif_regs->admin_request_queue_address);
  2570. mpi3mr_writeq(mrioc->admin_reply_dma,
  2571. &mrioc->sysif_regs->admin_reply_queue_address);
  2572. writel(mrioc->admin_req_pi, &mrioc->sysif_regs->admin_request_queue_pi);
  2573. writel(mrioc->admin_reply_ci, &mrioc->sysif_regs->admin_reply_queue_ci);
  2574. return retval;
  2575. out_failed:
  2576. if (mrioc->admin_reply_base) {
  2577. dma_free_coherent(&mrioc->pdev->dev, mrioc->admin_reply_q_sz,
  2578. mrioc->admin_reply_base, mrioc->admin_reply_dma);
  2579. mrioc->admin_reply_base = NULL;
  2580. }
  2581. if (mrioc->admin_req_base) {
  2582. dma_free_coherent(&mrioc->pdev->dev, mrioc->admin_req_q_sz,
  2583. mrioc->admin_req_base, mrioc->admin_req_dma);
  2584. mrioc->admin_req_base = NULL;
  2585. }
  2586. return retval;
  2587. }
  2588. /**
  2589. * mpi3mr_issue_iocfacts - Send IOC Facts
  2590. * @mrioc: Adapter instance reference
  2591. * @facts_data: Cached IOC facts data
  2592. *
  2593. * Issue IOC Facts MPI request through admin queue and wait for
  2594. * the completion of it or time out.
  2595. *
  2596. * Return: 0 on success, non-zero on failures.
  2597. */
  2598. static int mpi3mr_issue_iocfacts(struct mpi3mr_ioc *mrioc,
  2599. struct mpi3_ioc_facts_data *facts_data)
  2600. {
  2601. struct mpi3_ioc_facts_request iocfacts_req;
  2602. void *data = NULL;
  2603. dma_addr_t data_dma;
  2604. u32 data_len = sizeof(*facts_data);
  2605. int retval = 0;
  2606. u8 sgl_flags = MPI3MR_SGEFLAGS_SYSTEM_SIMPLE_END_OF_LIST;
  2607. data = dma_alloc_coherent(&mrioc->pdev->dev, data_len, &data_dma,
  2608. GFP_KERNEL);
  2609. if (!data) {
  2610. retval = -1;
  2611. goto out;
  2612. }
  2613. memset(&iocfacts_req, 0, sizeof(iocfacts_req));
  2614. mutex_lock(&mrioc->init_cmds.mutex);
  2615. if (mrioc->init_cmds.state & MPI3MR_CMD_PENDING) {
  2616. retval = -1;
  2617. ioc_err(mrioc, "Issue IOCFacts: Init command is in use\n");
  2618. mutex_unlock(&mrioc->init_cmds.mutex);
  2619. goto out;
  2620. }
  2621. mrioc->init_cmds.state = MPI3MR_CMD_PENDING;
  2622. mrioc->init_cmds.is_waiting = 1;
  2623. mrioc->init_cmds.callback = NULL;
  2624. iocfacts_req.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_INITCMDS);
  2625. iocfacts_req.function = MPI3_FUNCTION_IOC_FACTS;
  2626. mpi3mr_add_sg_single(&iocfacts_req.sgl, sgl_flags, data_len,
  2627. data_dma);
  2628. init_completion(&mrioc->init_cmds.done);
  2629. retval = mpi3mr_admin_request_post(mrioc, &iocfacts_req,
  2630. sizeof(iocfacts_req), 1);
  2631. if (retval) {
  2632. ioc_err(mrioc, "Issue IOCFacts: Admin Post failed\n");
  2633. goto out_unlock;
  2634. }
  2635. wait_for_completion_timeout(&mrioc->init_cmds.done,
  2636. (MPI3MR_INTADMCMD_TIMEOUT * HZ));
  2637. if (!(mrioc->init_cmds.state & MPI3MR_CMD_COMPLETE)) {
  2638. ioc_err(mrioc, "ioc_facts timed out\n");
  2639. mpi3mr_check_rh_fault_ioc(mrioc,
  2640. MPI3MR_RESET_FROM_IOCFACTS_TIMEOUT);
  2641. retval = -1;
  2642. goto out_unlock;
  2643. }
  2644. if ((mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK)
  2645. != MPI3_IOCSTATUS_SUCCESS) {
  2646. ioc_err(mrioc,
  2647. "Issue IOCFacts: Failed ioc_status(0x%04x) Loginfo(0x%08x)\n",
  2648. (mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK),
  2649. mrioc->init_cmds.ioc_loginfo);
  2650. retval = -1;
  2651. goto out_unlock;
  2652. }
  2653. memcpy(facts_data, (u8 *)data, data_len);
  2654. mpi3mr_process_factsdata(mrioc, facts_data);
  2655. out_unlock:
  2656. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  2657. mutex_unlock(&mrioc->init_cmds.mutex);
  2658. out:
  2659. if (data)
  2660. dma_free_coherent(&mrioc->pdev->dev, data_len, data, data_dma);
  2661. return retval;
  2662. }
  2663. /**
  2664. * mpi3mr_check_reset_dma_mask - Process IOC facts data
  2665. * @mrioc: Adapter instance reference
  2666. *
  2667. * Check whether the new DMA mask requested through IOCFacts by
  2668. * firmware needs to be set, if so set it .
  2669. *
  2670. * Return: 0 on success, non-zero on failure.
  2671. */
  2672. static inline int mpi3mr_check_reset_dma_mask(struct mpi3mr_ioc *mrioc)
  2673. {
  2674. struct pci_dev *pdev = mrioc->pdev;
  2675. int r;
  2676. u64 facts_dma_mask = DMA_BIT_MASK(mrioc->facts.dma_mask);
  2677. if (!mrioc->facts.dma_mask || (mrioc->dma_mask <= facts_dma_mask))
  2678. return 0;
  2679. ioc_info(mrioc, "Changing DMA mask from 0x%016llx to 0x%016llx\n",
  2680. mrioc->dma_mask, facts_dma_mask);
  2681. r = dma_set_mask_and_coherent(&pdev->dev, facts_dma_mask);
  2682. if (r) {
  2683. ioc_err(mrioc, "Setting DMA mask to 0x%016llx failed: %d\n",
  2684. facts_dma_mask, r);
  2685. return r;
  2686. }
  2687. mrioc->dma_mask = facts_dma_mask;
  2688. return r;
  2689. }
  2690. /**
  2691. * mpi3mr_process_factsdata - Process IOC facts data
  2692. * @mrioc: Adapter instance reference
  2693. * @facts_data: Cached IOC facts data
  2694. *
  2695. * Convert IOC facts data into cpu endianness and cache it in
  2696. * the driver .
  2697. *
  2698. * Return: Nothing.
  2699. */
  2700. static void mpi3mr_process_factsdata(struct mpi3mr_ioc *mrioc,
  2701. struct mpi3_ioc_facts_data *facts_data)
  2702. {
  2703. u32 ioc_config, req_sz, facts_flags;
  2704. if ((le16_to_cpu(facts_data->ioc_facts_data_length)) !=
  2705. (sizeof(*facts_data) / 4)) {
  2706. ioc_warn(mrioc,
  2707. "IOCFactsdata length mismatch driver_sz(%zu) firmware_sz(%d)\n",
  2708. sizeof(*facts_data),
  2709. le16_to_cpu(facts_data->ioc_facts_data_length) * 4);
  2710. }
  2711. ioc_config = readl(&mrioc->sysif_regs->ioc_configuration);
  2712. req_sz = 1 << ((ioc_config & MPI3_SYSIF_IOC_CONFIG_OPER_REQ_ENT_SZ) >>
  2713. MPI3_SYSIF_IOC_CONFIG_OPER_REQ_ENT_SZ_SHIFT);
  2714. if (le16_to_cpu(facts_data->ioc_request_frame_size) != (req_sz / 4)) {
  2715. ioc_err(mrioc,
  2716. "IOCFacts data reqFrameSize mismatch hw_size(%d) firmware_sz(%d)\n",
  2717. req_sz / 4, le16_to_cpu(facts_data->ioc_request_frame_size));
  2718. }
  2719. memset(&mrioc->facts, 0, sizeof(mrioc->facts));
  2720. facts_flags = le32_to_cpu(facts_data->flags);
  2721. mrioc->facts.op_req_sz = req_sz;
  2722. mrioc->op_reply_desc_sz = 1 << ((ioc_config &
  2723. MPI3_SYSIF_IOC_CONFIG_OPER_RPY_ENT_SZ) >>
  2724. MPI3_SYSIF_IOC_CONFIG_OPER_RPY_ENT_SZ_SHIFT);
  2725. mrioc->facts.ioc_num = facts_data->ioc_number;
  2726. mrioc->facts.who_init = facts_data->who_init;
  2727. mrioc->facts.max_msix_vectors = le16_to_cpu(facts_data->max_msix_vectors);
  2728. mrioc->facts.personality = (facts_flags &
  2729. MPI3_IOCFACTS_FLAGS_PERSONALITY_MASK);
  2730. mrioc->facts.dma_mask = (facts_flags &
  2731. MPI3_IOCFACTS_FLAGS_DMA_ADDRESS_WIDTH_MASK) >>
  2732. MPI3_IOCFACTS_FLAGS_DMA_ADDRESS_WIDTH_SHIFT;
  2733. mrioc->facts.protocol_flags = facts_data->protocol_flags;
  2734. mrioc->facts.mpi_version = le32_to_cpu(facts_data->mpi_version.word);
  2735. mrioc->facts.max_reqs = le16_to_cpu(facts_data->max_outstanding_requests);
  2736. mrioc->facts.product_id = le16_to_cpu(facts_data->product_id);
  2737. mrioc->facts.reply_sz = le16_to_cpu(facts_data->reply_frame_size) * 4;
  2738. mrioc->facts.exceptions = le16_to_cpu(facts_data->ioc_exceptions);
  2739. mrioc->facts.max_perids = le16_to_cpu(facts_data->max_persistent_id);
  2740. mrioc->facts.max_vds = le16_to_cpu(facts_data->max_vds);
  2741. mrioc->facts.max_hpds = le16_to_cpu(facts_data->max_host_pds);
  2742. mrioc->facts.max_advhpds = le16_to_cpu(facts_data->max_adv_host_pds);
  2743. mrioc->facts.max_raid_pds = le16_to_cpu(facts_data->max_raid_pds);
  2744. mrioc->facts.max_nvme = le16_to_cpu(facts_data->max_nvme);
  2745. mrioc->facts.max_pcie_switches =
  2746. le16_to_cpu(facts_data->max_pcie_switches);
  2747. mrioc->facts.max_sasexpanders =
  2748. le16_to_cpu(facts_data->max_sas_expanders);
  2749. mrioc->facts.max_data_length = le16_to_cpu(facts_data->max_data_length);
  2750. mrioc->facts.max_sasinitiators =
  2751. le16_to_cpu(facts_data->max_sas_initiators);
  2752. mrioc->facts.max_enclosures = le16_to_cpu(facts_data->max_enclosures);
  2753. mrioc->facts.min_devhandle = le16_to_cpu(facts_data->min_dev_handle);
  2754. mrioc->facts.max_devhandle = le16_to_cpu(facts_data->max_dev_handle);
  2755. mrioc->facts.max_op_req_q =
  2756. le16_to_cpu(facts_data->max_operational_request_queues);
  2757. mrioc->facts.max_op_reply_q =
  2758. le16_to_cpu(facts_data->max_operational_reply_queues);
  2759. mrioc->facts.ioc_capabilities =
  2760. le32_to_cpu(facts_data->ioc_capabilities);
  2761. mrioc->facts.fw_ver.build_num =
  2762. le16_to_cpu(facts_data->fw_version.build_num);
  2763. mrioc->facts.fw_ver.cust_id =
  2764. le16_to_cpu(facts_data->fw_version.customer_id);
  2765. mrioc->facts.fw_ver.ph_minor = facts_data->fw_version.phase_minor;
  2766. mrioc->facts.fw_ver.ph_major = facts_data->fw_version.phase_major;
  2767. mrioc->facts.fw_ver.gen_minor = facts_data->fw_version.gen_minor;
  2768. mrioc->facts.fw_ver.gen_major = facts_data->fw_version.gen_major;
  2769. mrioc->msix_count = min_t(int, mrioc->msix_count,
  2770. mrioc->facts.max_msix_vectors);
  2771. mrioc->facts.sge_mod_mask = facts_data->sge_modifier_mask;
  2772. mrioc->facts.sge_mod_value = facts_data->sge_modifier_value;
  2773. mrioc->facts.sge_mod_shift = facts_data->sge_modifier_shift;
  2774. mrioc->facts.shutdown_timeout =
  2775. le16_to_cpu(facts_data->shutdown_timeout);
  2776. mrioc->facts.diag_trace_sz =
  2777. le32_to_cpu(facts_data->diag_trace_size);
  2778. mrioc->facts.diag_fw_sz =
  2779. le32_to_cpu(facts_data->diag_fw_size);
  2780. mrioc->facts.diag_drvr_sz = le32_to_cpu(facts_data->diag_driver_size);
  2781. mrioc->facts.max_dev_per_tg =
  2782. facts_data->max_devices_per_throttle_group;
  2783. mrioc->facts.io_throttle_data_length =
  2784. le16_to_cpu(facts_data->io_throttle_data_length);
  2785. mrioc->facts.max_io_throttle_group =
  2786. le16_to_cpu(facts_data->max_io_throttle_group);
  2787. mrioc->facts.io_throttle_low = le16_to_cpu(facts_data->io_throttle_low);
  2788. mrioc->facts.io_throttle_high =
  2789. le16_to_cpu(facts_data->io_throttle_high);
  2790. if (mrioc->facts.max_data_length ==
  2791. MPI3_IOCFACTS_MAX_DATA_LENGTH_NOT_REPORTED)
  2792. mrioc->facts.max_data_length = MPI3MR_DEFAULT_MAX_IO_SIZE;
  2793. else
  2794. mrioc->facts.max_data_length *= MPI3MR_PAGE_SIZE_4K;
  2795. /* Store in 512b block count */
  2796. if (mrioc->facts.io_throttle_data_length)
  2797. mrioc->io_throttle_data_length =
  2798. (mrioc->facts.io_throttle_data_length * 2 * 4);
  2799. else
  2800. /* set the length to 1MB + 1K to disable throttle */
  2801. mrioc->io_throttle_data_length = (mrioc->facts.max_data_length / 512) + 2;
  2802. mrioc->io_throttle_high = (mrioc->facts.io_throttle_high * 2 * 1024);
  2803. mrioc->io_throttle_low = (mrioc->facts.io_throttle_low * 2 * 1024);
  2804. ioc_info(mrioc, "ioc_num(%d), maxopQ(%d), maxopRepQ(%d), maxdh(%d),",
  2805. mrioc->facts.ioc_num, mrioc->facts.max_op_req_q,
  2806. mrioc->facts.max_op_reply_q, mrioc->facts.max_devhandle);
  2807. ioc_info(mrioc,
  2808. "maxreqs(%d), mindh(%d) maxvectors(%d) maxperids(%d)\n",
  2809. mrioc->facts.max_reqs, mrioc->facts.min_devhandle,
  2810. mrioc->facts.max_msix_vectors, mrioc->facts.max_perids);
  2811. ioc_info(mrioc, "SGEModMask 0x%x SGEModVal 0x%x SGEModShift 0x%x ",
  2812. mrioc->facts.sge_mod_mask, mrioc->facts.sge_mod_value,
  2813. mrioc->facts.sge_mod_shift);
  2814. ioc_info(mrioc, "DMA mask %d InitialPE status 0x%x max_data_len (%d)\n",
  2815. mrioc->facts.dma_mask, (facts_flags &
  2816. MPI3_IOCFACTS_FLAGS_INITIAL_PORT_ENABLE_MASK), mrioc->facts.max_data_length);
  2817. ioc_info(mrioc,
  2818. "max_dev_per_throttle_group(%d), max_throttle_groups(%d)\n",
  2819. mrioc->facts.max_dev_per_tg, mrioc->facts.max_io_throttle_group);
  2820. ioc_info(mrioc,
  2821. "io_throttle_data_len(%dKiB), io_throttle_high(%dMiB), io_throttle_low(%dMiB)\n",
  2822. mrioc->facts.io_throttle_data_length * 4,
  2823. mrioc->facts.io_throttle_high, mrioc->facts.io_throttle_low);
  2824. }
  2825. /**
  2826. * mpi3mr_alloc_reply_sense_bufs - Send IOC Init
  2827. * @mrioc: Adapter instance reference
  2828. *
  2829. * Allocate and initialize the reply free buffers, sense
  2830. * buffers, reply free queue and sense buffer queue.
  2831. *
  2832. * Return: 0 on success, non-zero on failures.
  2833. */
  2834. static int mpi3mr_alloc_reply_sense_bufs(struct mpi3mr_ioc *mrioc)
  2835. {
  2836. int retval = 0;
  2837. u32 sz, i;
  2838. if (mrioc->init_cmds.reply)
  2839. return retval;
  2840. mrioc->init_cmds.reply = kzalloc(mrioc->reply_sz, GFP_KERNEL);
  2841. if (!mrioc->init_cmds.reply)
  2842. goto out_failed;
  2843. mrioc->bsg_cmds.reply = kzalloc(mrioc->reply_sz, GFP_KERNEL);
  2844. if (!mrioc->bsg_cmds.reply)
  2845. goto out_failed;
  2846. mrioc->transport_cmds.reply = kzalloc(mrioc->reply_sz, GFP_KERNEL);
  2847. if (!mrioc->transport_cmds.reply)
  2848. goto out_failed;
  2849. for (i = 0; i < MPI3MR_NUM_DEVRMCMD; i++) {
  2850. mrioc->dev_rmhs_cmds[i].reply = kzalloc(mrioc->reply_sz,
  2851. GFP_KERNEL);
  2852. if (!mrioc->dev_rmhs_cmds[i].reply)
  2853. goto out_failed;
  2854. }
  2855. for (i = 0; i < MPI3MR_NUM_EVTACKCMD; i++) {
  2856. mrioc->evtack_cmds[i].reply = kzalloc(mrioc->reply_sz,
  2857. GFP_KERNEL);
  2858. if (!mrioc->evtack_cmds[i].reply)
  2859. goto out_failed;
  2860. }
  2861. mrioc->host_tm_cmds.reply = kzalloc(mrioc->reply_sz, GFP_KERNEL);
  2862. if (!mrioc->host_tm_cmds.reply)
  2863. goto out_failed;
  2864. mrioc->pel_cmds.reply = kzalloc(mrioc->reply_sz, GFP_KERNEL);
  2865. if (!mrioc->pel_cmds.reply)
  2866. goto out_failed;
  2867. mrioc->pel_abort_cmd.reply = kzalloc(mrioc->reply_sz, GFP_KERNEL);
  2868. if (!mrioc->pel_abort_cmd.reply)
  2869. goto out_failed;
  2870. mrioc->dev_handle_bitmap_bits = mrioc->facts.max_devhandle;
  2871. mrioc->removepend_bitmap = bitmap_zalloc(mrioc->dev_handle_bitmap_bits,
  2872. GFP_KERNEL);
  2873. if (!mrioc->removepend_bitmap)
  2874. goto out_failed;
  2875. mrioc->devrem_bitmap = bitmap_zalloc(MPI3MR_NUM_DEVRMCMD, GFP_KERNEL);
  2876. if (!mrioc->devrem_bitmap)
  2877. goto out_failed;
  2878. mrioc->evtack_cmds_bitmap = bitmap_zalloc(MPI3MR_NUM_EVTACKCMD,
  2879. GFP_KERNEL);
  2880. if (!mrioc->evtack_cmds_bitmap)
  2881. goto out_failed;
  2882. mrioc->num_reply_bufs = mrioc->facts.max_reqs + MPI3MR_NUM_EVT_REPLIES;
  2883. mrioc->reply_free_qsz = mrioc->num_reply_bufs + 1;
  2884. mrioc->num_sense_bufs = mrioc->facts.max_reqs / MPI3MR_SENSEBUF_FACTOR;
  2885. mrioc->sense_buf_q_sz = mrioc->num_sense_bufs + 1;
  2886. /* reply buffer pool, 16 byte align */
  2887. sz = mrioc->num_reply_bufs * mrioc->reply_sz;
  2888. mrioc->reply_buf_pool = dma_pool_create("reply_buf pool",
  2889. &mrioc->pdev->dev, sz, 16, 0);
  2890. if (!mrioc->reply_buf_pool) {
  2891. ioc_err(mrioc, "reply buf pool: dma_pool_create failed\n");
  2892. goto out_failed;
  2893. }
  2894. mrioc->reply_buf = dma_pool_zalloc(mrioc->reply_buf_pool, GFP_KERNEL,
  2895. &mrioc->reply_buf_dma);
  2896. if (!mrioc->reply_buf)
  2897. goto out_failed;
  2898. mrioc->reply_buf_dma_max_address = mrioc->reply_buf_dma + sz;
  2899. /* reply free queue, 8 byte align */
  2900. sz = mrioc->reply_free_qsz * 8;
  2901. mrioc->reply_free_q_pool = dma_pool_create("reply_free_q pool",
  2902. &mrioc->pdev->dev, sz, 8, 0);
  2903. if (!mrioc->reply_free_q_pool) {
  2904. ioc_err(mrioc, "reply_free_q pool: dma_pool_create failed\n");
  2905. goto out_failed;
  2906. }
  2907. mrioc->reply_free_q = dma_pool_zalloc(mrioc->reply_free_q_pool,
  2908. GFP_KERNEL, &mrioc->reply_free_q_dma);
  2909. if (!mrioc->reply_free_q)
  2910. goto out_failed;
  2911. /* sense buffer pool, 4 byte align */
  2912. sz = mrioc->num_sense_bufs * MPI3MR_SENSE_BUF_SZ;
  2913. mrioc->sense_buf_pool = dma_pool_create("sense_buf pool",
  2914. &mrioc->pdev->dev, sz, 4, 0);
  2915. if (!mrioc->sense_buf_pool) {
  2916. ioc_err(mrioc, "sense_buf pool: dma_pool_create failed\n");
  2917. goto out_failed;
  2918. }
  2919. mrioc->sense_buf = dma_pool_zalloc(mrioc->sense_buf_pool, GFP_KERNEL,
  2920. &mrioc->sense_buf_dma);
  2921. if (!mrioc->sense_buf)
  2922. goto out_failed;
  2923. /* sense buffer queue, 8 byte align */
  2924. sz = mrioc->sense_buf_q_sz * 8;
  2925. mrioc->sense_buf_q_pool = dma_pool_create("sense_buf_q pool",
  2926. &mrioc->pdev->dev, sz, 8, 0);
  2927. if (!mrioc->sense_buf_q_pool) {
  2928. ioc_err(mrioc, "sense_buf_q pool: dma_pool_create failed\n");
  2929. goto out_failed;
  2930. }
  2931. mrioc->sense_buf_q = dma_pool_zalloc(mrioc->sense_buf_q_pool,
  2932. GFP_KERNEL, &mrioc->sense_buf_q_dma);
  2933. if (!mrioc->sense_buf_q)
  2934. goto out_failed;
  2935. return retval;
  2936. out_failed:
  2937. retval = -1;
  2938. return retval;
  2939. }
  2940. /**
  2941. * mpimr_initialize_reply_sbuf_queues - initialize reply sense
  2942. * buffers
  2943. * @mrioc: Adapter instance reference
  2944. *
  2945. * Helper function to initialize reply and sense buffers along
  2946. * with some debug prints.
  2947. *
  2948. * Return: None.
  2949. */
  2950. static void mpimr_initialize_reply_sbuf_queues(struct mpi3mr_ioc *mrioc)
  2951. {
  2952. u32 sz, i;
  2953. dma_addr_t phy_addr;
  2954. sz = mrioc->num_reply_bufs * mrioc->reply_sz;
  2955. ioc_info(mrioc,
  2956. "reply buf pool(0x%p): depth(%d), frame_size(%d), pool_size(%d kB), reply_dma(0x%llx)\n",
  2957. mrioc->reply_buf, mrioc->num_reply_bufs, mrioc->reply_sz,
  2958. (sz / 1024), (unsigned long long)mrioc->reply_buf_dma);
  2959. sz = mrioc->reply_free_qsz * 8;
  2960. ioc_info(mrioc,
  2961. "reply_free_q pool(0x%p): depth(%d), frame_size(%d), pool_size(%d kB), reply_dma(0x%llx)\n",
  2962. mrioc->reply_free_q, mrioc->reply_free_qsz, 8, (sz / 1024),
  2963. (unsigned long long)mrioc->reply_free_q_dma);
  2964. sz = mrioc->num_sense_bufs * MPI3MR_SENSE_BUF_SZ;
  2965. ioc_info(mrioc,
  2966. "sense_buf pool(0x%p): depth(%d), frame_size(%d), pool_size(%d kB), sense_dma(0x%llx)\n",
  2967. mrioc->sense_buf, mrioc->num_sense_bufs, MPI3MR_SENSE_BUF_SZ,
  2968. (sz / 1024), (unsigned long long)mrioc->sense_buf_dma);
  2969. sz = mrioc->sense_buf_q_sz * 8;
  2970. ioc_info(mrioc,
  2971. "sense_buf_q pool(0x%p): depth(%d), frame_size(%d), pool_size(%d kB), sense_dma(0x%llx)\n",
  2972. mrioc->sense_buf_q, mrioc->sense_buf_q_sz, 8, (sz / 1024),
  2973. (unsigned long long)mrioc->sense_buf_q_dma);
  2974. /* initialize Reply buffer Queue */
  2975. for (i = 0, phy_addr = mrioc->reply_buf_dma;
  2976. i < mrioc->num_reply_bufs; i++, phy_addr += mrioc->reply_sz)
  2977. mrioc->reply_free_q[i] = cpu_to_le64(phy_addr);
  2978. mrioc->reply_free_q[i] = cpu_to_le64(0);
  2979. /* initialize Sense Buffer Queue */
  2980. for (i = 0, phy_addr = mrioc->sense_buf_dma;
  2981. i < mrioc->num_sense_bufs; i++, phy_addr += MPI3MR_SENSE_BUF_SZ)
  2982. mrioc->sense_buf_q[i] = cpu_to_le64(phy_addr);
  2983. mrioc->sense_buf_q[i] = cpu_to_le64(0);
  2984. }
  2985. /**
  2986. * mpi3mr_issue_iocinit - Send IOC Init
  2987. * @mrioc: Adapter instance reference
  2988. *
  2989. * Issue IOC Init MPI request through admin queue and wait for
  2990. * the completion of it or time out.
  2991. *
  2992. * Return: 0 on success, non-zero on failures.
  2993. */
  2994. static int mpi3mr_issue_iocinit(struct mpi3mr_ioc *mrioc)
  2995. {
  2996. struct mpi3_ioc_init_request iocinit_req;
  2997. struct mpi3_driver_info_layout *drv_info;
  2998. dma_addr_t data_dma;
  2999. u32 data_len = sizeof(*drv_info);
  3000. int retval = 0;
  3001. ktime_t current_time;
  3002. drv_info = dma_alloc_coherent(&mrioc->pdev->dev, data_len, &data_dma,
  3003. GFP_KERNEL);
  3004. if (!drv_info) {
  3005. retval = -1;
  3006. goto out;
  3007. }
  3008. mpimr_initialize_reply_sbuf_queues(mrioc);
  3009. drv_info->information_length = cpu_to_le32(data_len);
  3010. strscpy(drv_info->driver_signature, "Broadcom", sizeof(drv_info->driver_signature));
  3011. strscpy(drv_info->os_name, utsname()->sysname, sizeof(drv_info->os_name));
  3012. strscpy(drv_info->os_version, utsname()->release, sizeof(drv_info->os_version));
  3013. strscpy(drv_info->driver_name, MPI3MR_DRIVER_NAME, sizeof(drv_info->driver_name));
  3014. strscpy(drv_info->driver_version, MPI3MR_DRIVER_VERSION, sizeof(drv_info->driver_version));
  3015. strscpy(drv_info->driver_release_date, MPI3MR_DRIVER_RELDATE,
  3016. sizeof(drv_info->driver_release_date));
  3017. drv_info->driver_capabilities = 0;
  3018. memcpy((u8 *)&mrioc->driver_info, (u8 *)drv_info,
  3019. sizeof(mrioc->driver_info));
  3020. memset(&iocinit_req, 0, sizeof(iocinit_req));
  3021. mutex_lock(&mrioc->init_cmds.mutex);
  3022. if (mrioc->init_cmds.state & MPI3MR_CMD_PENDING) {
  3023. retval = -1;
  3024. ioc_err(mrioc, "Issue IOCInit: Init command is in use\n");
  3025. mutex_unlock(&mrioc->init_cmds.mutex);
  3026. goto out;
  3027. }
  3028. mrioc->init_cmds.state = MPI3MR_CMD_PENDING;
  3029. mrioc->init_cmds.is_waiting = 1;
  3030. mrioc->init_cmds.callback = NULL;
  3031. iocinit_req.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_INITCMDS);
  3032. iocinit_req.function = MPI3_FUNCTION_IOC_INIT;
  3033. iocinit_req.mpi_version.mpi3_version.dev = MPI3_VERSION_DEV;
  3034. iocinit_req.mpi_version.mpi3_version.unit = MPI3_VERSION_UNIT;
  3035. iocinit_req.mpi_version.mpi3_version.major = MPI3_VERSION_MAJOR;
  3036. iocinit_req.mpi_version.mpi3_version.minor = MPI3_VERSION_MINOR;
  3037. iocinit_req.who_init = MPI3_WHOINIT_HOST_DRIVER;
  3038. iocinit_req.reply_free_queue_depth = cpu_to_le16(mrioc->reply_free_qsz);
  3039. iocinit_req.reply_free_queue_address =
  3040. cpu_to_le64(mrioc->reply_free_q_dma);
  3041. iocinit_req.sense_buffer_length = cpu_to_le16(MPI3MR_SENSE_BUF_SZ);
  3042. iocinit_req.sense_buffer_free_queue_depth =
  3043. cpu_to_le16(mrioc->sense_buf_q_sz);
  3044. iocinit_req.sense_buffer_free_queue_address =
  3045. cpu_to_le64(mrioc->sense_buf_q_dma);
  3046. iocinit_req.driver_information_address = cpu_to_le64(data_dma);
  3047. current_time = ktime_get_real();
  3048. iocinit_req.time_stamp = cpu_to_le64(ktime_to_ms(current_time));
  3049. iocinit_req.msg_flags |=
  3050. MPI3_IOCINIT_MSGFLAGS_SCSIIOSTATUSREPLY_SUPPORTED;
  3051. iocinit_req.msg_flags |=
  3052. MPI3_IOCINIT_MSGFLAGS_WRITESAMEDIVERT_SUPPORTED;
  3053. init_completion(&mrioc->init_cmds.done);
  3054. retval = mpi3mr_admin_request_post(mrioc, &iocinit_req,
  3055. sizeof(iocinit_req), 1);
  3056. if (retval) {
  3057. ioc_err(mrioc, "Issue IOCInit: Admin Post failed\n");
  3058. goto out_unlock;
  3059. }
  3060. wait_for_completion_timeout(&mrioc->init_cmds.done,
  3061. (MPI3MR_INTADMCMD_TIMEOUT * HZ));
  3062. if (!(mrioc->init_cmds.state & MPI3MR_CMD_COMPLETE)) {
  3063. mpi3mr_check_rh_fault_ioc(mrioc,
  3064. MPI3MR_RESET_FROM_IOCINIT_TIMEOUT);
  3065. ioc_err(mrioc, "ioc_init timed out\n");
  3066. retval = -1;
  3067. goto out_unlock;
  3068. }
  3069. if ((mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK)
  3070. != MPI3_IOCSTATUS_SUCCESS) {
  3071. ioc_err(mrioc,
  3072. "Issue IOCInit: Failed ioc_status(0x%04x) Loginfo(0x%08x)\n",
  3073. (mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK),
  3074. mrioc->init_cmds.ioc_loginfo);
  3075. retval = -1;
  3076. goto out_unlock;
  3077. }
  3078. mrioc->reply_free_queue_host_index = mrioc->num_reply_bufs;
  3079. writel(mrioc->reply_free_queue_host_index,
  3080. &mrioc->sysif_regs->reply_free_host_index);
  3081. mrioc->sbq_host_index = mrioc->num_sense_bufs;
  3082. writel(mrioc->sbq_host_index,
  3083. &mrioc->sysif_regs->sense_buffer_free_host_index);
  3084. out_unlock:
  3085. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  3086. mutex_unlock(&mrioc->init_cmds.mutex);
  3087. out:
  3088. if (drv_info)
  3089. dma_free_coherent(&mrioc->pdev->dev, data_len, drv_info,
  3090. data_dma);
  3091. return retval;
  3092. }
  3093. /**
  3094. * mpi3mr_unmask_events - Unmask events in event mask bitmap
  3095. * @mrioc: Adapter instance reference
  3096. * @event: MPI event ID
  3097. *
  3098. * Un mask the specific event by resetting the event_mask
  3099. * bitmap.
  3100. *
  3101. * Return: 0 on success, non-zero on failures.
  3102. */
  3103. static void mpi3mr_unmask_events(struct mpi3mr_ioc *mrioc, u16 event)
  3104. {
  3105. u32 desired_event;
  3106. u8 word;
  3107. if (event >= 128)
  3108. return;
  3109. desired_event = (1 << (event % 32));
  3110. word = event / 32;
  3111. mrioc->event_masks[word] &= ~desired_event;
  3112. }
  3113. /**
  3114. * mpi3mr_issue_event_notification - Send event notification
  3115. * @mrioc: Adapter instance reference
  3116. *
  3117. * Issue event notification MPI request through admin queue and
  3118. * wait for the completion of it or time out.
  3119. *
  3120. * Return: 0 on success, non-zero on failures.
  3121. */
  3122. static int mpi3mr_issue_event_notification(struct mpi3mr_ioc *mrioc)
  3123. {
  3124. struct mpi3_event_notification_request evtnotify_req;
  3125. int retval = 0;
  3126. u8 i;
  3127. memset(&evtnotify_req, 0, sizeof(evtnotify_req));
  3128. mutex_lock(&mrioc->init_cmds.mutex);
  3129. if (mrioc->init_cmds.state & MPI3MR_CMD_PENDING) {
  3130. retval = -1;
  3131. ioc_err(mrioc, "Issue EvtNotify: Init command is in use\n");
  3132. mutex_unlock(&mrioc->init_cmds.mutex);
  3133. goto out;
  3134. }
  3135. mrioc->init_cmds.state = MPI3MR_CMD_PENDING;
  3136. mrioc->init_cmds.is_waiting = 1;
  3137. mrioc->init_cmds.callback = NULL;
  3138. evtnotify_req.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_INITCMDS);
  3139. evtnotify_req.function = MPI3_FUNCTION_EVENT_NOTIFICATION;
  3140. for (i = 0; i < MPI3_EVENT_NOTIFY_EVENTMASK_WORDS; i++)
  3141. evtnotify_req.event_masks[i] =
  3142. cpu_to_le32(mrioc->event_masks[i]);
  3143. init_completion(&mrioc->init_cmds.done);
  3144. retval = mpi3mr_admin_request_post(mrioc, &evtnotify_req,
  3145. sizeof(evtnotify_req), 1);
  3146. if (retval) {
  3147. ioc_err(mrioc, "Issue EvtNotify: Admin Post failed\n");
  3148. goto out_unlock;
  3149. }
  3150. wait_for_completion_timeout(&mrioc->init_cmds.done,
  3151. (MPI3MR_INTADMCMD_TIMEOUT * HZ));
  3152. if (!(mrioc->init_cmds.state & MPI3MR_CMD_COMPLETE)) {
  3153. ioc_err(mrioc, "event notification timed out\n");
  3154. mpi3mr_check_rh_fault_ioc(mrioc,
  3155. MPI3MR_RESET_FROM_EVTNOTIFY_TIMEOUT);
  3156. retval = -1;
  3157. goto out_unlock;
  3158. }
  3159. if ((mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK)
  3160. != MPI3_IOCSTATUS_SUCCESS) {
  3161. ioc_err(mrioc,
  3162. "Issue EvtNotify: Failed ioc_status(0x%04x) Loginfo(0x%08x)\n",
  3163. (mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK),
  3164. mrioc->init_cmds.ioc_loginfo);
  3165. retval = -1;
  3166. goto out_unlock;
  3167. }
  3168. out_unlock:
  3169. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  3170. mutex_unlock(&mrioc->init_cmds.mutex);
  3171. out:
  3172. return retval;
  3173. }
  3174. /**
  3175. * mpi3mr_process_event_ack - Process event acknowledgment
  3176. * @mrioc: Adapter instance reference
  3177. * @event: MPI3 event ID
  3178. * @event_ctx: event context
  3179. *
  3180. * Send event acknowledgment through admin queue and wait for
  3181. * it to complete.
  3182. *
  3183. * Return: 0 on success, non-zero on failures.
  3184. */
  3185. int mpi3mr_process_event_ack(struct mpi3mr_ioc *mrioc, u8 event,
  3186. u32 event_ctx)
  3187. {
  3188. struct mpi3_event_ack_request evtack_req;
  3189. int retval = 0;
  3190. memset(&evtack_req, 0, sizeof(evtack_req));
  3191. mutex_lock(&mrioc->init_cmds.mutex);
  3192. if (mrioc->init_cmds.state & MPI3MR_CMD_PENDING) {
  3193. retval = -1;
  3194. ioc_err(mrioc, "Send EvtAck: Init command is in use\n");
  3195. mutex_unlock(&mrioc->init_cmds.mutex);
  3196. goto out;
  3197. }
  3198. mrioc->init_cmds.state = MPI3MR_CMD_PENDING;
  3199. mrioc->init_cmds.is_waiting = 1;
  3200. mrioc->init_cmds.callback = NULL;
  3201. evtack_req.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_INITCMDS);
  3202. evtack_req.function = MPI3_FUNCTION_EVENT_ACK;
  3203. evtack_req.event = event;
  3204. evtack_req.event_context = cpu_to_le32(event_ctx);
  3205. init_completion(&mrioc->init_cmds.done);
  3206. retval = mpi3mr_admin_request_post(mrioc, &evtack_req,
  3207. sizeof(evtack_req), 1);
  3208. if (retval) {
  3209. ioc_err(mrioc, "Send EvtAck: Admin Post failed\n");
  3210. goto out_unlock;
  3211. }
  3212. wait_for_completion_timeout(&mrioc->init_cmds.done,
  3213. (MPI3MR_INTADMCMD_TIMEOUT * HZ));
  3214. if (!(mrioc->init_cmds.state & MPI3MR_CMD_COMPLETE)) {
  3215. ioc_err(mrioc, "Issue EvtNotify: command timed out\n");
  3216. if (!(mrioc->init_cmds.state & MPI3MR_CMD_RESET))
  3217. mpi3mr_check_rh_fault_ioc(mrioc,
  3218. MPI3MR_RESET_FROM_EVTACK_TIMEOUT);
  3219. retval = -1;
  3220. goto out_unlock;
  3221. }
  3222. if ((mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK)
  3223. != MPI3_IOCSTATUS_SUCCESS) {
  3224. ioc_err(mrioc,
  3225. "Send EvtAck: Failed ioc_status(0x%04x) Loginfo(0x%08x)\n",
  3226. (mrioc->init_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK),
  3227. mrioc->init_cmds.ioc_loginfo);
  3228. retval = -1;
  3229. goto out_unlock;
  3230. }
  3231. out_unlock:
  3232. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  3233. mutex_unlock(&mrioc->init_cmds.mutex);
  3234. out:
  3235. return retval;
  3236. }
  3237. /**
  3238. * mpi3mr_alloc_chain_bufs - Allocate chain buffers
  3239. * @mrioc: Adapter instance reference
  3240. *
  3241. * Allocate chain buffers and set a bitmap to indicate free
  3242. * chain buffers. Chain buffers are used to pass the SGE
  3243. * information along with MPI3 SCSI IO requests for host I/O.
  3244. *
  3245. * Return: 0 on success, non-zero on failure
  3246. */
  3247. static int mpi3mr_alloc_chain_bufs(struct mpi3mr_ioc *mrioc)
  3248. {
  3249. int retval = 0;
  3250. u32 sz, i;
  3251. u16 num_chains;
  3252. if (mrioc->chain_sgl_list)
  3253. return retval;
  3254. num_chains = mrioc->max_host_ios / MPI3MR_CHAINBUF_FACTOR;
  3255. if (prot_mask & (SHOST_DIX_TYPE0_PROTECTION
  3256. | SHOST_DIX_TYPE1_PROTECTION
  3257. | SHOST_DIX_TYPE2_PROTECTION
  3258. | SHOST_DIX_TYPE3_PROTECTION))
  3259. num_chains += (num_chains / MPI3MR_CHAINBUFDIX_FACTOR);
  3260. mrioc->chain_buf_count = num_chains;
  3261. sz = sizeof(struct chain_element) * num_chains;
  3262. mrioc->chain_sgl_list = kzalloc(sz, GFP_KERNEL);
  3263. if (!mrioc->chain_sgl_list)
  3264. goto out_failed;
  3265. if (mrioc->max_sgl_entries > (mrioc->facts.max_data_length /
  3266. MPI3MR_PAGE_SIZE_4K))
  3267. mrioc->max_sgl_entries = mrioc->facts.max_data_length /
  3268. MPI3MR_PAGE_SIZE_4K;
  3269. sz = mrioc->max_sgl_entries * sizeof(struct mpi3_sge_common);
  3270. ioc_info(mrioc, "number of sgl entries=%d chain buffer size=%dKB\n",
  3271. mrioc->max_sgl_entries, sz/1024);
  3272. mrioc->chain_buf_pool = dma_pool_create("chain_buf pool",
  3273. &mrioc->pdev->dev, sz, 16, 0);
  3274. if (!mrioc->chain_buf_pool) {
  3275. ioc_err(mrioc, "chain buf pool: dma_pool_create failed\n");
  3276. goto out_failed;
  3277. }
  3278. for (i = 0; i < num_chains; i++) {
  3279. mrioc->chain_sgl_list[i].addr =
  3280. dma_pool_zalloc(mrioc->chain_buf_pool, GFP_KERNEL,
  3281. &mrioc->chain_sgl_list[i].dma_addr);
  3282. if (!mrioc->chain_sgl_list[i].addr)
  3283. goto out_failed;
  3284. }
  3285. mrioc->chain_bitmap = bitmap_zalloc(num_chains, GFP_KERNEL);
  3286. if (!mrioc->chain_bitmap)
  3287. goto out_failed;
  3288. return retval;
  3289. out_failed:
  3290. retval = -1;
  3291. return retval;
  3292. }
  3293. /**
  3294. * mpi3mr_port_enable_complete - Mark port enable complete
  3295. * @mrioc: Adapter instance reference
  3296. * @drv_cmd: Internal command tracker
  3297. *
  3298. * Call back for asynchronous port enable request sets the
  3299. * driver command to indicate port enable request is complete.
  3300. *
  3301. * Return: Nothing
  3302. */
  3303. static void mpi3mr_port_enable_complete(struct mpi3mr_ioc *mrioc,
  3304. struct mpi3mr_drv_cmd *drv_cmd)
  3305. {
  3306. drv_cmd->callback = NULL;
  3307. mrioc->scan_started = 0;
  3308. if (drv_cmd->state & MPI3MR_CMD_RESET)
  3309. mrioc->scan_failed = MPI3_IOCSTATUS_INTERNAL_ERROR;
  3310. else
  3311. mrioc->scan_failed = drv_cmd->ioc_status;
  3312. drv_cmd->state = MPI3MR_CMD_NOTUSED;
  3313. }
  3314. /**
  3315. * mpi3mr_issue_port_enable - Issue Port Enable
  3316. * @mrioc: Adapter instance reference
  3317. * @async: Flag to wait for completion or not
  3318. *
  3319. * Issue Port Enable MPI request through admin queue and if the
  3320. * async flag is not set wait for the completion of the port
  3321. * enable or time out.
  3322. *
  3323. * Return: 0 on success, non-zero on failures.
  3324. */
  3325. int mpi3mr_issue_port_enable(struct mpi3mr_ioc *mrioc, u8 async)
  3326. {
  3327. struct mpi3_port_enable_request pe_req;
  3328. int retval = 0;
  3329. u32 pe_timeout = MPI3MR_PORTENABLE_TIMEOUT;
  3330. memset(&pe_req, 0, sizeof(pe_req));
  3331. mutex_lock(&mrioc->init_cmds.mutex);
  3332. if (mrioc->init_cmds.state & MPI3MR_CMD_PENDING) {
  3333. retval = -1;
  3334. ioc_err(mrioc, "Issue PortEnable: Init command is in use\n");
  3335. mutex_unlock(&mrioc->init_cmds.mutex);
  3336. goto out;
  3337. }
  3338. mrioc->init_cmds.state = MPI3MR_CMD_PENDING;
  3339. if (async) {
  3340. mrioc->init_cmds.is_waiting = 0;
  3341. mrioc->init_cmds.callback = mpi3mr_port_enable_complete;
  3342. } else {
  3343. mrioc->init_cmds.is_waiting = 1;
  3344. mrioc->init_cmds.callback = NULL;
  3345. init_completion(&mrioc->init_cmds.done);
  3346. }
  3347. pe_req.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_INITCMDS);
  3348. pe_req.function = MPI3_FUNCTION_PORT_ENABLE;
  3349. retval = mpi3mr_admin_request_post(mrioc, &pe_req, sizeof(pe_req), 1);
  3350. if (retval) {
  3351. ioc_err(mrioc, "Issue PortEnable: Admin Post failed\n");
  3352. goto out_unlock;
  3353. }
  3354. if (async) {
  3355. mutex_unlock(&mrioc->init_cmds.mutex);
  3356. goto out;
  3357. }
  3358. wait_for_completion_timeout(&mrioc->init_cmds.done, (pe_timeout * HZ));
  3359. if (!(mrioc->init_cmds.state & MPI3MR_CMD_COMPLETE)) {
  3360. ioc_err(mrioc, "port enable timed out\n");
  3361. retval = -1;
  3362. mpi3mr_check_rh_fault_ioc(mrioc, MPI3MR_RESET_FROM_PE_TIMEOUT);
  3363. goto out_unlock;
  3364. }
  3365. mpi3mr_port_enable_complete(mrioc, &mrioc->init_cmds);
  3366. out_unlock:
  3367. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  3368. mutex_unlock(&mrioc->init_cmds.mutex);
  3369. out:
  3370. return retval;
  3371. }
  3372. /* Protocol type to name mapper structure */
  3373. static const struct {
  3374. u8 protocol;
  3375. char *name;
  3376. } mpi3mr_protocols[] = {
  3377. { MPI3_IOCFACTS_PROTOCOL_SCSI_INITIATOR, "Initiator" },
  3378. { MPI3_IOCFACTS_PROTOCOL_SCSI_TARGET, "Target" },
  3379. { MPI3_IOCFACTS_PROTOCOL_NVME, "NVMe attachment" },
  3380. };
  3381. /* Capability to name mapper structure*/
  3382. static const struct {
  3383. u32 capability;
  3384. char *name;
  3385. } mpi3mr_capabilities[] = {
  3386. { MPI3_IOCFACTS_CAPABILITY_RAID_SUPPORTED, "RAID" },
  3387. { MPI3_IOCFACTS_CAPABILITY_MULTIPATH_SUPPORTED, "MultiPath" },
  3388. };
  3389. /**
  3390. * mpi3mr_repost_diag_bufs - repost host diag buffers
  3391. * @mrioc: Adapter instance reference
  3392. *
  3393. * repost firmware and trace diag buffers based on global
  3394. * trigger flag from driver page 2
  3395. *
  3396. * Return: 0 on success, non-zero on failures.
  3397. */
  3398. static int mpi3mr_repost_diag_bufs(struct mpi3mr_ioc *mrioc)
  3399. {
  3400. u64 global_trigger;
  3401. union mpi3mr_trigger_data prev_trigger_data;
  3402. struct diag_buffer_desc *trace_hdb = NULL;
  3403. struct diag_buffer_desc *fw_hdb = NULL;
  3404. int retval = 0;
  3405. bool trace_repost_needed = false;
  3406. bool fw_repost_needed = false;
  3407. u8 prev_trigger_type;
  3408. retval = mpi3mr_refresh_trigger(mrioc, MPI3_CONFIG_ACTION_READ_CURRENT);
  3409. if (retval)
  3410. return -1;
  3411. trace_hdb = mpi3mr_diag_buffer_for_type(mrioc,
  3412. MPI3_DIAG_BUFFER_TYPE_TRACE);
  3413. if (trace_hdb &&
  3414. trace_hdb->status != MPI3MR_HDB_BUFSTATUS_NOT_ALLOCATED &&
  3415. trace_hdb->trigger_type != MPI3MR_HDB_TRIGGER_TYPE_GLOBAL &&
  3416. trace_hdb->trigger_type != MPI3MR_HDB_TRIGGER_TYPE_ELEMENT)
  3417. trace_repost_needed = true;
  3418. fw_hdb = mpi3mr_diag_buffer_for_type(mrioc, MPI3_DIAG_BUFFER_TYPE_FW);
  3419. if (fw_hdb && fw_hdb->status != MPI3MR_HDB_BUFSTATUS_NOT_ALLOCATED &&
  3420. fw_hdb->trigger_type != MPI3MR_HDB_TRIGGER_TYPE_GLOBAL &&
  3421. fw_hdb->trigger_type != MPI3MR_HDB_TRIGGER_TYPE_ELEMENT)
  3422. fw_repost_needed = true;
  3423. if (trace_repost_needed || fw_repost_needed) {
  3424. global_trigger = le64_to_cpu(mrioc->driver_pg2->global_trigger);
  3425. if (global_trigger &
  3426. MPI3_DRIVER2_GLOBALTRIGGER_POST_DIAG_TRACE_DISABLED)
  3427. trace_repost_needed = false;
  3428. if (global_trigger &
  3429. MPI3_DRIVER2_GLOBALTRIGGER_POST_DIAG_FW_DISABLED)
  3430. fw_repost_needed = false;
  3431. }
  3432. if (trace_repost_needed) {
  3433. prev_trigger_type = trace_hdb->trigger_type;
  3434. memcpy(&prev_trigger_data, &trace_hdb->trigger_data,
  3435. sizeof(trace_hdb->trigger_data));
  3436. retval = mpi3mr_issue_diag_buf_post(mrioc, trace_hdb);
  3437. if (!retval) {
  3438. dprint_init(mrioc, "trace diag buffer reposted");
  3439. mpi3mr_set_trigger_data_in_hdb(trace_hdb,
  3440. MPI3MR_HDB_TRIGGER_TYPE_UNKNOWN, NULL, 1);
  3441. } else {
  3442. trace_hdb->trigger_type = prev_trigger_type;
  3443. memcpy(&trace_hdb->trigger_data, &prev_trigger_data,
  3444. sizeof(prev_trigger_data));
  3445. ioc_err(mrioc, "trace diag buffer repost failed");
  3446. return -1;
  3447. }
  3448. }
  3449. if (fw_repost_needed) {
  3450. prev_trigger_type = fw_hdb->trigger_type;
  3451. memcpy(&prev_trigger_data, &fw_hdb->trigger_data,
  3452. sizeof(fw_hdb->trigger_data));
  3453. retval = mpi3mr_issue_diag_buf_post(mrioc, fw_hdb);
  3454. if (!retval) {
  3455. dprint_init(mrioc, "firmware diag buffer reposted");
  3456. mpi3mr_set_trigger_data_in_hdb(fw_hdb,
  3457. MPI3MR_HDB_TRIGGER_TYPE_UNKNOWN, NULL, 1);
  3458. } else {
  3459. fw_hdb->trigger_type = prev_trigger_type;
  3460. memcpy(&fw_hdb->trigger_data, &prev_trigger_data,
  3461. sizeof(prev_trigger_data));
  3462. ioc_err(mrioc, "firmware diag buffer repost failed");
  3463. return -1;
  3464. }
  3465. }
  3466. return retval;
  3467. }
  3468. /**
  3469. * mpi3mr_read_tsu_interval - Update time stamp interval
  3470. * @mrioc: Adapter instance reference
  3471. *
  3472. * Update time stamp interval if its defined in driver page 1,
  3473. * otherwise use default value.
  3474. *
  3475. * Return: Nothing
  3476. */
  3477. static void
  3478. mpi3mr_read_tsu_interval(struct mpi3mr_ioc *mrioc)
  3479. {
  3480. struct mpi3_driver_page1 driver_pg1;
  3481. u16 pg_sz = sizeof(driver_pg1);
  3482. int retval = 0;
  3483. mrioc->ts_update_interval = MPI3MR_TSUPDATE_INTERVAL;
  3484. retval = mpi3mr_cfg_get_driver_pg1(mrioc, &driver_pg1, pg_sz);
  3485. if (!retval && driver_pg1.time_stamp_update)
  3486. mrioc->ts_update_interval = (driver_pg1.time_stamp_update * 60);
  3487. }
  3488. /**
  3489. * mpi3mr_print_ioc_info - Display controller information
  3490. * @mrioc: Adapter instance reference
  3491. *
  3492. * Display controller personality, capability, supported
  3493. * protocols etc.
  3494. *
  3495. * Return: Nothing
  3496. */
  3497. static void
  3498. mpi3mr_print_ioc_info(struct mpi3mr_ioc *mrioc)
  3499. {
  3500. int i = 0, bytes_written = 0;
  3501. const char *personality;
  3502. char protocol[50] = {0};
  3503. char capabilities[100] = {0};
  3504. struct mpi3mr_compimg_ver *fwver = &mrioc->facts.fw_ver;
  3505. switch (mrioc->facts.personality) {
  3506. case MPI3_IOCFACTS_FLAGS_PERSONALITY_EHBA:
  3507. personality = "Enhanced HBA";
  3508. break;
  3509. case MPI3_IOCFACTS_FLAGS_PERSONALITY_RAID_DDR:
  3510. personality = "RAID";
  3511. break;
  3512. default:
  3513. personality = "Unknown";
  3514. break;
  3515. }
  3516. ioc_info(mrioc, "Running in %s Personality", personality);
  3517. ioc_info(mrioc, "FW version(%d.%d.%d.%d.%d.%d)\n",
  3518. fwver->gen_major, fwver->gen_minor, fwver->ph_major,
  3519. fwver->ph_minor, fwver->cust_id, fwver->build_num);
  3520. for (i = 0; i < ARRAY_SIZE(mpi3mr_protocols); i++) {
  3521. if (mrioc->facts.protocol_flags &
  3522. mpi3mr_protocols[i].protocol) {
  3523. bytes_written += scnprintf(protocol + bytes_written,
  3524. sizeof(protocol) - bytes_written, "%s%s",
  3525. bytes_written ? "," : "",
  3526. mpi3mr_protocols[i].name);
  3527. }
  3528. }
  3529. bytes_written = 0;
  3530. for (i = 0; i < ARRAY_SIZE(mpi3mr_capabilities); i++) {
  3531. if (mrioc->facts.protocol_flags &
  3532. mpi3mr_capabilities[i].capability) {
  3533. bytes_written += scnprintf(capabilities + bytes_written,
  3534. sizeof(capabilities) - bytes_written, "%s%s",
  3535. bytes_written ? "," : "",
  3536. mpi3mr_capabilities[i].name);
  3537. }
  3538. }
  3539. ioc_info(mrioc, "Protocol=(%s), Capabilities=(%s)\n",
  3540. protocol, capabilities);
  3541. }
  3542. /**
  3543. * mpi3mr_cleanup_resources - Free PCI resources
  3544. * @mrioc: Adapter instance reference
  3545. *
  3546. * Unmap PCI device memory and disable PCI device.
  3547. *
  3548. * Return: 0 on success and non-zero on failure.
  3549. */
  3550. void mpi3mr_cleanup_resources(struct mpi3mr_ioc *mrioc)
  3551. {
  3552. struct pci_dev *pdev = mrioc->pdev;
  3553. mpi3mr_cleanup_isr(mrioc);
  3554. if (mrioc->sysif_regs) {
  3555. iounmap((void __iomem *)mrioc->sysif_regs);
  3556. mrioc->sysif_regs = NULL;
  3557. }
  3558. if (pci_is_enabled(pdev)) {
  3559. if (mrioc->bars)
  3560. pci_release_selected_regions(pdev, mrioc->bars);
  3561. pci_disable_device(pdev);
  3562. }
  3563. }
  3564. /**
  3565. * mpi3mr_setup_resources - Enable PCI resources
  3566. * @mrioc: Adapter instance reference
  3567. *
  3568. * Enable PCI device memory, MSI-x registers and set DMA mask.
  3569. *
  3570. * Return: 0 on success and non-zero on failure.
  3571. */
  3572. int mpi3mr_setup_resources(struct mpi3mr_ioc *mrioc)
  3573. {
  3574. struct pci_dev *pdev = mrioc->pdev;
  3575. u32 memap_sz = 0;
  3576. int i, retval = 0, capb = 0;
  3577. u16 message_control;
  3578. u64 dma_mask = mrioc->dma_mask ? mrioc->dma_mask :
  3579. ((sizeof(dma_addr_t) > 4) ? DMA_BIT_MASK(64) : DMA_BIT_MASK(32));
  3580. if (pci_enable_device_mem(pdev)) {
  3581. ioc_err(mrioc, "pci_enable_device_mem: failed\n");
  3582. retval = -ENODEV;
  3583. goto out_failed;
  3584. }
  3585. capb = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
  3586. if (!capb) {
  3587. ioc_err(mrioc, "Unable to find MSI-X Capabilities\n");
  3588. retval = -ENODEV;
  3589. goto out_failed;
  3590. }
  3591. mrioc->bars = pci_select_bars(pdev, IORESOURCE_MEM);
  3592. if (pci_request_selected_regions(pdev, mrioc->bars,
  3593. mrioc->driver_name)) {
  3594. ioc_err(mrioc, "pci_request_selected_regions: failed\n");
  3595. retval = -ENODEV;
  3596. goto out_failed;
  3597. }
  3598. for (i = 0; (i < DEVICE_COUNT_RESOURCE); i++) {
  3599. if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
  3600. mrioc->sysif_regs_phys = pci_resource_start(pdev, i);
  3601. memap_sz = pci_resource_len(pdev, i);
  3602. mrioc->sysif_regs =
  3603. ioremap(mrioc->sysif_regs_phys, memap_sz);
  3604. break;
  3605. }
  3606. }
  3607. pci_set_master(pdev);
  3608. retval = dma_set_mask_and_coherent(&pdev->dev, dma_mask);
  3609. if (retval) {
  3610. if (dma_mask != DMA_BIT_MASK(32)) {
  3611. ioc_warn(mrioc, "Setting 64 bit DMA mask failed\n");
  3612. dma_mask = DMA_BIT_MASK(32);
  3613. retval = dma_set_mask_and_coherent(&pdev->dev,
  3614. dma_mask);
  3615. }
  3616. if (retval) {
  3617. mrioc->dma_mask = 0;
  3618. ioc_err(mrioc, "Setting 32 bit DMA mask also failed\n");
  3619. goto out_failed;
  3620. }
  3621. }
  3622. mrioc->dma_mask = dma_mask;
  3623. if (!mrioc->sysif_regs) {
  3624. ioc_err(mrioc,
  3625. "Unable to map adapter memory or resource not found\n");
  3626. retval = -EINVAL;
  3627. goto out_failed;
  3628. }
  3629. pci_read_config_word(pdev, capb + 2, &message_control);
  3630. mrioc->msix_count = (message_control & 0x3FF) + 1;
  3631. pci_save_state(pdev);
  3632. pci_set_drvdata(pdev, mrioc->shost);
  3633. mpi3mr_ioc_disable_intr(mrioc);
  3634. ioc_info(mrioc, "iomem(0x%016llx), mapped(0x%p), size(%d)\n",
  3635. (unsigned long long)mrioc->sysif_regs_phys,
  3636. mrioc->sysif_regs, memap_sz);
  3637. ioc_info(mrioc, "Number of MSI-X vectors found in capabilities: (%d)\n",
  3638. mrioc->msix_count);
  3639. if (!reset_devices && poll_queues > 0)
  3640. mrioc->requested_poll_qcount = min_t(int, poll_queues,
  3641. mrioc->msix_count - 2);
  3642. return retval;
  3643. out_failed:
  3644. mpi3mr_cleanup_resources(mrioc);
  3645. return retval;
  3646. }
  3647. /**
  3648. * mpi3mr_enable_events - Enable required events
  3649. * @mrioc: Adapter instance reference
  3650. *
  3651. * This routine unmasks the events required by the driver by
  3652. * sennding appropriate event mask bitmapt through an event
  3653. * notification request.
  3654. *
  3655. * Return: 0 on success and non-zero on failure.
  3656. */
  3657. static int mpi3mr_enable_events(struct mpi3mr_ioc *mrioc)
  3658. {
  3659. int retval = 0;
  3660. u32 i;
  3661. for (i = 0; i < MPI3_EVENT_NOTIFY_EVENTMASK_WORDS; i++)
  3662. mrioc->event_masks[i] = -1;
  3663. mpi3mr_unmask_events(mrioc, MPI3_EVENT_DEVICE_ADDED);
  3664. mpi3mr_unmask_events(mrioc, MPI3_EVENT_DEVICE_INFO_CHANGED);
  3665. mpi3mr_unmask_events(mrioc, MPI3_EVENT_DEVICE_STATUS_CHANGE);
  3666. mpi3mr_unmask_events(mrioc, MPI3_EVENT_ENCL_DEVICE_STATUS_CHANGE);
  3667. mpi3mr_unmask_events(mrioc, MPI3_EVENT_ENCL_DEVICE_ADDED);
  3668. mpi3mr_unmask_events(mrioc, MPI3_EVENT_SAS_TOPOLOGY_CHANGE_LIST);
  3669. mpi3mr_unmask_events(mrioc, MPI3_EVENT_SAS_DISCOVERY);
  3670. mpi3mr_unmask_events(mrioc, MPI3_EVENT_SAS_DEVICE_DISCOVERY_ERROR);
  3671. mpi3mr_unmask_events(mrioc, MPI3_EVENT_SAS_BROADCAST_PRIMITIVE);
  3672. mpi3mr_unmask_events(mrioc, MPI3_EVENT_PCIE_TOPOLOGY_CHANGE_LIST);
  3673. mpi3mr_unmask_events(mrioc, MPI3_EVENT_PCIE_ENUMERATION);
  3674. mpi3mr_unmask_events(mrioc, MPI3_EVENT_PREPARE_FOR_RESET);
  3675. mpi3mr_unmask_events(mrioc, MPI3_EVENT_CABLE_MGMT);
  3676. mpi3mr_unmask_events(mrioc, MPI3_EVENT_ENERGY_PACK_CHANGE);
  3677. mpi3mr_unmask_events(mrioc, MPI3_EVENT_DIAGNOSTIC_BUFFER_STATUS_CHANGE);
  3678. retval = mpi3mr_issue_event_notification(mrioc);
  3679. if (retval)
  3680. ioc_err(mrioc, "failed to issue event notification %d\n",
  3681. retval);
  3682. return retval;
  3683. }
  3684. /**
  3685. * mpi3mr_init_ioc - Initialize the controller
  3686. * @mrioc: Adapter instance reference
  3687. *
  3688. * This the controller initialization routine, executed either
  3689. * after soft reset or from pci probe callback.
  3690. * Setup the required resources, memory map the controller
  3691. * registers, create admin and operational reply queue pairs,
  3692. * allocate required memory for reply pool, sense buffer pool,
  3693. * issue IOC init request to the firmware, unmask the events and
  3694. * issue port enable to discover SAS/SATA/NVMe devies and RAID
  3695. * volumes.
  3696. *
  3697. * Return: 0 on success and non-zero on failure.
  3698. */
  3699. int mpi3mr_init_ioc(struct mpi3mr_ioc *mrioc)
  3700. {
  3701. int retval = 0;
  3702. u8 retry = 0;
  3703. struct mpi3_ioc_facts_data facts_data;
  3704. u32 sz;
  3705. retry_init:
  3706. retval = mpi3mr_bring_ioc_ready(mrioc);
  3707. if (retval) {
  3708. ioc_err(mrioc, "Failed to bring ioc ready: error %d\n",
  3709. retval);
  3710. goto out_failed_noretry;
  3711. }
  3712. retval = mpi3mr_setup_isr(mrioc, 1);
  3713. if (retval) {
  3714. ioc_err(mrioc, "Failed to setup ISR error %d\n",
  3715. retval);
  3716. goto out_failed_noretry;
  3717. }
  3718. retval = mpi3mr_issue_iocfacts(mrioc, &facts_data);
  3719. if (retval) {
  3720. ioc_err(mrioc, "Failed to Issue IOC Facts %d\n",
  3721. retval);
  3722. goto out_failed;
  3723. }
  3724. mrioc->max_host_ios = mrioc->facts.max_reqs - MPI3MR_INTERNAL_CMDS_RESVD;
  3725. mrioc->shost->max_sectors = mrioc->facts.max_data_length / 512;
  3726. mrioc->num_io_throttle_group = mrioc->facts.max_io_throttle_group;
  3727. atomic_set(&mrioc->pend_large_data_sz, 0);
  3728. if (reset_devices)
  3729. mrioc->max_host_ios = min_t(int, mrioc->max_host_ios,
  3730. MPI3MR_HOST_IOS_KDUMP);
  3731. if (!(mrioc->facts.ioc_capabilities &
  3732. MPI3_IOCFACTS_CAPABILITY_MULTIPATH_SUPPORTED)) {
  3733. mrioc->sas_transport_enabled = 1;
  3734. mrioc->scsi_device_channel = 1;
  3735. mrioc->shost->max_channel = 1;
  3736. mrioc->shost->transportt = mpi3mr_transport_template;
  3737. }
  3738. mrioc->reply_sz = mrioc->facts.reply_sz;
  3739. retval = mpi3mr_check_reset_dma_mask(mrioc);
  3740. if (retval) {
  3741. ioc_err(mrioc, "Resetting dma mask failed %d\n",
  3742. retval);
  3743. goto out_failed_noretry;
  3744. }
  3745. mpi3mr_read_tsu_interval(mrioc);
  3746. mpi3mr_print_ioc_info(mrioc);
  3747. dprint_init(mrioc, "allocating host diag buffers\n");
  3748. mpi3mr_alloc_diag_bufs(mrioc);
  3749. dprint_init(mrioc, "allocating ioctl dma buffers\n");
  3750. mpi3mr_alloc_ioctl_dma_memory(mrioc);
  3751. dprint_init(mrioc, "posting host diag buffers\n");
  3752. retval = mpi3mr_post_diag_bufs(mrioc);
  3753. if (retval)
  3754. ioc_warn(mrioc, "failed to post host diag buffers\n");
  3755. if (!mrioc->init_cmds.reply) {
  3756. retval = mpi3mr_alloc_reply_sense_bufs(mrioc);
  3757. if (retval) {
  3758. ioc_err(mrioc,
  3759. "%s :Failed to allocated reply sense buffers %d\n",
  3760. __func__, retval);
  3761. goto out_failed_noretry;
  3762. }
  3763. }
  3764. if (!mrioc->chain_sgl_list) {
  3765. retval = mpi3mr_alloc_chain_bufs(mrioc);
  3766. if (retval) {
  3767. ioc_err(mrioc, "Failed to allocated chain buffers %d\n",
  3768. retval);
  3769. goto out_failed_noretry;
  3770. }
  3771. }
  3772. retval = mpi3mr_issue_iocinit(mrioc);
  3773. if (retval) {
  3774. ioc_err(mrioc, "Failed to Issue IOC Init %d\n",
  3775. retval);
  3776. goto out_failed;
  3777. }
  3778. retval = mpi3mr_print_pkg_ver(mrioc);
  3779. if (retval) {
  3780. ioc_err(mrioc, "failed to get package version\n");
  3781. goto out_failed;
  3782. }
  3783. retval = mpi3mr_setup_isr(mrioc, 0);
  3784. if (retval) {
  3785. ioc_err(mrioc, "Failed to re-setup ISR, error %d\n",
  3786. retval);
  3787. goto out_failed_noretry;
  3788. }
  3789. retval = mpi3mr_create_op_queues(mrioc);
  3790. if (retval) {
  3791. ioc_err(mrioc, "Failed to create OpQueues error %d\n",
  3792. retval);
  3793. goto out_failed;
  3794. }
  3795. if (!mrioc->pel_seqnum_virt) {
  3796. dprint_init(mrioc, "allocating memory for pel_seqnum_virt\n");
  3797. mrioc->pel_seqnum_sz = sizeof(struct mpi3_pel_seq);
  3798. mrioc->pel_seqnum_virt = dma_alloc_coherent(&mrioc->pdev->dev,
  3799. mrioc->pel_seqnum_sz, &mrioc->pel_seqnum_dma,
  3800. GFP_KERNEL);
  3801. if (!mrioc->pel_seqnum_virt) {
  3802. retval = -ENOMEM;
  3803. goto out_failed_noretry;
  3804. }
  3805. }
  3806. if (!mrioc->throttle_groups && mrioc->num_io_throttle_group) {
  3807. dprint_init(mrioc, "allocating memory for throttle groups\n");
  3808. sz = sizeof(struct mpi3mr_throttle_group_info);
  3809. mrioc->throttle_groups = kcalloc(mrioc->num_io_throttle_group, sz, GFP_KERNEL);
  3810. if (!mrioc->throttle_groups) {
  3811. retval = -1;
  3812. goto out_failed_noretry;
  3813. }
  3814. }
  3815. retval = mpi3mr_enable_events(mrioc);
  3816. if (retval) {
  3817. ioc_err(mrioc, "failed to enable events %d\n",
  3818. retval);
  3819. goto out_failed;
  3820. }
  3821. retval = mpi3mr_refresh_trigger(mrioc, MPI3_CONFIG_ACTION_READ_CURRENT);
  3822. if (retval) {
  3823. ioc_err(mrioc, "failed to refresh triggers\n");
  3824. goto out_failed;
  3825. }
  3826. ioc_info(mrioc, "controller initialization completed successfully\n");
  3827. return retval;
  3828. out_failed:
  3829. if (retry < 2) {
  3830. retry++;
  3831. ioc_warn(mrioc, "retrying controller initialization, retry_count:%d\n",
  3832. retry);
  3833. mpi3mr_memset_buffers(mrioc);
  3834. goto retry_init;
  3835. }
  3836. retval = -1;
  3837. out_failed_noretry:
  3838. ioc_err(mrioc, "controller initialization failed\n");
  3839. mpi3mr_issue_reset(mrioc, MPI3_SYSIF_HOST_DIAG_RESET_ACTION_DIAG_FAULT,
  3840. MPI3MR_RESET_FROM_CTLR_CLEANUP);
  3841. mrioc->unrecoverable = 1;
  3842. return retval;
  3843. }
  3844. /**
  3845. * mpi3mr_reinit_ioc - Re-Initialize the controller
  3846. * @mrioc: Adapter instance reference
  3847. * @is_resume: Called from resume or reset path
  3848. *
  3849. * This the controller re-initialization routine, executed from
  3850. * the soft reset handler or resume callback. Creates
  3851. * operational reply queue pairs, allocate required memory for
  3852. * reply pool, sense buffer pool, issue IOC init request to the
  3853. * firmware, unmask the events and issue port enable to discover
  3854. * SAS/SATA/NVMe devices and RAID volumes.
  3855. *
  3856. * Return: 0 on success and non-zero on failure.
  3857. */
  3858. int mpi3mr_reinit_ioc(struct mpi3mr_ioc *mrioc, u8 is_resume)
  3859. {
  3860. int retval = 0;
  3861. u8 retry = 0;
  3862. struct mpi3_ioc_facts_data facts_data;
  3863. u32 pe_timeout, ioc_status;
  3864. retry_init:
  3865. pe_timeout =
  3866. (MPI3MR_PORTENABLE_TIMEOUT / MPI3MR_PORTENABLE_POLL_INTERVAL);
  3867. dprint_reset(mrioc, "bringing up the controller to ready state\n");
  3868. retval = mpi3mr_bring_ioc_ready(mrioc);
  3869. if (retval) {
  3870. ioc_err(mrioc, "failed to bring to ready state\n");
  3871. goto out_failed_noretry;
  3872. }
  3873. if (is_resume || mrioc->block_on_pci_err) {
  3874. dprint_reset(mrioc, "setting up single ISR\n");
  3875. retval = mpi3mr_setup_isr(mrioc, 1);
  3876. if (retval) {
  3877. ioc_err(mrioc, "failed to setup ISR\n");
  3878. goto out_failed_noretry;
  3879. }
  3880. } else
  3881. mpi3mr_ioc_enable_intr(mrioc);
  3882. dprint_reset(mrioc, "getting ioc_facts\n");
  3883. retval = mpi3mr_issue_iocfacts(mrioc, &facts_data);
  3884. if (retval) {
  3885. ioc_err(mrioc, "failed to get ioc_facts\n");
  3886. goto out_failed;
  3887. }
  3888. dprint_reset(mrioc, "validating ioc_facts\n");
  3889. retval = mpi3mr_revalidate_factsdata(mrioc);
  3890. if (retval) {
  3891. ioc_err(mrioc, "failed to revalidate ioc_facts data\n");
  3892. goto out_failed_noretry;
  3893. }
  3894. mpi3mr_read_tsu_interval(mrioc);
  3895. mpi3mr_print_ioc_info(mrioc);
  3896. if (is_resume) {
  3897. dprint_reset(mrioc, "posting host diag buffers\n");
  3898. retval = mpi3mr_post_diag_bufs(mrioc);
  3899. if (retval)
  3900. ioc_warn(mrioc, "failed to post host diag buffers\n");
  3901. } else {
  3902. retval = mpi3mr_repost_diag_bufs(mrioc);
  3903. if (retval)
  3904. ioc_warn(mrioc, "failed to re post host diag buffers\n");
  3905. }
  3906. dprint_reset(mrioc, "sending ioc_init\n");
  3907. retval = mpi3mr_issue_iocinit(mrioc);
  3908. if (retval) {
  3909. ioc_err(mrioc, "failed to send ioc_init\n");
  3910. goto out_failed;
  3911. }
  3912. dprint_reset(mrioc, "getting package version\n");
  3913. retval = mpi3mr_print_pkg_ver(mrioc);
  3914. if (retval) {
  3915. ioc_err(mrioc, "failed to get package version\n");
  3916. goto out_failed;
  3917. }
  3918. if (is_resume || mrioc->block_on_pci_err) {
  3919. dprint_reset(mrioc, "setting up multiple ISR\n");
  3920. retval = mpi3mr_setup_isr(mrioc, 0);
  3921. if (retval) {
  3922. ioc_err(mrioc, "failed to re-setup ISR\n");
  3923. goto out_failed_noretry;
  3924. }
  3925. }
  3926. dprint_reset(mrioc, "creating operational queue pairs\n");
  3927. retval = mpi3mr_create_op_queues(mrioc);
  3928. if (retval) {
  3929. ioc_err(mrioc, "failed to create operational queue pairs\n");
  3930. goto out_failed;
  3931. }
  3932. if (!mrioc->pel_seqnum_virt) {
  3933. dprint_reset(mrioc, "allocating memory for pel_seqnum_virt\n");
  3934. mrioc->pel_seqnum_sz = sizeof(struct mpi3_pel_seq);
  3935. mrioc->pel_seqnum_virt = dma_alloc_coherent(&mrioc->pdev->dev,
  3936. mrioc->pel_seqnum_sz, &mrioc->pel_seqnum_dma,
  3937. GFP_KERNEL);
  3938. if (!mrioc->pel_seqnum_virt) {
  3939. retval = -ENOMEM;
  3940. goto out_failed_noretry;
  3941. }
  3942. }
  3943. if (mrioc->shost->nr_hw_queues > mrioc->num_op_reply_q) {
  3944. ioc_err(mrioc,
  3945. "cannot create minimum number of operational queues expected:%d created:%d\n",
  3946. mrioc->shost->nr_hw_queues, mrioc->num_op_reply_q);
  3947. retval = -1;
  3948. goto out_failed_noretry;
  3949. }
  3950. dprint_reset(mrioc, "enabling events\n");
  3951. retval = mpi3mr_enable_events(mrioc);
  3952. if (retval) {
  3953. ioc_err(mrioc, "failed to enable events\n");
  3954. goto out_failed;
  3955. }
  3956. mrioc->device_refresh_on = 1;
  3957. mpi3mr_add_event_wait_for_device_refresh(mrioc);
  3958. ioc_info(mrioc, "sending port enable\n");
  3959. retval = mpi3mr_issue_port_enable(mrioc, 1);
  3960. if (retval) {
  3961. ioc_err(mrioc, "failed to issue port enable\n");
  3962. goto out_failed;
  3963. }
  3964. do {
  3965. ssleep(MPI3MR_PORTENABLE_POLL_INTERVAL);
  3966. if (mrioc->init_cmds.state == MPI3MR_CMD_NOTUSED)
  3967. break;
  3968. if (!pci_device_is_present(mrioc->pdev))
  3969. mrioc->unrecoverable = 1;
  3970. if (mrioc->unrecoverable) {
  3971. retval = -1;
  3972. goto out_failed_noretry;
  3973. }
  3974. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  3975. if ((ioc_status & MPI3_SYSIF_IOC_STATUS_RESET_HISTORY) ||
  3976. (ioc_status & MPI3_SYSIF_IOC_STATUS_FAULT)) {
  3977. mpi3mr_print_fault_info(mrioc);
  3978. mrioc->init_cmds.is_waiting = 0;
  3979. mrioc->init_cmds.callback = NULL;
  3980. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  3981. goto out_failed;
  3982. }
  3983. } while (--pe_timeout);
  3984. if (!pe_timeout) {
  3985. ioc_err(mrioc, "port enable timed out\n");
  3986. mpi3mr_check_rh_fault_ioc(mrioc,
  3987. MPI3MR_RESET_FROM_PE_TIMEOUT);
  3988. mrioc->init_cmds.is_waiting = 0;
  3989. mrioc->init_cmds.callback = NULL;
  3990. mrioc->init_cmds.state = MPI3MR_CMD_NOTUSED;
  3991. goto out_failed;
  3992. } else if (mrioc->scan_failed) {
  3993. ioc_err(mrioc,
  3994. "port enable failed with status=0x%04x\n",
  3995. mrioc->scan_failed);
  3996. } else
  3997. ioc_info(mrioc, "port enable completed successfully\n");
  3998. ioc_info(mrioc, "controller %s completed successfully\n",
  3999. (is_resume)?"resume":"re-initialization");
  4000. return retval;
  4001. out_failed:
  4002. if (retry < 2) {
  4003. retry++;
  4004. ioc_warn(mrioc, "retrying controller %s, retry_count:%d\n",
  4005. (is_resume)?"resume":"re-initialization", retry);
  4006. mpi3mr_memset_buffers(mrioc);
  4007. goto retry_init;
  4008. }
  4009. retval = -1;
  4010. out_failed_noretry:
  4011. ioc_err(mrioc, "controller %s is failed\n",
  4012. (is_resume)?"resume":"re-initialization");
  4013. mpi3mr_issue_reset(mrioc, MPI3_SYSIF_HOST_DIAG_RESET_ACTION_DIAG_FAULT,
  4014. MPI3MR_RESET_FROM_CTLR_CLEANUP);
  4015. mrioc->unrecoverable = 1;
  4016. return retval;
  4017. }
  4018. /**
  4019. * mpi3mr_memset_op_reply_q_buffers - memset the operational reply queue's
  4020. * segments
  4021. * @mrioc: Adapter instance reference
  4022. * @qidx: Operational reply queue index
  4023. *
  4024. * Return: Nothing.
  4025. */
  4026. static void mpi3mr_memset_op_reply_q_buffers(struct mpi3mr_ioc *mrioc, u16 qidx)
  4027. {
  4028. struct op_reply_qinfo *op_reply_q = mrioc->op_reply_qinfo + qidx;
  4029. struct segments *segments;
  4030. int i, size;
  4031. if (!op_reply_q->q_segments)
  4032. return;
  4033. size = op_reply_q->segment_qd * mrioc->op_reply_desc_sz;
  4034. segments = op_reply_q->q_segments;
  4035. for (i = 0; i < op_reply_q->num_segments; i++)
  4036. memset(segments[i].segment, 0, size);
  4037. }
  4038. /**
  4039. * mpi3mr_memset_op_req_q_buffers - memset the operational request queue's
  4040. * segments
  4041. * @mrioc: Adapter instance reference
  4042. * @qidx: Operational request queue index
  4043. *
  4044. * Return: Nothing.
  4045. */
  4046. static void mpi3mr_memset_op_req_q_buffers(struct mpi3mr_ioc *mrioc, u16 qidx)
  4047. {
  4048. struct op_req_qinfo *op_req_q = mrioc->req_qinfo + qidx;
  4049. struct segments *segments;
  4050. int i, size;
  4051. if (!op_req_q->q_segments)
  4052. return;
  4053. size = op_req_q->segment_qd * mrioc->facts.op_req_sz;
  4054. segments = op_req_q->q_segments;
  4055. for (i = 0; i < op_req_q->num_segments; i++)
  4056. memset(segments[i].segment, 0, size);
  4057. }
  4058. /**
  4059. * mpi3mr_memset_buffers - memset memory for a controller
  4060. * @mrioc: Adapter instance reference
  4061. *
  4062. * clear all the memory allocated for a controller, typically
  4063. * called post reset to reuse the memory allocated during the
  4064. * controller init.
  4065. *
  4066. * Return: Nothing.
  4067. */
  4068. void mpi3mr_memset_buffers(struct mpi3mr_ioc *mrioc)
  4069. {
  4070. u16 i;
  4071. struct mpi3mr_throttle_group_info *tg;
  4072. mrioc->change_count = 0;
  4073. mrioc->active_poll_qcount = 0;
  4074. mrioc->default_qcount = 0;
  4075. if (mrioc->admin_req_base)
  4076. memset(mrioc->admin_req_base, 0, mrioc->admin_req_q_sz);
  4077. if (mrioc->admin_reply_base)
  4078. memset(mrioc->admin_reply_base, 0, mrioc->admin_reply_q_sz);
  4079. atomic_set(&mrioc->admin_reply_q_in_use, 0);
  4080. if (mrioc->init_cmds.reply) {
  4081. memset(mrioc->init_cmds.reply, 0, sizeof(*mrioc->init_cmds.reply));
  4082. memset(mrioc->bsg_cmds.reply, 0,
  4083. sizeof(*mrioc->bsg_cmds.reply));
  4084. memset(mrioc->host_tm_cmds.reply, 0,
  4085. sizeof(*mrioc->host_tm_cmds.reply));
  4086. memset(mrioc->pel_cmds.reply, 0,
  4087. sizeof(*mrioc->pel_cmds.reply));
  4088. memset(mrioc->pel_abort_cmd.reply, 0,
  4089. sizeof(*mrioc->pel_abort_cmd.reply));
  4090. memset(mrioc->transport_cmds.reply, 0,
  4091. sizeof(*mrioc->transport_cmds.reply));
  4092. for (i = 0; i < MPI3MR_NUM_DEVRMCMD; i++)
  4093. memset(mrioc->dev_rmhs_cmds[i].reply, 0,
  4094. sizeof(*mrioc->dev_rmhs_cmds[i].reply));
  4095. for (i = 0; i < MPI3MR_NUM_EVTACKCMD; i++)
  4096. memset(mrioc->evtack_cmds[i].reply, 0,
  4097. sizeof(*mrioc->evtack_cmds[i].reply));
  4098. bitmap_clear(mrioc->removepend_bitmap, 0,
  4099. mrioc->dev_handle_bitmap_bits);
  4100. bitmap_clear(mrioc->devrem_bitmap, 0, MPI3MR_NUM_DEVRMCMD);
  4101. bitmap_clear(mrioc->evtack_cmds_bitmap, 0,
  4102. MPI3MR_NUM_EVTACKCMD);
  4103. }
  4104. for (i = 0; i < mrioc->num_queues; i++) {
  4105. mrioc->op_reply_qinfo[i].qid = 0;
  4106. mrioc->op_reply_qinfo[i].ci = 0;
  4107. mrioc->op_reply_qinfo[i].num_replies = 0;
  4108. mrioc->op_reply_qinfo[i].ephase = 0;
  4109. atomic_set(&mrioc->op_reply_qinfo[i].pend_ios, 0);
  4110. atomic_set(&mrioc->op_reply_qinfo[i].in_use, 0);
  4111. mpi3mr_memset_op_reply_q_buffers(mrioc, i);
  4112. mrioc->req_qinfo[i].ci = 0;
  4113. mrioc->req_qinfo[i].pi = 0;
  4114. mrioc->req_qinfo[i].num_requests = 0;
  4115. mrioc->req_qinfo[i].qid = 0;
  4116. mrioc->req_qinfo[i].reply_qid = 0;
  4117. spin_lock_init(&mrioc->req_qinfo[i].q_lock);
  4118. mpi3mr_memset_op_req_q_buffers(mrioc, i);
  4119. }
  4120. atomic_set(&mrioc->pend_large_data_sz, 0);
  4121. if (mrioc->throttle_groups) {
  4122. tg = mrioc->throttle_groups;
  4123. for (i = 0; i < mrioc->num_io_throttle_group; i++, tg++) {
  4124. tg->id = 0;
  4125. tg->fw_qd = 0;
  4126. tg->modified_qd = 0;
  4127. tg->io_divert = 0;
  4128. tg->need_qd_reduction = 0;
  4129. tg->high = 0;
  4130. tg->low = 0;
  4131. tg->qd_reduction = 0;
  4132. atomic_set(&tg->pend_large_data_sz, 0);
  4133. }
  4134. }
  4135. }
  4136. /**
  4137. * mpi3mr_free_mem - Free memory allocated for a controller
  4138. * @mrioc: Adapter instance reference
  4139. *
  4140. * Free all the memory allocated for a controller.
  4141. *
  4142. * Return: Nothing.
  4143. */
  4144. void mpi3mr_free_mem(struct mpi3mr_ioc *mrioc)
  4145. {
  4146. u16 i;
  4147. struct mpi3mr_intr_info *intr_info;
  4148. struct diag_buffer_desc *diag_buffer;
  4149. mpi3mr_free_enclosure_list(mrioc);
  4150. mpi3mr_free_ioctl_dma_memory(mrioc);
  4151. if (mrioc->sense_buf_pool) {
  4152. if (mrioc->sense_buf)
  4153. dma_pool_free(mrioc->sense_buf_pool, mrioc->sense_buf,
  4154. mrioc->sense_buf_dma);
  4155. dma_pool_destroy(mrioc->sense_buf_pool);
  4156. mrioc->sense_buf = NULL;
  4157. mrioc->sense_buf_pool = NULL;
  4158. }
  4159. if (mrioc->sense_buf_q_pool) {
  4160. if (mrioc->sense_buf_q)
  4161. dma_pool_free(mrioc->sense_buf_q_pool,
  4162. mrioc->sense_buf_q, mrioc->sense_buf_q_dma);
  4163. dma_pool_destroy(mrioc->sense_buf_q_pool);
  4164. mrioc->sense_buf_q = NULL;
  4165. mrioc->sense_buf_q_pool = NULL;
  4166. }
  4167. if (mrioc->reply_buf_pool) {
  4168. if (mrioc->reply_buf)
  4169. dma_pool_free(mrioc->reply_buf_pool, mrioc->reply_buf,
  4170. mrioc->reply_buf_dma);
  4171. dma_pool_destroy(mrioc->reply_buf_pool);
  4172. mrioc->reply_buf = NULL;
  4173. mrioc->reply_buf_pool = NULL;
  4174. }
  4175. if (mrioc->reply_free_q_pool) {
  4176. if (mrioc->reply_free_q)
  4177. dma_pool_free(mrioc->reply_free_q_pool,
  4178. mrioc->reply_free_q, mrioc->reply_free_q_dma);
  4179. dma_pool_destroy(mrioc->reply_free_q_pool);
  4180. mrioc->reply_free_q = NULL;
  4181. mrioc->reply_free_q_pool = NULL;
  4182. }
  4183. for (i = 0; i < mrioc->num_op_req_q; i++)
  4184. mpi3mr_free_op_req_q_segments(mrioc, i);
  4185. for (i = 0; i < mrioc->num_op_reply_q; i++)
  4186. mpi3mr_free_op_reply_q_segments(mrioc, i);
  4187. for (i = 0; i < mrioc->intr_info_count; i++) {
  4188. intr_info = mrioc->intr_info + i;
  4189. intr_info->op_reply_q = NULL;
  4190. }
  4191. kfree(mrioc->req_qinfo);
  4192. mrioc->req_qinfo = NULL;
  4193. mrioc->num_op_req_q = 0;
  4194. kfree(mrioc->op_reply_qinfo);
  4195. mrioc->op_reply_qinfo = NULL;
  4196. mrioc->num_op_reply_q = 0;
  4197. kfree(mrioc->init_cmds.reply);
  4198. mrioc->init_cmds.reply = NULL;
  4199. kfree(mrioc->bsg_cmds.reply);
  4200. mrioc->bsg_cmds.reply = NULL;
  4201. kfree(mrioc->host_tm_cmds.reply);
  4202. mrioc->host_tm_cmds.reply = NULL;
  4203. kfree(mrioc->pel_cmds.reply);
  4204. mrioc->pel_cmds.reply = NULL;
  4205. kfree(mrioc->pel_abort_cmd.reply);
  4206. mrioc->pel_abort_cmd.reply = NULL;
  4207. for (i = 0; i < MPI3MR_NUM_EVTACKCMD; i++) {
  4208. kfree(mrioc->evtack_cmds[i].reply);
  4209. mrioc->evtack_cmds[i].reply = NULL;
  4210. }
  4211. bitmap_free(mrioc->removepend_bitmap);
  4212. mrioc->removepend_bitmap = NULL;
  4213. bitmap_free(mrioc->devrem_bitmap);
  4214. mrioc->devrem_bitmap = NULL;
  4215. bitmap_free(mrioc->evtack_cmds_bitmap);
  4216. mrioc->evtack_cmds_bitmap = NULL;
  4217. bitmap_free(mrioc->chain_bitmap);
  4218. mrioc->chain_bitmap = NULL;
  4219. kfree(mrioc->transport_cmds.reply);
  4220. mrioc->transport_cmds.reply = NULL;
  4221. for (i = 0; i < MPI3MR_NUM_DEVRMCMD; i++) {
  4222. kfree(mrioc->dev_rmhs_cmds[i].reply);
  4223. mrioc->dev_rmhs_cmds[i].reply = NULL;
  4224. }
  4225. if (mrioc->chain_buf_pool) {
  4226. for (i = 0; i < mrioc->chain_buf_count; i++) {
  4227. if (mrioc->chain_sgl_list[i].addr) {
  4228. dma_pool_free(mrioc->chain_buf_pool,
  4229. mrioc->chain_sgl_list[i].addr,
  4230. mrioc->chain_sgl_list[i].dma_addr);
  4231. mrioc->chain_sgl_list[i].addr = NULL;
  4232. }
  4233. }
  4234. dma_pool_destroy(mrioc->chain_buf_pool);
  4235. mrioc->chain_buf_pool = NULL;
  4236. }
  4237. kfree(mrioc->chain_sgl_list);
  4238. mrioc->chain_sgl_list = NULL;
  4239. if (mrioc->admin_reply_base) {
  4240. dma_free_coherent(&mrioc->pdev->dev, mrioc->admin_reply_q_sz,
  4241. mrioc->admin_reply_base, mrioc->admin_reply_dma);
  4242. mrioc->admin_reply_base = NULL;
  4243. }
  4244. if (mrioc->admin_req_base) {
  4245. dma_free_coherent(&mrioc->pdev->dev, mrioc->admin_req_q_sz,
  4246. mrioc->admin_req_base, mrioc->admin_req_dma);
  4247. mrioc->admin_req_base = NULL;
  4248. }
  4249. if (mrioc->pel_seqnum_virt) {
  4250. dma_free_coherent(&mrioc->pdev->dev, mrioc->pel_seqnum_sz,
  4251. mrioc->pel_seqnum_virt, mrioc->pel_seqnum_dma);
  4252. mrioc->pel_seqnum_virt = NULL;
  4253. }
  4254. for (i = 0; i < MPI3MR_MAX_NUM_HDB; i++) {
  4255. diag_buffer = &mrioc->diag_buffers[i];
  4256. if (diag_buffer->addr) {
  4257. dma_free_coherent(&mrioc->pdev->dev,
  4258. diag_buffer->size, diag_buffer->addr,
  4259. diag_buffer->dma_addr);
  4260. diag_buffer->addr = NULL;
  4261. diag_buffer->size = 0;
  4262. diag_buffer->type = 0;
  4263. diag_buffer->status = 0;
  4264. }
  4265. }
  4266. kfree(mrioc->throttle_groups);
  4267. mrioc->throttle_groups = NULL;
  4268. kfree(mrioc->logdata_buf);
  4269. mrioc->logdata_buf = NULL;
  4270. }
  4271. /**
  4272. * mpi3mr_issue_ioc_shutdown - shutdown controller
  4273. * @mrioc: Adapter instance reference
  4274. *
  4275. * Send shutodwn notification to the controller and wait for the
  4276. * shutdown_timeout for it to be completed.
  4277. *
  4278. * Return: Nothing.
  4279. */
  4280. static void mpi3mr_issue_ioc_shutdown(struct mpi3mr_ioc *mrioc)
  4281. {
  4282. u32 ioc_config, ioc_status;
  4283. u8 retval = 1;
  4284. u32 timeout = MPI3MR_DEFAULT_SHUTDOWN_TIME * 10;
  4285. ioc_info(mrioc, "Issuing shutdown Notification\n");
  4286. if (mrioc->unrecoverable) {
  4287. ioc_warn(mrioc,
  4288. "IOC is unrecoverable shutdown is not issued\n");
  4289. return;
  4290. }
  4291. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  4292. if ((ioc_status & MPI3_SYSIF_IOC_STATUS_SHUTDOWN_MASK)
  4293. == MPI3_SYSIF_IOC_STATUS_SHUTDOWN_IN_PROGRESS) {
  4294. ioc_info(mrioc, "shutdown already in progress\n");
  4295. return;
  4296. }
  4297. ioc_config = readl(&mrioc->sysif_regs->ioc_configuration);
  4298. ioc_config |= MPI3_SYSIF_IOC_CONFIG_SHUTDOWN_NORMAL;
  4299. ioc_config |= MPI3_SYSIF_IOC_CONFIG_DEVICE_SHUTDOWN_SEND_REQ;
  4300. writel(ioc_config, &mrioc->sysif_regs->ioc_configuration);
  4301. if (mrioc->facts.shutdown_timeout)
  4302. timeout = mrioc->facts.shutdown_timeout * 10;
  4303. do {
  4304. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  4305. if ((ioc_status & MPI3_SYSIF_IOC_STATUS_SHUTDOWN_MASK)
  4306. == MPI3_SYSIF_IOC_STATUS_SHUTDOWN_COMPLETE) {
  4307. retval = 0;
  4308. break;
  4309. }
  4310. msleep(100);
  4311. } while (--timeout);
  4312. ioc_status = readl(&mrioc->sysif_regs->ioc_status);
  4313. ioc_config = readl(&mrioc->sysif_regs->ioc_configuration);
  4314. if (retval) {
  4315. if ((ioc_status & MPI3_SYSIF_IOC_STATUS_SHUTDOWN_MASK)
  4316. == MPI3_SYSIF_IOC_STATUS_SHUTDOWN_IN_PROGRESS)
  4317. ioc_warn(mrioc,
  4318. "shutdown still in progress after timeout\n");
  4319. }
  4320. ioc_info(mrioc,
  4321. "Base IOC Sts/Config after %s shutdown is (0x%x)/(0x%x)\n",
  4322. (!retval) ? "successful" : "failed", ioc_status,
  4323. ioc_config);
  4324. }
  4325. /**
  4326. * mpi3mr_cleanup_ioc - Cleanup controller
  4327. * @mrioc: Adapter instance reference
  4328. *
  4329. * controller cleanup handler, Message unit reset or soft reset
  4330. * and shutdown notification is issued to the controller.
  4331. *
  4332. * Return: Nothing.
  4333. */
  4334. void mpi3mr_cleanup_ioc(struct mpi3mr_ioc *mrioc)
  4335. {
  4336. enum mpi3mr_iocstate ioc_state;
  4337. dprint_exit(mrioc, "cleaning up the controller\n");
  4338. mpi3mr_ioc_disable_intr(mrioc);
  4339. ioc_state = mpi3mr_get_iocstate(mrioc);
  4340. if (!mrioc->unrecoverable && !mrioc->reset_in_progress &&
  4341. !mrioc->pci_err_recovery &&
  4342. (ioc_state == MRIOC_STATE_READY)) {
  4343. if (mpi3mr_issue_and_process_mur(mrioc,
  4344. MPI3MR_RESET_FROM_CTLR_CLEANUP))
  4345. mpi3mr_issue_reset(mrioc,
  4346. MPI3_SYSIF_HOST_DIAG_RESET_ACTION_SOFT_RESET,
  4347. MPI3MR_RESET_FROM_MUR_FAILURE);
  4348. mpi3mr_issue_ioc_shutdown(mrioc);
  4349. }
  4350. dprint_exit(mrioc, "controller cleanup completed\n");
  4351. }
  4352. /**
  4353. * mpi3mr_drv_cmd_comp_reset - Flush a internal driver command
  4354. * @mrioc: Adapter instance reference
  4355. * @cmdptr: Internal command tracker
  4356. *
  4357. * Complete an internal driver commands with state indicating it
  4358. * is completed due to reset.
  4359. *
  4360. * Return: Nothing.
  4361. */
  4362. static inline void mpi3mr_drv_cmd_comp_reset(struct mpi3mr_ioc *mrioc,
  4363. struct mpi3mr_drv_cmd *cmdptr)
  4364. {
  4365. if (cmdptr->state & MPI3MR_CMD_PENDING) {
  4366. cmdptr->state |= MPI3MR_CMD_RESET;
  4367. cmdptr->state &= ~MPI3MR_CMD_PENDING;
  4368. if (cmdptr->is_waiting) {
  4369. complete(&cmdptr->done);
  4370. cmdptr->is_waiting = 0;
  4371. } else if (cmdptr->callback)
  4372. cmdptr->callback(mrioc, cmdptr);
  4373. }
  4374. }
  4375. /**
  4376. * mpi3mr_flush_drv_cmds - Flush internaldriver commands
  4377. * @mrioc: Adapter instance reference
  4378. *
  4379. * Flush all internal driver commands post reset
  4380. *
  4381. * Return: Nothing.
  4382. */
  4383. void mpi3mr_flush_drv_cmds(struct mpi3mr_ioc *mrioc)
  4384. {
  4385. struct mpi3mr_drv_cmd *cmdptr;
  4386. u8 i;
  4387. cmdptr = &mrioc->init_cmds;
  4388. mpi3mr_drv_cmd_comp_reset(mrioc, cmdptr);
  4389. cmdptr = &mrioc->cfg_cmds;
  4390. mpi3mr_drv_cmd_comp_reset(mrioc, cmdptr);
  4391. cmdptr = &mrioc->bsg_cmds;
  4392. mpi3mr_drv_cmd_comp_reset(mrioc, cmdptr);
  4393. cmdptr = &mrioc->host_tm_cmds;
  4394. mpi3mr_drv_cmd_comp_reset(mrioc, cmdptr);
  4395. for (i = 0; i < MPI3MR_NUM_DEVRMCMD; i++) {
  4396. cmdptr = &mrioc->dev_rmhs_cmds[i];
  4397. mpi3mr_drv_cmd_comp_reset(mrioc, cmdptr);
  4398. }
  4399. for (i = 0; i < MPI3MR_NUM_EVTACKCMD; i++) {
  4400. cmdptr = &mrioc->evtack_cmds[i];
  4401. mpi3mr_drv_cmd_comp_reset(mrioc, cmdptr);
  4402. }
  4403. cmdptr = &mrioc->pel_cmds;
  4404. mpi3mr_drv_cmd_comp_reset(mrioc, cmdptr);
  4405. cmdptr = &mrioc->pel_abort_cmd;
  4406. mpi3mr_drv_cmd_comp_reset(mrioc, cmdptr);
  4407. cmdptr = &mrioc->transport_cmds;
  4408. mpi3mr_drv_cmd_comp_reset(mrioc, cmdptr);
  4409. }
  4410. /**
  4411. * mpi3mr_pel_wait_post - Issue PEL Wait
  4412. * @mrioc: Adapter instance reference
  4413. * @drv_cmd: Internal command tracker
  4414. *
  4415. * Issue PEL Wait MPI request through admin queue and return.
  4416. *
  4417. * Return: Nothing.
  4418. */
  4419. static void mpi3mr_pel_wait_post(struct mpi3mr_ioc *mrioc,
  4420. struct mpi3mr_drv_cmd *drv_cmd)
  4421. {
  4422. struct mpi3_pel_req_action_wait pel_wait;
  4423. mrioc->pel_abort_requested = false;
  4424. memset(&pel_wait, 0, sizeof(pel_wait));
  4425. drv_cmd->state = MPI3MR_CMD_PENDING;
  4426. drv_cmd->is_waiting = 0;
  4427. drv_cmd->callback = mpi3mr_pel_wait_complete;
  4428. drv_cmd->ioc_status = 0;
  4429. drv_cmd->ioc_loginfo = 0;
  4430. pel_wait.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_PEL_WAIT);
  4431. pel_wait.function = MPI3_FUNCTION_PERSISTENT_EVENT_LOG;
  4432. pel_wait.action = MPI3_PEL_ACTION_WAIT;
  4433. pel_wait.starting_sequence_number = cpu_to_le32(mrioc->pel_newest_seqnum);
  4434. pel_wait.locale = cpu_to_le16(mrioc->pel_locale);
  4435. pel_wait.class = cpu_to_le16(mrioc->pel_class);
  4436. pel_wait.wait_time = MPI3_PEL_WAITTIME_INFINITE_WAIT;
  4437. dprint_bsg_info(mrioc, "sending pel_wait seqnum(%d), class(%d), locale(0x%08x)\n",
  4438. mrioc->pel_newest_seqnum, mrioc->pel_class, mrioc->pel_locale);
  4439. if (mpi3mr_admin_request_post(mrioc, &pel_wait, sizeof(pel_wait), 0)) {
  4440. dprint_bsg_err(mrioc,
  4441. "Issuing PELWait: Admin post failed\n");
  4442. drv_cmd->state = MPI3MR_CMD_NOTUSED;
  4443. drv_cmd->callback = NULL;
  4444. drv_cmd->retry_count = 0;
  4445. mrioc->pel_enabled = false;
  4446. }
  4447. }
  4448. /**
  4449. * mpi3mr_pel_get_seqnum_post - Issue PEL Get Sequence number
  4450. * @mrioc: Adapter instance reference
  4451. * @drv_cmd: Internal command tracker
  4452. *
  4453. * Issue PEL get sequence number MPI request through admin queue
  4454. * and return.
  4455. *
  4456. * Return: 0 on success, non-zero on failure.
  4457. */
  4458. int mpi3mr_pel_get_seqnum_post(struct mpi3mr_ioc *mrioc,
  4459. struct mpi3mr_drv_cmd *drv_cmd)
  4460. {
  4461. struct mpi3_pel_req_action_get_sequence_numbers pel_getseq_req;
  4462. u8 sgl_flags = MPI3MR_SGEFLAGS_SYSTEM_SIMPLE_END_OF_LIST;
  4463. int retval = 0;
  4464. memset(&pel_getseq_req, 0, sizeof(pel_getseq_req));
  4465. mrioc->pel_cmds.state = MPI3MR_CMD_PENDING;
  4466. mrioc->pel_cmds.is_waiting = 0;
  4467. mrioc->pel_cmds.ioc_status = 0;
  4468. mrioc->pel_cmds.ioc_loginfo = 0;
  4469. mrioc->pel_cmds.callback = mpi3mr_pel_get_seqnum_complete;
  4470. pel_getseq_req.host_tag = cpu_to_le16(MPI3MR_HOSTTAG_PEL_WAIT);
  4471. pel_getseq_req.function = MPI3_FUNCTION_PERSISTENT_EVENT_LOG;
  4472. pel_getseq_req.action = MPI3_PEL_ACTION_GET_SEQNUM;
  4473. mpi3mr_add_sg_single(&pel_getseq_req.sgl, sgl_flags,
  4474. mrioc->pel_seqnum_sz, mrioc->pel_seqnum_dma);
  4475. retval = mpi3mr_admin_request_post(mrioc, &pel_getseq_req,
  4476. sizeof(pel_getseq_req), 0);
  4477. if (retval) {
  4478. if (drv_cmd) {
  4479. drv_cmd->state = MPI3MR_CMD_NOTUSED;
  4480. drv_cmd->callback = NULL;
  4481. drv_cmd->retry_count = 0;
  4482. }
  4483. mrioc->pel_enabled = false;
  4484. }
  4485. return retval;
  4486. }
  4487. /**
  4488. * mpi3mr_pel_wait_complete - PELWait Completion callback
  4489. * @mrioc: Adapter instance reference
  4490. * @drv_cmd: Internal command tracker
  4491. *
  4492. * This is a callback handler for the PELWait request and
  4493. * firmware completes a PELWait request when it is aborted or a
  4494. * new PEL entry is available. This sends AEN to the application
  4495. * and if the PELwait completion is not due to PELAbort then
  4496. * this will send a request for new PEL Sequence number
  4497. *
  4498. * Return: Nothing.
  4499. */
  4500. static void mpi3mr_pel_wait_complete(struct mpi3mr_ioc *mrioc,
  4501. struct mpi3mr_drv_cmd *drv_cmd)
  4502. {
  4503. struct mpi3_pel_reply *pel_reply = NULL;
  4504. u16 ioc_status, pe_log_status;
  4505. bool do_retry = false;
  4506. if (drv_cmd->state & MPI3MR_CMD_RESET)
  4507. goto cleanup_drv_cmd;
  4508. ioc_status = drv_cmd->ioc_status & MPI3_IOCSTATUS_STATUS_MASK;
  4509. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  4510. ioc_err(mrioc, "%s: Failed ioc_status(0x%04x) Loginfo(0x%08x)\n",
  4511. __func__, ioc_status, drv_cmd->ioc_loginfo);
  4512. dprint_bsg_err(mrioc,
  4513. "pel_wait: failed with ioc_status(0x%04x), log_info(0x%08x)\n",
  4514. ioc_status, drv_cmd->ioc_loginfo);
  4515. do_retry = true;
  4516. }
  4517. if (drv_cmd->state & MPI3MR_CMD_REPLY_VALID)
  4518. pel_reply = (struct mpi3_pel_reply *)drv_cmd->reply;
  4519. if (!pel_reply) {
  4520. dprint_bsg_err(mrioc,
  4521. "pel_wait: failed due to no reply\n");
  4522. goto out_failed;
  4523. }
  4524. pe_log_status = le16_to_cpu(pel_reply->pe_log_status);
  4525. if ((pe_log_status != MPI3_PEL_STATUS_SUCCESS) &&
  4526. (pe_log_status != MPI3_PEL_STATUS_ABORTED)) {
  4527. ioc_err(mrioc, "%s: Failed pe_log_status(0x%04x)\n",
  4528. __func__, pe_log_status);
  4529. dprint_bsg_err(mrioc,
  4530. "pel_wait: failed due to pel_log_status(0x%04x)\n",
  4531. pe_log_status);
  4532. do_retry = true;
  4533. }
  4534. if (do_retry) {
  4535. if (drv_cmd->retry_count < MPI3MR_PEL_RETRY_COUNT) {
  4536. drv_cmd->retry_count++;
  4537. dprint_bsg_err(mrioc, "pel_wait: retrying(%d)\n",
  4538. drv_cmd->retry_count);
  4539. mpi3mr_pel_wait_post(mrioc, drv_cmd);
  4540. return;
  4541. }
  4542. dprint_bsg_err(mrioc,
  4543. "pel_wait: failed after all retries(%d)\n",
  4544. drv_cmd->retry_count);
  4545. goto out_failed;
  4546. }
  4547. atomic64_inc(&event_counter);
  4548. if (!mrioc->pel_abort_requested) {
  4549. mrioc->pel_cmds.retry_count = 0;
  4550. mpi3mr_pel_get_seqnum_post(mrioc, &mrioc->pel_cmds);
  4551. }
  4552. return;
  4553. out_failed:
  4554. mrioc->pel_enabled = false;
  4555. cleanup_drv_cmd:
  4556. drv_cmd->state = MPI3MR_CMD_NOTUSED;
  4557. drv_cmd->callback = NULL;
  4558. drv_cmd->retry_count = 0;
  4559. }
  4560. /**
  4561. * mpi3mr_pel_get_seqnum_complete - PELGetSeqNum Completion callback
  4562. * @mrioc: Adapter instance reference
  4563. * @drv_cmd: Internal command tracker
  4564. *
  4565. * This is a callback handler for the PEL get sequence number
  4566. * request and a new PEL wait request will be issued to the
  4567. * firmware from this
  4568. *
  4569. * Return: Nothing.
  4570. */
  4571. void mpi3mr_pel_get_seqnum_complete(struct mpi3mr_ioc *mrioc,
  4572. struct mpi3mr_drv_cmd *drv_cmd)
  4573. {
  4574. struct mpi3_pel_reply *pel_reply = NULL;
  4575. struct mpi3_pel_seq *pel_seqnum_virt;
  4576. u16 ioc_status;
  4577. bool do_retry = false;
  4578. pel_seqnum_virt = (struct mpi3_pel_seq *)mrioc->pel_seqnum_virt;
  4579. if (drv_cmd->state & MPI3MR_CMD_RESET)
  4580. goto cleanup_drv_cmd;
  4581. ioc_status = drv_cmd->ioc_status & MPI3_IOCSTATUS_STATUS_MASK;
  4582. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  4583. dprint_bsg_err(mrioc,
  4584. "pel_get_seqnum: failed with ioc_status(0x%04x), log_info(0x%08x)\n",
  4585. ioc_status, drv_cmd->ioc_loginfo);
  4586. do_retry = true;
  4587. }
  4588. if (drv_cmd->state & MPI3MR_CMD_REPLY_VALID)
  4589. pel_reply = (struct mpi3_pel_reply *)drv_cmd->reply;
  4590. if (!pel_reply) {
  4591. dprint_bsg_err(mrioc,
  4592. "pel_get_seqnum: failed due to no reply\n");
  4593. goto out_failed;
  4594. }
  4595. if (le16_to_cpu(pel_reply->pe_log_status) != MPI3_PEL_STATUS_SUCCESS) {
  4596. dprint_bsg_err(mrioc,
  4597. "pel_get_seqnum: failed due to pel_log_status(0x%04x)\n",
  4598. le16_to_cpu(pel_reply->pe_log_status));
  4599. do_retry = true;
  4600. }
  4601. if (do_retry) {
  4602. if (drv_cmd->retry_count < MPI3MR_PEL_RETRY_COUNT) {
  4603. drv_cmd->retry_count++;
  4604. dprint_bsg_err(mrioc,
  4605. "pel_get_seqnum: retrying(%d)\n",
  4606. drv_cmd->retry_count);
  4607. mpi3mr_pel_get_seqnum_post(mrioc, drv_cmd);
  4608. return;
  4609. }
  4610. dprint_bsg_err(mrioc,
  4611. "pel_get_seqnum: failed after all retries(%d)\n",
  4612. drv_cmd->retry_count);
  4613. goto out_failed;
  4614. }
  4615. mrioc->pel_newest_seqnum = le32_to_cpu(pel_seqnum_virt->newest) + 1;
  4616. drv_cmd->retry_count = 0;
  4617. mpi3mr_pel_wait_post(mrioc, drv_cmd);
  4618. return;
  4619. out_failed:
  4620. mrioc->pel_enabled = false;
  4621. cleanup_drv_cmd:
  4622. drv_cmd->state = MPI3MR_CMD_NOTUSED;
  4623. drv_cmd->callback = NULL;
  4624. drv_cmd->retry_count = 0;
  4625. }
  4626. /**
  4627. * mpi3mr_soft_reset_handler - Reset the controller
  4628. * @mrioc: Adapter instance reference
  4629. * @reset_reason: Reset reason code
  4630. * @snapdump: Flag to generate snapdump in firmware or not
  4631. *
  4632. * This is an handler for recovering controller by issuing soft
  4633. * reset are diag fault reset. This is a blocking function and
  4634. * when one reset is executed if any other resets they will be
  4635. * blocked. All BSG requests will be blocked during the reset. If
  4636. * controller reset is successful then the controller will be
  4637. * reinitalized, otherwise the controller will be marked as not
  4638. * recoverable
  4639. *
  4640. * In snapdump bit is set, the controller is issued with diag
  4641. * fault reset so that the firmware can create a snap dump and
  4642. * post that the firmware will result in F000 fault and the
  4643. * driver will issue soft reset to recover from that.
  4644. *
  4645. * Return: 0 on success, non-zero on failure.
  4646. */
  4647. int mpi3mr_soft_reset_handler(struct mpi3mr_ioc *mrioc,
  4648. u16 reset_reason, u8 snapdump)
  4649. {
  4650. int retval = 0, i;
  4651. unsigned long flags;
  4652. u32 host_diagnostic, timeout = MPI3_SYSIF_DIAG_SAVE_TIMEOUT * 10;
  4653. union mpi3mr_trigger_data trigger_data;
  4654. /* Block the reset handler until diag save in progress*/
  4655. dprint_reset(mrioc,
  4656. "soft_reset_handler: check and block on diagsave_timeout(%d)\n",
  4657. mrioc->diagsave_timeout);
  4658. while (mrioc->diagsave_timeout)
  4659. ssleep(1);
  4660. /*
  4661. * Block new resets until the currently executing one is finished and
  4662. * return the status of the existing reset for all blocked resets
  4663. */
  4664. dprint_reset(mrioc, "soft_reset_handler: acquiring reset_mutex\n");
  4665. if (!mutex_trylock(&mrioc->reset_mutex)) {
  4666. ioc_info(mrioc,
  4667. "controller reset triggered by %s is blocked due to another reset in progress\n",
  4668. mpi3mr_reset_rc_name(reset_reason));
  4669. do {
  4670. ssleep(1);
  4671. } while (mrioc->reset_in_progress == 1);
  4672. ioc_info(mrioc,
  4673. "returning previous reset result(%d) for the reset triggered by %s\n",
  4674. mrioc->prev_reset_result,
  4675. mpi3mr_reset_rc_name(reset_reason));
  4676. return mrioc->prev_reset_result;
  4677. }
  4678. ioc_info(mrioc, "controller reset is triggered by %s\n",
  4679. mpi3mr_reset_rc_name(reset_reason));
  4680. mrioc->device_refresh_on = 0;
  4681. mrioc->reset_in_progress = 1;
  4682. mrioc->stop_bsgs = 1;
  4683. mrioc->prev_reset_result = -1;
  4684. memset(&trigger_data, 0, sizeof(trigger_data));
  4685. if ((!snapdump) && (reset_reason != MPI3MR_RESET_FROM_FAULT_WATCH) &&
  4686. (reset_reason != MPI3MR_RESET_FROM_FIRMWARE) &&
  4687. (reset_reason != MPI3MR_RESET_FROM_CIACTIV_FAULT)) {
  4688. mpi3mr_set_trigger_data_in_all_hdb(mrioc,
  4689. MPI3MR_HDB_TRIGGER_TYPE_SOFT_RESET, NULL, 0);
  4690. dprint_reset(mrioc,
  4691. "soft_reset_handler: releasing host diagnostic buffers\n");
  4692. mpi3mr_release_diag_bufs(mrioc, 0);
  4693. for (i = 0; i < MPI3_EVENT_NOTIFY_EVENTMASK_WORDS; i++)
  4694. mrioc->event_masks[i] = -1;
  4695. dprint_reset(mrioc, "soft_reset_handler: masking events\n");
  4696. mpi3mr_issue_event_notification(mrioc);
  4697. }
  4698. mpi3mr_wait_for_host_io(mrioc, MPI3MR_RESET_HOST_IOWAIT_TIMEOUT);
  4699. mpi3mr_ioc_disable_intr(mrioc);
  4700. if (snapdump) {
  4701. mpi3mr_set_diagsave(mrioc);
  4702. retval = mpi3mr_issue_reset(mrioc,
  4703. MPI3_SYSIF_HOST_DIAG_RESET_ACTION_DIAG_FAULT, reset_reason);
  4704. if (!retval) {
  4705. trigger_data.fault = (readl(&mrioc->sysif_regs->fault) &
  4706. MPI3_SYSIF_FAULT_CODE_MASK);
  4707. do {
  4708. host_diagnostic =
  4709. readl(&mrioc->sysif_regs->host_diagnostic);
  4710. if (!(host_diagnostic &
  4711. MPI3_SYSIF_HOST_DIAG_SAVE_IN_PROGRESS))
  4712. break;
  4713. msleep(100);
  4714. } while (--timeout);
  4715. mpi3mr_set_trigger_data_in_all_hdb(mrioc,
  4716. MPI3MR_HDB_TRIGGER_TYPE_FAULT, &trigger_data, 0);
  4717. }
  4718. }
  4719. retval = mpi3mr_issue_reset(mrioc,
  4720. MPI3_SYSIF_HOST_DIAG_RESET_ACTION_SOFT_RESET, reset_reason);
  4721. if (retval) {
  4722. ioc_err(mrioc, "Failed to issue soft reset to the ioc\n");
  4723. goto out;
  4724. }
  4725. if (mrioc->num_io_throttle_group !=
  4726. mrioc->facts.max_io_throttle_group) {
  4727. ioc_err(mrioc,
  4728. "max io throttle group doesn't match old(%d), new(%d)\n",
  4729. mrioc->num_io_throttle_group,
  4730. mrioc->facts.max_io_throttle_group);
  4731. retval = -EPERM;
  4732. goto out;
  4733. }
  4734. mpi3mr_flush_delayed_cmd_lists(mrioc);
  4735. mpi3mr_flush_drv_cmds(mrioc);
  4736. bitmap_clear(mrioc->devrem_bitmap, 0, MPI3MR_NUM_DEVRMCMD);
  4737. bitmap_clear(mrioc->removepend_bitmap, 0,
  4738. mrioc->dev_handle_bitmap_bits);
  4739. bitmap_clear(mrioc->evtack_cmds_bitmap, 0, MPI3MR_NUM_EVTACKCMD);
  4740. mpi3mr_flush_host_io(mrioc);
  4741. mpi3mr_cleanup_fwevt_list(mrioc);
  4742. mpi3mr_invalidate_devhandles(mrioc);
  4743. mpi3mr_free_enclosure_list(mrioc);
  4744. if (mrioc->prepare_for_reset) {
  4745. mrioc->prepare_for_reset = 0;
  4746. mrioc->prepare_for_reset_timeout_counter = 0;
  4747. }
  4748. mpi3mr_memset_buffers(mrioc);
  4749. mpi3mr_release_diag_bufs(mrioc, 1);
  4750. mrioc->fw_release_trigger_active = false;
  4751. mrioc->trace_release_trigger_active = false;
  4752. mrioc->snapdump_trigger_active = false;
  4753. mpi3mr_set_trigger_data_in_all_hdb(mrioc,
  4754. MPI3MR_HDB_TRIGGER_TYPE_SOFT_RESET, NULL, 0);
  4755. dprint_reset(mrioc,
  4756. "soft_reset_handler: reinitializing the controller\n");
  4757. retval = mpi3mr_reinit_ioc(mrioc, 0);
  4758. if (retval) {
  4759. pr_err(IOCNAME "reinit after soft reset failed: reason %d\n",
  4760. mrioc->name, reset_reason);
  4761. goto out;
  4762. }
  4763. ssleep(MPI3MR_RESET_TOPOLOGY_SETTLE_TIME);
  4764. out:
  4765. if (!retval) {
  4766. mrioc->diagsave_timeout = 0;
  4767. mrioc->reset_in_progress = 0;
  4768. mrioc->pel_abort_requested = 0;
  4769. if (mrioc->pel_enabled) {
  4770. mrioc->pel_cmds.retry_count = 0;
  4771. mpi3mr_pel_wait_post(mrioc, &mrioc->pel_cmds);
  4772. }
  4773. mrioc->device_refresh_on = 0;
  4774. mrioc->ts_update_counter = 0;
  4775. spin_lock_irqsave(&mrioc->watchdog_lock, flags);
  4776. if (mrioc->watchdog_work_q)
  4777. queue_delayed_work(mrioc->watchdog_work_q,
  4778. &mrioc->watchdog_work,
  4779. msecs_to_jiffies(MPI3MR_WATCHDOG_INTERVAL));
  4780. spin_unlock_irqrestore(&mrioc->watchdog_lock, flags);
  4781. mrioc->stop_bsgs = 0;
  4782. if (mrioc->pel_enabled)
  4783. atomic64_inc(&event_counter);
  4784. } else {
  4785. mpi3mr_issue_reset(mrioc,
  4786. MPI3_SYSIF_HOST_DIAG_RESET_ACTION_DIAG_FAULT, reset_reason);
  4787. mrioc->device_refresh_on = 0;
  4788. mrioc->unrecoverable = 1;
  4789. mrioc->reset_in_progress = 0;
  4790. mrioc->stop_bsgs = 0;
  4791. retval = -1;
  4792. mpi3mr_flush_cmds_for_unrecovered_controller(mrioc);
  4793. }
  4794. mrioc->prev_reset_result = retval;
  4795. mutex_unlock(&mrioc->reset_mutex);
  4796. ioc_info(mrioc, "controller reset is %s\n",
  4797. ((retval == 0) ? "successful" : "failed"));
  4798. return retval;
  4799. }
  4800. /**
  4801. * mpi3mr_post_cfg_req - Issue config requests and wait
  4802. * @mrioc: Adapter instance reference
  4803. * @cfg_req: Configuration request
  4804. * @timeout: Timeout in seconds
  4805. * @ioc_status: Pointer to return ioc status
  4806. *
  4807. * A generic function for posting MPI3 configuration request to
  4808. * the firmware. This blocks for the completion of request for
  4809. * timeout seconds and if the request times out this function
  4810. * faults the controller with proper reason code.
  4811. *
  4812. * On successful completion of the request this function returns
  4813. * appropriate ioc status from the firmware back to the caller.
  4814. *
  4815. * Return: 0 on success, non-zero on failure.
  4816. */
  4817. static int mpi3mr_post_cfg_req(struct mpi3mr_ioc *mrioc,
  4818. struct mpi3_config_request *cfg_req, int timeout, u16 *ioc_status)
  4819. {
  4820. int retval = 0;
  4821. mutex_lock(&mrioc->cfg_cmds.mutex);
  4822. if (mrioc->cfg_cmds.state & MPI3MR_CMD_PENDING) {
  4823. retval = -1;
  4824. ioc_err(mrioc, "sending config request failed due to command in use\n");
  4825. mutex_unlock(&mrioc->cfg_cmds.mutex);
  4826. goto out;
  4827. }
  4828. mrioc->cfg_cmds.state = MPI3MR_CMD_PENDING;
  4829. mrioc->cfg_cmds.is_waiting = 1;
  4830. mrioc->cfg_cmds.callback = NULL;
  4831. mrioc->cfg_cmds.ioc_status = 0;
  4832. mrioc->cfg_cmds.ioc_loginfo = 0;
  4833. cfg_req->host_tag = cpu_to_le16(MPI3MR_HOSTTAG_CFG_CMDS);
  4834. cfg_req->function = MPI3_FUNCTION_CONFIG;
  4835. init_completion(&mrioc->cfg_cmds.done);
  4836. dprint_cfg_info(mrioc, "posting config request\n");
  4837. if (mrioc->logging_level & MPI3_DEBUG_CFG_INFO)
  4838. dprint_dump(cfg_req, sizeof(struct mpi3_config_request),
  4839. "mpi3_cfg_req");
  4840. retval = mpi3mr_admin_request_post(mrioc, cfg_req, sizeof(*cfg_req), 1);
  4841. if (retval) {
  4842. ioc_err(mrioc, "posting config request failed\n");
  4843. goto out_unlock;
  4844. }
  4845. wait_for_completion_timeout(&mrioc->cfg_cmds.done, (timeout * HZ));
  4846. if (!(mrioc->cfg_cmds.state & MPI3MR_CMD_COMPLETE)) {
  4847. mpi3mr_check_rh_fault_ioc(mrioc,
  4848. MPI3MR_RESET_FROM_CFG_REQ_TIMEOUT);
  4849. ioc_err(mrioc, "config request timed out\n");
  4850. retval = -1;
  4851. goto out_unlock;
  4852. }
  4853. *ioc_status = mrioc->cfg_cmds.ioc_status & MPI3_IOCSTATUS_STATUS_MASK;
  4854. if ((*ioc_status) != MPI3_IOCSTATUS_SUCCESS)
  4855. dprint_cfg_err(mrioc,
  4856. "cfg_page request returned with ioc_status(0x%04x), log_info(0x%08x)\n",
  4857. *ioc_status, mrioc->cfg_cmds.ioc_loginfo);
  4858. out_unlock:
  4859. mrioc->cfg_cmds.state = MPI3MR_CMD_NOTUSED;
  4860. mutex_unlock(&mrioc->cfg_cmds.mutex);
  4861. out:
  4862. return retval;
  4863. }
  4864. /**
  4865. * mpi3mr_process_cfg_req - config page request processor
  4866. * @mrioc: Adapter instance reference
  4867. * @cfg_req: Configuration request
  4868. * @cfg_hdr: Configuration page header
  4869. * @timeout: Timeout in seconds
  4870. * @ioc_status: Pointer to return ioc status
  4871. * @cfg_buf: Memory pointer to copy config page or header
  4872. * @cfg_buf_sz: Size of the memory to get config page or header
  4873. *
  4874. * This is handler for config page read, write and config page
  4875. * header read operations.
  4876. *
  4877. * This function expects the cfg_req to be populated with page
  4878. * type, page number, action for the header read and with page
  4879. * address for all other operations.
  4880. *
  4881. * The cfg_hdr can be passed as null for reading required header
  4882. * details for read/write pages the cfg_hdr should point valid
  4883. * configuration page header.
  4884. *
  4885. * This allocates dmaable memory based on the size of the config
  4886. * buffer and set the SGE of the cfg_req.
  4887. *
  4888. * For write actions, the config page data has to be passed in
  4889. * the cfg_buf and size of the data has to be mentioned in the
  4890. * cfg_buf_sz.
  4891. *
  4892. * For read/header actions, on successful completion of the
  4893. * request with successful ioc_status the data will be copied
  4894. * into the cfg_buf limited to a minimum of actual page size and
  4895. * cfg_buf_sz
  4896. *
  4897. *
  4898. * Return: 0 on success, non-zero on failure.
  4899. */
  4900. static int mpi3mr_process_cfg_req(struct mpi3mr_ioc *mrioc,
  4901. struct mpi3_config_request *cfg_req,
  4902. struct mpi3_config_page_header *cfg_hdr, int timeout, u16 *ioc_status,
  4903. void *cfg_buf, u32 cfg_buf_sz)
  4904. {
  4905. struct dma_memory_desc mem_desc;
  4906. int retval = -1;
  4907. u8 invalid_action = 0;
  4908. u8 sgl_flags = MPI3MR_SGEFLAGS_SYSTEM_SIMPLE_END_OF_LIST;
  4909. memset(&mem_desc, 0, sizeof(struct dma_memory_desc));
  4910. if (cfg_req->action == MPI3_CONFIG_ACTION_PAGE_HEADER)
  4911. mem_desc.size = sizeof(struct mpi3_config_page_header);
  4912. else {
  4913. if (!cfg_hdr) {
  4914. ioc_err(mrioc, "null config header passed for config action(%d), page_type(0x%02x), page_num(%d)\n",
  4915. cfg_req->action, cfg_req->page_type,
  4916. cfg_req->page_number);
  4917. goto out;
  4918. }
  4919. switch (cfg_hdr->page_attribute & MPI3_CONFIG_PAGEATTR_MASK) {
  4920. case MPI3_CONFIG_PAGEATTR_READ_ONLY:
  4921. if (cfg_req->action
  4922. != MPI3_CONFIG_ACTION_READ_CURRENT)
  4923. invalid_action = 1;
  4924. break;
  4925. case MPI3_CONFIG_PAGEATTR_CHANGEABLE:
  4926. if ((cfg_req->action ==
  4927. MPI3_CONFIG_ACTION_READ_PERSISTENT) ||
  4928. (cfg_req->action ==
  4929. MPI3_CONFIG_ACTION_WRITE_PERSISTENT))
  4930. invalid_action = 1;
  4931. break;
  4932. case MPI3_CONFIG_PAGEATTR_PERSISTENT:
  4933. default:
  4934. break;
  4935. }
  4936. if (invalid_action) {
  4937. ioc_err(mrioc,
  4938. "config action(%d) is not allowed for page_type(0x%02x), page_num(%d) with page_attribute(0x%02x)\n",
  4939. cfg_req->action, cfg_req->page_type,
  4940. cfg_req->page_number, cfg_hdr->page_attribute);
  4941. goto out;
  4942. }
  4943. mem_desc.size = le16_to_cpu(cfg_hdr->page_length) * 4;
  4944. cfg_req->page_length = cfg_hdr->page_length;
  4945. cfg_req->page_version = cfg_hdr->page_version;
  4946. }
  4947. mem_desc.addr = dma_alloc_coherent(&mrioc->pdev->dev,
  4948. mem_desc.size, &mem_desc.dma_addr, GFP_KERNEL);
  4949. if (!mem_desc.addr)
  4950. return retval;
  4951. mpi3mr_add_sg_single(&cfg_req->sgl, sgl_flags, mem_desc.size,
  4952. mem_desc.dma_addr);
  4953. if ((cfg_req->action == MPI3_CONFIG_ACTION_WRITE_PERSISTENT) ||
  4954. (cfg_req->action == MPI3_CONFIG_ACTION_WRITE_CURRENT)) {
  4955. memcpy(mem_desc.addr, cfg_buf, min_t(u16, mem_desc.size,
  4956. cfg_buf_sz));
  4957. dprint_cfg_info(mrioc, "config buffer to be written\n");
  4958. if (mrioc->logging_level & MPI3_DEBUG_CFG_INFO)
  4959. dprint_dump(mem_desc.addr, mem_desc.size, "cfg_buf");
  4960. }
  4961. if (mpi3mr_post_cfg_req(mrioc, cfg_req, timeout, ioc_status))
  4962. goto out;
  4963. retval = 0;
  4964. if ((*ioc_status == MPI3_IOCSTATUS_SUCCESS) &&
  4965. (cfg_req->action != MPI3_CONFIG_ACTION_WRITE_PERSISTENT) &&
  4966. (cfg_req->action != MPI3_CONFIG_ACTION_WRITE_CURRENT)) {
  4967. memcpy(cfg_buf, mem_desc.addr, min_t(u16, mem_desc.size,
  4968. cfg_buf_sz));
  4969. dprint_cfg_info(mrioc, "config buffer read\n");
  4970. if (mrioc->logging_level & MPI3_DEBUG_CFG_INFO)
  4971. dprint_dump(mem_desc.addr, mem_desc.size, "cfg_buf");
  4972. }
  4973. out:
  4974. if (mem_desc.addr) {
  4975. dma_free_coherent(&mrioc->pdev->dev, mem_desc.size,
  4976. mem_desc.addr, mem_desc.dma_addr);
  4977. mem_desc.addr = NULL;
  4978. }
  4979. return retval;
  4980. }
  4981. /**
  4982. * mpi3mr_cfg_get_dev_pg0 - Read current device page0
  4983. * @mrioc: Adapter instance reference
  4984. * @ioc_status: Pointer to return ioc status
  4985. * @dev_pg0: Pointer to return device page 0
  4986. * @pg_sz: Size of the memory allocated to the page pointer
  4987. * @form: The form to be used for addressing the page
  4988. * @form_spec: Form specific information like device handle
  4989. *
  4990. * This is handler for config page read for a specific device
  4991. * page0. The ioc_status has the controller returned ioc_status.
  4992. * This routine doesn't check ioc_status to decide whether the
  4993. * page read is success or not and it is the callers
  4994. * responsibility.
  4995. *
  4996. * Return: 0 on success, non-zero on failure.
  4997. */
  4998. int mpi3mr_cfg_get_dev_pg0(struct mpi3mr_ioc *mrioc, u16 *ioc_status,
  4999. struct mpi3_device_page0 *dev_pg0, u16 pg_sz, u32 form, u32 form_spec)
  5000. {
  5001. struct mpi3_config_page_header cfg_hdr;
  5002. struct mpi3_config_request cfg_req;
  5003. u32 page_address;
  5004. memset(dev_pg0, 0, pg_sz);
  5005. memset(&cfg_hdr, 0, sizeof(cfg_hdr));
  5006. memset(&cfg_req, 0, sizeof(cfg_req));
  5007. cfg_req.function = MPI3_FUNCTION_CONFIG;
  5008. cfg_req.action = MPI3_CONFIG_ACTION_PAGE_HEADER;
  5009. cfg_req.page_type = MPI3_CONFIG_PAGETYPE_DEVICE;
  5010. cfg_req.page_number = 0;
  5011. cfg_req.page_address = 0;
  5012. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, NULL,
  5013. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, &cfg_hdr, sizeof(cfg_hdr))) {
  5014. ioc_err(mrioc, "device page0 header read failed\n");
  5015. goto out_failed;
  5016. }
  5017. if (*ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5018. ioc_err(mrioc, "device page0 header read failed with ioc_status(0x%04x)\n",
  5019. *ioc_status);
  5020. goto out_failed;
  5021. }
  5022. cfg_req.action = MPI3_CONFIG_ACTION_READ_CURRENT;
  5023. page_address = ((form & MPI3_DEVICE_PGAD_FORM_MASK) |
  5024. (form_spec & MPI3_DEVICE_PGAD_HANDLE_MASK));
  5025. cfg_req.page_address = cpu_to_le32(page_address);
  5026. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5027. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, dev_pg0, pg_sz)) {
  5028. ioc_err(mrioc, "device page0 read failed\n");
  5029. goto out_failed;
  5030. }
  5031. return 0;
  5032. out_failed:
  5033. return -1;
  5034. }
  5035. /**
  5036. * mpi3mr_cfg_get_sas_phy_pg0 - Read current SAS Phy page0
  5037. * @mrioc: Adapter instance reference
  5038. * @ioc_status: Pointer to return ioc status
  5039. * @phy_pg0: Pointer to return SAS Phy page 0
  5040. * @pg_sz: Size of the memory allocated to the page pointer
  5041. * @form: The form to be used for addressing the page
  5042. * @form_spec: Form specific information like phy number
  5043. *
  5044. * This is handler for config page read for a specific SAS Phy
  5045. * page0. The ioc_status has the controller returned ioc_status.
  5046. * This routine doesn't check ioc_status to decide whether the
  5047. * page read is success or not and it is the callers
  5048. * responsibility.
  5049. *
  5050. * Return: 0 on success, non-zero on failure.
  5051. */
  5052. int mpi3mr_cfg_get_sas_phy_pg0(struct mpi3mr_ioc *mrioc, u16 *ioc_status,
  5053. struct mpi3_sas_phy_page0 *phy_pg0, u16 pg_sz, u32 form,
  5054. u32 form_spec)
  5055. {
  5056. struct mpi3_config_page_header cfg_hdr;
  5057. struct mpi3_config_request cfg_req;
  5058. u32 page_address;
  5059. memset(phy_pg0, 0, pg_sz);
  5060. memset(&cfg_hdr, 0, sizeof(cfg_hdr));
  5061. memset(&cfg_req, 0, sizeof(cfg_req));
  5062. cfg_req.function = MPI3_FUNCTION_CONFIG;
  5063. cfg_req.action = MPI3_CONFIG_ACTION_PAGE_HEADER;
  5064. cfg_req.page_type = MPI3_CONFIG_PAGETYPE_SAS_PHY;
  5065. cfg_req.page_number = 0;
  5066. cfg_req.page_address = 0;
  5067. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, NULL,
  5068. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, &cfg_hdr, sizeof(cfg_hdr))) {
  5069. ioc_err(mrioc, "sas phy page0 header read failed\n");
  5070. goto out_failed;
  5071. }
  5072. if (*ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5073. ioc_err(mrioc, "sas phy page0 header read failed with ioc_status(0x%04x)\n",
  5074. *ioc_status);
  5075. goto out_failed;
  5076. }
  5077. cfg_req.action = MPI3_CONFIG_ACTION_READ_CURRENT;
  5078. page_address = ((form & MPI3_SAS_PHY_PGAD_FORM_MASK) |
  5079. (form_spec & MPI3_SAS_PHY_PGAD_PHY_NUMBER_MASK));
  5080. cfg_req.page_address = cpu_to_le32(page_address);
  5081. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5082. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, phy_pg0, pg_sz)) {
  5083. ioc_err(mrioc, "sas phy page0 read failed\n");
  5084. goto out_failed;
  5085. }
  5086. return 0;
  5087. out_failed:
  5088. return -1;
  5089. }
  5090. /**
  5091. * mpi3mr_cfg_get_sas_phy_pg1 - Read current SAS Phy page1
  5092. * @mrioc: Adapter instance reference
  5093. * @ioc_status: Pointer to return ioc status
  5094. * @phy_pg1: Pointer to return SAS Phy page 1
  5095. * @pg_sz: Size of the memory allocated to the page pointer
  5096. * @form: The form to be used for addressing the page
  5097. * @form_spec: Form specific information like phy number
  5098. *
  5099. * This is handler for config page read for a specific SAS Phy
  5100. * page1. The ioc_status has the controller returned ioc_status.
  5101. * This routine doesn't check ioc_status to decide whether the
  5102. * page read is success or not and it is the callers
  5103. * responsibility.
  5104. *
  5105. * Return: 0 on success, non-zero on failure.
  5106. */
  5107. int mpi3mr_cfg_get_sas_phy_pg1(struct mpi3mr_ioc *mrioc, u16 *ioc_status,
  5108. struct mpi3_sas_phy_page1 *phy_pg1, u16 pg_sz, u32 form,
  5109. u32 form_spec)
  5110. {
  5111. struct mpi3_config_page_header cfg_hdr;
  5112. struct mpi3_config_request cfg_req;
  5113. u32 page_address;
  5114. memset(phy_pg1, 0, pg_sz);
  5115. memset(&cfg_hdr, 0, sizeof(cfg_hdr));
  5116. memset(&cfg_req, 0, sizeof(cfg_req));
  5117. cfg_req.function = MPI3_FUNCTION_CONFIG;
  5118. cfg_req.action = MPI3_CONFIG_ACTION_PAGE_HEADER;
  5119. cfg_req.page_type = MPI3_CONFIG_PAGETYPE_SAS_PHY;
  5120. cfg_req.page_number = 1;
  5121. cfg_req.page_address = 0;
  5122. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, NULL,
  5123. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, &cfg_hdr, sizeof(cfg_hdr))) {
  5124. ioc_err(mrioc, "sas phy page1 header read failed\n");
  5125. goto out_failed;
  5126. }
  5127. if (*ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5128. ioc_err(mrioc, "sas phy page1 header read failed with ioc_status(0x%04x)\n",
  5129. *ioc_status);
  5130. goto out_failed;
  5131. }
  5132. cfg_req.action = MPI3_CONFIG_ACTION_READ_CURRENT;
  5133. page_address = ((form & MPI3_SAS_PHY_PGAD_FORM_MASK) |
  5134. (form_spec & MPI3_SAS_PHY_PGAD_PHY_NUMBER_MASK));
  5135. cfg_req.page_address = cpu_to_le32(page_address);
  5136. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5137. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, phy_pg1, pg_sz)) {
  5138. ioc_err(mrioc, "sas phy page1 read failed\n");
  5139. goto out_failed;
  5140. }
  5141. return 0;
  5142. out_failed:
  5143. return -1;
  5144. }
  5145. /**
  5146. * mpi3mr_cfg_get_sas_exp_pg0 - Read current SAS Expander page0
  5147. * @mrioc: Adapter instance reference
  5148. * @ioc_status: Pointer to return ioc status
  5149. * @exp_pg0: Pointer to return SAS Expander page 0
  5150. * @pg_sz: Size of the memory allocated to the page pointer
  5151. * @form: The form to be used for addressing the page
  5152. * @form_spec: Form specific information like device handle
  5153. *
  5154. * This is handler for config page read for a specific SAS
  5155. * Expander page0. The ioc_status has the controller returned
  5156. * ioc_status. This routine doesn't check ioc_status to decide
  5157. * whether the page read is success or not and it is the callers
  5158. * responsibility.
  5159. *
  5160. * Return: 0 on success, non-zero on failure.
  5161. */
  5162. int mpi3mr_cfg_get_sas_exp_pg0(struct mpi3mr_ioc *mrioc, u16 *ioc_status,
  5163. struct mpi3_sas_expander_page0 *exp_pg0, u16 pg_sz, u32 form,
  5164. u32 form_spec)
  5165. {
  5166. struct mpi3_config_page_header cfg_hdr;
  5167. struct mpi3_config_request cfg_req;
  5168. u32 page_address;
  5169. memset(exp_pg0, 0, pg_sz);
  5170. memset(&cfg_hdr, 0, sizeof(cfg_hdr));
  5171. memset(&cfg_req, 0, sizeof(cfg_req));
  5172. cfg_req.function = MPI3_FUNCTION_CONFIG;
  5173. cfg_req.action = MPI3_CONFIG_ACTION_PAGE_HEADER;
  5174. cfg_req.page_type = MPI3_CONFIG_PAGETYPE_SAS_EXPANDER;
  5175. cfg_req.page_number = 0;
  5176. cfg_req.page_address = 0;
  5177. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, NULL,
  5178. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, &cfg_hdr, sizeof(cfg_hdr))) {
  5179. ioc_err(mrioc, "expander page0 header read failed\n");
  5180. goto out_failed;
  5181. }
  5182. if (*ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5183. ioc_err(mrioc, "expander page0 header read failed with ioc_status(0x%04x)\n",
  5184. *ioc_status);
  5185. goto out_failed;
  5186. }
  5187. cfg_req.action = MPI3_CONFIG_ACTION_READ_CURRENT;
  5188. page_address = ((form & MPI3_SAS_EXPAND_PGAD_FORM_MASK) |
  5189. (form_spec & (MPI3_SAS_EXPAND_PGAD_PHYNUM_MASK |
  5190. MPI3_SAS_EXPAND_PGAD_HANDLE_MASK)));
  5191. cfg_req.page_address = cpu_to_le32(page_address);
  5192. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5193. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, exp_pg0, pg_sz)) {
  5194. ioc_err(mrioc, "expander page0 read failed\n");
  5195. goto out_failed;
  5196. }
  5197. return 0;
  5198. out_failed:
  5199. return -1;
  5200. }
  5201. /**
  5202. * mpi3mr_cfg_get_sas_exp_pg1 - Read current SAS Expander page1
  5203. * @mrioc: Adapter instance reference
  5204. * @ioc_status: Pointer to return ioc status
  5205. * @exp_pg1: Pointer to return SAS Expander page 1
  5206. * @pg_sz: Size of the memory allocated to the page pointer
  5207. * @form: The form to be used for addressing the page
  5208. * @form_spec: Form specific information like phy number
  5209. *
  5210. * This is handler for config page read for a specific SAS
  5211. * Expander page1. The ioc_status has the controller returned
  5212. * ioc_status. This routine doesn't check ioc_status to decide
  5213. * whether the page read is success or not and it is the callers
  5214. * responsibility.
  5215. *
  5216. * Return: 0 on success, non-zero on failure.
  5217. */
  5218. int mpi3mr_cfg_get_sas_exp_pg1(struct mpi3mr_ioc *mrioc, u16 *ioc_status,
  5219. struct mpi3_sas_expander_page1 *exp_pg1, u16 pg_sz, u32 form,
  5220. u32 form_spec)
  5221. {
  5222. struct mpi3_config_page_header cfg_hdr;
  5223. struct mpi3_config_request cfg_req;
  5224. u32 page_address;
  5225. memset(exp_pg1, 0, pg_sz);
  5226. memset(&cfg_hdr, 0, sizeof(cfg_hdr));
  5227. memset(&cfg_req, 0, sizeof(cfg_req));
  5228. cfg_req.function = MPI3_FUNCTION_CONFIG;
  5229. cfg_req.action = MPI3_CONFIG_ACTION_PAGE_HEADER;
  5230. cfg_req.page_type = MPI3_CONFIG_PAGETYPE_SAS_EXPANDER;
  5231. cfg_req.page_number = 1;
  5232. cfg_req.page_address = 0;
  5233. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, NULL,
  5234. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, &cfg_hdr, sizeof(cfg_hdr))) {
  5235. ioc_err(mrioc, "expander page1 header read failed\n");
  5236. goto out_failed;
  5237. }
  5238. if (*ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5239. ioc_err(mrioc, "expander page1 header read failed with ioc_status(0x%04x)\n",
  5240. *ioc_status);
  5241. goto out_failed;
  5242. }
  5243. cfg_req.action = MPI3_CONFIG_ACTION_READ_CURRENT;
  5244. page_address = ((form & MPI3_SAS_EXPAND_PGAD_FORM_MASK) |
  5245. (form_spec & (MPI3_SAS_EXPAND_PGAD_PHYNUM_MASK |
  5246. MPI3_SAS_EXPAND_PGAD_HANDLE_MASK)));
  5247. cfg_req.page_address = cpu_to_le32(page_address);
  5248. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5249. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, exp_pg1, pg_sz)) {
  5250. ioc_err(mrioc, "expander page1 read failed\n");
  5251. goto out_failed;
  5252. }
  5253. return 0;
  5254. out_failed:
  5255. return -1;
  5256. }
  5257. /**
  5258. * mpi3mr_cfg_get_enclosure_pg0 - Read current Enclosure page0
  5259. * @mrioc: Adapter instance reference
  5260. * @ioc_status: Pointer to return ioc status
  5261. * @encl_pg0: Pointer to return Enclosure page 0
  5262. * @pg_sz: Size of the memory allocated to the page pointer
  5263. * @form: The form to be used for addressing the page
  5264. * @form_spec: Form specific information like device handle
  5265. *
  5266. * This is handler for config page read for a specific Enclosure
  5267. * page0. The ioc_status has the controller returned ioc_status.
  5268. * This routine doesn't check ioc_status to decide whether the
  5269. * page read is success or not and it is the callers
  5270. * responsibility.
  5271. *
  5272. * Return: 0 on success, non-zero on failure.
  5273. */
  5274. int mpi3mr_cfg_get_enclosure_pg0(struct mpi3mr_ioc *mrioc, u16 *ioc_status,
  5275. struct mpi3_enclosure_page0 *encl_pg0, u16 pg_sz, u32 form,
  5276. u32 form_spec)
  5277. {
  5278. struct mpi3_config_page_header cfg_hdr;
  5279. struct mpi3_config_request cfg_req;
  5280. u32 page_address;
  5281. memset(encl_pg0, 0, pg_sz);
  5282. memset(&cfg_hdr, 0, sizeof(cfg_hdr));
  5283. memset(&cfg_req, 0, sizeof(cfg_req));
  5284. cfg_req.function = MPI3_FUNCTION_CONFIG;
  5285. cfg_req.action = MPI3_CONFIG_ACTION_PAGE_HEADER;
  5286. cfg_req.page_type = MPI3_CONFIG_PAGETYPE_ENCLOSURE;
  5287. cfg_req.page_number = 0;
  5288. cfg_req.page_address = 0;
  5289. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, NULL,
  5290. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, &cfg_hdr, sizeof(cfg_hdr))) {
  5291. ioc_err(mrioc, "enclosure page0 header read failed\n");
  5292. goto out_failed;
  5293. }
  5294. if (*ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5295. ioc_err(mrioc, "enclosure page0 header read failed with ioc_status(0x%04x)\n",
  5296. *ioc_status);
  5297. goto out_failed;
  5298. }
  5299. cfg_req.action = MPI3_CONFIG_ACTION_READ_CURRENT;
  5300. page_address = ((form & MPI3_ENCLOS_PGAD_FORM_MASK) |
  5301. (form_spec & MPI3_ENCLOS_PGAD_HANDLE_MASK));
  5302. cfg_req.page_address = cpu_to_le32(page_address);
  5303. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5304. MPI3MR_INTADMCMD_TIMEOUT, ioc_status, encl_pg0, pg_sz)) {
  5305. ioc_err(mrioc, "enclosure page0 read failed\n");
  5306. goto out_failed;
  5307. }
  5308. return 0;
  5309. out_failed:
  5310. return -1;
  5311. }
  5312. /**
  5313. * mpi3mr_cfg_get_sas_io_unit_pg0 - Read current SASIOUnit page0
  5314. * @mrioc: Adapter instance reference
  5315. * @sas_io_unit_pg0: Pointer to return SAS IO Unit page 0
  5316. * @pg_sz: Size of the memory allocated to the page pointer
  5317. *
  5318. * This is handler for config page read for the SAS IO Unit
  5319. * page0. This routine checks ioc_status to decide whether the
  5320. * page read is success or not.
  5321. *
  5322. * Return: 0 on success, non-zero on failure.
  5323. */
  5324. int mpi3mr_cfg_get_sas_io_unit_pg0(struct mpi3mr_ioc *mrioc,
  5325. struct mpi3_sas_io_unit_page0 *sas_io_unit_pg0, u16 pg_sz)
  5326. {
  5327. struct mpi3_config_page_header cfg_hdr;
  5328. struct mpi3_config_request cfg_req;
  5329. u16 ioc_status = 0;
  5330. memset(sas_io_unit_pg0, 0, pg_sz);
  5331. memset(&cfg_hdr, 0, sizeof(cfg_hdr));
  5332. memset(&cfg_req, 0, sizeof(cfg_req));
  5333. cfg_req.function = MPI3_FUNCTION_CONFIG;
  5334. cfg_req.action = MPI3_CONFIG_ACTION_PAGE_HEADER;
  5335. cfg_req.page_type = MPI3_CONFIG_PAGETYPE_SAS_IO_UNIT;
  5336. cfg_req.page_number = 0;
  5337. cfg_req.page_address = 0;
  5338. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, NULL,
  5339. MPI3MR_INTADMCMD_TIMEOUT, &ioc_status, &cfg_hdr, sizeof(cfg_hdr))) {
  5340. ioc_err(mrioc, "sas io unit page0 header read failed\n");
  5341. goto out_failed;
  5342. }
  5343. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5344. ioc_err(mrioc, "sas io unit page0 header read failed with ioc_status(0x%04x)\n",
  5345. ioc_status);
  5346. goto out_failed;
  5347. }
  5348. cfg_req.action = MPI3_CONFIG_ACTION_READ_CURRENT;
  5349. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5350. MPI3MR_INTADMCMD_TIMEOUT, &ioc_status, sas_io_unit_pg0, pg_sz)) {
  5351. ioc_err(mrioc, "sas io unit page0 read failed\n");
  5352. goto out_failed;
  5353. }
  5354. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5355. ioc_err(mrioc, "sas io unit page0 read failed with ioc_status(0x%04x)\n",
  5356. ioc_status);
  5357. goto out_failed;
  5358. }
  5359. return 0;
  5360. out_failed:
  5361. return -1;
  5362. }
  5363. /**
  5364. * mpi3mr_cfg_get_sas_io_unit_pg1 - Read current SASIOUnit page1
  5365. * @mrioc: Adapter instance reference
  5366. * @sas_io_unit_pg1: Pointer to return SAS IO Unit page 1
  5367. * @pg_sz: Size of the memory allocated to the page pointer
  5368. *
  5369. * This is handler for config page read for the SAS IO Unit
  5370. * page1. This routine checks ioc_status to decide whether the
  5371. * page read is success or not.
  5372. *
  5373. * Return: 0 on success, non-zero on failure.
  5374. */
  5375. int mpi3mr_cfg_get_sas_io_unit_pg1(struct mpi3mr_ioc *mrioc,
  5376. struct mpi3_sas_io_unit_page1 *sas_io_unit_pg1, u16 pg_sz)
  5377. {
  5378. struct mpi3_config_page_header cfg_hdr;
  5379. struct mpi3_config_request cfg_req;
  5380. u16 ioc_status = 0;
  5381. memset(sas_io_unit_pg1, 0, pg_sz);
  5382. memset(&cfg_hdr, 0, sizeof(cfg_hdr));
  5383. memset(&cfg_req, 0, sizeof(cfg_req));
  5384. cfg_req.function = MPI3_FUNCTION_CONFIG;
  5385. cfg_req.action = MPI3_CONFIG_ACTION_PAGE_HEADER;
  5386. cfg_req.page_type = MPI3_CONFIG_PAGETYPE_SAS_IO_UNIT;
  5387. cfg_req.page_number = 1;
  5388. cfg_req.page_address = 0;
  5389. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, NULL,
  5390. MPI3MR_INTADMCMD_TIMEOUT, &ioc_status, &cfg_hdr, sizeof(cfg_hdr))) {
  5391. ioc_err(mrioc, "sas io unit page1 header read failed\n");
  5392. goto out_failed;
  5393. }
  5394. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5395. ioc_err(mrioc, "sas io unit page1 header read failed with ioc_status(0x%04x)\n",
  5396. ioc_status);
  5397. goto out_failed;
  5398. }
  5399. cfg_req.action = MPI3_CONFIG_ACTION_READ_CURRENT;
  5400. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5401. MPI3MR_INTADMCMD_TIMEOUT, &ioc_status, sas_io_unit_pg1, pg_sz)) {
  5402. ioc_err(mrioc, "sas io unit page1 read failed\n");
  5403. goto out_failed;
  5404. }
  5405. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5406. ioc_err(mrioc, "sas io unit page1 read failed with ioc_status(0x%04x)\n",
  5407. ioc_status);
  5408. goto out_failed;
  5409. }
  5410. return 0;
  5411. out_failed:
  5412. return -1;
  5413. }
  5414. /**
  5415. * mpi3mr_cfg_set_sas_io_unit_pg1 - Write SASIOUnit page1
  5416. * @mrioc: Adapter instance reference
  5417. * @sas_io_unit_pg1: Pointer to the SAS IO Unit page 1 to write
  5418. * @pg_sz: Size of the memory allocated to the page pointer
  5419. *
  5420. * This is handler for config page write for the SAS IO Unit
  5421. * page1. This routine checks ioc_status to decide whether the
  5422. * page read is success or not. This will modify both current
  5423. * and persistent page.
  5424. *
  5425. * Return: 0 on success, non-zero on failure.
  5426. */
  5427. int mpi3mr_cfg_set_sas_io_unit_pg1(struct mpi3mr_ioc *mrioc,
  5428. struct mpi3_sas_io_unit_page1 *sas_io_unit_pg1, u16 pg_sz)
  5429. {
  5430. struct mpi3_config_page_header cfg_hdr;
  5431. struct mpi3_config_request cfg_req;
  5432. u16 ioc_status = 0;
  5433. memset(&cfg_hdr, 0, sizeof(cfg_hdr));
  5434. memset(&cfg_req, 0, sizeof(cfg_req));
  5435. cfg_req.function = MPI3_FUNCTION_CONFIG;
  5436. cfg_req.action = MPI3_CONFIG_ACTION_PAGE_HEADER;
  5437. cfg_req.page_type = MPI3_CONFIG_PAGETYPE_SAS_IO_UNIT;
  5438. cfg_req.page_number = 1;
  5439. cfg_req.page_address = 0;
  5440. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, NULL,
  5441. MPI3MR_INTADMCMD_TIMEOUT, &ioc_status, &cfg_hdr, sizeof(cfg_hdr))) {
  5442. ioc_err(mrioc, "sas io unit page1 header read failed\n");
  5443. goto out_failed;
  5444. }
  5445. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5446. ioc_err(mrioc, "sas io unit page1 header read failed with ioc_status(0x%04x)\n",
  5447. ioc_status);
  5448. goto out_failed;
  5449. }
  5450. cfg_req.action = MPI3_CONFIG_ACTION_WRITE_CURRENT;
  5451. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5452. MPI3MR_INTADMCMD_TIMEOUT, &ioc_status, sas_io_unit_pg1, pg_sz)) {
  5453. ioc_err(mrioc, "sas io unit page1 write current failed\n");
  5454. goto out_failed;
  5455. }
  5456. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5457. ioc_err(mrioc, "sas io unit page1 write current failed with ioc_status(0x%04x)\n",
  5458. ioc_status);
  5459. goto out_failed;
  5460. }
  5461. cfg_req.action = MPI3_CONFIG_ACTION_WRITE_PERSISTENT;
  5462. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5463. MPI3MR_INTADMCMD_TIMEOUT, &ioc_status, sas_io_unit_pg1, pg_sz)) {
  5464. ioc_err(mrioc, "sas io unit page1 write persistent failed\n");
  5465. goto out_failed;
  5466. }
  5467. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5468. ioc_err(mrioc, "sas io unit page1 write persistent failed with ioc_status(0x%04x)\n",
  5469. ioc_status);
  5470. goto out_failed;
  5471. }
  5472. return 0;
  5473. out_failed:
  5474. return -1;
  5475. }
  5476. /**
  5477. * mpi3mr_cfg_get_driver_pg1 - Read current Driver page1
  5478. * @mrioc: Adapter instance reference
  5479. * @driver_pg1: Pointer to return Driver page 1
  5480. * @pg_sz: Size of the memory allocated to the page pointer
  5481. *
  5482. * This is handler for config page read for the Driver page1.
  5483. * This routine checks ioc_status to decide whether the page
  5484. * read is success or not.
  5485. *
  5486. * Return: 0 on success, non-zero on failure.
  5487. */
  5488. int mpi3mr_cfg_get_driver_pg1(struct mpi3mr_ioc *mrioc,
  5489. struct mpi3_driver_page1 *driver_pg1, u16 pg_sz)
  5490. {
  5491. struct mpi3_config_page_header cfg_hdr;
  5492. struct mpi3_config_request cfg_req;
  5493. u16 ioc_status = 0;
  5494. memset(driver_pg1, 0, pg_sz);
  5495. memset(&cfg_hdr, 0, sizeof(cfg_hdr));
  5496. memset(&cfg_req, 0, sizeof(cfg_req));
  5497. cfg_req.function = MPI3_FUNCTION_CONFIG;
  5498. cfg_req.action = MPI3_CONFIG_ACTION_PAGE_HEADER;
  5499. cfg_req.page_type = MPI3_CONFIG_PAGETYPE_DRIVER;
  5500. cfg_req.page_number = 1;
  5501. cfg_req.page_address = 0;
  5502. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, NULL,
  5503. MPI3MR_INTADMCMD_TIMEOUT, &ioc_status, &cfg_hdr, sizeof(cfg_hdr))) {
  5504. ioc_err(mrioc, "driver page1 header read failed\n");
  5505. goto out_failed;
  5506. }
  5507. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5508. ioc_err(mrioc, "driver page1 header read failed with ioc_status(0x%04x)\n",
  5509. ioc_status);
  5510. goto out_failed;
  5511. }
  5512. cfg_req.action = MPI3_CONFIG_ACTION_READ_CURRENT;
  5513. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5514. MPI3MR_INTADMCMD_TIMEOUT, &ioc_status, driver_pg1, pg_sz)) {
  5515. ioc_err(mrioc, "driver page1 read failed\n");
  5516. goto out_failed;
  5517. }
  5518. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5519. ioc_err(mrioc, "driver page1 read failed with ioc_status(0x%04x)\n",
  5520. ioc_status);
  5521. goto out_failed;
  5522. }
  5523. return 0;
  5524. out_failed:
  5525. return -1;
  5526. }
  5527. /**
  5528. * mpi3mr_cfg_get_driver_pg2 - Read current driver page2
  5529. * @mrioc: Adapter instance reference
  5530. * @driver_pg2: Pointer to return driver page 2
  5531. * @pg_sz: Size of the memory allocated to the page pointer
  5532. * @page_action: Page action
  5533. *
  5534. * This is handler for config page read for the driver page2.
  5535. * This routine checks ioc_status to decide whether the page
  5536. * read is success or not.
  5537. *
  5538. * Return: 0 on success, non-zero on failure.
  5539. */
  5540. int mpi3mr_cfg_get_driver_pg2(struct mpi3mr_ioc *mrioc,
  5541. struct mpi3_driver_page2 *driver_pg2, u16 pg_sz, u8 page_action)
  5542. {
  5543. struct mpi3_config_page_header cfg_hdr;
  5544. struct mpi3_config_request cfg_req;
  5545. u16 ioc_status = 0;
  5546. memset(driver_pg2, 0, pg_sz);
  5547. memset(&cfg_hdr, 0, sizeof(cfg_hdr));
  5548. memset(&cfg_req, 0, sizeof(cfg_req));
  5549. cfg_req.function = MPI3_FUNCTION_CONFIG;
  5550. cfg_req.action = MPI3_CONFIG_ACTION_PAGE_HEADER;
  5551. cfg_req.page_type = MPI3_CONFIG_PAGETYPE_DRIVER;
  5552. cfg_req.page_number = 2;
  5553. cfg_req.page_address = 0;
  5554. cfg_req.page_version = MPI3_DRIVER2_PAGEVERSION;
  5555. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, NULL,
  5556. MPI3MR_INTADMCMD_TIMEOUT, &ioc_status, &cfg_hdr, sizeof(cfg_hdr))) {
  5557. ioc_err(mrioc, "driver page2 header read failed\n");
  5558. goto out_failed;
  5559. }
  5560. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5561. ioc_err(mrioc, "driver page2 header read failed with\n"
  5562. "ioc_status(0x%04x)\n",
  5563. ioc_status);
  5564. goto out_failed;
  5565. }
  5566. cfg_req.action = page_action;
  5567. if (mpi3mr_process_cfg_req(mrioc, &cfg_req, &cfg_hdr,
  5568. MPI3MR_INTADMCMD_TIMEOUT, &ioc_status, driver_pg2, pg_sz)) {
  5569. ioc_err(mrioc, "driver page2 read failed\n");
  5570. goto out_failed;
  5571. }
  5572. if (ioc_status != MPI3_IOCSTATUS_SUCCESS) {
  5573. ioc_err(mrioc, "driver page2 read failed with\n"
  5574. "ioc_status(0x%04x)\n",
  5575. ioc_status);
  5576. goto out_failed;
  5577. }
  5578. return 0;
  5579. out_failed:
  5580. return -1;
  5581. }