qla_dbg.c 90 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * QLogic Fibre Channel HBA Driver
  4. * Copyright (c) 2003-2014 QLogic Corporation
  5. */
  6. /*
  7. * Table for showing the current message id in use for particular level
  8. * Change this table for addition of log/debug messages.
  9. * ----------------------------------------------------------------------
  10. * | Level | Last Value Used | Holes |
  11. * ----------------------------------------------------------------------
  12. * | Module Init and Probe | 0x0199 | |
  13. * | Mailbox commands | 0x1206 | 0x11a5-0x11ff |
  14. * | Device Discovery | 0x2134 | 0x2112-0x2115 |
  15. * | | | 0x2127-0x2128 |
  16. * | Queue Command and IO tracing | 0x3074 | 0x300b |
  17. * | | | 0x3027-0x3028 |
  18. * | | | 0x303d-0x3041 |
  19. * | | | 0x302e,0x3033 |
  20. * | | | 0x3036,0x3038 |
  21. * | | | 0x303a |
  22. * | DPC Thread | 0x4023 | 0x4002,0x4013 |
  23. * | Async Events | 0x509c | |
  24. * | Timer Routines | 0x6012 | |
  25. * | User Space Interactions | 0x70e3 | 0x7018,0x702e |
  26. * | | | 0x7020,0x7024 |
  27. * | | | 0x7039,0x7045 |
  28. * | | | 0x7073-0x7075 |
  29. * | | | 0x70a5-0x70a6 |
  30. * | | | 0x70a8,0x70ab |
  31. * | | | 0x70ad-0x70ae |
  32. * | | | 0x70d0-0x70d6 |
  33. * | | | 0x70d7-0x70db |
  34. * | Task Management | 0x8042 | 0x8000 |
  35. * | | | 0x8019 |
  36. * | | | 0x8025,0x8026 |
  37. * | | | 0x8031,0x8032 |
  38. * | | | 0x8039,0x803c |
  39. * | AER/EEH | 0x9011 | |
  40. * | Virtual Port | 0xa007 | |
  41. * | ISP82XX Specific | 0xb157 | 0xb002,0xb024 |
  42. * | | | 0xb09e,0xb0ae |
  43. * | | | 0xb0c3,0xb0c6 |
  44. * | | | 0xb0e0-0xb0ef |
  45. * | | | 0xb085,0xb0dc |
  46. * | | | 0xb107,0xb108 |
  47. * | | | 0xb111,0xb11e |
  48. * | | | 0xb12c,0xb12d |
  49. * | | | 0xb13a,0xb142 |
  50. * | | | 0xb13c-0xb140 |
  51. * | | | 0xb149 |
  52. * | MultiQ | 0xc010 | |
  53. * | Misc | 0xd303 | 0xd031-0xd0ff |
  54. * | | | 0xd101-0xd1fe |
  55. * | | | 0xd214-0xd2fe |
  56. * | Target Mode | 0xe081 | |
  57. * | Target Mode Management | 0xf09b | 0xf002 |
  58. * | | | 0xf046-0xf049 |
  59. * | Target Mode Task Management | 0x1000d | |
  60. * ----------------------------------------------------------------------
  61. */
  62. #include "qla_def.h"
  63. #include <linux/delay.h>
  64. #define CREATE_TRACE_POINTS
  65. #include <trace/events/qla.h>
  66. static uint32_t ql_dbg_offset = 0x800;
  67. static inline void
  68. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  69. {
  70. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  71. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  72. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  73. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  74. fw_dump->vendor = htonl(ha->pdev->vendor);
  75. fw_dump->device = htonl(ha->pdev->device);
  76. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  77. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  78. }
  79. static inline void *
  80. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  81. {
  82. struct req_que *req = ha->req_q_map[0];
  83. struct rsp_que *rsp = ha->rsp_q_map[0];
  84. /* Request queue. */
  85. memcpy(ptr, req->ring, req->length *
  86. sizeof(request_t));
  87. /* Response queue. */
  88. ptr += req->length * sizeof(request_t);
  89. memcpy(ptr, rsp->ring, rsp->length *
  90. sizeof(response_t));
  91. return ptr + (rsp->length * sizeof(response_t));
  92. }
  93. int
  94. qla27xx_dump_mpi_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  95. uint32_t ram_dwords, void **nxt)
  96. {
  97. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  98. dma_addr_t dump_dma = ha->gid_list_dma;
  99. uint32_t *chunk = (uint32_t *)ha->gid_list;
  100. uint32_t dwords = qla2x00_gid_list_size(ha) / 4;
  101. uint32_t stat;
  102. ulong i, j, timer = 6000000;
  103. int rval = QLA_FUNCTION_FAILED;
  104. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  105. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  106. if (qla_pci_disconnected(vha, reg))
  107. return rval;
  108. for (i = 0; i < ram_dwords; i += dwords, addr += dwords) {
  109. if (i + dwords > ram_dwords)
  110. dwords = ram_dwords - i;
  111. wrt_reg_word(&reg->mailbox0, MBC_LOAD_DUMP_MPI_RAM);
  112. wrt_reg_word(&reg->mailbox1, LSW(addr));
  113. wrt_reg_word(&reg->mailbox8, MSW(addr));
  114. wrt_reg_word(&reg->mailbox2, MSW(LSD(dump_dma)));
  115. wrt_reg_word(&reg->mailbox3, LSW(LSD(dump_dma)));
  116. wrt_reg_word(&reg->mailbox6, MSW(MSD(dump_dma)));
  117. wrt_reg_word(&reg->mailbox7, LSW(MSD(dump_dma)));
  118. wrt_reg_word(&reg->mailbox4, MSW(dwords));
  119. wrt_reg_word(&reg->mailbox5, LSW(dwords));
  120. wrt_reg_word(&reg->mailbox9, 0);
  121. wrt_reg_dword(&reg->hccr, HCCRX_SET_HOST_INT);
  122. ha->flags.mbox_int = 0;
  123. while (timer--) {
  124. udelay(5);
  125. if (qla_pci_disconnected(vha, reg))
  126. return rval;
  127. stat = rd_reg_dword(&reg->host_status);
  128. /* Check for pending interrupts. */
  129. if (!(stat & HSRX_RISC_INT))
  130. continue;
  131. stat &= 0xff;
  132. if (stat != 0x1 && stat != 0x2 &&
  133. stat != 0x10 && stat != 0x11) {
  134. /* Clear this intr; it wasn't a mailbox intr */
  135. wrt_reg_dword(&reg->hccr, HCCRX_CLR_RISC_INT);
  136. rd_reg_dword(&reg->hccr);
  137. continue;
  138. }
  139. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  140. rval = rd_reg_word(&reg->mailbox0) & MBS_MASK;
  141. wrt_reg_dword(&reg->hccr, HCCRX_CLR_RISC_INT);
  142. rd_reg_dword(&reg->hccr);
  143. break;
  144. }
  145. ha->flags.mbox_int = 1;
  146. *nxt = ram + i;
  147. if (!test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  148. /* no interrupt, timed out*/
  149. return rval;
  150. }
  151. if (rval) {
  152. /* error completion status */
  153. return rval;
  154. }
  155. for (j = 0; j < dwords; j++) {
  156. ram[i + j] =
  157. (IS_QLA27XX(ha) || IS_QLA28XX(ha)) ?
  158. chunk[j] : swab32(chunk[j]);
  159. }
  160. }
  161. *nxt = ram + i;
  162. return QLA_SUCCESS;
  163. }
  164. int
  165. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, __be32 *ram,
  166. uint32_t ram_dwords, void **nxt)
  167. {
  168. int rval = QLA_FUNCTION_FAILED;
  169. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  170. dma_addr_t dump_dma = ha->gid_list_dma;
  171. uint32_t *chunk = (uint32_t *)ha->gid_list;
  172. uint32_t dwords = qla2x00_gid_list_size(ha) / 4;
  173. uint32_t stat;
  174. ulong i, j, timer = 6000000;
  175. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  176. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  177. if (qla_pci_disconnected(vha, reg))
  178. return rval;
  179. for (i = 0; i < ram_dwords; i += dwords, addr += dwords) {
  180. if (i + dwords > ram_dwords)
  181. dwords = ram_dwords - i;
  182. wrt_reg_word(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  183. wrt_reg_word(&reg->mailbox1, LSW(addr));
  184. wrt_reg_word(&reg->mailbox8, MSW(addr));
  185. wrt_reg_word(&reg->mailbox10, 0);
  186. wrt_reg_word(&reg->mailbox2, MSW(LSD(dump_dma)));
  187. wrt_reg_word(&reg->mailbox3, LSW(LSD(dump_dma)));
  188. wrt_reg_word(&reg->mailbox6, MSW(MSD(dump_dma)));
  189. wrt_reg_word(&reg->mailbox7, LSW(MSD(dump_dma)));
  190. wrt_reg_word(&reg->mailbox4, MSW(dwords));
  191. wrt_reg_word(&reg->mailbox5, LSW(dwords));
  192. wrt_reg_dword(&reg->hccr, HCCRX_SET_HOST_INT);
  193. ha->flags.mbox_int = 0;
  194. while (timer--) {
  195. udelay(5);
  196. if (qla_pci_disconnected(vha, reg))
  197. return rval;
  198. stat = rd_reg_dword(&reg->host_status);
  199. /* Check for pending interrupts. */
  200. if (!(stat & HSRX_RISC_INT))
  201. continue;
  202. stat &= 0xff;
  203. if (stat != 0x1 && stat != 0x2 &&
  204. stat != 0x10 && stat != 0x11) {
  205. wrt_reg_dword(&reg->hccr, HCCRX_CLR_RISC_INT);
  206. rd_reg_dword(&reg->hccr);
  207. continue;
  208. }
  209. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  210. rval = rd_reg_word(&reg->mailbox0) & MBS_MASK;
  211. wrt_reg_dword(&reg->hccr, HCCRX_CLR_RISC_INT);
  212. rd_reg_dword(&reg->hccr);
  213. break;
  214. }
  215. ha->flags.mbox_int = 1;
  216. *nxt = ram + i;
  217. if (!test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  218. /* no interrupt, timed out*/
  219. return rval;
  220. }
  221. if (rval) {
  222. /* error completion status */
  223. return rval;
  224. }
  225. for (j = 0; j < dwords; j++) {
  226. ram[i + j] = (__force __be32)
  227. ((IS_QLA27XX(ha) || IS_QLA28XX(ha)) ?
  228. chunk[j] : swab32(chunk[j]));
  229. }
  230. }
  231. *nxt = ram + i;
  232. return QLA_SUCCESS;
  233. }
  234. static int
  235. qla24xx_dump_memory(struct qla_hw_data *ha, __be32 *code_ram,
  236. uint32_t cram_size, void **nxt)
  237. {
  238. int rval;
  239. /* Code RAM. */
  240. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  241. if (rval != QLA_SUCCESS)
  242. return rval;
  243. set_bit(RISC_SRAM_DUMP_CMPL, &ha->fw_dump_cap_flags);
  244. /* External Memory. */
  245. rval = qla24xx_dump_ram(ha, 0x100000, *nxt,
  246. ha->fw_memory_size - 0x100000 + 1, nxt);
  247. if (rval == QLA_SUCCESS)
  248. set_bit(RISC_EXT_MEM_DUMP_CMPL, &ha->fw_dump_cap_flags);
  249. return rval;
  250. }
  251. static __be32 *
  252. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  253. uint32_t count, __be32 *buf)
  254. {
  255. __le32 __iomem *dmp_reg;
  256. wrt_reg_dword(&reg->iobase_addr, iobase);
  257. dmp_reg = &reg->iobase_window;
  258. for ( ; count--; dmp_reg++)
  259. *buf++ = htonl(rd_reg_dword(dmp_reg));
  260. return buf;
  261. }
  262. void
  263. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg, struct qla_hw_data *ha)
  264. {
  265. wrt_reg_dword(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  266. /* 100 usec delay is sufficient enough for hardware to pause RISC */
  267. udelay(100);
  268. if (rd_reg_dword(&reg->host_status) & HSRX_RISC_PAUSED)
  269. set_bit(RISC_PAUSE_CMPL, &ha->fw_dump_cap_flags);
  270. }
  271. int
  272. qla24xx_soft_reset(struct qla_hw_data *ha)
  273. {
  274. int rval = QLA_SUCCESS;
  275. uint32_t cnt;
  276. uint16_t wd;
  277. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  278. /*
  279. * Reset RISC. The delay is dependent on system architecture.
  280. * Driver can proceed with the reset sequence after waiting
  281. * for a timeout period.
  282. */
  283. wrt_reg_dword(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  284. for (cnt = 0; cnt < 30000; cnt++) {
  285. if ((rd_reg_dword(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  286. break;
  287. udelay(10);
  288. }
  289. if (!(rd_reg_dword(&reg->ctrl_status) & CSRX_DMA_ACTIVE))
  290. set_bit(DMA_SHUTDOWN_CMPL, &ha->fw_dump_cap_flags);
  291. wrt_reg_dword(&reg->ctrl_status,
  292. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  293. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  294. udelay(100);
  295. /* Wait for soft-reset to complete. */
  296. for (cnt = 0; cnt < 30000; cnt++) {
  297. if ((rd_reg_dword(&reg->ctrl_status) &
  298. CSRX_ISP_SOFT_RESET) == 0)
  299. break;
  300. udelay(10);
  301. }
  302. if (!(rd_reg_dword(&reg->ctrl_status) & CSRX_ISP_SOFT_RESET))
  303. set_bit(ISP_RESET_CMPL, &ha->fw_dump_cap_flags);
  304. wrt_reg_dword(&reg->hccr, HCCRX_CLR_RISC_RESET);
  305. rd_reg_dword(&reg->hccr); /* PCI Posting. */
  306. for (cnt = 10000; rd_reg_word(&reg->mailbox0) != 0 &&
  307. rval == QLA_SUCCESS; cnt--) {
  308. if (cnt)
  309. udelay(10);
  310. else
  311. rval = QLA_FUNCTION_TIMEOUT;
  312. }
  313. if (rval == QLA_SUCCESS)
  314. set_bit(RISC_RDY_AFT_RESET, &ha->fw_dump_cap_flags);
  315. return rval;
  316. }
  317. static int
  318. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, __be16 *ram,
  319. uint32_t ram_words, void **nxt)
  320. {
  321. int rval;
  322. uint32_t cnt, stat, timer, words, idx;
  323. uint16_t mb0;
  324. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  325. dma_addr_t dump_dma = ha->gid_list_dma;
  326. __le16 *dump = (__force __le16 *)ha->gid_list;
  327. rval = QLA_SUCCESS;
  328. mb0 = 0;
  329. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  330. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  331. words = qla2x00_gid_list_size(ha) / 2;
  332. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  333. cnt += words, addr += words) {
  334. if (cnt + words > ram_words)
  335. words = ram_words - cnt;
  336. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  337. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  338. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  339. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  340. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  341. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  342. WRT_MAILBOX_REG(ha, reg, 4, words);
  343. wrt_reg_word(&reg->hccr, HCCR_SET_HOST_INT);
  344. for (timer = 6000000; timer; timer--) {
  345. /* Check for pending interrupts. */
  346. stat = rd_reg_dword(&reg->u.isp2300.host_status);
  347. if (stat & HSR_RISC_INT) {
  348. stat &= 0xff;
  349. if (stat == 0x1 || stat == 0x2) {
  350. set_bit(MBX_INTERRUPT,
  351. &ha->mbx_cmd_flags);
  352. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  353. /* Release mailbox registers. */
  354. wrt_reg_word(&reg->semaphore, 0);
  355. wrt_reg_word(&reg->hccr,
  356. HCCR_CLR_RISC_INT);
  357. rd_reg_word(&reg->hccr);
  358. break;
  359. } else if (stat == 0x10 || stat == 0x11) {
  360. set_bit(MBX_INTERRUPT,
  361. &ha->mbx_cmd_flags);
  362. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  363. wrt_reg_word(&reg->hccr,
  364. HCCR_CLR_RISC_INT);
  365. rd_reg_word(&reg->hccr);
  366. break;
  367. }
  368. /* clear this intr; it wasn't a mailbox intr */
  369. wrt_reg_word(&reg->hccr, HCCR_CLR_RISC_INT);
  370. rd_reg_word(&reg->hccr);
  371. }
  372. udelay(5);
  373. }
  374. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  375. rval = mb0 & MBS_MASK;
  376. for (idx = 0; idx < words; idx++)
  377. ram[cnt + idx] =
  378. cpu_to_be16(le16_to_cpu(dump[idx]));
  379. } else {
  380. rval = QLA_FUNCTION_FAILED;
  381. }
  382. }
  383. *nxt = rval == QLA_SUCCESS ? &ram[cnt] : NULL;
  384. return rval;
  385. }
  386. static inline void
  387. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  388. __be16 *buf)
  389. {
  390. __le16 __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  391. for ( ; count--; dmp_reg++)
  392. *buf++ = htons(rd_reg_word(dmp_reg));
  393. }
  394. static inline void *
  395. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  396. {
  397. if (!ha->eft)
  398. return ptr;
  399. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  400. return ptr + ntohl(ha->fw_dump->eft_size);
  401. }
  402. static inline void *
  403. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, __be32 **last_chain)
  404. {
  405. uint32_t cnt;
  406. __be32 *iter_reg;
  407. struct qla2xxx_fce_chain *fcec = ptr;
  408. if (!ha->fce)
  409. return ptr;
  410. *last_chain = &fcec->type;
  411. fcec->type = htonl(DUMP_CHAIN_FCE);
  412. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  413. fce_calc_size(ha->fce_bufs));
  414. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  415. fcec->addr_l = htonl(LSD(ha->fce_dma));
  416. fcec->addr_h = htonl(MSD(ha->fce_dma));
  417. iter_reg = fcec->eregs;
  418. for (cnt = 0; cnt < 8; cnt++)
  419. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  420. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  421. return (char *)iter_reg + ntohl(fcec->size);
  422. }
  423. static inline void *
  424. qla25xx_copy_exlogin(struct qla_hw_data *ha, void *ptr, __be32 **last_chain)
  425. {
  426. struct qla2xxx_offld_chain *c = ptr;
  427. if (!ha->exlogin_buf)
  428. return ptr;
  429. *last_chain = &c->type;
  430. c->type = cpu_to_be32(DUMP_CHAIN_EXLOGIN);
  431. c->chain_size = cpu_to_be32(sizeof(struct qla2xxx_offld_chain) +
  432. ha->exlogin_size);
  433. c->size = cpu_to_be32(ha->exlogin_size);
  434. c->addr = cpu_to_be64(ha->exlogin_buf_dma);
  435. ptr += sizeof(struct qla2xxx_offld_chain);
  436. memcpy(ptr, ha->exlogin_buf, ha->exlogin_size);
  437. return (char *)ptr + be32_to_cpu(c->size);
  438. }
  439. static inline void *
  440. qla81xx_copy_exchoffld(struct qla_hw_data *ha, void *ptr, __be32 **last_chain)
  441. {
  442. struct qla2xxx_offld_chain *c = ptr;
  443. if (!ha->exchoffld_buf)
  444. return ptr;
  445. *last_chain = &c->type;
  446. c->type = cpu_to_be32(DUMP_CHAIN_EXCHG);
  447. c->chain_size = cpu_to_be32(sizeof(struct qla2xxx_offld_chain) +
  448. ha->exchoffld_size);
  449. c->size = cpu_to_be32(ha->exchoffld_size);
  450. c->addr = cpu_to_be64(ha->exchoffld_buf_dma);
  451. ptr += sizeof(struct qla2xxx_offld_chain);
  452. memcpy(ptr, ha->exchoffld_buf, ha->exchoffld_size);
  453. return (char *)ptr + be32_to_cpu(c->size);
  454. }
  455. static inline void *
  456. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  457. __be32 **last_chain)
  458. {
  459. struct qla2xxx_mqueue_chain *q;
  460. struct qla2xxx_mqueue_header *qh;
  461. uint32_t num_queues;
  462. int que;
  463. struct {
  464. int length;
  465. void *ring;
  466. } aq, *aqp;
  467. if (!ha->tgt.atio_ring)
  468. return ptr;
  469. num_queues = 1;
  470. aqp = &aq;
  471. aqp->length = ha->tgt.atio_q_length;
  472. aqp->ring = ha->tgt.atio_ring;
  473. for (que = 0; que < num_queues; que++) {
  474. /* aqp = ha->atio_q_map[que]; */
  475. q = ptr;
  476. *last_chain = &q->type;
  477. q->type = htonl(DUMP_CHAIN_QUEUE);
  478. q->chain_size = htonl(
  479. sizeof(struct qla2xxx_mqueue_chain) +
  480. sizeof(struct qla2xxx_mqueue_header) +
  481. (aqp->length * sizeof(request_t)));
  482. ptr += sizeof(struct qla2xxx_mqueue_chain);
  483. /* Add header. */
  484. qh = ptr;
  485. qh->queue = htonl(TYPE_ATIO_QUEUE);
  486. qh->number = htonl(que);
  487. qh->size = htonl(aqp->length * sizeof(request_t));
  488. ptr += sizeof(struct qla2xxx_mqueue_header);
  489. /* Add data. */
  490. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  491. ptr += aqp->length * sizeof(request_t);
  492. }
  493. return ptr;
  494. }
  495. static inline void *
  496. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, __be32 **last_chain)
  497. {
  498. struct qla2xxx_mqueue_chain *q;
  499. struct qla2xxx_mqueue_header *qh;
  500. struct req_que *req;
  501. struct rsp_que *rsp;
  502. int que;
  503. if (!ha->mqenable)
  504. return ptr;
  505. /* Request queues */
  506. for (que = 1; que < ha->max_req_queues; que++) {
  507. req = ha->req_q_map[que];
  508. if (!req)
  509. break;
  510. /* Add chain. */
  511. q = ptr;
  512. *last_chain = &q->type;
  513. q->type = htonl(DUMP_CHAIN_QUEUE);
  514. q->chain_size = htonl(
  515. sizeof(struct qla2xxx_mqueue_chain) +
  516. sizeof(struct qla2xxx_mqueue_header) +
  517. (req->length * sizeof(request_t)));
  518. ptr += sizeof(struct qla2xxx_mqueue_chain);
  519. /* Add header. */
  520. qh = ptr;
  521. qh->queue = htonl(TYPE_REQUEST_QUEUE);
  522. qh->number = htonl(que);
  523. qh->size = htonl(req->length * sizeof(request_t));
  524. ptr += sizeof(struct qla2xxx_mqueue_header);
  525. /* Add data. */
  526. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  527. ptr += req->length * sizeof(request_t);
  528. }
  529. /* Response queues */
  530. for (que = 1; que < ha->max_rsp_queues; que++) {
  531. rsp = ha->rsp_q_map[que];
  532. if (!rsp)
  533. break;
  534. /* Add chain. */
  535. q = ptr;
  536. *last_chain = &q->type;
  537. q->type = htonl(DUMP_CHAIN_QUEUE);
  538. q->chain_size = htonl(
  539. sizeof(struct qla2xxx_mqueue_chain) +
  540. sizeof(struct qla2xxx_mqueue_header) +
  541. (rsp->length * sizeof(response_t)));
  542. ptr += sizeof(struct qla2xxx_mqueue_chain);
  543. /* Add header. */
  544. qh = ptr;
  545. qh->queue = htonl(TYPE_RESPONSE_QUEUE);
  546. qh->number = htonl(que);
  547. qh->size = htonl(rsp->length * sizeof(response_t));
  548. ptr += sizeof(struct qla2xxx_mqueue_header);
  549. /* Add data. */
  550. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  551. ptr += rsp->length * sizeof(response_t);
  552. }
  553. return ptr;
  554. }
  555. static inline void *
  556. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, __be32 **last_chain)
  557. {
  558. uint32_t cnt, que_idx;
  559. uint8_t que_cnt;
  560. struct qla2xxx_mq_chain *mq = ptr;
  561. device_reg_t *reg;
  562. if (!ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha) ||
  563. IS_QLA28XX(ha))
  564. return ptr;
  565. mq = ptr;
  566. *last_chain = &mq->type;
  567. mq->type = htonl(DUMP_CHAIN_MQ);
  568. mq->chain_size = htonl(sizeof(struct qla2xxx_mq_chain));
  569. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  570. ha->max_req_queues : ha->max_rsp_queues;
  571. mq->count = htonl(que_cnt);
  572. for (cnt = 0; cnt < que_cnt; cnt++) {
  573. reg = ISP_QUE_REG(ha, cnt);
  574. que_idx = cnt * 4;
  575. mq->qregs[que_idx] =
  576. htonl(rd_reg_dword(&reg->isp25mq.req_q_in));
  577. mq->qregs[que_idx+1] =
  578. htonl(rd_reg_dword(&reg->isp25mq.req_q_out));
  579. mq->qregs[que_idx+2] =
  580. htonl(rd_reg_dword(&reg->isp25mq.rsp_q_in));
  581. mq->qregs[que_idx+3] =
  582. htonl(rd_reg_dword(&reg->isp25mq.rsp_q_out));
  583. }
  584. return ptr + sizeof(struct qla2xxx_mq_chain);
  585. }
  586. void
  587. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  588. {
  589. struct qla_hw_data *ha = vha->hw;
  590. if (rval != QLA_SUCCESS) {
  591. ql_log(ql_log_warn, vha, 0xd000,
  592. "Failed to dump firmware (%x), dump status flags (0x%lx).\n",
  593. rval, ha->fw_dump_cap_flags);
  594. ha->fw_dumped = false;
  595. } else {
  596. ql_log(ql_log_info, vha, 0xd001,
  597. "Firmware dump saved to temp buffer (%ld/%p), dump status flags (0x%lx).\n",
  598. vha->host_no, ha->fw_dump, ha->fw_dump_cap_flags);
  599. ha->fw_dumped = true;
  600. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  601. }
  602. }
  603. void qla2xxx_dump_fw(scsi_qla_host_t *vha)
  604. {
  605. unsigned long flags;
  606. spin_lock_irqsave(&vha->hw->hardware_lock, flags);
  607. vha->hw->isp_ops->fw_dump(vha);
  608. spin_unlock_irqrestore(&vha->hw->hardware_lock, flags);
  609. }
  610. /**
  611. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  612. * @vha: HA context
  613. */
  614. void
  615. qla2300_fw_dump(scsi_qla_host_t *vha)
  616. {
  617. int rval;
  618. uint32_t cnt;
  619. struct qla_hw_data *ha = vha->hw;
  620. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  621. __le16 __iomem *dmp_reg;
  622. struct qla2300_fw_dump *fw;
  623. void *nxt;
  624. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  625. lockdep_assert_held(&ha->hardware_lock);
  626. if (!ha->fw_dump) {
  627. ql_log(ql_log_warn, vha, 0xd002,
  628. "No buffer available for dump.\n");
  629. return;
  630. }
  631. if (ha->fw_dumped) {
  632. ql_log(ql_log_warn, vha, 0xd003,
  633. "Firmware has been previously dumped (%p) "
  634. "-- ignoring request.\n",
  635. ha->fw_dump);
  636. return;
  637. }
  638. fw = &ha->fw_dump->isp.isp23;
  639. qla2xxx_prep_dump(ha, ha->fw_dump);
  640. rval = QLA_SUCCESS;
  641. fw->hccr = htons(rd_reg_word(&reg->hccr));
  642. /* Pause RISC. */
  643. wrt_reg_word(&reg->hccr, HCCR_PAUSE_RISC);
  644. if (IS_QLA2300(ha)) {
  645. for (cnt = 30000;
  646. (rd_reg_word(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  647. rval == QLA_SUCCESS; cnt--) {
  648. if (cnt)
  649. udelay(100);
  650. else
  651. rval = QLA_FUNCTION_TIMEOUT;
  652. }
  653. } else {
  654. rd_reg_word(&reg->hccr); /* PCI Posting. */
  655. udelay(10);
  656. }
  657. if (rval == QLA_SUCCESS) {
  658. dmp_reg = &reg->flash_address;
  659. for (cnt = 0; cnt < ARRAY_SIZE(fw->pbiu_reg); cnt++, dmp_reg++)
  660. fw->pbiu_reg[cnt] = htons(rd_reg_word(dmp_reg));
  661. dmp_reg = &reg->u.isp2300.req_q_in;
  662. for (cnt = 0; cnt < ARRAY_SIZE(fw->risc_host_reg);
  663. cnt++, dmp_reg++)
  664. fw->risc_host_reg[cnt] = htons(rd_reg_word(dmp_reg));
  665. dmp_reg = &reg->u.isp2300.mailbox0;
  666. for (cnt = 0; cnt < ARRAY_SIZE(fw->mailbox_reg);
  667. cnt++, dmp_reg++)
  668. fw->mailbox_reg[cnt] = htons(rd_reg_word(dmp_reg));
  669. wrt_reg_word(&reg->ctrl_status, 0x40);
  670. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  671. wrt_reg_word(&reg->ctrl_status, 0x50);
  672. qla2xxx_read_window(reg, 48, fw->dma_reg);
  673. wrt_reg_word(&reg->ctrl_status, 0x00);
  674. dmp_reg = &reg->risc_hw;
  675. for (cnt = 0; cnt < ARRAY_SIZE(fw->risc_hdw_reg);
  676. cnt++, dmp_reg++)
  677. fw->risc_hdw_reg[cnt] = htons(rd_reg_word(dmp_reg));
  678. wrt_reg_word(&reg->pcr, 0x2000);
  679. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  680. wrt_reg_word(&reg->pcr, 0x2200);
  681. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  682. wrt_reg_word(&reg->pcr, 0x2400);
  683. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  684. wrt_reg_word(&reg->pcr, 0x2600);
  685. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  686. wrt_reg_word(&reg->pcr, 0x2800);
  687. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  688. wrt_reg_word(&reg->pcr, 0x2A00);
  689. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  690. wrt_reg_word(&reg->pcr, 0x2C00);
  691. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  692. wrt_reg_word(&reg->pcr, 0x2E00);
  693. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  694. wrt_reg_word(&reg->ctrl_status, 0x10);
  695. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  696. wrt_reg_word(&reg->ctrl_status, 0x20);
  697. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  698. wrt_reg_word(&reg->ctrl_status, 0x30);
  699. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  700. /* Reset RISC. */
  701. wrt_reg_word(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  702. for (cnt = 0; cnt < 30000; cnt++) {
  703. if ((rd_reg_word(&reg->ctrl_status) &
  704. CSR_ISP_SOFT_RESET) == 0)
  705. break;
  706. udelay(10);
  707. }
  708. }
  709. if (!IS_QLA2300(ha)) {
  710. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  711. rval == QLA_SUCCESS; cnt--) {
  712. if (cnt)
  713. udelay(100);
  714. else
  715. rval = QLA_FUNCTION_TIMEOUT;
  716. }
  717. }
  718. /* Get RISC SRAM. */
  719. if (rval == QLA_SUCCESS)
  720. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  721. ARRAY_SIZE(fw->risc_ram), &nxt);
  722. /* Get stack SRAM. */
  723. if (rval == QLA_SUCCESS)
  724. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  725. ARRAY_SIZE(fw->stack_ram), &nxt);
  726. /* Get data SRAM. */
  727. if (rval == QLA_SUCCESS)
  728. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  729. ha->fw_memory_size - 0x11000 + 1, &nxt);
  730. if (rval == QLA_SUCCESS)
  731. qla2xxx_copy_queues(ha, nxt);
  732. qla2xxx_dump_post_process(base_vha, rval);
  733. }
  734. /**
  735. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  736. * @vha: HA context
  737. */
  738. void
  739. qla2100_fw_dump(scsi_qla_host_t *vha)
  740. {
  741. int rval;
  742. uint32_t cnt, timer;
  743. uint16_t risc_address = 0;
  744. uint16_t mb0 = 0, mb2 = 0;
  745. struct qla_hw_data *ha = vha->hw;
  746. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  747. __le16 __iomem *dmp_reg;
  748. struct qla2100_fw_dump *fw;
  749. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  750. lockdep_assert_held(&ha->hardware_lock);
  751. if (!ha->fw_dump) {
  752. ql_log(ql_log_warn, vha, 0xd004,
  753. "No buffer available for dump.\n");
  754. return;
  755. }
  756. if (ha->fw_dumped) {
  757. ql_log(ql_log_warn, vha, 0xd005,
  758. "Firmware has been previously dumped (%p) "
  759. "-- ignoring request.\n",
  760. ha->fw_dump);
  761. return;
  762. }
  763. fw = &ha->fw_dump->isp.isp21;
  764. qla2xxx_prep_dump(ha, ha->fw_dump);
  765. rval = QLA_SUCCESS;
  766. fw->hccr = htons(rd_reg_word(&reg->hccr));
  767. /* Pause RISC. */
  768. wrt_reg_word(&reg->hccr, HCCR_PAUSE_RISC);
  769. for (cnt = 30000; (rd_reg_word(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  770. rval == QLA_SUCCESS; cnt--) {
  771. if (cnt)
  772. udelay(100);
  773. else
  774. rval = QLA_FUNCTION_TIMEOUT;
  775. }
  776. if (rval == QLA_SUCCESS) {
  777. dmp_reg = &reg->flash_address;
  778. for (cnt = 0; cnt < ARRAY_SIZE(fw->pbiu_reg); cnt++, dmp_reg++)
  779. fw->pbiu_reg[cnt] = htons(rd_reg_word(dmp_reg));
  780. dmp_reg = &reg->u.isp2100.mailbox0;
  781. for (cnt = 0; cnt < ha->mbx_count; cnt++, dmp_reg++) {
  782. if (cnt == 8)
  783. dmp_reg = &reg->u_end.isp2200.mailbox8;
  784. fw->mailbox_reg[cnt] = htons(rd_reg_word(dmp_reg));
  785. }
  786. dmp_reg = &reg->u.isp2100.unused_2[0];
  787. for (cnt = 0; cnt < ARRAY_SIZE(fw->dma_reg); cnt++, dmp_reg++)
  788. fw->dma_reg[cnt] = htons(rd_reg_word(dmp_reg));
  789. wrt_reg_word(&reg->ctrl_status, 0x00);
  790. dmp_reg = &reg->risc_hw;
  791. for (cnt = 0; cnt < ARRAY_SIZE(fw->risc_hdw_reg); cnt++, dmp_reg++)
  792. fw->risc_hdw_reg[cnt] = htons(rd_reg_word(dmp_reg));
  793. wrt_reg_word(&reg->pcr, 0x2000);
  794. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  795. wrt_reg_word(&reg->pcr, 0x2100);
  796. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  797. wrt_reg_word(&reg->pcr, 0x2200);
  798. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  799. wrt_reg_word(&reg->pcr, 0x2300);
  800. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  801. wrt_reg_word(&reg->pcr, 0x2400);
  802. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  803. wrt_reg_word(&reg->pcr, 0x2500);
  804. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  805. wrt_reg_word(&reg->pcr, 0x2600);
  806. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  807. wrt_reg_word(&reg->pcr, 0x2700);
  808. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  809. wrt_reg_word(&reg->ctrl_status, 0x10);
  810. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  811. wrt_reg_word(&reg->ctrl_status, 0x20);
  812. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  813. wrt_reg_word(&reg->ctrl_status, 0x30);
  814. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  815. /* Reset the ISP. */
  816. wrt_reg_word(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  817. }
  818. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  819. rval == QLA_SUCCESS; cnt--) {
  820. if (cnt)
  821. udelay(100);
  822. else
  823. rval = QLA_FUNCTION_TIMEOUT;
  824. }
  825. /* Pause RISC. */
  826. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  827. (rd_reg_word(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  828. wrt_reg_word(&reg->hccr, HCCR_PAUSE_RISC);
  829. for (cnt = 30000;
  830. (rd_reg_word(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  831. rval == QLA_SUCCESS; cnt--) {
  832. if (cnt)
  833. udelay(100);
  834. else
  835. rval = QLA_FUNCTION_TIMEOUT;
  836. }
  837. if (rval == QLA_SUCCESS) {
  838. /* Set memory configuration and timing. */
  839. if (IS_QLA2100(ha))
  840. wrt_reg_word(&reg->mctr, 0xf1);
  841. else
  842. wrt_reg_word(&reg->mctr, 0xf2);
  843. rd_reg_word(&reg->mctr); /* PCI Posting. */
  844. /* Release RISC. */
  845. wrt_reg_word(&reg->hccr, HCCR_RELEASE_RISC);
  846. }
  847. }
  848. if (rval == QLA_SUCCESS) {
  849. /* Get RISC SRAM. */
  850. risc_address = 0x1000;
  851. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  852. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  853. }
  854. for (cnt = 0; cnt < ARRAY_SIZE(fw->risc_ram) && rval == QLA_SUCCESS;
  855. cnt++, risc_address++) {
  856. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  857. wrt_reg_word(&reg->hccr, HCCR_SET_HOST_INT);
  858. for (timer = 6000000; timer != 0; timer--) {
  859. /* Check for pending interrupts. */
  860. if (rd_reg_word(&reg->istatus) & ISR_RISC_INT) {
  861. if (rd_reg_word(&reg->semaphore) & BIT_0) {
  862. set_bit(MBX_INTERRUPT,
  863. &ha->mbx_cmd_flags);
  864. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  865. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  866. wrt_reg_word(&reg->semaphore, 0);
  867. wrt_reg_word(&reg->hccr,
  868. HCCR_CLR_RISC_INT);
  869. rd_reg_word(&reg->hccr);
  870. break;
  871. }
  872. wrt_reg_word(&reg->hccr, HCCR_CLR_RISC_INT);
  873. rd_reg_word(&reg->hccr);
  874. }
  875. udelay(5);
  876. }
  877. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  878. rval = mb0 & MBS_MASK;
  879. fw->risc_ram[cnt] = htons(mb2);
  880. } else {
  881. rval = QLA_FUNCTION_FAILED;
  882. }
  883. }
  884. if (rval == QLA_SUCCESS)
  885. qla2xxx_copy_queues(ha, &fw->queue_dump[0]);
  886. qla2xxx_dump_post_process(base_vha, rval);
  887. }
  888. void
  889. qla24xx_fw_dump(scsi_qla_host_t *vha)
  890. {
  891. int rval;
  892. uint32_t cnt;
  893. struct qla_hw_data *ha = vha->hw;
  894. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  895. __le32 __iomem *dmp_reg;
  896. __be32 *iter_reg;
  897. __le16 __iomem *mbx_reg;
  898. struct qla24xx_fw_dump *fw;
  899. void *nxt;
  900. void *nxt_chain;
  901. __be32 *last_chain = NULL;
  902. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  903. lockdep_assert_held(&ha->hardware_lock);
  904. if (IS_P3P_TYPE(ha))
  905. return;
  906. ha->fw_dump_cap_flags = 0;
  907. if (!ha->fw_dump) {
  908. ql_log(ql_log_warn, vha, 0xd006,
  909. "No buffer available for dump.\n");
  910. return;
  911. }
  912. if (ha->fw_dumped) {
  913. ql_log(ql_log_warn, vha, 0xd007,
  914. "Firmware has been previously dumped (%p) "
  915. "-- ignoring request.\n",
  916. ha->fw_dump);
  917. return;
  918. }
  919. QLA_FW_STOPPED(ha);
  920. fw = &ha->fw_dump->isp.isp24;
  921. qla2xxx_prep_dump(ha, ha->fw_dump);
  922. fw->host_status = htonl(rd_reg_dword(&reg->host_status));
  923. /*
  924. * Pause RISC. No need to track timeout, as resetting the chip
  925. * is the right approach incase of pause timeout
  926. */
  927. qla24xx_pause_risc(reg, ha);
  928. /* Host interface registers. */
  929. dmp_reg = &reg->flash_addr;
  930. for (cnt = 0; cnt < ARRAY_SIZE(fw->host_reg); cnt++, dmp_reg++)
  931. fw->host_reg[cnt] = htonl(rd_reg_dword(dmp_reg));
  932. /* Disable interrupts. */
  933. wrt_reg_dword(&reg->ictrl, 0);
  934. rd_reg_dword(&reg->ictrl);
  935. /* Shadow registers. */
  936. wrt_reg_dword(&reg->iobase_addr, 0x0F70);
  937. rd_reg_dword(&reg->iobase_addr);
  938. wrt_reg_dword(&reg->iobase_select, 0xB0000000);
  939. fw->shadow_reg[0] = htonl(rd_reg_dword(&reg->iobase_sdata));
  940. wrt_reg_dword(&reg->iobase_select, 0xB0100000);
  941. fw->shadow_reg[1] = htonl(rd_reg_dword(&reg->iobase_sdata));
  942. wrt_reg_dword(&reg->iobase_select, 0xB0200000);
  943. fw->shadow_reg[2] = htonl(rd_reg_dword(&reg->iobase_sdata));
  944. wrt_reg_dword(&reg->iobase_select, 0xB0300000);
  945. fw->shadow_reg[3] = htonl(rd_reg_dword(&reg->iobase_sdata));
  946. wrt_reg_dword(&reg->iobase_select, 0xB0400000);
  947. fw->shadow_reg[4] = htonl(rd_reg_dword(&reg->iobase_sdata));
  948. wrt_reg_dword(&reg->iobase_select, 0xB0500000);
  949. fw->shadow_reg[5] = htonl(rd_reg_dword(&reg->iobase_sdata));
  950. wrt_reg_dword(&reg->iobase_select, 0xB0600000);
  951. fw->shadow_reg[6] = htonl(rd_reg_dword(&reg->iobase_sdata));
  952. /* Mailbox registers. */
  953. mbx_reg = &reg->mailbox0;
  954. for (cnt = 0; cnt < ARRAY_SIZE(fw->mailbox_reg); cnt++, mbx_reg++)
  955. fw->mailbox_reg[cnt] = htons(rd_reg_word(mbx_reg));
  956. /* Transfer sequence registers. */
  957. iter_reg = fw->xseq_gp_reg;
  958. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  959. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  960. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  961. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  962. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  963. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  964. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  965. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  966. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  967. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  968. /* Receive sequence registers. */
  969. iter_reg = fw->rseq_gp_reg;
  970. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  971. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  972. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  973. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  974. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  975. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  976. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  977. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  978. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  979. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  980. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  981. /* Command DMA registers. */
  982. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  983. /* Queues. */
  984. iter_reg = fw->req0_dma_reg;
  985. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  986. dmp_reg = &reg->iobase_q;
  987. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  988. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  989. iter_reg = fw->resp0_dma_reg;
  990. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  991. dmp_reg = &reg->iobase_q;
  992. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  993. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  994. iter_reg = fw->req1_dma_reg;
  995. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  996. dmp_reg = &reg->iobase_q;
  997. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  998. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  999. /* Transmit DMA registers. */
  1000. iter_reg = fw->xmt0_dma_reg;
  1001. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1002. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1003. iter_reg = fw->xmt1_dma_reg;
  1004. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1005. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1006. iter_reg = fw->xmt2_dma_reg;
  1007. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1008. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1009. iter_reg = fw->xmt3_dma_reg;
  1010. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1011. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1012. iter_reg = fw->xmt4_dma_reg;
  1013. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1014. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1015. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1016. /* Receive DMA registers. */
  1017. iter_reg = fw->rcvt0_data_dma_reg;
  1018. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1019. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1020. iter_reg = fw->rcvt1_data_dma_reg;
  1021. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1022. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1023. /* RISC registers. */
  1024. iter_reg = fw->risc_gp_reg;
  1025. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1026. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1027. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1028. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1029. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1030. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1031. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1032. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1033. /* Local memory controller registers. */
  1034. iter_reg = fw->lmc_reg;
  1035. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1036. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1037. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1038. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1039. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1040. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1041. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1042. /* Fibre Protocol Module registers. */
  1043. iter_reg = fw->fpm_hdw_reg;
  1044. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1045. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1046. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1047. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1048. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1049. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1050. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1051. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1052. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1053. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1054. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1055. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1056. /* Frame Buffer registers. */
  1057. iter_reg = fw->fb_hdw_reg;
  1058. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1059. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1060. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1061. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1062. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1063. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1064. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1065. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1066. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1067. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1068. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1069. rval = qla24xx_soft_reset(ha);
  1070. if (rval != QLA_SUCCESS)
  1071. goto qla24xx_fw_dump_failed_0;
  1072. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1073. &nxt);
  1074. if (rval != QLA_SUCCESS)
  1075. goto qla24xx_fw_dump_failed_0;
  1076. nxt = qla2xxx_copy_queues(ha, nxt);
  1077. qla24xx_copy_eft(ha, nxt);
  1078. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  1079. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1080. if (last_chain) {
  1081. ha->fw_dump->version |= htonl(DUMP_CHAIN_VARIANT);
  1082. *last_chain |= htonl(DUMP_CHAIN_LAST);
  1083. }
  1084. /* Adjust valid length. */
  1085. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1086. qla24xx_fw_dump_failed_0:
  1087. qla2xxx_dump_post_process(base_vha, rval);
  1088. }
  1089. void
  1090. qla25xx_fw_dump(scsi_qla_host_t *vha)
  1091. {
  1092. int rval;
  1093. uint32_t cnt;
  1094. struct qla_hw_data *ha = vha->hw;
  1095. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1096. __le32 __iomem *dmp_reg;
  1097. __be32 *iter_reg;
  1098. __le16 __iomem *mbx_reg;
  1099. struct qla25xx_fw_dump *fw;
  1100. void *nxt, *nxt_chain;
  1101. __be32 *last_chain = NULL;
  1102. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1103. lockdep_assert_held(&ha->hardware_lock);
  1104. ha->fw_dump_cap_flags = 0;
  1105. if (!ha->fw_dump) {
  1106. ql_log(ql_log_warn, vha, 0xd008,
  1107. "No buffer available for dump.\n");
  1108. return;
  1109. }
  1110. if (ha->fw_dumped) {
  1111. ql_log(ql_log_warn, vha, 0xd009,
  1112. "Firmware has been previously dumped (%p) "
  1113. "-- ignoring request.\n",
  1114. ha->fw_dump);
  1115. return;
  1116. }
  1117. QLA_FW_STOPPED(ha);
  1118. fw = &ha->fw_dump->isp.isp25;
  1119. qla2xxx_prep_dump(ha, ha->fw_dump);
  1120. ha->fw_dump->version = htonl(2);
  1121. fw->host_status = htonl(rd_reg_dword(&reg->host_status));
  1122. /*
  1123. * Pause RISC. No need to track timeout, as resetting the chip
  1124. * is the right approach incase of pause timeout
  1125. */
  1126. qla24xx_pause_risc(reg, ha);
  1127. /* Host/Risc registers. */
  1128. iter_reg = fw->host_risc_reg;
  1129. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1130. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1131. /* PCIe registers. */
  1132. wrt_reg_dword(&reg->iobase_addr, 0x7C00);
  1133. rd_reg_dword(&reg->iobase_addr);
  1134. wrt_reg_dword(&reg->iobase_window, 0x01);
  1135. dmp_reg = &reg->iobase_c4;
  1136. fw->pcie_regs[0] = htonl(rd_reg_dword(dmp_reg));
  1137. dmp_reg++;
  1138. fw->pcie_regs[1] = htonl(rd_reg_dword(dmp_reg));
  1139. dmp_reg++;
  1140. fw->pcie_regs[2] = htonl(rd_reg_dword(dmp_reg));
  1141. fw->pcie_regs[3] = htonl(rd_reg_dword(&reg->iobase_window));
  1142. wrt_reg_dword(&reg->iobase_window, 0x00);
  1143. rd_reg_dword(&reg->iobase_window);
  1144. /* Host interface registers. */
  1145. dmp_reg = &reg->flash_addr;
  1146. for (cnt = 0; cnt < ARRAY_SIZE(fw->host_reg); cnt++, dmp_reg++)
  1147. fw->host_reg[cnt] = htonl(rd_reg_dword(dmp_reg));
  1148. /* Disable interrupts. */
  1149. wrt_reg_dword(&reg->ictrl, 0);
  1150. rd_reg_dword(&reg->ictrl);
  1151. /* Shadow registers. */
  1152. wrt_reg_dword(&reg->iobase_addr, 0x0F70);
  1153. rd_reg_dword(&reg->iobase_addr);
  1154. wrt_reg_dword(&reg->iobase_select, 0xB0000000);
  1155. fw->shadow_reg[0] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1156. wrt_reg_dword(&reg->iobase_select, 0xB0100000);
  1157. fw->shadow_reg[1] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1158. wrt_reg_dword(&reg->iobase_select, 0xB0200000);
  1159. fw->shadow_reg[2] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1160. wrt_reg_dword(&reg->iobase_select, 0xB0300000);
  1161. fw->shadow_reg[3] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1162. wrt_reg_dword(&reg->iobase_select, 0xB0400000);
  1163. fw->shadow_reg[4] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1164. wrt_reg_dword(&reg->iobase_select, 0xB0500000);
  1165. fw->shadow_reg[5] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1166. wrt_reg_dword(&reg->iobase_select, 0xB0600000);
  1167. fw->shadow_reg[6] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1168. wrt_reg_dword(&reg->iobase_select, 0xB0700000);
  1169. fw->shadow_reg[7] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1170. wrt_reg_dword(&reg->iobase_select, 0xB0800000);
  1171. fw->shadow_reg[8] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1172. wrt_reg_dword(&reg->iobase_select, 0xB0900000);
  1173. fw->shadow_reg[9] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1174. wrt_reg_dword(&reg->iobase_select, 0xB0A00000);
  1175. fw->shadow_reg[10] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1176. /* RISC I/O register. */
  1177. wrt_reg_dword(&reg->iobase_addr, 0x0010);
  1178. fw->risc_io_reg = htonl(rd_reg_dword(&reg->iobase_window));
  1179. /* Mailbox registers. */
  1180. mbx_reg = &reg->mailbox0;
  1181. for (cnt = 0; cnt < ARRAY_SIZE(fw->mailbox_reg); cnt++, mbx_reg++)
  1182. fw->mailbox_reg[cnt] = htons(rd_reg_word(mbx_reg));
  1183. /* Transfer sequence registers. */
  1184. iter_reg = fw->xseq_gp_reg;
  1185. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1186. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1192. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1193. iter_reg = fw->xseq_0_reg;
  1194. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1195. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1196. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1197. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1198. /* Receive sequence registers. */
  1199. iter_reg = fw->rseq_gp_reg;
  1200. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1201. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1202. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1203. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1204. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1205. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1206. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1207. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1208. iter_reg = fw->rseq_0_reg;
  1209. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1210. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1211. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1212. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1213. /* Auxiliary sequence registers. */
  1214. iter_reg = fw->aseq_gp_reg;
  1215. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1216. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1217. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1218. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1219. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1220. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1221. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1222. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1223. iter_reg = fw->aseq_0_reg;
  1224. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1225. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1226. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1227. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1228. /* Command DMA registers. */
  1229. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1230. /* Queues. */
  1231. iter_reg = fw->req0_dma_reg;
  1232. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1233. dmp_reg = &reg->iobase_q;
  1234. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1235. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  1236. iter_reg = fw->resp0_dma_reg;
  1237. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1238. dmp_reg = &reg->iobase_q;
  1239. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1240. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  1241. iter_reg = fw->req1_dma_reg;
  1242. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1243. dmp_reg = &reg->iobase_q;
  1244. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1245. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  1246. /* Transmit DMA registers. */
  1247. iter_reg = fw->xmt0_dma_reg;
  1248. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1249. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1250. iter_reg = fw->xmt1_dma_reg;
  1251. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1252. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1253. iter_reg = fw->xmt2_dma_reg;
  1254. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1255. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1256. iter_reg = fw->xmt3_dma_reg;
  1257. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1258. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1259. iter_reg = fw->xmt4_dma_reg;
  1260. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1261. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1262. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1263. /* Receive DMA registers. */
  1264. iter_reg = fw->rcvt0_data_dma_reg;
  1265. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1266. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1267. iter_reg = fw->rcvt1_data_dma_reg;
  1268. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1269. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1270. /* RISC registers. */
  1271. iter_reg = fw->risc_gp_reg;
  1272. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1273. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1274. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1275. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1276. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1277. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1278. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1279. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1280. /* Local memory controller registers. */
  1281. iter_reg = fw->lmc_reg;
  1282. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1283. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1284. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1285. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1286. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1287. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1288. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1289. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1290. /* Fibre Protocol Module registers. */
  1291. iter_reg = fw->fpm_hdw_reg;
  1292. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1293. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1294. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1295. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1296. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1297. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1298. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1299. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1300. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1301. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1302. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1303. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1304. /* Frame Buffer registers. */
  1305. iter_reg = fw->fb_hdw_reg;
  1306. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1307. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1308. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1309. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1310. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1311. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1312. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1313. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1314. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1315. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1316. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1317. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1318. /* Multi queue registers */
  1319. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1320. &last_chain);
  1321. rval = qla24xx_soft_reset(ha);
  1322. if (rval != QLA_SUCCESS)
  1323. goto qla25xx_fw_dump_failed_0;
  1324. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1325. &nxt);
  1326. if (rval != QLA_SUCCESS)
  1327. goto qla25xx_fw_dump_failed_0;
  1328. nxt = qla2xxx_copy_queues(ha, nxt);
  1329. qla24xx_copy_eft(ha, nxt);
  1330. /* Chain entries -- started with MQ. */
  1331. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1332. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1333. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1334. nxt_chain = qla25xx_copy_exlogin(ha, nxt_chain, &last_chain);
  1335. if (last_chain) {
  1336. ha->fw_dump->version |= htonl(DUMP_CHAIN_VARIANT);
  1337. *last_chain |= htonl(DUMP_CHAIN_LAST);
  1338. }
  1339. /* Adjust valid length. */
  1340. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1341. qla25xx_fw_dump_failed_0:
  1342. qla2xxx_dump_post_process(base_vha, rval);
  1343. }
  1344. void
  1345. qla81xx_fw_dump(scsi_qla_host_t *vha)
  1346. {
  1347. int rval;
  1348. uint32_t cnt;
  1349. struct qla_hw_data *ha = vha->hw;
  1350. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1351. __le32 __iomem *dmp_reg;
  1352. __be32 *iter_reg;
  1353. __le16 __iomem *mbx_reg;
  1354. struct qla81xx_fw_dump *fw;
  1355. void *nxt, *nxt_chain;
  1356. __be32 *last_chain = NULL;
  1357. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1358. lockdep_assert_held(&ha->hardware_lock);
  1359. ha->fw_dump_cap_flags = 0;
  1360. if (!ha->fw_dump) {
  1361. ql_log(ql_log_warn, vha, 0xd00a,
  1362. "No buffer available for dump.\n");
  1363. return;
  1364. }
  1365. if (ha->fw_dumped) {
  1366. ql_log(ql_log_warn, vha, 0xd00b,
  1367. "Firmware has been previously dumped (%p) "
  1368. "-- ignoring request.\n",
  1369. ha->fw_dump);
  1370. return;
  1371. }
  1372. fw = &ha->fw_dump->isp.isp81;
  1373. qla2xxx_prep_dump(ha, ha->fw_dump);
  1374. fw->host_status = htonl(rd_reg_dword(&reg->host_status));
  1375. /*
  1376. * Pause RISC. No need to track timeout, as resetting the chip
  1377. * is the right approach incase of pause timeout
  1378. */
  1379. qla24xx_pause_risc(reg, ha);
  1380. /* Host/Risc registers. */
  1381. iter_reg = fw->host_risc_reg;
  1382. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1383. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1384. /* PCIe registers. */
  1385. wrt_reg_dword(&reg->iobase_addr, 0x7C00);
  1386. rd_reg_dword(&reg->iobase_addr);
  1387. wrt_reg_dword(&reg->iobase_window, 0x01);
  1388. dmp_reg = &reg->iobase_c4;
  1389. fw->pcie_regs[0] = htonl(rd_reg_dword(dmp_reg));
  1390. dmp_reg++;
  1391. fw->pcie_regs[1] = htonl(rd_reg_dword(dmp_reg));
  1392. dmp_reg++;
  1393. fw->pcie_regs[2] = htonl(rd_reg_dword(dmp_reg));
  1394. fw->pcie_regs[3] = htonl(rd_reg_dword(&reg->iobase_window));
  1395. wrt_reg_dword(&reg->iobase_window, 0x00);
  1396. rd_reg_dword(&reg->iobase_window);
  1397. /* Host interface registers. */
  1398. dmp_reg = &reg->flash_addr;
  1399. for (cnt = 0; cnt < ARRAY_SIZE(fw->host_reg); cnt++, dmp_reg++)
  1400. fw->host_reg[cnt] = htonl(rd_reg_dword(dmp_reg));
  1401. /* Disable interrupts. */
  1402. wrt_reg_dword(&reg->ictrl, 0);
  1403. rd_reg_dword(&reg->ictrl);
  1404. /* Shadow registers. */
  1405. wrt_reg_dword(&reg->iobase_addr, 0x0F70);
  1406. rd_reg_dword(&reg->iobase_addr);
  1407. wrt_reg_dword(&reg->iobase_select, 0xB0000000);
  1408. fw->shadow_reg[0] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1409. wrt_reg_dword(&reg->iobase_select, 0xB0100000);
  1410. fw->shadow_reg[1] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1411. wrt_reg_dword(&reg->iobase_select, 0xB0200000);
  1412. fw->shadow_reg[2] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1413. wrt_reg_dword(&reg->iobase_select, 0xB0300000);
  1414. fw->shadow_reg[3] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1415. wrt_reg_dword(&reg->iobase_select, 0xB0400000);
  1416. fw->shadow_reg[4] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1417. wrt_reg_dword(&reg->iobase_select, 0xB0500000);
  1418. fw->shadow_reg[5] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1419. wrt_reg_dword(&reg->iobase_select, 0xB0600000);
  1420. fw->shadow_reg[6] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1421. wrt_reg_dword(&reg->iobase_select, 0xB0700000);
  1422. fw->shadow_reg[7] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1423. wrt_reg_dword(&reg->iobase_select, 0xB0800000);
  1424. fw->shadow_reg[8] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1425. wrt_reg_dword(&reg->iobase_select, 0xB0900000);
  1426. fw->shadow_reg[9] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1427. wrt_reg_dword(&reg->iobase_select, 0xB0A00000);
  1428. fw->shadow_reg[10] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1429. /* RISC I/O register. */
  1430. wrt_reg_dword(&reg->iobase_addr, 0x0010);
  1431. fw->risc_io_reg = htonl(rd_reg_dword(&reg->iobase_window));
  1432. /* Mailbox registers. */
  1433. mbx_reg = &reg->mailbox0;
  1434. for (cnt = 0; cnt < ARRAY_SIZE(fw->mailbox_reg); cnt++, mbx_reg++)
  1435. fw->mailbox_reg[cnt] = htons(rd_reg_word(mbx_reg));
  1436. /* Transfer sequence registers. */
  1437. iter_reg = fw->xseq_gp_reg;
  1438. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1439. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1440. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1442. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1443. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1444. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1445. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1446. iter_reg = fw->xseq_0_reg;
  1447. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1449. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1450. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1451. /* Receive sequence registers. */
  1452. iter_reg = fw->rseq_gp_reg;
  1453. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1454. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1455. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1456. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1457. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1458. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1459. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1460. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1461. iter_reg = fw->rseq_0_reg;
  1462. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1463. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1464. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1465. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1466. /* Auxiliary sequence registers. */
  1467. iter_reg = fw->aseq_gp_reg;
  1468. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1469. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1470. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1471. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1472. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1473. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1474. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1475. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1476. iter_reg = fw->aseq_0_reg;
  1477. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1478. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1479. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1480. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1481. /* Command DMA registers. */
  1482. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1483. /* Queues. */
  1484. iter_reg = fw->req0_dma_reg;
  1485. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1486. dmp_reg = &reg->iobase_q;
  1487. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1488. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  1489. iter_reg = fw->resp0_dma_reg;
  1490. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1491. dmp_reg = &reg->iobase_q;
  1492. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1493. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  1494. iter_reg = fw->req1_dma_reg;
  1495. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1496. dmp_reg = &reg->iobase_q;
  1497. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1498. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  1499. /* Transmit DMA registers. */
  1500. iter_reg = fw->xmt0_dma_reg;
  1501. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1502. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1503. iter_reg = fw->xmt1_dma_reg;
  1504. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1505. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1506. iter_reg = fw->xmt2_dma_reg;
  1507. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1508. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1509. iter_reg = fw->xmt3_dma_reg;
  1510. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1511. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1512. iter_reg = fw->xmt4_dma_reg;
  1513. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1514. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1515. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1516. /* Receive DMA registers. */
  1517. iter_reg = fw->rcvt0_data_dma_reg;
  1518. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1519. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1520. iter_reg = fw->rcvt1_data_dma_reg;
  1521. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1522. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1523. /* RISC registers. */
  1524. iter_reg = fw->risc_gp_reg;
  1525. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1526. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1527. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1528. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1529. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1530. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1531. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1532. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1533. /* Local memory controller registers. */
  1534. iter_reg = fw->lmc_reg;
  1535. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1536. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1537. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1538. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1539. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1540. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1541. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1542. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1543. /* Fibre Protocol Module registers. */
  1544. iter_reg = fw->fpm_hdw_reg;
  1545. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1546. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1547. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1548. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1549. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1550. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1551. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1552. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1553. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1554. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1555. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1556. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1557. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1558. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1559. /* Frame Buffer registers. */
  1560. iter_reg = fw->fb_hdw_reg;
  1561. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1562. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1563. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1564. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1565. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1566. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1567. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1568. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1569. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1570. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1571. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1572. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1573. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1574. /* Multi queue registers */
  1575. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1576. &last_chain);
  1577. rval = qla24xx_soft_reset(ha);
  1578. if (rval != QLA_SUCCESS)
  1579. goto qla81xx_fw_dump_failed_0;
  1580. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1581. &nxt);
  1582. if (rval != QLA_SUCCESS)
  1583. goto qla81xx_fw_dump_failed_0;
  1584. nxt = qla2xxx_copy_queues(ha, nxt);
  1585. qla24xx_copy_eft(ha, nxt);
  1586. /* Chain entries -- started with MQ. */
  1587. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1588. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1589. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1590. nxt_chain = qla25xx_copy_exlogin(ha, nxt_chain, &last_chain);
  1591. nxt_chain = qla81xx_copy_exchoffld(ha, nxt_chain, &last_chain);
  1592. if (last_chain) {
  1593. ha->fw_dump->version |= htonl(DUMP_CHAIN_VARIANT);
  1594. *last_chain |= htonl(DUMP_CHAIN_LAST);
  1595. }
  1596. /* Adjust valid length. */
  1597. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1598. qla81xx_fw_dump_failed_0:
  1599. qla2xxx_dump_post_process(base_vha, rval);
  1600. }
  1601. void
  1602. qla83xx_fw_dump(scsi_qla_host_t *vha)
  1603. {
  1604. int rval;
  1605. uint32_t cnt;
  1606. struct qla_hw_data *ha = vha->hw;
  1607. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1608. __le32 __iomem *dmp_reg;
  1609. __be32 *iter_reg;
  1610. __le16 __iomem *mbx_reg;
  1611. struct qla83xx_fw_dump *fw;
  1612. void *nxt, *nxt_chain;
  1613. __be32 *last_chain = NULL;
  1614. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1615. lockdep_assert_held(&ha->hardware_lock);
  1616. ha->fw_dump_cap_flags = 0;
  1617. if (!ha->fw_dump) {
  1618. ql_log(ql_log_warn, vha, 0xd00c,
  1619. "No buffer available for dump!!!\n");
  1620. return;
  1621. }
  1622. if (ha->fw_dumped) {
  1623. ql_log(ql_log_warn, vha, 0xd00d,
  1624. "Firmware has been previously dumped (%p) -- ignoring "
  1625. "request...\n", ha->fw_dump);
  1626. return;
  1627. }
  1628. QLA_FW_STOPPED(ha);
  1629. fw = &ha->fw_dump->isp.isp83;
  1630. qla2xxx_prep_dump(ha, ha->fw_dump);
  1631. fw->host_status = htonl(rd_reg_dword(&reg->host_status));
  1632. /*
  1633. * Pause RISC. No need to track timeout, as resetting the chip
  1634. * is the right approach incase of pause timeout
  1635. */
  1636. qla24xx_pause_risc(reg, ha);
  1637. wrt_reg_dword(&reg->iobase_addr, 0x6000);
  1638. dmp_reg = &reg->iobase_window;
  1639. rd_reg_dword(dmp_reg);
  1640. wrt_reg_dword(dmp_reg, 0);
  1641. dmp_reg = &reg->unused_4_1[0];
  1642. rd_reg_dword(dmp_reg);
  1643. wrt_reg_dword(dmp_reg, 0);
  1644. wrt_reg_dword(&reg->iobase_addr, 0x6010);
  1645. dmp_reg = &reg->unused_4_1[2];
  1646. rd_reg_dword(dmp_reg);
  1647. wrt_reg_dword(dmp_reg, 0);
  1648. /* select PCR and disable ecc checking and correction */
  1649. wrt_reg_dword(&reg->iobase_addr, 0x0F70);
  1650. rd_reg_dword(&reg->iobase_addr);
  1651. wrt_reg_dword(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1652. /* Host/Risc registers. */
  1653. iter_reg = fw->host_risc_reg;
  1654. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1655. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1656. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1657. /* PCIe registers. */
  1658. wrt_reg_dword(&reg->iobase_addr, 0x7C00);
  1659. rd_reg_dword(&reg->iobase_addr);
  1660. wrt_reg_dword(&reg->iobase_window, 0x01);
  1661. dmp_reg = &reg->iobase_c4;
  1662. fw->pcie_regs[0] = htonl(rd_reg_dword(dmp_reg));
  1663. dmp_reg++;
  1664. fw->pcie_regs[1] = htonl(rd_reg_dword(dmp_reg));
  1665. dmp_reg++;
  1666. fw->pcie_regs[2] = htonl(rd_reg_dword(dmp_reg));
  1667. fw->pcie_regs[3] = htonl(rd_reg_dword(&reg->iobase_window));
  1668. wrt_reg_dword(&reg->iobase_window, 0x00);
  1669. rd_reg_dword(&reg->iobase_window);
  1670. /* Host interface registers. */
  1671. dmp_reg = &reg->flash_addr;
  1672. for (cnt = 0; cnt < ARRAY_SIZE(fw->host_reg); cnt++, dmp_reg++)
  1673. fw->host_reg[cnt] = htonl(rd_reg_dword(dmp_reg));
  1674. /* Disable interrupts. */
  1675. wrt_reg_dword(&reg->ictrl, 0);
  1676. rd_reg_dword(&reg->ictrl);
  1677. /* Shadow registers. */
  1678. wrt_reg_dword(&reg->iobase_addr, 0x0F70);
  1679. rd_reg_dword(&reg->iobase_addr);
  1680. wrt_reg_dword(&reg->iobase_select, 0xB0000000);
  1681. fw->shadow_reg[0] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1682. wrt_reg_dword(&reg->iobase_select, 0xB0100000);
  1683. fw->shadow_reg[1] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1684. wrt_reg_dword(&reg->iobase_select, 0xB0200000);
  1685. fw->shadow_reg[2] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1686. wrt_reg_dword(&reg->iobase_select, 0xB0300000);
  1687. fw->shadow_reg[3] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1688. wrt_reg_dword(&reg->iobase_select, 0xB0400000);
  1689. fw->shadow_reg[4] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1690. wrt_reg_dword(&reg->iobase_select, 0xB0500000);
  1691. fw->shadow_reg[5] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1692. wrt_reg_dword(&reg->iobase_select, 0xB0600000);
  1693. fw->shadow_reg[6] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1694. wrt_reg_dword(&reg->iobase_select, 0xB0700000);
  1695. fw->shadow_reg[7] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1696. wrt_reg_dword(&reg->iobase_select, 0xB0800000);
  1697. fw->shadow_reg[8] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1698. wrt_reg_dword(&reg->iobase_select, 0xB0900000);
  1699. fw->shadow_reg[9] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1700. wrt_reg_dword(&reg->iobase_select, 0xB0A00000);
  1701. fw->shadow_reg[10] = htonl(rd_reg_dword(&reg->iobase_sdata));
  1702. /* RISC I/O register. */
  1703. wrt_reg_dword(&reg->iobase_addr, 0x0010);
  1704. fw->risc_io_reg = htonl(rd_reg_dword(&reg->iobase_window));
  1705. /* Mailbox registers. */
  1706. mbx_reg = &reg->mailbox0;
  1707. for (cnt = 0; cnt < ARRAY_SIZE(fw->mailbox_reg); cnt++, mbx_reg++)
  1708. fw->mailbox_reg[cnt] = htons(rd_reg_word(mbx_reg));
  1709. /* Transfer sequence registers. */
  1710. iter_reg = fw->xseq_gp_reg;
  1711. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1712. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1713. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1714. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1715. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1716. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1717. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1718. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1719. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1720. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1721. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1722. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1723. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1724. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1725. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1726. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1727. iter_reg = fw->xseq_0_reg;
  1728. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1729. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1730. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1731. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1732. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1733. /* Receive sequence registers. */
  1734. iter_reg = fw->rseq_gp_reg;
  1735. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1750. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1751. iter_reg = fw->rseq_0_reg;
  1752. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1753. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1754. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1755. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1756. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1757. /* Auxiliary sequence registers. */
  1758. iter_reg = fw->aseq_gp_reg;
  1759. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1765. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1766. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1767. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1774. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1775. iter_reg = fw->aseq_0_reg;
  1776. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1777. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1778. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1779. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1780. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1781. /* Command DMA registers. */
  1782. iter_reg = fw->cmd_dma_reg;
  1783. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1786. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1787. /* Queues. */
  1788. iter_reg = fw->req0_dma_reg;
  1789. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1790. dmp_reg = &reg->iobase_q;
  1791. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1792. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  1793. iter_reg = fw->resp0_dma_reg;
  1794. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1795. dmp_reg = &reg->iobase_q;
  1796. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1797. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  1798. iter_reg = fw->req1_dma_reg;
  1799. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1800. dmp_reg = &reg->iobase_q;
  1801. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1802. *iter_reg++ = htonl(rd_reg_dword(dmp_reg));
  1803. /* Transmit DMA registers. */
  1804. iter_reg = fw->xmt0_dma_reg;
  1805. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1806. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1807. iter_reg = fw->xmt1_dma_reg;
  1808. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1809. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1810. iter_reg = fw->xmt2_dma_reg;
  1811. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1812. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1813. iter_reg = fw->xmt3_dma_reg;
  1814. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1815. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1816. iter_reg = fw->xmt4_dma_reg;
  1817. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1818. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1819. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1820. /* Receive DMA registers. */
  1821. iter_reg = fw->rcvt0_data_dma_reg;
  1822. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1823. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1824. iter_reg = fw->rcvt1_data_dma_reg;
  1825. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1826. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1827. /* RISC registers. */
  1828. iter_reg = fw->risc_gp_reg;
  1829. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1830. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1831. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1832. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1833. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1834. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1836. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1837. /* Local memory controller registers. */
  1838. iter_reg = fw->lmc_reg;
  1839. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1846. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1847. /* Fibre Protocol Module registers. */
  1848. iter_reg = fw->fpm_hdw_reg;
  1849. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1855. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1856. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1857. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1858. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1859. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1860. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1861. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1862. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1863. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1864. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1865. /* RQ0 Array registers. */
  1866. iter_reg = fw->rq0_array_reg;
  1867. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1868. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1869. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1870. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1871. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1872. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1873. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1874. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1875. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1876. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1877. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1878. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1879. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1880. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1881. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1882. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1883. /* RQ1 Array registers. */
  1884. iter_reg = fw->rq1_array_reg;
  1885. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1886. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1887. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1888. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1889. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1890. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1891. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1892. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1893. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1894. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1895. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1896. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1897. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1898. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1899. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1900. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1901. /* RP0 Array registers. */
  1902. iter_reg = fw->rp0_array_reg;
  1903. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1904. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1905. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1906. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1907. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1908. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1909. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1910. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1911. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1912. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1913. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1914. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1915. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1916. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1917. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1918. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1919. /* RP1 Array registers. */
  1920. iter_reg = fw->rp1_array_reg;
  1921. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1922. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1923. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1924. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1925. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1926. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1927. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1928. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1929. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1930. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1931. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1932. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1933. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1934. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1935. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1936. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1937. iter_reg = fw->at0_array_reg;
  1938. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1939. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1940. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1941. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1942. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1943. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1944. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1945. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1946. /* I/O Queue Control registers. */
  1947. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1948. /* Frame Buffer registers. */
  1949. iter_reg = fw->fb_hdw_reg;
  1950. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1951. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1952. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1953. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1954. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1955. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1956. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1957. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1958. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1959. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1960. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1961. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1962. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1963. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1964. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1965. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1966. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1967. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1968. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1969. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1970. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1971. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1972. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1973. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1974. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1975. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1976. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1977. /* Multi queue registers */
  1978. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1979. &last_chain);
  1980. rval = qla24xx_soft_reset(ha);
  1981. if (rval != QLA_SUCCESS) {
  1982. ql_log(ql_log_warn, vha, 0xd00e,
  1983. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1984. rval = QLA_SUCCESS;
  1985. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1986. wrt_reg_dword(&reg->hccr, HCCRX_SET_RISC_RESET);
  1987. rd_reg_dword(&reg->hccr);
  1988. wrt_reg_dword(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1989. rd_reg_dword(&reg->hccr);
  1990. wrt_reg_dword(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1991. rd_reg_dword(&reg->hccr);
  1992. for (cnt = 30000; cnt && (rd_reg_word(&reg->mailbox0)); cnt--)
  1993. udelay(5);
  1994. if (!cnt) {
  1995. nxt = fw->code_ram;
  1996. nxt += sizeof(fw->code_ram);
  1997. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1998. goto copy_queue;
  1999. } else {
  2000. set_bit(RISC_RDY_AFT_RESET, &ha->fw_dump_cap_flags);
  2001. ql_log(ql_log_warn, vha, 0xd010,
  2002. "bigger hammer success?\n");
  2003. }
  2004. }
  2005. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  2006. &nxt);
  2007. if (rval != QLA_SUCCESS)
  2008. goto qla83xx_fw_dump_failed_0;
  2009. copy_queue:
  2010. nxt = qla2xxx_copy_queues(ha, nxt);
  2011. qla24xx_copy_eft(ha, nxt);
  2012. /* Chain entries -- started with MQ. */
  2013. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  2014. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  2015. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  2016. nxt_chain = qla25xx_copy_exlogin(ha, nxt_chain, &last_chain);
  2017. nxt_chain = qla81xx_copy_exchoffld(ha, nxt_chain, &last_chain);
  2018. if (last_chain) {
  2019. ha->fw_dump->version |= htonl(DUMP_CHAIN_VARIANT);
  2020. *last_chain |= htonl(DUMP_CHAIN_LAST);
  2021. }
  2022. /* Adjust valid length. */
  2023. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  2024. qla83xx_fw_dump_failed_0:
  2025. qla2xxx_dump_post_process(base_vha, rval);
  2026. }
  2027. /****************************************************************************/
  2028. /* Driver Debug Functions. */
  2029. /****************************************************************************/
  2030. /* Write the debug message prefix into @pbuf. */
  2031. static void ql_dbg_prefix(char *pbuf, int pbuf_size, struct pci_dev *pdev,
  2032. const scsi_qla_host_t *vha, uint msg_id)
  2033. {
  2034. if (vha) {
  2035. const struct pci_dev *pdev = vha->hw->pdev;
  2036. /* <module-name> [<dev-name>]-<msg-id>:<host>: */
  2037. snprintf(pbuf, pbuf_size, "%s [%s]-%04x:%lu: ", QL_MSGHDR,
  2038. dev_name(&(pdev->dev)), msg_id, vha->host_no);
  2039. } else if (pdev) {
  2040. snprintf(pbuf, pbuf_size, "%s [%s]-%04x: : ", QL_MSGHDR,
  2041. dev_name(&pdev->dev), msg_id);
  2042. } else {
  2043. /* <module-name> [<dev-name>]-<msg-id>: : */
  2044. snprintf(pbuf, pbuf_size, "%s [%s]-%04x: : ", QL_MSGHDR,
  2045. "0000:00:00.0", msg_id);
  2046. }
  2047. }
  2048. /*
  2049. * This function is for formatting and logging debug information.
  2050. * It is to be used when vha is available. It formats the message
  2051. * and logs it to the messages file.
  2052. * parameters:
  2053. * level: The level of the debug messages to be printed.
  2054. * If ql2xextended_error_logging value is correctly set,
  2055. * this message will appear in the messages file.
  2056. * vha: Pointer to the scsi_qla_host_t.
  2057. * id: This is a unique identifier for the level. It identifies the
  2058. * part of the code from where the message originated.
  2059. * msg: The message to be displayed.
  2060. */
  2061. void
  2062. ql_dbg(uint level, scsi_qla_host_t *vha, uint id, const char *fmt, ...)
  2063. {
  2064. va_list va;
  2065. struct va_format vaf;
  2066. char pbuf[64];
  2067. ql_ktrace(1, level, pbuf, NULL, vha, id, fmt);
  2068. if (!ql_mask_match(level))
  2069. return;
  2070. if (!pbuf[0]) /* set by ql_ktrace */
  2071. ql_dbg_prefix(pbuf, ARRAY_SIZE(pbuf), NULL, vha, id);
  2072. va_start(va, fmt);
  2073. vaf.fmt = fmt;
  2074. vaf.va = &va;
  2075. pr_warn("%s%pV", pbuf, &vaf);
  2076. va_end(va);
  2077. }
  2078. /*
  2079. * This function is for formatting and logging debug information.
  2080. * It is to be used when vha is not available and pci is available,
  2081. * i.e., before host allocation. It formats the message and logs it
  2082. * to the messages file.
  2083. * parameters:
  2084. * level: The level of the debug messages to be printed.
  2085. * If ql2xextended_error_logging value is correctly set,
  2086. * this message will appear in the messages file.
  2087. * pdev: Pointer to the struct pci_dev.
  2088. * id: This is a unique id for the level. It identifies the part
  2089. * of the code from where the message originated.
  2090. * msg: The message to be displayed.
  2091. */
  2092. void
  2093. ql_dbg_pci(uint level, struct pci_dev *pdev, uint id, const char *fmt, ...)
  2094. {
  2095. va_list va;
  2096. struct va_format vaf;
  2097. char pbuf[128];
  2098. if (pdev == NULL)
  2099. return;
  2100. ql_ktrace(1, level, pbuf, pdev, NULL, id, fmt);
  2101. if (!ql_mask_match(level))
  2102. return;
  2103. va_start(va, fmt);
  2104. vaf.fmt = fmt;
  2105. vaf.va = &va;
  2106. if (!pbuf[0]) /* set by ql_ktrace */
  2107. ql_dbg_prefix(pbuf, ARRAY_SIZE(pbuf), pdev, NULL,
  2108. id + ql_dbg_offset);
  2109. pr_warn("%s%pV", pbuf, &vaf);
  2110. va_end(va);
  2111. }
  2112. /*
  2113. * This function is for formatting and logging log messages.
  2114. * It is to be used when vha is available. It formats the message
  2115. * and logs it to the messages file. All the messages will be logged
  2116. * irrespective of value of ql2xextended_error_logging.
  2117. * parameters:
  2118. * level: The level of the log messages to be printed in the
  2119. * messages file.
  2120. * vha: Pointer to the scsi_qla_host_t
  2121. * id: This is a unique id for the level. It identifies the
  2122. * part of the code from where the message originated.
  2123. * msg: The message to be displayed.
  2124. */
  2125. void
  2126. ql_log(uint level, scsi_qla_host_t *vha, uint id, const char *fmt, ...)
  2127. {
  2128. va_list va;
  2129. struct va_format vaf;
  2130. char pbuf[128];
  2131. if (level > ql_errlev)
  2132. return;
  2133. ql_ktrace(0, level, pbuf, NULL, vha, id, fmt);
  2134. if (!pbuf[0]) /* set by ql_ktrace */
  2135. ql_dbg_prefix(pbuf, ARRAY_SIZE(pbuf), NULL, vha, id);
  2136. va_start(va, fmt);
  2137. vaf.fmt = fmt;
  2138. vaf.va = &va;
  2139. switch (level) {
  2140. case ql_log_fatal: /* FATAL LOG */
  2141. pr_crit("%s%pV", pbuf, &vaf);
  2142. break;
  2143. case ql_log_warn:
  2144. pr_err("%s%pV", pbuf, &vaf);
  2145. break;
  2146. case ql_log_info:
  2147. pr_warn("%s%pV", pbuf, &vaf);
  2148. break;
  2149. default:
  2150. pr_info("%s%pV", pbuf, &vaf);
  2151. break;
  2152. }
  2153. va_end(va);
  2154. }
  2155. /*
  2156. * This function is for formatting and logging log messages.
  2157. * It is to be used when vha is not available and pci is available,
  2158. * i.e., before host allocation. It formats the message and logs
  2159. * it to the messages file. All the messages are logged irrespective
  2160. * of the value of ql2xextended_error_logging.
  2161. * parameters:
  2162. * level: The level of the log messages to be printed in the
  2163. * messages file.
  2164. * pdev: Pointer to the struct pci_dev.
  2165. * id: This is a unique id for the level. It identifies the
  2166. * part of the code from where the message originated.
  2167. * msg: The message to be displayed.
  2168. */
  2169. void
  2170. ql_log_pci(uint level, struct pci_dev *pdev, uint id, const char *fmt, ...)
  2171. {
  2172. va_list va;
  2173. struct va_format vaf;
  2174. char pbuf[128];
  2175. if (pdev == NULL)
  2176. return;
  2177. if (level > ql_errlev)
  2178. return;
  2179. ql_ktrace(0, level, pbuf, pdev, NULL, id, fmt);
  2180. if (!pbuf[0]) /* set by ql_ktrace */
  2181. ql_dbg_prefix(pbuf, ARRAY_SIZE(pbuf), pdev, NULL, id);
  2182. va_start(va, fmt);
  2183. vaf.fmt = fmt;
  2184. vaf.va = &va;
  2185. switch (level) {
  2186. case ql_log_fatal: /* FATAL LOG */
  2187. pr_crit("%s%pV", pbuf, &vaf);
  2188. break;
  2189. case ql_log_warn:
  2190. pr_err("%s%pV", pbuf, &vaf);
  2191. break;
  2192. case ql_log_info:
  2193. pr_warn("%s%pV", pbuf, &vaf);
  2194. break;
  2195. default:
  2196. pr_info("%s%pV", pbuf, &vaf);
  2197. break;
  2198. }
  2199. va_end(va);
  2200. }
  2201. void
  2202. ql_dump_regs(uint level, scsi_qla_host_t *vha, uint id)
  2203. {
  2204. int i;
  2205. struct qla_hw_data *ha = vha->hw;
  2206. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2207. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2208. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2209. __le16 __iomem *mbx_reg;
  2210. if (!ql_mask_match(level))
  2211. return;
  2212. if (IS_P3P_TYPE(ha))
  2213. mbx_reg = &reg82->mailbox_in[0];
  2214. else if (IS_FWI2_CAPABLE(ha))
  2215. mbx_reg = &reg24->mailbox0;
  2216. else
  2217. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2218. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2219. for (i = 0; i < 6; i++, mbx_reg++)
  2220. ql_dbg(level, vha, id,
  2221. "mbox[%d] %#04x\n", i, rd_reg_word(mbx_reg));
  2222. }
  2223. void
  2224. ql_dump_buffer(uint level, scsi_qla_host_t *vha, uint id, const void *buf,
  2225. uint size)
  2226. {
  2227. uint cnt;
  2228. if (!ql_mask_match(level))
  2229. return;
  2230. ql_dbg(level, vha, id,
  2231. "%-+5d 0 1 2 3 4 5 6 7 8 9 A B C D E F\n", size);
  2232. ql_dbg(level, vha, id,
  2233. "----- -----------------------------------------------\n");
  2234. for (cnt = 0; cnt < size; cnt += 16) {
  2235. ql_dbg(level, vha, id, "%04x: ", cnt);
  2236. print_hex_dump(KERN_CONT, "", DUMP_PREFIX_NONE, 16, 1,
  2237. buf + cnt, min(16U, size - cnt), false);
  2238. }
  2239. }
  2240. /*
  2241. * This function is for formatting and logging log messages.
  2242. * It is to be used when vha is available. It formats the message
  2243. * and logs it to the messages file. All the messages will be logged
  2244. * irrespective of value of ql2xextended_error_logging.
  2245. * parameters:
  2246. * level: The level of the log messages to be printed in the
  2247. * messages file.
  2248. * vha: Pointer to the scsi_qla_host_t
  2249. * id: This is a unique id for the level. It identifies the
  2250. * part of the code from where the message originated.
  2251. * msg: The message to be displayed.
  2252. */
  2253. void
  2254. ql_log_qp(uint32_t level, struct qla_qpair *qpair, int32_t id,
  2255. const char *fmt, ...)
  2256. {
  2257. va_list va;
  2258. struct va_format vaf;
  2259. char pbuf[128];
  2260. if (level > ql_errlev)
  2261. return;
  2262. ql_ktrace(0, level, pbuf, NULL, qpair ? qpair->vha : NULL, id, fmt);
  2263. if (!pbuf[0]) /* set by ql_ktrace */
  2264. ql_dbg_prefix(pbuf, ARRAY_SIZE(pbuf), NULL,
  2265. qpair ? qpair->vha : NULL, id);
  2266. va_start(va, fmt);
  2267. vaf.fmt = fmt;
  2268. vaf.va = &va;
  2269. switch (level) {
  2270. case ql_log_fatal: /* FATAL LOG */
  2271. pr_crit("%s%pV", pbuf, &vaf);
  2272. break;
  2273. case ql_log_warn:
  2274. pr_err("%s%pV", pbuf, &vaf);
  2275. break;
  2276. case ql_log_info:
  2277. pr_warn("%s%pV", pbuf, &vaf);
  2278. break;
  2279. default:
  2280. pr_info("%s%pV", pbuf, &vaf);
  2281. break;
  2282. }
  2283. va_end(va);
  2284. }
  2285. /*
  2286. * This function is for formatting and logging debug information.
  2287. * It is to be used when vha is available. It formats the message
  2288. * and logs it to the messages file.
  2289. * parameters:
  2290. * level: The level of the debug messages to be printed.
  2291. * If ql2xextended_error_logging value is correctly set,
  2292. * this message will appear in the messages file.
  2293. * vha: Pointer to the scsi_qla_host_t.
  2294. * id: This is a unique identifier for the level. It identifies the
  2295. * part of the code from where the message originated.
  2296. * msg: The message to be displayed.
  2297. */
  2298. void
  2299. ql_dbg_qp(uint32_t level, struct qla_qpair *qpair, int32_t id,
  2300. const char *fmt, ...)
  2301. {
  2302. va_list va;
  2303. struct va_format vaf;
  2304. char pbuf[128];
  2305. ql_ktrace(1, level, pbuf, NULL, qpair ? qpair->vha : NULL, id, fmt);
  2306. if (!ql_mask_match(level))
  2307. return;
  2308. va_start(va, fmt);
  2309. vaf.fmt = fmt;
  2310. vaf.va = &va;
  2311. if (!pbuf[0]) /* set by ql_ktrace */
  2312. ql_dbg_prefix(pbuf, ARRAY_SIZE(pbuf), NULL,
  2313. qpair ? qpair->vha : NULL, id + ql_dbg_offset);
  2314. pr_warn("%s%pV", pbuf, &vaf);
  2315. va_end(va);
  2316. }