core.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. * Copyright (C) 2009 - 2012 Paul Mundt
  6. *
  7. * Based on intc2.c and ipr.c
  8. *
  9. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  10. * Copyright (C) 2000 Kazumoto Kojima
  11. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  12. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  13. * Copyright (C) 2005, 2006 Paul Mundt
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file "COPYING" in the main directory of this archive
  17. * for more details.
  18. */
  19. #define pr_fmt(fmt) "intc: " fmt
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <linux/stat.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/sh_intc.h>
  27. #include <linux/irqdomain.h>
  28. #include <linux/device.h>
  29. #include <linux/syscore_ops.h>
  30. #include <linux/list.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/radix-tree.h>
  33. #include <linux/export.h>
  34. #include <linux/sort.h>
  35. #include "internals.h"
  36. LIST_HEAD(intc_list);
  37. DEFINE_RAW_SPINLOCK(intc_big_lock);
  38. static unsigned int nr_intc_controllers;
  39. /*
  40. * Default priority level
  41. * - this needs to be at least 2 for 5-bit priorities on 7780
  42. */
  43. static unsigned int default_prio_level = 2; /* 2 - 16 */
  44. static unsigned int intc_prio_level[INTC_NR_IRQS]; /* for now */
  45. unsigned int intc_get_dfl_prio_level(void)
  46. {
  47. return default_prio_level;
  48. }
  49. unsigned int intc_get_prio_level(unsigned int irq)
  50. {
  51. return intc_prio_level[irq];
  52. }
  53. void intc_set_prio_level(unsigned int irq, unsigned int level)
  54. {
  55. unsigned long flags;
  56. raw_spin_lock_irqsave(&intc_big_lock, flags);
  57. intc_prio_level[irq] = level;
  58. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  59. }
  60. static void intc_redirect_irq(struct irq_desc *desc)
  61. {
  62. generic_handle_irq((unsigned int)irq_desc_get_handler_data(desc));
  63. }
  64. static void __init intc_register_irq(struct intc_desc *desc,
  65. struct intc_desc_int *d,
  66. intc_enum enum_id,
  67. unsigned int irq)
  68. {
  69. struct intc_handle_int *hp;
  70. struct irq_data *irq_data;
  71. unsigned int data[2], primary;
  72. unsigned long flags;
  73. raw_spin_lock_irqsave(&intc_big_lock, flags);
  74. radix_tree_insert(&d->tree, enum_id, intc_irq_xlate_get(irq));
  75. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  76. /*
  77. * Prefer single interrupt source bitmap over other combinations:
  78. *
  79. * 1. bitmap, single interrupt source
  80. * 2. priority, single interrupt source
  81. * 3. bitmap, multiple interrupt sources (groups)
  82. * 4. priority, multiple interrupt sources (groups)
  83. */
  84. data[0] = intc_get_mask_handle(desc, d, enum_id, 0);
  85. data[1] = intc_get_prio_handle(desc, d, enum_id, 0);
  86. primary = 0;
  87. if (!data[0] && data[1])
  88. primary = 1;
  89. if (!data[0] && !data[1])
  90. pr_warn("missing unique irq mask for irq %d (vect 0x%04x)\n",
  91. irq, irq2evt(irq));
  92. data[0] = data[0] ? data[0] : intc_get_mask_handle(desc, d, enum_id, 1);
  93. data[1] = data[1] ? data[1] : intc_get_prio_handle(desc, d, enum_id, 1);
  94. if (!data[primary])
  95. primary ^= 1;
  96. BUG_ON(!data[primary]); /* must have primary masking method */
  97. irq_data = irq_get_irq_data(irq);
  98. disable_irq_nosync(irq);
  99. irq_set_chip_and_handler_name(irq, &d->chip, handle_level_irq,
  100. "level");
  101. irq_set_chip_data(irq, (void *)data[primary]);
  102. /*
  103. * set priority level
  104. */
  105. intc_set_prio_level(irq, intc_get_dfl_prio_level());
  106. /* enable secondary masking method if present */
  107. if (data[!primary])
  108. _intc_enable(irq_data, data[!primary]);
  109. /* add irq to d->prio list if priority is available */
  110. if (data[1]) {
  111. hp = d->prio + d->nr_prio;
  112. hp->irq = irq;
  113. hp->handle = data[1];
  114. if (primary) {
  115. /*
  116. * only secondary priority should access registers, so
  117. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  118. */
  119. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  120. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  121. }
  122. d->nr_prio++;
  123. }
  124. /* add irq to d->sense list if sense is available */
  125. data[0] = intc_get_sense_handle(desc, d, enum_id);
  126. if (data[0]) {
  127. (d->sense + d->nr_sense)->irq = irq;
  128. (d->sense + d->nr_sense)->handle = data[0];
  129. d->nr_sense++;
  130. }
  131. /* irq should be disabled by default */
  132. d->chip.irq_mask(irq_data);
  133. intc_set_ack_handle(irq, desc, d, enum_id);
  134. intc_set_dist_handle(irq, desc, d, enum_id);
  135. activate_irq(irq);
  136. }
  137. static unsigned int __init save_reg(struct intc_desc_int *d,
  138. unsigned int cnt,
  139. unsigned long value,
  140. unsigned int smp)
  141. {
  142. if (value) {
  143. value = intc_phys_to_virt(d, value);
  144. d->reg[cnt] = value;
  145. #ifdef CONFIG_SMP
  146. d->smp[cnt] = smp;
  147. #endif
  148. return 1;
  149. }
  150. return 0;
  151. }
  152. static bool __init intc_map(struct irq_domain *domain, int irq)
  153. {
  154. if (!irq_to_desc(irq) && irq_alloc_desc_at(irq, NUMA_NO_NODE) != irq) {
  155. pr_err("uname to allocate IRQ %d\n", irq);
  156. return false;
  157. }
  158. if (irq_domain_associate(domain, irq, irq)) {
  159. pr_err("domain association failure\n");
  160. return false;
  161. }
  162. return true;
  163. }
  164. int __init register_intc_controller(struct intc_desc *desc)
  165. {
  166. unsigned int i, k, smp;
  167. struct intc_hw_desc *hw = &desc->hw;
  168. struct intc_desc_int *d;
  169. struct resource *res;
  170. pr_info("Registered controller '%s' with %u IRQs\n",
  171. desc->name, hw->nr_vectors);
  172. d = kzalloc(sizeof(*d), GFP_NOWAIT);
  173. if (!d)
  174. goto err0;
  175. INIT_LIST_HEAD(&d->list);
  176. raw_spin_lock_init(&d->lock);
  177. INIT_RADIX_TREE(&d->tree, GFP_ATOMIC);
  178. d->index = nr_intc_controllers;
  179. if (desc->num_resources) {
  180. d->nr_windows = desc->num_resources;
  181. d->window = kcalloc(d->nr_windows, sizeof(*d->window),
  182. GFP_NOWAIT);
  183. if (!d->window)
  184. goto err1;
  185. for (k = 0; k < d->nr_windows; k++) {
  186. res = desc->resource + k;
  187. WARN_ON(resource_type(res) != IORESOURCE_MEM);
  188. d->window[k].phys = res->start;
  189. d->window[k].size = resource_size(res);
  190. d->window[k].virt = ioremap(res->start,
  191. resource_size(res));
  192. if (!d->window[k].virt)
  193. goto err2;
  194. }
  195. }
  196. d->nr_reg = hw->mask_regs ? hw->nr_mask_regs * 2 : 0;
  197. #ifdef CONFIG_INTC_BALANCING
  198. if (d->nr_reg)
  199. d->nr_reg += hw->nr_mask_regs;
  200. #endif
  201. d->nr_reg += hw->prio_regs ? hw->nr_prio_regs * 2 : 0;
  202. d->nr_reg += hw->sense_regs ? hw->nr_sense_regs : 0;
  203. d->nr_reg += hw->ack_regs ? hw->nr_ack_regs : 0;
  204. d->nr_reg += hw->subgroups ? hw->nr_subgroups : 0;
  205. d->reg = kcalloc(d->nr_reg, sizeof(*d->reg), GFP_NOWAIT);
  206. if (!d->reg)
  207. goto err2;
  208. #ifdef CONFIG_SMP
  209. d->smp = kcalloc(d->nr_reg, sizeof(*d->smp), GFP_NOWAIT);
  210. if (!d->smp)
  211. goto err3;
  212. #endif
  213. k = 0;
  214. if (hw->mask_regs) {
  215. for (i = 0; i < hw->nr_mask_regs; i++) {
  216. smp = IS_SMP(hw->mask_regs[i]);
  217. k += save_reg(d, k, hw->mask_regs[i].set_reg, smp);
  218. k += save_reg(d, k, hw->mask_regs[i].clr_reg, smp);
  219. #ifdef CONFIG_INTC_BALANCING
  220. k += save_reg(d, k, hw->mask_regs[i].dist_reg, 0);
  221. #endif
  222. }
  223. }
  224. if (hw->prio_regs) {
  225. d->prio = kcalloc(hw->nr_vectors, sizeof(*d->prio),
  226. GFP_NOWAIT);
  227. if (!d->prio)
  228. goto err4;
  229. for (i = 0; i < hw->nr_prio_regs; i++) {
  230. smp = IS_SMP(hw->prio_regs[i]);
  231. k += save_reg(d, k, hw->prio_regs[i].set_reg, smp);
  232. k += save_reg(d, k, hw->prio_regs[i].clr_reg, smp);
  233. }
  234. sort(d->prio, hw->nr_prio_regs, sizeof(*d->prio),
  235. intc_handle_int_cmp, NULL);
  236. }
  237. if (hw->sense_regs) {
  238. d->sense = kcalloc(hw->nr_vectors, sizeof(*d->sense),
  239. GFP_NOWAIT);
  240. if (!d->sense)
  241. goto err5;
  242. for (i = 0; i < hw->nr_sense_regs; i++)
  243. k += save_reg(d, k, hw->sense_regs[i].reg, 0);
  244. sort(d->sense, hw->nr_sense_regs, sizeof(*d->sense),
  245. intc_handle_int_cmp, NULL);
  246. }
  247. if (hw->subgroups)
  248. for (i = 0; i < hw->nr_subgroups; i++)
  249. if (hw->subgroups[i].reg)
  250. k+= save_reg(d, k, hw->subgroups[i].reg, 0);
  251. memcpy(&d->chip, &intc_irq_chip, sizeof(struct irq_chip));
  252. d->chip.name = desc->name;
  253. if (hw->ack_regs)
  254. for (i = 0; i < hw->nr_ack_regs; i++)
  255. k += save_reg(d, k, hw->ack_regs[i].set_reg, 0);
  256. else
  257. d->chip.irq_mask_ack = d->chip.irq_disable;
  258. /* disable bits matching force_disable before registering irqs */
  259. if (desc->force_disable)
  260. intc_enable_disable_enum(desc, d, desc->force_disable, 0);
  261. /* disable bits matching force_enable before registering irqs */
  262. if (desc->force_enable)
  263. intc_enable_disable_enum(desc, d, desc->force_enable, 0);
  264. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  265. intc_irq_domain_init(d, hw);
  266. /* register the vectors one by one */
  267. for (i = 0; i < hw->nr_vectors; i++) {
  268. struct intc_vect *vect = hw->vectors + i;
  269. unsigned int irq = evt2irq(vect->vect);
  270. if (!vect->enum_id)
  271. continue;
  272. if (!intc_map(d->domain, irq))
  273. continue;
  274. intc_irq_xlate_set(irq, vect->enum_id, d);
  275. intc_register_irq(desc, d, vect->enum_id, irq);
  276. for (k = i + 1; k < hw->nr_vectors; k++) {
  277. struct intc_vect *vect2 = hw->vectors + k;
  278. unsigned int irq2 = evt2irq(vect2->vect);
  279. if (vect->enum_id != vect2->enum_id)
  280. continue;
  281. /*
  282. * In the case of multi-evt handling and sparse
  283. * IRQ support, each vector still needs to have
  284. * its own backing irq_desc.
  285. */
  286. if (!intc_map(d->domain, irq2))
  287. continue;
  288. vect2->enum_id = 0;
  289. /* redirect this interrupts to the first one */
  290. irq_set_chip(irq2, &dummy_irq_chip);
  291. irq_set_chained_handler_and_data(irq2,
  292. intc_redirect_irq,
  293. (void *)irq);
  294. }
  295. }
  296. intc_subgroup_init(desc, d);
  297. /* enable bits matching force_enable after registering irqs */
  298. if (desc->force_enable)
  299. intc_enable_disable_enum(desc, d, desc->force_enable, 1);
  300. d->skip_suspend = desc->skip_syscore_suspend;
  301. list_add_tail(&d->list, &intc_list);
  302. nr_intc_controllers++;
  303. return 0;
  304. err5:
  305. kfree(d->prio);
  306. err4:
  307. #ifdef CONFIG_SMP
  308. kfree(d->smp);
  309. err3:
  310. #endif
  311. kfree(d->reg);
  312. err2:
  313. for (k = 0; k < d->nr_windows; k++)
  314. if (d->window[k].virt)
  315. iounmap(d->window[k].virt);
  316. kfree(d->window);
  317. err1:
  318. kfree(d);
  319. err0:
  320. pr_err("unable to allocate INTC memory\n");
  321. return -ENOMEM;
  322. }
  323. static int intc_suspend(void)
  324. {
  325. struct intc_desc_int *d;
  326. list_for_each_entry(d, &intc_list, list) {
  327. int irq;
  328. if (d->skip_suspend)
  329. continue;
  330. /* enable wakeup irqs belonging to this intc controller */
  331. for_each_active_irq(irq) {
  332. struct irq_data *data;
  333. struct irq_chip *chip;
  334. data = irq_get_irq_data(irq);
  335. chip = irq_data_get_irq_chip(data);
  336. if (chip != &d->chip)
  337. continue;
  338. if (irqd_is_wakeup_set(data))
  339. chip->irq_enable(data);
  340. }
  341. }
  342. return 0;
  343. }
  344. static void intc_resume(void)
  345. {
  346. struct intc_desc_int *d;
  347. list_for_each_entry(d, &intc_list, list) {
  348. int irq;
  349. if (d->skip_suspend)
  350. continue;
  351. for_each_active_irq(irq) {
  352. struct irq_data *data;
  353. struct irq_chip *chip;
  354. data = irq_get_irq_data(irq);
  355. chip = irq_data_get_irq_chip(data);
  356. /*
  357. * This will catch the redirect and VIRQ cases
  358. * due to the dummy_irq_chip being inserted.
  359. */
  360. if (chip != &d->chip)
  361. continue;
  362. if (irqd_irq_disabled(data))
  363. chip->irq_disable(data);
  364. else
  365. chip->irq_enable(data);
  366. }
  367. }
  368. }
  369. struct syscore_ops intc_syscore_ops = {
  370. .suspend = intc_suspend,
  371. .resume = intc_resume,
  372. };
  373. const struct bus_type intc_subsys = {
  374. .name = "intc",
  375. .dev_name = "intc",
  376. };
  377. static ssize_t
  378. show_intc_name(struct device *dev, struct device_attribute *attr, char *buf)
  379. {
  380. struct intc_desc_int *d;
  381. d = container_of(dev, struct intc_desc_int, dev);
  382. return sprintf(buf, "%s\n", d->chip.name);
  383. }
  384. static DEVICE_ATTR(name, S_IRUGO, show_intc_name, NULL);
  385. static int __init register_intc_devs(void)
  386. {
  387. struct intc_desc_int *d;
  388. int error;
  389. register_syscore_ops(&intc_syscore_ops);
  390. error = subsys_system_register(&intc_subsys, NULL);
  391. if (!error) {
  392. list_for_each_entry(d, &intc_list, list) {
  393. d->dev.id = d->index;
  394. d->dev.bus = &intc_subsys;
  395. error = device_register(&d->dev);
  396. if (error == 0)
  397. error = device_create_file(&d->dev,
  398. &dev_attr_name);
  399. if (error)
  400. break;
  401. }
  402. }
  403. if (error)
  404. pr_err("device registration error\n");
  405. return error;
  406. }
  407. device_initcall(register_intc_devs);