soc.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2015 Atmel
  4. *
  5. * Alexandre Belloni <alexandre.belloni@free-electrons.com
  6. * Boris Brezillon <boris.brezillon@free-electrons.com
  7. */
  8. #define pr_fmt(fmt) "AT91: " fmt
  9. #include <linux/io.h>
  10. #include <linux/of.h>
  11. #include <linux/of_address.h>
  12. #include <linux/of_platform.h>
  13. #include <linux/slab.h>
  14. #include <linux/sys_soc.h>
  15. #include "soc.h"
  16. #define AT91_DBGU_CIDR 0x40
  17. #define AT91_DBGU_EXID 0x44
  18. #define AT91_CHIPID_CIDR 0x00
  19. #define AT91_CHIPID_EXID 0x04
  20. #define AT91_CIDR_VERSION(x, m) ((x) & (m))
  21. #define AT91_CIDR_VERSION_MASK GENMASK(4, 0)
  22. #define AT91_CIDR_VERSION_MASK_SAMA7G5 GENMASK(3, 0)
  23. #define AT91_CIDR_EXT BIT(31)
  24. #define AT91_CIDR_MATCH_MASK GENMASK(30, 5)
  25. #define AT91_CIDR_MASK_SAMA7G5 GENMASK(27, 5)
  26. static const struct at91_soc socs[] __initconst = {
  27. #ifdef CONFIG_SOC_AT91RM9200
  28. AT91_SOC(AT91RM9200_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  29. AT91_CIDR_VERSION_MASK, 0, "at91rm9200 BGA", "at91rm9200"),
  30. #endif
  31. #ifdef CONFIG_SOC_AT91SAM9
  32. AT91_SOC(AT91SAM9260_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  33. AT91_CIDR_VERSION_MASK, 0, "at91sam9260", NULL),
  34. AT91_SOC(AT91SAM9261_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  35. AT91_CIDR_VERSION_MASK, 0, "at91sam9261", NULL),
  36. AT91_SOC(AT91SAM9263_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  37. AT91_CIDR_VERSION_MASK, 0, "at91sam9263", NULL),
  38. AT91_SOC(AT91SAM9G20_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  39. AT91_CIDR_VERSION_MASK, 0, "at91sam9g20", NULL),
  40. AT91_SOC(AT91SAM9RL64_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  41. AT91_CIDR_VERSION_MASK, 0, "at91sam9rl64", NULL),
  42. AT91_SOC(AT91SAM9G45_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  43. AT91_CIDR_VERSION_MASK, AT91SAM9M11_EXID_MATCH,
  44. "at91sam9m11", "at91sam9g45"),
  45. AT91_SOC(AT91SAM9G45_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  46. AT91_CIDR_VERSION_MASK, AT91SAM9M10_EXID_MATCH,
  47. "at91sam9m10", "at91sam9g45"),
  48. AT91_SOC(AT91SAM9G45_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  49. AT91_CIDR_VERSION_MASK, AT91SAM9G46_EXID_MATCH,
  50. "at91sam9g46", "at91sam9g45"),
  51. AT91_SOC(AT91SAM9G45_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  52. AT91_CIDR_VERSION_MASK, AT91SAM9G45_EXID_MATCH,
  53. "at91sam9g45", "at91sam9g45"),
  54. AT91_SOC(AT91SAM9X5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  55. AT91_CIDR_VERSION_MASK, AT91SAM9G15_EXID_MATCH,
  56. "at91sam9g15", "at91sam9x5"),
  57. AT91_SOC(AT91SAM9X5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  58. AT91_CIDR_VERSION_MASK, AT91SAM9G35_EXID_MATCH,
  59. "at91sam9g35", "at91sam9x5"),
  60. AT91_SOC(AT91SAM9X5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  61. AT91_CIDR_VERSION_MASK, AT91SAM9X35_EXID_MATCH,
  62. "at91sam9x35", "at91sam9x5"),
  63. AT91_SOC(AT91SAM9X5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  64. AT91_CIDR_VERSION_MASK, AT91SAM9G25_EXID_MATCH,
  65. "at91sam9g25", "at91sam9x5"),
  66. AT91_SOC(AT91SAM9X5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  67. AT91_CIDR_VERSION_MASK, AT91SAM9X25_EXID_MATCH,
  68. "at91sam9x25", "at91sam9x5"),
  69. AT91_SOC(AT91SAM9N12_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  70. AT91_CIDR_VERSION_MASK, AT91SAM9CN12_EXID_MATCH,
  71. "at91sam9cn12", "at91sam9n12"),
  72. AT91_SOC(AT91SAM9N12_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  73. AT91_CIDR_VERSION_MASK, AT91SAM9N12_EXID_MATCH,
  74. "at91sam9n12", "at91sam9n12"),
  75. AT91_SOC(AT91SAM9N12_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  76. AT91_CIDR_VERSION_MASK, AT91SAM9CN11_EXID_MATCH,
  77. "at91sam9cn11", "at91sam9n12"),
  78. AT91_SOC(AT91SAM9XE128_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  79. AT91_CIDR_VERSION_MASK, 0, "at91sam9xe128", "at91sam9xe128"),
  80. AT91_SOC(AT91SAM9XE256_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  81. AT91_CIDR_VERSION_MASK, 0, "at91sam9xe256", "at91sam9xe256"),
  82. AT91_SOC(AT91SAM9XE512_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  83. AT91_CIDR_VERSION_MASK, 0, "at91sam9xe512", "at91sam9xe512"),
  84. #endif
  85. #ifdef CONFIG_SOC_SAM9X60
  86. AT91_SOC(SAM9X60_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  87. AT91_CIDR_VERSION_MASK, SAM9X60_EXID_MATCH,
  88. "sam9x60", "sam9x60"),
  89. AT91_SOC(SAM9X60_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  90. AT91_CIDR_VERSION_MASK, SAM9X60_D5M_EXID_MATCH,
  91. "sam9x60 64MiB DDR2 SiP", "sam9x60"),
  92. AT91_SOC(SAM9X60_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  93. AT91_CIDR_VERSION_MASK, SAM9X60_D1G_EXID_MATCH,
  94. "sam9x60 128MiB DDR2 SiP", "sam9x60"),
  95. AT91_SOC(SAM9X60_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  96. AT91_CIDR_VERSION_MASK, SAM9X60_D6K_EXID_MATCH,
  97. "sam9x60 8MiB SDRAM SiP", "sam9x60"),
  98. #endif
  99. #ifdef CONFIG_SOC_SAM9X7
  100. AT91_SOC(SAM9X7_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  101. AT91_CIDR_VERSION_MASK, SAM9X70_EXID_MATCH,
  102. "sam9x70", "sam9x7"),
  103. AT91_SOC(SAM9X7_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  104. AT91_CIDR_VERSION_MASK, SAM9X72_EXID_MATCH,
  105. "sam9x72", "sam9x7"),
  106. AT91_SOC(SAM9X7_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  107. AT91_CIDR_VERSION_MASK, SAM9X75_EXID_MATCH,
  108. "sam9x75", "sam9x7"),
  109. AT91_SOC(SAM9X7_CIDR_MATCH, SAM9X75_D1M_EXID_MATCH,
  110. AT91_CIDR_VERSION_MASK, SAM9X75_EXID_MATCH,
  111. "sam9x75 16MB DDR2 SiP", "sam9x7"),
  112. AT91_SOC(SAM9X7_CIDR_MATCH, SAM9X75_D5M_EXID_MATCH,
  113. AT91_CIDR_VERSION_MASK, SAM9X75_EXID_MATCH,
  114. "sam9x75 64MB DDR2 SiP", "sam9x7"),
  115. AT91_SOC(SAM9X7_CIDR_MATCH, SAM9X75_D1G_EXID_MATCH,
  116. AT91_CIDR_VERSION_MASK, SAM9X75_EXID_MATCH,
  117. "sam9x75 125MB DDR3L SiP ", "sam9x7"),
  118. AT91_SOC(SAM9X7_CIDR_MATCH, SAM9X75_D2G_EXID_MATCH,
  119. AT91_CIDR_VERSION_MASK, SAM9X75_EXID_MATCH,
  120. "sam9x75 250MB DDR3L SiP", "sam9x7"),
  121. #endif
  122. #ifdef CONFIG_SOC_SAMA5
  123. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  124. AT91_CIDR_VERSION_MASK, SAMA5D21CU_EXID_MATCH,
  125. "sama5d21", "sama5d2"),
  126. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  127. AT91_CIDR_VERSION_MASK, SAMA5D22CU_EXID_MATCH,
  128. "sama5d22", "sama5d2"),
  129. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  130. AT91_CIDR_VERSION_MASK, SAMA5D225C_D1M_EXID_MATCH,
  131. "sama5d225c 16MiB SiP", "sama5d2"),
  132. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  133. AT91_CIDR_VERSION_MASK, SAMA5D23CU_EXID_MATCH,
  134. "sama5d23", "sama5d2"),
  135. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  136. AT91_CIDR_VERSION_MASK, SAMA5D24CX_EXID_MATCH,
  137. "sama5d24", "sama5d2"),
  138. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  139. AT91_CIDR_VERSION_MASK, SAMA5D24CU_EXID_MATCH,
  140. "sama5d24", "sama5d2"),
  141. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  142. AT91_CIDR_VERSION_MASK, SAMA5D26CU_EXID_MATCH,
  143. "sama5d26", "sama5d2"),
  144. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  145. AT91_CIDR_VERSION_MASK, SAMA5D27CU_EXID_MATCH,
  146. "sama5d27", "sama5d2"),
  147. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  148. AT91_CIDR_VERSION_MASK, SAMA5D27CN_EXID_MATCH,
  149. "sama5d27", "sama5d2"),
  150. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  151. AT91_CIDR_VERSION_MASK, SAMA5D27C_D1G_EXID_MATCH,
  152. "sama5d27c 128MiB SiP", "sama5d2"),
  153. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  154. AT91_CIDR_VERSION_MASK, SAMA5D27C_D5M_EXID_MATCH,
  155. "sama5d27c 64MiB SiP", "sama5d2"),
  156. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  157. AT91_CIDR_VERSION_MASK, SAMA5D27C_LD1G_EXID_MATCH,
  158. "sama5d27c 128MiB LPDDR2 SiP", "sama5d2"),
  159. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  160. AT91_CIDR_VERSION_MASK, SAMA5D27C_LD2G_EXID_MATCH,
  161. "sama5d27c 256MiB LPDDR2 SiP", "sama5d2"),
  162. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  163. AT91_CIDR_VERSION_MASK, SAMA5D28CU_EXID_MATCH,
  164. "sama5d28", "sama5d2"),
  165. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  166. AT91_CIDR_VERSION_MASK, SAMA5D28CN_EXID_MATCH,
  167. "sama5d28", "sama5d2"),
  168. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  169. AT91_CIDR_VERSION_MASK, SAMA5D28C_D1G_EXID_MATCH,
  170. "sama5d28c 128MiB SiP", "sama5d2"),
  171. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  172. AT91_CIDR_VERSION_MASK, SAMA5D28C_LD1G_EXID_MATCH,
  173. "sama5d28c 128MiB LPDDR2 SiP", "sama5d2"),
  174. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  175. AT91_CIDR_VERSION_MASK, SAMA5D28C_LD2G_EXID_MATCH,
  176. "sama5d28c 256MiB LPDDR2 SiP", "sama5d2"),
  177. AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  178. AT91_CIDR_VERSION_MASK, SAMA5D29CN_EXID_MATCH,
  179. "sama5d29", "sama5d2"),
  180. AT91_SOC(SAMA5D3_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  181. AT91_CIDR_VERSION_MASK, SAMA5D31_EXID_MATCH,
  182. "sama5d31", "sama5d3"),
  183. AT91_SOC(SAMA5D3_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  184. AT91_CIDR_VERSION_MASK, SAMA5D33_EXID_MATCH,
  185. "sama5d33", "sama5d3"),
  186. AT91_SOC(SAMA5D3_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  187. AT91_CIDR_VERSION_MASK, SAMA5D34_EXID_MATCH,
  188. "sama5d34", "sama5d3"),
  189. AT91_SOC(SAMA5D3_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  190. AT91_CIDR_VERSION_MASK, SAMA5D35_EXID_MATCH,
  191. "sama5d35", "sama5d3"),
  192. AT91_SOC(SAMA5D3_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  193. AT91_CIDR_VERSION_MASK, SAMA5D36_EXID_MATCH,
  194. "sama5d36", "sama5d3"),
  195. AT91_SOC(SAMA5D4_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  196. AT91_CIDR_VERSION_MASK, SAMA5D41_EXID_MATCH,
  197. "sama5d41", "sama5d4"),
  198. AT91_SOC(SAMA5D4_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  199. AT91_CIDR_VERSION_MASK, SAMA5D42_EXID_MATCH,
  200. "sama5d42", "sama5d4"),
  201. AT91_SOC(SAMA5D4_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  202. AT91_CIDR_VERSION_MASK, SAMA5D43_EXID_MATCH,
  203. "sama5d43", "sama5d4"),
  204. AT91_SOC(SAMA5D4_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  205. AT91_CIDR_VERSION_MASK, SAMA5D44_EXID_MATCH,
  206. "sama5d44", "sama5d4"),
  207. #endif
  208. #ifdef CONFIG_SOC_SAMV7
  209. AT91_SOC(SAME70Q21_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  210. AT91_CIDR_VERSION_MASK, SAME70Q21_EXID_MATCH,
  211. "same70q21", "same7"),
  212. AT91_SOC(SAME70Q20_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  213. AT91_CIDR_VERSION_MASK, SAME70Q20_EXID_MATCH,
  214. "same70q20", "same7"),
  215. AT91_SOC(SAME70Q19_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  216. AT91_CIDR_VERSION_MASK, SAME70Q19_EXID_MATCH,
  217. "same70q19", "same7"),
  218. AT91_SOC(SAMS70Q21_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  219. AT91_CIDR_VERSION_MASK, SAMS70Q21_EXID_MATCH,
  220. "sams70q21", "sams7"),
  221. AT91_SOC(SAMS70Q20_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  222. AT91_CIDR_VERSION_MASK, SAMS70Q20_EXID_MATCH,
  223. "sams70q20", "sams7"),
  224. AT91_SOC(SAMS70Q19_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  225. AT91_CIDR_VERSION_MASK, SAMS70Q19_EXID_MATCH,
  226. "sams70q19", "sams7"),
  227. AT91_SOC(SAMV71Q21_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  228. AT91_CIDR_VERSION_MASK, SAMV71Q21_EXID_MATCH,
  229. "samv71q21", "samv7"),
  230. AT91_SOC(SAMV71Q20_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  231. AT91_CIDR_VERSION_MASK, SAMV71Q20_EXID_MATCH,
  232. "samv71q20", "samv7"),
  233. AT91_SOC(SAMV71Q19_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  234. AT91_CIDR_VERSION_MASK, SAMV71Q19_EXID_MATCH,
  235. "samv71q19", "samv7"),
  236. AT91_SOC(SAMV70Q20_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  237. AT91_CIDR_VERSION_MASK, SAMV70Q20_EXID_MATCH,
  238. "samv70q20", "samv7"),
  239. AT91_SOC(SAMV70Q19_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  240. AT91_CIDR_VERSION_MASK, SAMV70Q19_EXID_MATCH,
  241. "samv70q19", "samv7"),
  242. #endif
  243. #ifdef CONFIG_SOC_SAMA7
  244. AT91_SOC(SAMA7G5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  245. AT91_CIDR_VERSION_MASK_SAMA7G5, SAMA7G51_EXID_MATCH,
  246. "sama7g51", "sama7g5"),
  247. AT91_SOC(SAMA7G5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  248. AT91_CIDR_VERSION_MASK_SAMA7G5, SAMA7G52_EXID_MATCH,
  249. "sama7g52", "sama7g5"),
  250. AT91_SOC(SAMA7G5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  251. AT91_CIDR_VERSION_MASK_SAMA7G5, SAMA7G53_EXID_MATCH,
  252. "sama7g53", "sama7g5"),
  253. AT91_SOC(SAMA7G5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  254. AT91_CIDR_VERSION_MASK_SAMA7G5, SAMA7G54_EXID_MATCH,
  255. "sama7g54", "sama7g5"),
  256. AT91_SOC(SAMA7G5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  257. AT91_CIDR_VERSION_MASK_SAMA7G5, SAMA7G54_D1G_EXID_MATCH,
  258. "SAMA7G54 1Gb DDR3L SiP", "sama7g5"),
  259. AT91_SOC(SAMA7G5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  260. AT91_CIDR_VERSION_MASK_SAMA7G5, SAMA7G54_D2G_EXID_MATCH,
  261. "SAMA7G54 2Gb DDR3L SiP", "sama7g5"),
  262. AT91_SOC(SAMA7G5_CIDR_MATCH, AT91_CIDR_MATCH_MASK,
  263. AT91_CIDR_VERSION_MASK_SAMA7G5, SAMA7G54_D4G_EXID_MATCH,
  264. "SAMA7G54 4Gb DDR3L SiP", "sama7g5"),
  265. #endif
  266. { /* sentinel */ },
  267. };
  268. static int __init at91_get_cidr_exid_from_dbgu(u32 *cidr, u32 *exid)
  269. {
  270. struct device_node *np;
  271. void __iomem *regs;
  272. np = of_find_compatible_node(NULL, NULL, "atmel,at91rm9200-dbgu");
  273. if (!np)
  274. np = of_find_compatible_node(NULL, NULL,
  275. "atmel,at91sam9260-dbgu");
  276. if (!np)
  277. return -ENODEV;
  278. regs = of_iomap(np, 0);
  279. of_node_put(np);
  280. if (!regs) {
  281. pr_warn("Could not map DBGU iomem range");
  282. return -ENXIO;
  283. }
  284. *cidr = readl(regs + AT91_DBGU_CIDR);
  285. *exid = readl(regs + AT91_DBGU_EXID);
  286. iounmap(regs);
  287. return 0;
  288. }
  289. static int __init at91_get_cidr_exid_from_chipid(u32 *cidr, u32 *exid)
  290. {
  291. struct device_node *np;
  292. void __iomem *regs;
  293. static const struct of_device_id chipids[] = {
  294. { .compatible = "atmel,sama5d2-chipid" },
  295. { .compatible = "microchip,sama7g5-chipid" },
  296. { },
  297. };
  298. np = of_find_matching_node(NULL, chipids);
  299. if (!np)
  300. return -ENODEV;
  301. regs = of_iomap(np, 0);
  302. of_node_put(np);
  303. if (!regs) {
  304. pr_warn("Could not map DBGU iomem range");
  305. return -ENXIO;
  306. }
  307. *cidr = readl(regs + AT91_CHIPID_CIDR);
  308. *exid = readl(regs + AT91_CHIPID_EXID);
  309. iounmap(regs);
  310. return 0;
  311. }
  312. struct soc_device * __init at91_soc_init(const struct at91_soc *socs)
  313. {
  314. struct soc_device_attribute *soc_dev_attr;
  315. const struct at91_soc *soc;
  316. struct soc_device *soc_dev;
  317. u32 cidr, exid;
  318. int ret;
  319. /*
  320. * With SAMA5D2 and later SoCs, CIDR and EXID registers are no more
  321. * in the dbgu device but in the chipid device whose purpose is only
  322. * to expose these two registers.
  323. */
  324. ret = at91_get_cidr_exid_from_dbgu(&cidr, &exid);
  325. if (ret)
  326. ret = at91_get_cidr_exid_from_chipid(&cidr, &exid);
  327. if (ret) {
  328. if (ret == -ENODEV)
  329. pr_warn("Could not find identification node");
  330. return NULL;
  331. }
  332. for (soc = socs; soc->name; soc++) {
  333. if (soc->cidr_match != (cidr & soc->cidr_mask))
  334. continue;
  335. if (!(cidr & AT91_CIDR_EXT) || soc->exid_match == exid)
  336. break;
  337. }
  338. if (!soc->name) {
  339. pr_warn("Could not find matching SoC description\n");
  340. return NULL;
  341. }
  342. soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
  343. if (!soc_dev_attr)
  344. return NULL;
  345. soc_dev_attr->family = soc->family;
  346. soc_dev_attr->soc_id = soc->name;
  347. soc_dev_attr->revision = kasprintf(GFP_KERNEL, "%X",
  348. AT91_CIDR_VERSION(cidr, soc->version_mask));
  349. soc_dev = soc_device_register(soc_dev_attr);
  350. if (IS_ERR(soc_dev)) {
  351. kfree(soc_dev_attr->revision);
  352. kfree(soc_dev_attr);
  353. pr_warn("Could not register SoC device\n");
  354. return NULL;
  355. }
  356. if (soc->family)
  357. pr_info("Detected SoC family: %s\n", soc->family);
  358. pr_info("Detected SoC: %s, revision %X\n", soc->name,
  359. AT91_CIDR_VERSION(cidr, soc->version_mask));
  360. return soc_dev;
  361. }
  362. static const struct of_device_id at91_soc_allowed_list[] __initconst = {
  363. { .compatible = "atmel,at91rm9200", },
  364. { .compatible = "atmel,at91sam9", },
  365. { .compatible = "atmel,sama5", },
  366. { .compatible = "atmel,samv7", },
  367. { .compatible = "microchip,sama7g5", },
  368. { }
  369. };
  370. static int __init atmel_soc_device_init(void)
  371. {
  372. struct device_node *np __free(device_node) = of_find_node_by_path("/");
  373. if (!of_match_node(at91_soc_allowed_list, np))
  374. return 0;
  375. at91_soc_init(socs);
  376. return 0;
  377. }
  378. subsys_initcall(atmel_soc_device_init);