mtk-mmsys.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014 MediaTek Inc.
  4. * Author: James Liao <jamesjj.liao@mediatek.com>
  5. */
  6. #include <linux/delay.h>
  7. #include <linux/device.h>
  8. #include <linux/io.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/reset-controller.h>
  13. #include <linux/soc/mediatek/mtk-mmsys.h>
  14. #include "mtk-mmsys.h"
  15. #include "mt8167-mmsys.h"
  16. #include "mt8173-mmsys.h"
  17. #include "mt8183-mmsys.h"
  18. #include "mt8186-mmsys.h"
  19. #include "mt8188-mmsys.h"
  20. #include "mt8192-mmsys.h"
  21. #include "mt8195-mmsys.h"
  22. #include "mt8365-mmsys.h"
  23. #define MMSYS_SW_RESET_PER_REG 32
  24. static const struct mtk_mmsys_driver_data mt2701_mmsys_driver_data = {
  25. .clk_driver = "clk-mt2701-mm",
  26. .routes = mmsys_default_routing_table,
  27. .num_routes = ARRAY_SIZE(mmsys_default_routing_table),
  28. };
  29. static const struct mtk_mmsys_driver_data mt2712_mmsys_driver_data = {
  30. .clk_driver = "clk-mt2712-mm",
  31. .routes = mmsys_default_routing_table,
  32. .num_routes = ARRAY_SIZE(mmsys_default_routing_table),
  33. };
  34. static const struct mtk_mmsys_driver_data mt6779_mmsys_driver_data = {
  35. .clk_driver = "clk-mt6779-mm",
  36. };
  37. static const struct mtk_mmsys_driver_data mt6795_mmsys_driver_data = {
  38. .clk_driver = "clk-mt6795-mm",
  39. .routes = mt8173_mmsys_routing_table,
  40. .num_routes = ARRAY_SIZE(mt8173_mmsys_routing_table),
  41. .sw0_rst_offset = MT8183_MMSYS_SW0_RST_B,
  42. .num_resets = 64,
  43. };
  44. static const struct mtk_mmsys_driver_data mt6797_mmsys_driver_data = {
  45. .clk_driver = "clk-mt6797-mm",
  46. };
  47. static const struct mtk_mmsys_driver_data mt8167_mmsys_driver_data = {
  48. .clk_driver = "clk-mt8167-mm",
  49. .routes = mt8167_mmsys_routing_table,
  50. .num_routes = ARRAY_SIZE(mt8167_mmsys_routing_table),
  51. };
  52. static const struct mtk_mmsys_driver_data mt8173_mmsys_driver_data = {
  53. .clk_driver = "clk-mt8173-mm",
  54. .routes = mt8173_mmsys_routing_table,
  55. .num_routes = ARRAY_SIZE(mt8173_mmsys_routing_table),
  56. .sw0_rst_offset = MT8183_MMSYS_SW0_RST_B,
  57. .num_resets = 64,
  58. };
  59. static const struct mtk_mmsys_driver_data mt8183_mmsys_driver_data = {
  60. .clk_driver = "clk-mt8183-mm",
  61. .routes = mmsys_mt8183_routing_table,
  62. .num_routes = ARRAY_SIZE(mmsys_mt8183_routing_table),
  63. .sw0_rst_offset = MT8183_MMSYS_SW0_RST_B,
  64. .num_resets = 32,
  65. };
  66. static const struct mtk_mmsys_driver_data mt8186_mmsys_driver_data = {
  67. .clk_driver = "clk-mt8186-mm",
  68. .routes = mmsys_mt8186_routing_table,
  69. .num_routes = ARRAY_SIZE(mmsys_mt8186_routing_table),
  70. .sw0_rst_offset = MT8186_MMSYS_SW0_RST_B,
  71. .num_resets = 32,
  72. };
  73. static const struct mtk_mmsys_driver_data mt8188_vdosys0_driver_data = {
  74. .clk_driver = "clk-mt8188-vdo0",
  75. .routes = mmsys_mt8188_routing_table,
  76. .num_routes = ARRAY_SIZE(mmsys_mt8188_routing_table),
  77. .sw0_rst_offset = MT8188_VDO0_SW0_RST_B,
  78. .rst_tb = mmsys_mt8188_vdo0_rst_tb,
  79. .num_resets = ARRAY_SIZE(mmsys_mt8188_vdo0_rst_tb),
  80. };
  81. static const struct mtk_mmsys_driver_data mt8188_vdosys1_driver_data = {
  82. .clk_driver = "clk-mt8188-vdo1",
  83. .routes = mmsys_mt8188_vdo1_routing_table,
  84. .num_routes = ARRAY_SIZE(mmsys_mt8188_vdo1_routing_table),
  85. .sw0_rst_offset = MT8188_VDO1_SW0_RST_B,
  86. .rst_tb = mmsys_mt8188_vdo1_rst_tb,
  87. .num_resets = ARRAY_SIZE(mmsys_mt8188_vdo1_rst_tb),
  88. .vsync_len = 1,
  89. };
  90. static const struct mtk_mmsys_driver_data mt8188_vppsys0_driver_data = {
  91. .clk_driver = "clk-mt8188-vpp0",
  92. .is_vppsys = true,
  93. };
  94. static const struct mtk_mmsys_driver_data mt8188_vppsys1_driver_data = {
  95. .clk_driver = "clk-mt8188-vpp1",
  96. .is_vppsys = true,
  97. };
  98. static const struct mtk_mmsys_driver_data mt8192_mmsys_driver_data = {
  99. .clk_driver = "clk-mt8192-mm",
  100. .routes = mmsys_mt8192_routing_table,
  101. .num_routes = ARRAY_SIZE(mmsys_mt8192_routing_table),
  102. .sw0_rst_offset = MT8186_MMSYS_SW0_RST_B,
  103. .num_resets = 32,
  104. };
  105. static const struct mtk_mmsys_driver_data mt8195_vdosys0_driver_data = {
  106. .clk_driver = "clk-mt8195-vdo0",
  107. .routes = mmsys_mt8195_routing_table,
  108. .num_routes = ARRAY_SIZE(mmsys_mt8195_routing_table),
  109. };
  110. static const struct mtk_mmsys_driver_data mt8195_vdosys1_driver_data = {
  111. .clk_driver = "clk-mt8195-vdo1",
  112. .routes = mmsys_mt8195_vdo1_routing_table,
  113. .num_routes = ARRAY_SIZE(mmsys_mt8195_vdo1_routing_table),
  114. .sw0_rst_offset = MT8195_VDO1_SW0_RST_B,
  115. .num_resets = 64,
  116. };
  117. static const struct mtk_mmsys_driver_data mt8195_vppsys0_driver_data = {
  118. .clk_driver = "clk-mt8195-vpp0",
  119. .is_vppsys = true,
  120. };
  121. static const struct mtk_mmsys_driver_data mt8195_vppsys1_driver_data = {
  122. .clk_driver = "clk-mt8195-vpp1",
  123. .is_vppsys = true,
  124. };
  125. static const struct mtk_mmsys_driver_data mt8365_mmsys_driver_data = {
  126. .clk_driver = "clk-mt8365-mm",
  127. .routes = mt8365_mmsys_routing_table,
  128. .num_routes = ARRAY_SIZE(mt8365_mmsys_routing_table),
  129. };
  130. struct mtk_mmsys {
  131. void __iomem *regs;
  132. const struct mtk_mmsys_driver_data *data;
  133. struct platform_device *clks_pdev;
  134. struct platform_device *drm_pdev;
  135. spinlock_t lock; /* protects mmsys_sw_rst_b reg */
  136. struct reset_controller_dev rcdev;
  137. struct cmdq_client_reg cmdq_base;
  138. };
  139. static void mtk_mmsys_update_bits(struct mtk_mmsys *mmsys, u32 offset, u32 mask, u32 val,
  140. struct cmdq_pkt *cmdq_pkt)
  141. {
  142. int ret;
  143. u32 tmp;
  144. if (mmsys->cmdq_base.size && cmdq_pkt) {
  145. ret = cmdq_pkt_write_mask(cmdq_pkt, mmsys->cmdq_base.subsys,
  146. mmsys->cmdq_base.offset + offset, val,
  147. mask);
  148. if (ret)
  149. pr_debug("CMDQ unavailable: using CPU write\n");
  150. else
  151. return;
  152. }
  153. tmp = readl_relaxed(mmsys->regs + offset);
  154. tmp = (tmp & ~mask) | (val & mask);
  155. writel_relaxed(tmp, mmsys->regs + offset);
  156. }
  157. void mtk_mmsys_ddp_connect(struct device *dev,
  158. enum mtk_ddp_comp_id cur,
  159. enum mtk_ddp_comp_id next)
  160. {
  161. struct mtk_mmsys *mmsys = dev_get_drvdata(dev);
  162. const struct mtk_mmsys_routes *routes = mmsys->data->routes;
  163. int i;
  164. for (i = 0; i < mmsys->data->num_routes; i++)
  165. if (cur == routes[i].from_comp && next == routes[i].to_comp)
  166. mtk_mmsys_update_bits(mmsys, routes[i].addr, routes[i].mask,
  167. routes[i].val, NULL);
  168. if (mmsys->data->vsync_len)
  169. mtk_mmsys_update_bits(mmsys, MT8188_VDO1_MIXER_VSYNC_LEN, GENMASK(31, 0),
  170. mmsys->data->vsync_len, NULL);
  171. }
  172. EXPORT_SYMBOL_GPL(mtk_mmsys_ddp_connect);
  173. void mtk_mmsys_ddp_disconnect(struct device *dev,
  174. enum mtk_ddp_comp_id cur,
  175. enum mtk_ddp_comp_id next)
  176. {
  177. struct mtk_mmsys *mmsys = dev_get_drvdata(dev);
  178. const struct mtk_mmsys_routes *routes = mmsys->data->routes;
  179. int i;
  180. for (i = 0; i < mmsys->data->num_routes; i++)
  181. if (cur == routes[i].from_comp && next == routes[i].to_comp)
  182. mtk_mmsys_update_bits(mmsys, routes[i].addr, routes[i].mask, 0, NULL);
  183. }
  184. EXPORT_SYMBOL_GPL(mtk_mmsys_ddp_disconnect);
  185. void mtk_mmsys_merge_async_config(struct device *dev, int idx, int width, int height,
  186. struct cmdq_pkt *cmdq_pkt)
  187. {
  188. mtk_mmsys_update_bits(dev_get_drvdata(dev), MT8195_VDO1_MERGE0_ASYNC_CFG_WD + 0x10 * idx,
  189. ~0, height << 16 | width, cmdq_pkt);
  190. }
  191. EXPORT_SYMBOL_GPL(mtk_mmsys_merge_async_config);
  192. void mtk_mmsys_hdr_config(struct device *dev, int be_width, int be_height,
  193. struct cmdq_pkt *cmdq_pkt)
  194. {
  195. mtk_mmsys_update_bits(dev_get_drvdata(dev), MT8195_VDO1_HDRBE_ASYNC_CFG_WD, ~0,
  196. be_height << 16 | be_width, cmdq_pkt);
  197. }
  198. EXPORT_SYMBOL_GPL(mtk_mmsys_hdr_config);
  199. void mtk_mmsys_mixer_in_config(struct device *dev, int idx, bool alpha_sel, u16 alpha,
  200. u8 mode, u32 biwidth, struct cmdq_pkt *cmdq_pkt)
  201. {
  202. struct mtk_mmsys *mmsys = dev_get_drvdata(dev);
  203. mtk_mmsys_update_bits(mmsys, MT8195_VDO1_MIXER_IN1_ALPHA + (idx - 1) * 4, ~0,
  204. alpha << 16 | alpha, cmdq_pkt);
  205. mtk_mmsys_update_bits(mmsys, MT8195_VDO1_HDR_TOP_CFG, BIT(15 + idx), 0, cmdq_pkt);
  206. mtk_mmsys_update_bits(mmsys, MT8195_VDO1_HDR_TOP_CFG, BIT(19 + idx),
  207. alpha_sel << (19 + idx), cmdq_pkt);
  208. mtk_mmsys_update_bits(mmsys, MT8195_VDO1_MIXER_IN1_PAD + (idx - 1) * 4,
  209. GENMASK(31, 16) | GENMASK(1, 0), biwidth << 16 | mode, cmdq_pkt);
  210. }
  211. EXPORT_SYMBOL_GPL(mtk_mmsys_mixer_in_config);
  212. void mtk_mmsys_mixer_in_channel_swap(struct device *dev, int idx, bool channel_swap,
  213. struct cmdq_pkt *cmdq_pkt)
  214. {
  215. mtk_mmsys_update_bits(dev_get_drvdata(dev), MT8195_VDO1_MIXER_IN1_PAD + (idx - 1) * 4,
  216. BIT(4), channel_swap << 4, cmdq_pkt);
  217. }
  218. EXPORT_SYMBOL_GPL(mtk_mmsys_mixer_in_channel_swap);
  219. void mtk_mmsys_ddp_dpi_fmt_config(struct device *dev, u32 val)
  220. {
  221. struct mtk_mmsys *mmsys = dev_get_drvdata(dev);
  222. switch (val) {
  223. case MTK_DPI_RGB888_SDR_CON:
  224. mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT,
  225. MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB888_SDR_CON, NULL);
  226. break;
  227. case MTK_DPI_RGB565_SDR_CON:
  228. mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT,
  229. MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB565_SDR_CON, NULL);
  230. break;
  231. case MTK_DPI_RGB565_DDR_CON:
  232. mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT,
  233. MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB565_DDR_CON, NULL);
  234. break;
  235. case MTK_DPI_RGB888_DDR_CON:
  236. default:
  237. mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT,
  238. MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB888_DDR_CON, NULL);
  239. break;
  240. }
  241. }
  242. EXPORT_SYMBOL_GPL(mtk_mmsys_ddp_dpi_fmt_config);
  243. void mtk_mmsys_vpp_rsz_merge_config(struct device *dev, u32 id, bool enable,
  244. struct cmdq_pkt *cmdq_pkt)
  245. {
  246. u32 reg;
  247. switch (id) {
  248. case 2:
  249. reg = MT8195_SVPP2_BUF_BF_RSZ_SWITCH;
  250. break;
  251. case 3:
  252. reg = MT8195_SVPP3_BUF_BF_RSZ_SWITCH;
  253. break;
  254. default:
  255. dev_err(dev, "Invalid id %d\n", id);
  256. return;
  257. }
  258. mtk_mmsys_update_bits(dev_get_drvdata(dev), reg, ~0, enable, cmdq_pkt);
  259. }
  260. EXPORT_SYMBOL_GPL(mtk_mmsys_vpp_rsz_merge_config);
  261. void mtk_mmsys_vpp_rsz_dcm_config(struct device *dev, bool enable,
  262. struct cmdq_pkt *cmdq_pkt)
  263. {
  264. u32 client;
  265. client = MT8195_SVPP1_MDP_RSZ;
  266. mtk_mmsys_update_bits(dev_get_drvdata(dev),
  267. MT8195_VPP1_HW_DCM_1ST_DIS0, client,
  268. ((enable) ? client : 0), cmdq_pkt);
  269. mtk_mmsys_update_bits(dev_get_drvdata(dev),
  270. MT8195_VPP1_HW_DCM_2ND_DIS0, client,
  271. ((enable) ? client : 0), cmdq_pkt);
  272. client = MT8195_SVPP2_MDP_RSZ | MT8195_SVPP3_MDP_RSZ;
  273. mtk_mmsys_update_bits(dev_get_drvdata(dev),
  274. MT8195_VPP1_HW_DCM_1ST_DIS1, client,
  275. ((enable) ? client : 0), cmdq_pkt);
  276. mtk_mmsys_update_bits(dev_get_drvdata(dev),
  277. MT8195_VPP1_HW_DCM_2ND_DIS1, client,
  278. ((enable) ? client : 0), cmdq_pkt);
  279. }
  280. EXPORT_SYMBOL_GPL(mtk_mmsys_vpp_rsz_dcm_config);
  281. static int mtk_mmsys_reset_update(struct reset_controller_dev *rcdev, unsigned long id,
  282. bool assert)
  283. {
  284. struct mtk_mmsys *mmsys = container_of(rcdev, struct mtk_mmsys, rcdev);
  285. unsigned long flags;
  286. u32 offset;
  287. u32 reg;
  288. if (mmsys->data->rst_tb) {
  289. if (id >= mmsys->data->num_resets) {
  290. dev_err(rcdev->dev, "Invalid reset ID: %lu (>=%u)\n",
  291. id, mmsys->data->num_resets);
  292. return -EINVAL;
  293. }
  294. id = mmsys->data->rst_tb[id];
  295. }
  296. offset = (id / MMSYS_SW_RESET_PER_REG) * sizeof(u32);
  297. id = id % MMSYS_SW_RESET_PER_REG;
  298. reg = mmsys->data->sw0_rst_offset + offset;
  299. spin_lock_irqsave(&mmsys->lock, flags);
  300. if (assert)
  301. mtk_mmsys_update_bits(mmsys, reg, BIT(id), 0, NULL);
  302. else
  303. mtk_mmsys_update_bits(mmsys, reg, BIT(id), BIT(id), NULL);
  304. spin_unlock_irqrestore(&mmsys->lock, flags);
  305. return 0;
  306. }
  307. static int mtk_mmsys_reset_assert(struct reset_controller_dev *rcdev, unsigned long id)
  308. {
  309. return mtk_mmsys_reset_update(rcdev, id, true);
  310. }
  311. static int mtk_mmsys_reset_deassert(struct reset_controller_dev *rcdev, unsigned long id)
  312. {
  313. return mtk_mmsys_reset_update(rcdev, id, false);
  314. }
  315. static int mtk_mmsys_reset(struct reset_controller_dev *rcdev, unsigned long id)
  316. {
  317. int ret;
  318. ret = mtk_mmsys_reset_assert(rcdev, id);
  319. if (ret)
  320. return ret;
  321. usleep_range(1000, 1100);
  322. return mtk_mmsys_reset_deassert(rcdev, id);
  323. }
  324. static const struct reset_control_ops mtk_mmsys_reset_ops = {
  325. .assert = mtk_mmsys_reset_assert,
  326. .deassert = mtk_mmsys_reset_deassert,
  327. .reset = mtk_mmsys_reset,
  328. };
  329. static int mtk_mmsys_probe(struct platform_device *pdev)
  330. {
  331. struct device *dev = &pdev->dev;
  332. struct platform_device *clks;
  333. struct platform_device *drm;
  334. struct mtk_mmsys *mmsys;
  335. int ret;
  336. mmsys = devm_kzalloc(dev, sizeof(*mmsys), GFP_KERNEL);
  337. if (!mmsys)
  338. return -ENOMEM;
  339. mmsys->regs = devm_platform_ioremap_resource(pdev, 0);
  340. if (IS_ERR(mmsys->regs)) {
  341. ret = PTR_ERR(mmsys->regs);
  342. dev_err(dev, "Failed to ioremap mmsys registers: %d\n", ret);
  343. return ret;
  344. }
  345. mmsys->data = of_device_get_match_data(&pdev->dev);
  346. if (mmsys->data->num_resets > 0) {
  347. spin_lock_init(&mmsys->lock);
  348. mmsys->rcdev.owner = THIS_MODULE;
  349. mmsys->rcdev.nr_resets = mmsys->data->num_resets;
  350. mmsys->rcdev.ops = &mtk_mmsys_reset_ops;
  351. mmsys->rcdev.of_node = pdev->dev.of_node;
  352. ret = devm_reset_controller_register(&pdev->dev, &mmsys->rcdev);
  353. if (ret) {
  354. dev_err(&pdev->dev, "Couldn't register mmsys reset controller: %d\n", ret);
  355. return ret;
  356. }
  357. }
  358. /* CMDQ is optional */
  359. ret = cmdq_dev_get_client_reg(dev, &mmsys->cmdq_base, 0);
  360. if (ret)
  361. dev_dbg(dev, "No mediatek,gce-client-reg!\n");
  362. platform_set_drvdata(pdev, mmsys);
  363. clks = platform_device_register_data(&pdev->dev, mmsys->data->clk_driver,
  364. PLATFORM_DEVID_AUTO, NULL, 0);
  365. if (IS_ERR(clks))
  366. return PTR_ERR(clks);
  367. mmsys->clks_pdev = clks;
  368. if (mmsys->data->is_vppsys)
  369. goto out_probe_done;
  370. drm = platform_device_register_data(&pdev->dev, "mediatek-drm",
  371. PLATFORM_DEVID_AUTO, NULL, 0);
  372. if (IS_ERR(drm)) {
  373. platform_device_unregister(clks);
  374. return PTR_ERR(drm);
  375. }
  376. mmsys->drm_pdev = drm;
  377. out_probe_done:
  378. return 0;
  379. }
  380. static void mtk_mmsys_remove(struct platform_device *pdev)
  381. {
  382. struct mtk_mmsys *mmsys = platform_get_drvdata(pdev);
  383. platform_device_unregister(mmsys->drm_pdev);
  384. platform_device_unregister(mmsys->clks_pdev);
  385. }
  386. static const struct of_device_id of_match_mtk_mmsys[] = {
  387. { .compatible = "mediatek,mt2701-mmsys", .data = &mt2701_mmsys_driver_data },
  388. { .compatible = "mediatek,mt2712-mmsys", .data = &mt2712_mmsys_driver_data },
  389. { .compatible = "mediatek,mt6779-mmsys", .data = &mt6779_mmsys_driver_data },
  390. { .compatible = "mediatek,mt6795-mmsys", .data = &mt6795_mmsys_driver_data },
  391. { .compatible = "mediatek,mt6797-mmsys", .data = &mt6797_mmsys_driver_data },
  392. { .compatible = "mediatek,mt8167-mmsys", .data = &mt8167_mmsys_driver_data },
  393. { .compatible = "mediatek,mt8173-mmsys", .data = &mt8173_mmsys_driver_data },
  394. { .compatible = "mediatek,mt8183-mmsys", .data = &mt8183_mmsys_driver_data },
  395. { .compatible = "mediatek,mt8186-mmsys", .data = &mt8186_mmsys_driver_data },
  396. { .compatible = "mediatek,mt8188-vdosys0", .data = &mt8188_vdosys0_driver_data },
  397. { .compatible = "mediatek,mt8188-vdosys1", .data = &mt8188_vdosys1_driver_data },
  398. { .compatible = "mediatek,mt8188-vppsys0", .data = &mt8188_vppsys0_driver_data },
  399. { .compatible = "mediatek,mt8188-vppsys1", .data = &mt8188_vppsys1_driver_data },
  400. { .compatible = "mediatek,mt8192-mmsys", .data = &mt8192_mmsys_driver_data },
  401. /* "mediatek,mt8195-mmsys" compatible is deprecated */
  402. { .compatible = "mediatek,mt8195-mmsys", .data = &mt8195_vdosys0_driver_data },
  403. { .compatible = "mediatek,mt8195-vdosys0", .data = &mt8195_vdosys0_driver_data },
  404. { .compatible = "mediatek,mt8195-vdosys1", .data = &mt8195_vdosys1_driver_data },
  405. { .compatible = "mediatek,mt8195-vppsys0", .data = &mt8195_vppsys0_driver_data },
  406. { .compatible = "mediatek,mt8195-vppsys1", .data = &mt8195_vppsys1_driver_data },
  407. { .compatible = "mediatek,mt8365-mmsys", .data = &mt8365_mmsys_driver_data },
  408. { /* sentinel */ }
  409. };
  410. MODULE_DEVICE_TABLE(of, of_match_mtk_mmsys);
  411. static struct platform_driver mtk_mmsys_drv = {
  412. .driver = {
  413. .name = "mtk-mmsys",
  414. .of_match_table = of_match_mtk_mmsys,
  415. },
  416. .probe = mtk_mmsys_probe,
  417. .remove_new = mtk_mmsys_remove,
  418. };
  419. module_platform_driver(mtk_mmsys_drv);
  420. MODULE_AUTHOR("Yongqiang Niu <yongqiang.niu@mediatek.com>");
  421. MODULE_DESCRIPTION("MediaTek SoC MMSYS driver");
  422. MODULE_LICENSE("GPL");