grf.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Rockchip Generic Register Files setup
  4. *
  5. * Copyright (c) 2016 Heiko Stuebner <heiko@sntech.de>
  6. */
  7. #include <linux/err.h>
  8. #include <linux/mfd/syscon.h>
  9. #include <linux/of.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #define HIWORD_UPDATE(val, mask, shift) \
  13. ((val) << (shift) | (mask) << ((shift) + 16))
  14. struct rockchip_grf_value {
  15. const char *desc;
  16. u32 reg;
  17. u32 val;
  18. };
  19. struct rockchip_grf_info {
  20. const struct rockchip_grf_value *values;
  21. int num_values;
  22. };
  23. #define RK3036_GRF_SOC_CON0 0x140
  24. static const struct rockchip_grf_value rk3036_defaults[] __initconst = {
  25. /*
  26. * Disable auto jtag/sdmmc switching that causes issues with the
  27. * clock-framework and the mmc controllers making them unreliable.
  28. */
  29. { "jtag switching", RK3036_GRF_SOC_CON0, HIWORD_UPDATE(0, 1, 11) },
  30. };
  31. static const struct rockchip_grf_info rk3036_grf __initconst = {
  32. .values = rk3036_defaults,
  33. .num_values = ARRAY_SIZE(rk3036_defaults),
  34. };
  35. #define RK3128_GRF_SOC_CON0 0x140
  36. #define RK3128_GRF_SOC_CON1 0x144
  37. static const struct rockchip_grf_value rk3128_defaults[] __initconst = {
  38. { "jtag switching", RK3128_GRF_SOC_CON0, HIWORD_UPDATE(0, 1, 8) },
  39. { "vpu main clock", RK3128_GRF_SOC_CON1, HIWORD_UPDATE(0, 1, 10) },
  40. };
  41. static const struct rockchip_grf_info rk3128_grf __initconst = {
  42. .values = rk3128_defaults,
  43. .num_values = ARRAY_SIZE(rk3128_defaults),
  44. };
  45. #define RK3228_GRF_SOC_CON6 0x418
  46. static const struct rockchip_grf_value rk3228_defaults[] __initconst = {
  47. { "jtag switching", RK3228_GRF_SOC_CON6, HIWORD_UPDATE(0, 1, 8) },
  48. };
  49. static const struct rockchip_grf_info rk3228_grf __initconst = {
  50. .values = rk3228_defaults,
  51. .num_values = ARRAY_SIZE(rk3228_defaults),
  52. };
  53. #define RK3288_GRF_SOC_CON0 0x244
  54. #define RK3288_GRF_SOC_CON2 0x24c
  55. static const struct rockchip_grf_value rk3288_defaults[] __initconst = {
  56. { "jtag switching", RK3288_GRF_SOC_CON0, HIWORD_UPDATE(0, 1, 12) },
  57. { "pwm select", RK3288_GRF_SOC_CON2, HIWORD_UPDATE(1, 1, 0) },
  58. };
  59. static const struct rockchip_grf_info rk3288_grf __initconst = {
  60. .values = rk3288_defaults,
  61. .num_values = ARRAY_SIZE(rk3288_defaults),
  62. };
  63. #define RK3328_GRF_SOC_CON4 0x410
  64. static const struct rockchip_grf_value rk3328_defaults[] __initconst = {
  65. { "jtag switching", RK3328_GRF_SOC_CON4, HIWORD_UPDATE(0, 1, 12) },
  66. };
  67. static const struct rockchip_grf_info rk3328_grf __initconst = {
  68. .values = rk3328_defaults,
  69. .num_values = ARRAY_SIZE(rk3328_defaults),
  70. };
  71. #define RK3368_GRF_SOC_CON15 0x43c
  72. static const struct rockchip_grf_value rk3368_defaults[] __initconst = {
  73. { "jtag switching", RK3368_GRF_SOC_CON15, HIWORD_UPDATE(0, 1, 13) },
  74. };
  75. static const struct rockchip_grf_info rk3368_grf __initconst = {
  76. .values = rk3368_defaults,
  77. .num_values = ARRAY_SIZE(rk3368_defaults),
  78. };
  79. #define RK3399_GRF_SOC_CON7 0xe21c
  80. static const struct rockchip_grf_value rk3399_defaults[] __initconst = {
  81. { "jtag switching", RK3399_GRF_SOC_CON7, HIWORD_UPDATE(0, 1, 12) },
  82. };
  83. static const struct rockchip_grf_info rk3399_grf __initconst = {
  84. .values = rk3399_defaults,
  85. .num_values = ARRAY_SIZE(rk3399_defaults),
  86. };
  87. #define RK3566_GRF_USB3OTG0_CON1 0x0104
  88. static const struct rockchip_grf_value rk3566_defaults[] __initconst = {
  89. { "usb3otg port switch", RK3566_GRF_USB3OTG0_CON1, HIWORD_UPDATE(0, 1, 12) },
  90. { "usb3otg clock switch", RK3566_GRF_USB3OTG0_CON1, HIWORD_UPDATE(1, 1, 7) },
  91. { "usb3otg disable usb3", RK3566_GRF_USB3OTG0_CON1, HIWORD_UPDATE(1, 1, 0) },
  92. };
  93. static const struct rockchip_grf_info rk3566_pipegrf __initconst = {
  94. .values = rk3566_defaults,
  95. .num_values = ARRAY_SIZE(rk3566_defaults),
  96. };
  97. #define RK3576_SYSGRF_SOC_CON1 0x0004
  98. static const struct rockchip_grf_value rk3576_defaults_sys_grf[] __initconst = {
  99. { "i3c0 weakpull", RK3576_SYSGRF_SOC_CON1, HIWORD_UPDATE(3, 3, 6) },
  100. { "i3c1 weakpull", RK3576_SYSGRF_SOC_CON1, HIWORD_UPDATE(3, 3, 8) },
  101. };
  102. static const struct rockchip_grf_info rk3576_sysgrf __initconst = {
  103. .values = rk3576_defaults_sys_grf,
  104. .num_values = ARRAY_SIZE(rk3576_defaults_sys_grf),
  105. };
  106. #define RK3576_IOCGRF_MISC_CON 0x04F0
  107. static const struct rockchip_grf_value rk3576_defaults_ioc_grf[] __initconst = {
  108. { "jtag switching", RK3576_IOCGRF_MISC_CON, HIWORD_UPDATE(0, 1, 1) },
  109. };
  110. static const struct rockchip_grf_info rk3576_iocgrf __initconst = {
  111. .values = rk3576_defaults_ioc_grf,
  112. .num_values = ARRAY_SIZE(rk3576_defaults_ioc_grf),
  113. };
  114. #define RK3588_GRF_SOC_CON6 0x0318
  115. static const struct rockchip_grf_value rk3588_defaults[] __initconst = {
  116. { "jtag switching", RK3588_GRF_SOC_CON6, HIWORD_UPDATE(0, 1, 14) },
  117. };
  118. static const struct rockchip_grf_info rk3588_sysgrf __initconst = {
  119. .values = rk3588_defaults,
  120. .num_values = ARRAY_SIZE(rk3588_defaults),
  121. };
  122. static const struct of_device_id rockchip_grf_dt_match[] __initconst = {
  123. {
  124. .compatible = "rockchip,rk3036-grf",
  125. .data = (void *)&rk3036_grf,
  126. }, {
  127. .compatible = "rockchip,rk3128-grf",
  128. .data = (void *)&rk3128_grf,
  129. }, {
  130. .compatible = "rockchip,rk3228-grf",
  131. .data = (void *)&rk3228_grf,
  132. }, {
  133. .compatible = "rockchip,rk3288-grf",
  134. .data = (void *)&rk3288_grf,
  135. }, {
  136. .compatible = "rockchip,rk3328-grf",
  137. .data = (void *)&rk3328_grf,
  138. }, {
  139. .compatible = "rockchip,rk3368-grf",
  140. .data = (void *)&rk3368_grf,
  141. }, {
  142. .compatible = "rockchip,rk3399-grf",
  143. .data = (void *)&rk3399_grf,
  144. }, {
  145. .compatible = "rockchip,rk3566-pipe-grf",
  146. .data = (void *)&rk3566_pipegrf,
  147. }, {
  148. .compatible = "rockchip,rk3576-sys-grf",
  149. .data = (void *)&rk3576_sysgrf,
  150. }, {
  151. .compatible = "rockchip,rk3576-ioc-grf",
  152. .data = (void *)&rk3576_iocgrf,
  153. }, {
  154. .compatible = "rockchip,rk3588-sys-grf",
  155. .data = (void *)&rk3588_sysgrf,
  156. },
  157. { /* sentinel */ },
  158. };
  159. static int __init rockchip_grf_init(void)
  160. {
  161. const struct rockchip_grf_info *grf_info;
  162. const struct of_device_id *match;
  163. struct device_node *np;
  164. struct regmap *grf;
  165. int ret, i;
  166. np = of_find_matching_node_and_match(NULL, rockchip_grf_dt_match,
  167. &match);
  168. if (!np)
  169. return -ENODEV;
  170. if (!match || !match->data) {
  171. pr_err("%s: missing grf data\n", __func__);
  172. of_node_put(np);
  173. return -EINVAL;
  174. }
  175. grf_info = match->data;
  176. grf = syscon_node_to_regmap(np);
  177. of_node_put(np);
  178. if (IS_ERR(grf)) {
  179. pr_err("%s: could not get grf syscon\n", __func__);
  180. return PTR_ERR(grf);
  181. }
  182. for (i = 0; i < grf_info->num_values; i++) {
  183. const struct rockchip_grf_value *val = &grf_info->values[i];
  184. pr_debug("%s: adjusting %s in %#6x to %#10x\n", __func__,
  185. val->desc, val->reg, val->val);
  186. ret = regmap_write(grf, val->reg, val->val);
  187. if (ret < 0)
  188. pr_err("%s: write to %#6x failed with %d\n",
  189. __func__, val->reg, ret);
  190. }
  191. return 0;
  192. }
  193. postcore_initcall(rockchip_grf_init);