spmi-pmic-arb.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2015, 2017, 2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/bitmap.h>
  6. #include <linux/delay.h>
  7. #include <linux/err.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/io.h>
  10. #include <linux/irqchip/chained_irq.h>
  11. #include <linux/irqdomain.h>
  12. #include <linux/irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/slab.h>
  20. #include <linux/spmi.h>
  21. /* PMIC Arbiter configuration registers */
  22. #define PMIC_ARB_VERSION 0x0000
  23. #define PMIC_ARB_VERSION_V2_MIN 0x20010000
  24. #define PMIC_ARB_VERSION_V3_MIN 0x30000000
  25. #define PMIC_ARB_VERSION_V5_MIN 0x50000000
  26. #define PMIC_ARB_VERSION_V7_MIN 0x70000000
  27. #define PMIC_ARB_INT_EN 0x0004
  28. #define PMIC_ARB_FEATURES 0x0004
  29. #define PMIC_ARB_FEATURES_PERIPH_MASK GENMASK(10, 0)
  30. #define PMIC_ARB_FEATURES1 0x0008
  31. /* PMIC Arbiter channel registers offsets */
  32. #define PMIC_ARB_CMD 0x00
  33. #define PMIC_ARB_CONFIG 0x04
  34. #define PMIC_ARB_STATUS 0x08
  35. #define PMIC_ARB_WDATA0 0x10
  36. #define PMIC_ARB_WDATA1 0x14
  37. #define PMIC_ARB_RDATA0 0x18
  38. #define PMIC_ARB_RDATA1 0x1C
  39. /* Mapping Table */
  40. #define SPMI_MAPPING_TABLE_REG(N) (0x0B00 + (4 * (N)))
  41. #define SPMI_MAPPING_BIT_INDEX(X) (((X) >> 18) & 0xF)
  42. #define SPMI_MAPPING_BIT_IS_0_FLAG(X) (((X) >> 17) & 0x1)
  43. #define SPMI_MAPPING_BIT_IS_0_RESULT(X) (((X) >> 9) & 0xFF)
  44. #define SPMI_MAPPING_BIT_IS_1_FLAG(X) (((X) >> 8) & 0x1)
  45. #define SPMI_MAPPING_BIT_IS_1_RESULT(X) (((X) >> 0) & 0xFF)
  46. #define SPMI_MAPPING_TABLE_TREE_DEPTH 16 /* Maximum of 16-bits */
  47. #define PMIC_ARB_MAX_PPID BIT(12) /* PPID is 12bit */
  48. #define PMIC_ARB_APID_VALID BIT(15)
  49. #define PMIC_ARB_CHAN_IS_IRQ_OWNER(reg) ((reg) & BIT(24))
  50. #define INVALID_EE 0xFF
  51. /* Ownership Table */
  52. #define SPMI_OWNERSHIP_PERIPH2OWNER(X) ((X) & 0x7)
  53. /* Channel Status fields */
  54. enum pmic_arb_chnl_status {
  55. PMIC_ARB_STATUS_DONE = BIT(0),
  56. PMIC_ARB_STATUS_FAILURE = BIT(1),
  57. PMIC_ARB_STATUS_DENIED = BIT(2),
  58. PMIC_ARB_STATUS_DROPPED = BIT(3),
  59. };
  60. /* Command register fields */
  61. #define PMIC_ARB_CMD_MAX_BYTE_COUNT 8
  62. /* Command Opcodes */
  63. enum pmic_arb_cmd_op_code {
  64. PMIC_ARB_OP_EXT_WRITEL = 0,
  65. PMIC_ARB_OP_EXT_READL = 1,
  66. PMIC_ARB_OP_EXT_WRITE = 2,
  67. PMIC_ARB_OP_RESET = 3,
  68. PMIC_ARB_OP_SLEEP = 4,
  69. PMIC_ARB_OP_SHUTDOWN = 5,
  70. PMIC_ARB_OP_WAKEUP = 6,
  71. PMIC_ARB_OP_AUTHENTICATE = 7,
  72. PMIC_ARB_OP_MSTR_READ = 8,
  73. PMIC_ARB_OP_MSTR_WRITE = 9,
  74. PMIC_ARB_OP_EXT_READ = 13,
  75. PMIC_ARB_OP_WRITE = 14,
  76. PMIC_ARB_OP_READ = 15,
  77. PMIC_ARB_OP_ZERO_WRITE = 16,
  78. };
  79. /*
  80. * PMIC arbiter version 5 uses different register offsets for read/write vs
  81. * observer channels.
  82. */
  83. enum pmic_arb_channel {
  84. PMIC_ARB_CHANNEL_RW,
  85. PMIC_ARB_CHANNEL_OBS,
  86. };
  87. #define PMIC_ARB_MAX_BUSES 2
  88. /* Maximum number of support PMIC peripherals */
  89. #define PMIC_ARB_MAX_PERIPHS 512
  90. #define PMIC_ARB_MAX_PERIPHS_V7 1024
  91. #define PMIC_ARB_TIMEOUT_US 1000
  92. #define PMIC_ARB_MAX_TRANS_BYTES (8)
  93. #define PMIC_ARB_APID_MASK 0xFF
  94. #define PMIC_ARB_PPID_MASK 0xFFF
  95. /* interrupt enable bit */
  96. #define SPMI_PIC_ACC_ENABLE_BIT BIT(0)
  97. #define spec_to_hwirq(slave_id, periph_id, irq_id, apid) \
  98. ((((slave_id) & 0xF) << 28) | \
  99. (((periph_id) & 0xFF) << 20) | \
  100. (((irq_id) & 0x7) << 16) | \
  101. (((apid) & 0x3FF) << 0))
  102. #define hwirq_to_sid(hwirq) (((hwirq) >> 28) & 0xF)
  103. #define hwirq_to_per(hwirq) (((hwirq) >> 20) & 0xFF)
  104. #define hwirq_to_irq(hwirq) (((hwirq) >> 16) & 0x7)
  105. #define hwirq_to_apid(hwirq) (((hwirq) >> 0) & 0x3FF)
  106. struct pmic_arb_ver_ops;
  107. struct apid_data {
  108. u16 ppid;
  109. u8 write_ee;
  110. u8 irq_ee;
  111. };
  112. struct spmi_pmic_arb;
  113. /**
  114. * struct spmi_pmic_arb_bus - SPMI PMIC Arbiter Bus object
  115. *
  116. * @pmic_arb: the SPMI PMIC Arbiter the bus belongs to.
  117. * @domain: irq domain object for PMIC IRQ domain
  118. * @intr: address of the SPMI interrupt control registers.
  119. * @cnfg: address of the PMIC Arbiter configuration registers.
  120. * @spmic: spmi controller registered for this bus
  121. * @lock: lock to synchronize accesses.
  122. * @base_apid: on v7: minimum APID associated with the particular SPMI
  123. * bus instance
  124. * @apid_count: on v5 and v7: number of APIDs associated with the
  125. * particular SPMI bus instance
  126. * @mapping_table: in-memory copy of PPID -> APID mapping table.
  127. * @mapping_table_valid:bitmap containing valid-only periphs
  128. * @ppid_to_apid: in-memory copy of PPID -> APID mapping table.
  129. * @last_apid: Highest value APID in use
  130. * @apid_data: Table of data for all APIDs
  131. * @min_apid: minimum APID (used for bounding IRQ search)
  132. * @max_apid: maximum APID
  133. * @irq: PMIC ARB interrupt.
  134. * @id: unique ID of the bus
  135. */
  136. struct spmi_pmic_arb_bus {
  137. struct spmi_pmic_arb *pmic_arb;
  138. struct irq_domain *domain;
  139. void __iomem *intr;
  140. void __iomem *cnfg;
  141. struct spmi_controller *spmic;
  142. raw_spinlock_t lock;
  143. u16 base_apid;
  144. int apid_count;
  145. u32 *mapping_table;
  146. DECLARE_BITMAP(mapping_table_valid, PMIC_ARB_MAX_PERIPHS);
  147. u16 *ppid_to_apid;
  148. u16 last_apid;
  149. struct apid_data *apid_data;
  150. u16 min_apid;
  151. u16 max_apid;
  152. int irq;
  153. u8 id;
  154. };
  155. /**
  156. * struct spmi_pmic_arb - SPMI PMIC Arbiter object
  157. *
  158. * @rd_base: on v1 "core", on v2 "observer" register base off DT.
  159. * @wr_base: on v1 "core", on v2 "chnls" register base off DT.
  160. * @core: core register base for v2 and above only (see above)
  161. * @core_size: core register base size
  162. * @channel: execution environment channel to use for accesses.
  163. * @ee: the current Execution Environment
  164. * @ver_ops: version dependent operations.
  165. * @max_periphs: Number of elements in apid_data[]
  166. * @buses: per arbiter buses instances
  167. * @buses_available: number of buses registered
  168. */
  169. struct spmi_pmic_arb {
  170. void __iomem *rd_base;
  171. void __iomem *wr_base;
  172. void __iomem *core;
  173. resource_size_t core_size;
  174. u8 channel;
  175. u8 ee;
  176. const struct pmic_arb_ver_ops *ver_ops;
  177. int max_periphs;
  178. struct spmi_pmic_arb_bus *buses[PMIC_ARB_MAX_BUSES];
  179. int buses_available;
  180. };
  181. /**
  182. * struct pmic_arb_ver_ops - version dependent functionality.
  183. *
  184. * @ver_str: version string.
  185. * @get_core_resources: initializes the core, observer and channels
  186. * @init_apid: finds the apid base and count
  187. * @ppid_to_apid: finds the apid for a given ppid.
  188. * @non_data_cmd: on v1 issues an spmi non-data command.
  189. * on v2 no HW support, returns -EOPNOTSUPP.
  190. * @offset: on v1 offset of per-ee channel.
  191. * on v2 offset of per-ee and per-ppid channel.
  192. * @fmt_cmd: formats a GENI/SPMI command.
  193. * @owner_acc_status: on v1 address of PMIC_ARB_SPMI_PIC_OWNERm_ACC_STATUSn
  194. * on v2 address of SPMI_PIC_OWNERm_ACC_STATUSn.
  195. * @acc_enable: on v1 address of PMIC_ARB_SPMI_PIC_ACC_ENABLEn
  196. * on v2 address of SPMI_PIC_ACC_ENABLEn.
  197. * @irq_status: on v1 address of PMIC_ARB_SPMI_PIC_IRQ_STATUSn
  198. * on v2 address of SPMI_PIC_IRQ_STATUSn.
  199. * @irq_clear: on v1 address of PMIC_ARB_SPMI_PIC_IRQ_CLEARn
  200. * on v2 address of SPMI_PIC_IRQ_CLEARn.
  201. * @apid_map_offset: offset of PMIC_ARB_REG_CHNLn
  202. * @apid_owner: on v2 and later address of SPMI_PERIPHn_2OWNER_TABLE_REG
  203. */
  204. struct pmic_arb_ver_ops {
  205. const char *ver_str;
  206. int (*get_core_resources)(struct platform_device *pdev, void __iomem *core);
  207. int (*init_apid)(struct spmi_pmic_arb_bus *bus, int index);
  208. int (*ppid_to_apid)(struct spmi_pmic_arb_bus *bus, u16 ppid);
  209. /* spmi commands (read_cmd, write_cmd, cmd) functionality */
  210. int (*offset)(struct spmi_pmic_arb_bus *bus, u8 sid, u16 addr,
  211. enum pmic_arb_channel ch_type);
  212. u32 (*fmt_cmd)(u8 opc, u8 sid, u16 addr, u8 bc);
  213. int (*non_data_cmd)(struct spmi_controller *ctrl, u8 opc, u8 sid);
  214. /* Interrupts controller functionality (offset of PIC registers) */
  215. void __iomem *(*owner_acc_status)(struct spmi_pmic_arb_bus *bus, u8 m,
  216. u16 n);
  217. void __iomem *(*acc_enable)(struct spmi_pmic_arb_bus *bus, u16 n);
  218. void __iomem *(*irq_status)(struct spmi_pmic_arb_bus *bus, u16 n);
  219. void __iomem *(*irq_clear)(struct spmi_pmic_arb_bus *bus, u16 n);
  220. u32 (*apid_map_offset)(u16 n);
  221. void __iomem *(*apid_owner)(struct spmi_pmic_arb_bus *bus, u16 n);
  222. };
  223. static inline void pmic_arb_base_write(struct spmi_pmic_arb *pmic_arb,
  224. u32 offset, u32 val)
  225. {
  226. writel_relaxed(val, pmic_arb->wr_base + offset);
  227. }
  228. static inline void pmic_arb_set_rd_cmd(struct spmi_pmic_arb *pmic_arb,
  229. u32 offset, u32 val)
  230. {
  231. writel_relaxed(val, pmic_arb->rd_base + offset);
  232. }
  233. /**
  234. * pmic_arb_read_data: reads pmic-arb's register and copy 1..4 bytes to buf
  235. * @pmic_arb: the SPMI PMIC arbiter
  236. * @bc: byte count -1. range: 0..3
  237. * @reg: register's address
  238. * @buf: output parameter, length must be bc + 1
  239. */
  240. static void
  241. pmic_arb_read_data(struct spmi_pmic_arb *pmic_arb, u8 *buf, u32 reg, u8 bc)
  242. {
  243. u32 data = __raw_readl(pmic_arb->rd_base + reg);
  244. memcpy(buf, &data, (bc & 3) + 1);
  245. }
  246. /**
  247. * pmic_arb_write_data: write 1..4 bytes from buf to pmic-arb's register
  248. * @pmic_arb: the SPMI PMIC arbiter
  249. * @bc: byte-count -1. range: 0..3.
  250. * @reg: register's address.
  251. * @buf: buffer to write. length must be bc + 1.
  252. */
  253. static void pmic_arb_write_data(struct spmi_pmic_arb *pmic_arb, const u8 *buf,
  254. u32 reg, u8 bc)
  255. {
  256. u32 data = 0;
  257. memcpy(&data, buf, (bc & 3) + 1);
  258. __raw_writel(data, pmic_arb->wr_base + reg);
  259. }
  260. static int pmic_arb_wait_for_done(struct spmi_controller *ctrl,
  261. void __iomem *base, u8 sid, u16 addr,
  262. enum pmic_arb_channel ch_type)
  263. {
  264. struct spmi_pmic_arb_bus *bus = spmi_controller_get_drvdata(ctrl);
  265. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  266. u32 status = 0;
  267. u32 timeout = PMIC_ARB_TIMEOUT_US;
  268. u32 offset;
  269. int rc;
  270. rc = pmic_arb->ver_ops->offset(bus, sid, addr, ch_type);
  271. if (rc < 0)
  272. return rc;
  273. offset = rc;
  274. offset += PMIC_ARB_STATUS;
  275. while (timeout--) {
  276. status = readl_relaxed(base + offset);
  277. if (status & PMIC_ARB_STATUS_DONE) {
  278. if (status & PMIC_ARB_STATUS_DENIED) {
  279. dev_err(&ctrl->dev, "%s: %#x %#x: transaction denied (%#x)\n",
  280. __func__, sid, addr, status);
  281. return -EPERM;
  282. }
  283. if (status & PMIC_ARB_STATUS_FAILURE) {
  284. dev_err(&ctrl->dev, "%s: %#x %#x: transaction failed (%#x) reg: 0x%x\n",
  285. __func__, sid, addr, status, offset);
  286. WARN_ON(1);
  287. return -EIO;
  288. }
  289. if (status & PMIC_ARB_STATUS_DROPPED) {
  290. dev_err(&ctrl->dev, "%s: %#x %#x: transaction dropped (%#x)\n",
  291. __func__, sid, addr, status);
  292. return -EIO;
  293. }
  294. return 0;
  295. }
  296. udelay(1);
  297. }
  298. dev_err(&ctrl->dev, "%s: %#x %#x %#x: timeout, status %#x\n",
  299. __func__, bus->id, sid, addr, status);
  300. return -ETIMEDOUT;
  301. }
  302. static int
  303. pmic_arb_non_data_cmd_v1(struct spmi_controller *ctrl, u8 opc, u8 sid)
  304. {
  305. struct spmi_pmic_arb_bus *bus = spmi_controller_get_drvdata(ctrl);
  306. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  307. unsigned long flags;
  308. u32 cmd;
  309. int rc;
  310. u32 offset;
  311. rc = pmic_arb->ver_ops->offset(bus, sid, 0, PMIC_ARB_CHANNEL_RW);
  312. if (rc < 0)
  313. return rc;
  314. offset = rc;
  315. cmd = ((opc | 0x40) << 27) | ((sid & 0xf) << 20);
  316. raw_spin_lock_irqsave(&bus->lock, flags);
  317. pmic_arb_base_write(pmic_arb, offset + PMIC_ARB_CMD, cmd);
  318. rc = pmic_arb_wait_for_done(ctrl, pmic_arb->wr_base, sid, 0,
  319. PMIC_ARB_CHANNEL_RW);
  320. raw_spin_unlock_irqrestore(&bus->lock, flags);
  321. return rc;
  322. }
  323. static int
  324. pmic_arb_non_data_cmd_v2(struct spmi_controller *ctrl, u8 opc, u8 sid)
  325. {
  326. return -EOPNOTSUPP;
  327. }
  328. /* Non-data command */
  329. static int pmic_arb_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid)
  330. {
  331. struct spmi_pmic_arb *pmic_arb = spmi_controller_get_drvdata(ctrl);
  332. dev_dbg(&ctrl->dev, "cmd op:0x%x sid:%d\n", opc, sid);
  333. /* Check for valid non-data command */
  334. if (opc < SPMI_CMD_RESET || opc > SPMI_CMD_WAKEUP)
  335. return -EINVAL;
  336. return pmic_arb->ver_ops->non_data_cmd(ctrl, opc, sid);
  337. }
  338. static int pmic_arb_fmt_read_cmd(struct spmi_pmic_arb_bus *bus, u8 opc, u8 sid,
  339. u16 addr, size_t len, u32 *cmd, u32 *offset)
  340. {
  341. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  342. u8 bc = len - 1;
  343. int rc;
  344. rc = pmic_arb->ver_ops->offset(bus, sid, addr,
  345. PMIC_ARB_CHANNEL_OBS);
  346. if (rc < 0)
  347. return rc;
  348. *offset = rc;
  349. if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
  350. dev_err(&bus->spmic->dev, "pmic-arb supports 1..%d bytes per trans, but:%zu requested\n",
  351. PMIC_ARB_MAX_TRANS_BYTES, len);
  352. return -EINVAL;
  353. }
  354. /* Check the opcode */
  355. if (opc >= 0x60 && opc <= 0x7F)
  356. opc = PMIC_ARB_OP_READ;
  357. else if (opc >= 0x20 && opc <= 0x2F)
  358. opc = PMIC_ARB_OP_EXT_READ;
  359. else if (opc >= 0x38 && opc <= 0x3F)
  360. opc = PMIC_ARB_OP_EXT_READL;
  361. else
  362. return -EINVAL;
  363. *cmd = pmic_arb->ver_ops->fmt_cmd(opc, sid, addr, bc);
  364. return 0;
  365. }
  366. static int pmic_arb_read_cmd_unlocked(struct spmi_controller *ctrl, u32 cmd,
  367. u32 offset, u8 sid, u16 addr, u8 *buf,
  368. size_t len)
  369. {
  370. struct spmi_pmic_arb_bus *bus = spmi_controller_get_drvdata(ctrl);
  371. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  372. u8 bc = len - 1;
  373. int rc;
  374. pmic_arb_set_rd_cmd(pmic_arb, offset + PMIC_ARB_CMD, cmd);
  375. rc = pmic_arb_wait_for_done(ctrl, pmic_arb->rd_base, sid, addr,
  376. PMIC_ARB_CHANNEL_OBS);
  377. if (rc)
  378. return rc;
  379. pmic_arb_read_data(pmic_arb, buf, offset + PMIC_ARB_RDATA0,
  380. min_t(u8, bc, 3));
  381. if (bc > 3)
  382. pmic_arb_read_data(pmic_arb, buf + 4, offset + PMIC_ARB_RDATA1,
  383. bc - 4);
  384. return 0;
  385. }
  386. static int pmic_arb_read_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid,
  387. u16 addr, u8 *buf, size_t len)
  388. {
  389. struct spmi_pmic_arb_bus *bus = spmi_controller_get_drvdata(ctrl);
  390. unsigned long flags;
  391. u32 cmd, offset;
  392. int rc;
  393. rc = pmic_arb_fmt_read_cmd(bus, opc, sid, addr, len, &cmd,
  394. &offset);
  395. if (rc)
  396. return rc;
  397. raw_spin_lock_irqsave(&bus->lock, flags);
  398. rc = pmic_arb_read_cmd_unlocked(ctrl, cmd, offset, sid, addr, buf, len);
  399. raw_spin_unlock_irqrestore(&bus->lock, flags);
  400. return rc;
  401. }
  402. static int pmic_arb_fmt_write_cmd(struct spmi_pmic_arb_bus *bus, u8 opc,
  403. u8 sid, u16 addr, size_t len, u32 *cmd,
  404. u32 *offset)
  405. {
  406. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  407. u8 bc = len - 1;
  408. int rc;
  409. rc = pmic_arb->ver_ops->offset(bus, sid, addr,
  410. PMIC_ARB_CHANNEL_RW);
  411. if (rc < 0)
  412. return rc;
  413. *offset = rc;
  414. if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
  415. dev_err(&bus->spmic->dev, "pmic-arb supports 1..%d bytes per trans, but:%zu requested\n",
  416. PMIC_ARB_MAX_TRANS_BYTES, len);
  417. return -EINVAL;
  418. }
  419. /* Check the opcode */
  420. if (opc >= 0x40 && opc <= 0x5F)
  421. opc = PMIC_ARB_OP_WRITE;
  422. else if (opc <= 0x0F)
  423. opc = PMIC_ARB_OP_EXT_WRITE;
  424. else if (opc >= 0x30 && opc <= 0x37)
  425. opc = PMIC_ARB_OP_EXT_WRITEL;
  426. else if (opc >= 0x80)
  427. opc = PMIC_ARB_OP_ZERO_WRITE;
  428. else
  429. return -EINVAL;
  430. *cmd = pmic_arb->ver_ops->fmt_cmd(opc, sid, addr, bc);
  431. return 0;
  432. }
  433. static int pmic_arb_write_cmd_unlocked(struct spmi_controller *ctrl, u32 cmd,
  434. u32 offset, u8 sid, u16 addr,
  435. const u8 *buf, size_t len)
  436. {
  437. struct spmi_pmic_arb_bus *bus = spmi_controller_get_drvdata(ctrl);
  438. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  439. u8 bc = len - 1;
  440. /* Write data to FIFOs */
  441. pmic_arb_write_data(pmic_arb, buf, offset + PMIC_ARB_WDATA0,
  442. min_t(u8, bc, 3));
  443. if (bc > 3)
  444. pmic_arb_write_data(pmic_arb, buf + 4, offset + PMIC_ARB_WDATA1,
  445. bc - 4);
  446. /* Start the transaction */
  447. pmic_arb_base_write(pmic_arb, offset + PMIC_ARB_CMD, cmd);
  448. return pmic_arb_wait_for_done(ctrl, pmic_arb->wr_base, sid, addr,
  449. PMIC_ARB_CHANNEL_RW);
  450. }
  451. static int pmic_arb_write_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid,
  452. u16 addr, const u8 *buf, size_t len)
  453. {
  454. struct spmi_pmic_arb_bus *bus = spmi_controller_get_drvdata(ctrl);
  455. unsigned long flags;
  456. u32 cmd, offset;
  457. int rc;
  458. rc = pmic_arb_fmt_write_cmd(bus, opc, sid, addr, len, &cmd,
  459. &offset);
  460. if (rc)
  461. return rc;
  462. raw_spin_lock_irqsave(&bus->lock, flags);
  463. rc = pmic_arb_write_cmd_unlocked(ctrl, cmd, offset, sid, addr, buf,
  464. len);
  465. raw_spin_unlock_irqrestore(&bus->lock, flags);
  466. return rc;
  467. }
  468. static int pmic_arb_masked_write(struct spmi_controller *ctrl, u8 sid, u16 addr,
  469. const u8 *buf, const u8 *mask, size_t len)
  470. {
  471. struct spmi_pmic_arb_bus *bus = spmi_controller_get_drvdata(ctrl);
  472. u32 read_cmd, read_offset, write_cmd, write_offset;
  473. u8 temp[PMIC_ARB_MAX_TRANS_BYTES];
  474. unsigned long flags;
  475. int rc, i;
  476. rc = pmic_arb_fmt_read_cmd(bus, SPMI_CMD_EXT_READL, sid, addr, len,
  477. &read_cmd, &read_offset);
  478. if (rc)
  479. return rc;
  480. rc = pmic_arb_fmt_write_cmd(bus, SPMI_CMD_EXT_WRITEL, sid, addr,
  481. len, &write_cmd, &write_offset);
  482. if (rc)
  483. return rc;
  484. raw_spin_lock_irqsave(&bus->lock, flags);
  485. rc = pmic_arb_read_cmd_unlocked(ctrl, read_cmd, read_offset, sid, addr,
  486. temp, len);
  487. if (rc)
  488. goto done;
  489. for (i = 0; i < len; i++)
  490. temp[i] = (temp[i] & ~mask[i]) | (buf[i] & mask[i]);
  491. rc = pmic_arb_write_cmd_unlocked(ctrl, write_cmd, write_offset, sid,
  492. addr, temp, len);
  493. done:
  494. raw_spin_unlock_irqrestore(&bus->lock, flags);
  495. return rc;
  496. }
  497. enum qpnpint_regs {
  498. QPNPINT_REG_RT_STS = 0x10,
  499. QPNPINT_REG_SET_TYPE = 0x11,
  500. QPNPINT_REG_POLARITY_HIGH = 0x12,
  501. QPNPINT_REG_POLARITY_LOW = 0x13,
  502. QPNPINT_REG_LATCHED_CLR = 0x14,
  503. QPNPINT_REG_EN_SET = 0x15,
  504. QPNPINT_REG_EN_CLR = 0x16,
  505. QPNPINT_REG_LATCHED_STS = 0x18,
  506. };
  507. struct spmi_pmic_arb_qpnpint_type {
  508. u8 type; /* 1 -> edge */
  509. u8 polarity_high;
  510. u8 polarity_low;
  511. } __packed;
  512. /* Simplified accessor functions for irqchip callbacks */
  513. static void qpnpint_spmi_write(struct irq_data *d, u8 reg, void *buf,
  514. size_t len)
  515. {
  516. struct spmi_pmic_arb_bus *bus = irq_data_get_irq_chip_data(d);
  517. u8 sid = hwirq_to_sid(d->hwirq);
  518. u8 per = hwirq_to_per(d->hwirq);
  519. if (pmic_arb_write_cmd(bus->spmic, SPMI_CMD_EXT_WRITEL, sid,
  520. (per << 8) + reg, buf, len))
  521. dev_err_ratelimited(&bus->spmic->dev, "failed irqchip transaction on %x\n",
  522. d->irq);
  523. }
  524. static void qpnpint_spmi_read(struct irq_data *d, u8 reg, void *buf, size_t len)
  525. {
  526. struct spmi_pmic_arb_bus *bus = irq_data_get_irq_chip_data(d);
  527. u8 sid = hwirq_to_sid(d->hwirq);
  528. u8 per = hwirq_to_per(d->hwirq);
  529. if (pmic_arb_read_cmd(bus->spmic, SPMI_CMD_EXT_READL, sid,
  530. (per << 8) + reg, buf, len))
  531. dev_err_ratelimited(&bus->spmic->dev, "failed irqchip transaction on %x\n",
  532. d->irq);
  533. }
  534. static int qpnpint_spmi_masked_write(struct irq_data *d, u8 reg,
  535. const void *buf, const void *mask,
  536. size_t len)
  537. {
  538. struct spmi_pmic_arb_bus *bus = irq_data_get_irq_chip_data(d);
  539. u8 sid = hwirq_to_sid(d->hwirq);
  540. u8 per = hwirq_to_per(d->hwirq);
  541. int rc;
  542. rc = pmic_arb_masked_write(bus->spmic, sid, (per << 8) + reg, buf,
  543. mask, len);
  544. if (rc)
  545. dev_err_ratelimited(&bus->spmic->dev, "failed irqchip transaction on %x rc=%d\n",
  546. d->irq, rc);
  547. return rc;
  548. }
  549. static void cleanup_irq(struct spmi_pmic_arb_bus *bus, u16 apid, int id)
  550. {
  551. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  552. u16 ppid = bus->apid_data[apid].ppid;
  553. u8 sid = ppid >> 8;
  554. u8 per = ppid & 0xFF;
  555. u8 irq_mask = BIT(id);
  556. dev_err_ratelimited(&bus->spmic->dev, "%s apid=%d sid=0x%x per=0x%x irq=%d\n",
  557. __func__, apid, sid, per, id);
  558. writel_relaxed(irq_mask, pmic_arb->ver_ops->irq_clear(bus, apid));
  559. }
  560. static int periph_interrupt(struct spmi_pmic_arb_bus *bus, u16 apid)
  561. {
  562. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  563. unsigned int irq;
  564. u32 status, id;
  565. int handled = 0;
  566. u8 sid = (bus->apid_data[apid].ppid >> 8) & 0xF;
  567. u8 per = bus->apid_data[apid].ppid & 0xFF;
  568. status = readl_relaxed(pmic_arb->ver_ops->irq_status(bus, apid));
  569. while (status) {
  570. id = ffs(status) - 1;
  571. status &= ~BIT(id);
  572. irq = irq_find_mapping(bus->domain,
  573. spec_to_hwirq(sid, per, id, apid));
  574. if (irq == 0) {
  575. cleanup_irq(bus, apid, id);
  576. continue;
  577. }
  578. generic_handle_irq(irq);
  579. handled++;
  580. }
  581. return handled;
  582. }
  583. static void pmic_arb_chained_irq(struct irq_desc *desc)
  584. {
  585. struct spmi_pmic_arb_bus *bus = irq_desc_get_handler_data(desc);
  586. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  587. const struct pmic_arb_ver_ops *ver_ops = pmic_arb->ver_ops;
  588. struct irq_chip *chip = irq_desc_get_chip(desc);
  589. int first = bus->min_apid;
  590. int last = bus->max_apid;
  591. /*
  592. * acc_offset will be non-zero for the secondary SPMI bus instance on
  593. * v7 controllers.
  594. */
  595. int acc_offset = bus->base_apid >> 5;
  596. u8 ee = pmic_arb->ee;
  597. u32 status, enable, handled = 0;
  598. int i, id, apid;
  599. /* status based dispatch */
  600. bool acc_valid = false;
  601. u32 irq_status = 0;
  602. chained_irq_enter(chip, desc);
  603. for (i = first >> 5; i <= last >> 5; ++i) {
  604. status = readl_relaxed(ver_ops->owner_acc_status(bus, ee, i - acc_offset));
  605. if (status)
  606. acc_valid = true;
  607. while (status) {
  608. id = ffs(status) - 1;
  609. status &= ~BIT(id);
  610. apid = id + i * 32;
  611. if (apid < first || apid > last) {
  612. WARN_ONCE(true, "spurious spmi irq received for apid=%d\n",
  613. apid);
  614. continue;
  615. }
  616. enable = readl_relaxed(
  617. ver_ops->acc_enable(bus, apid));
  618. if (enable & SPMI_PIC_ACC_ENABLE_BIT)
  619. if (periph_interrupt(bus, apid) != 0)
  620. handled++;
  621. }
  622. }
  623. /* ACC_STATUS is empty but IRQ fired check IRQ_STATUS */
  624. if (!acc_valid) {
  625. for (i = first; i <= last; i++) {
  626. /* skip if APPS is not irq owner */
  627. if (bus->apid_data[i].irq_ee != pmic_arb->ee)
  628. continue;
  629. irq_status = readl_relaxed(
  630. ver_ops->irq_status(bus, i));
  631. if (irq_status) {
  632. enable = readl_relaxed(
  633. ver_ops->acc_enable(bus, i));
  634. if (enable & SPMI_PIC_ACC_ENABLE_BIT) {
  635. dev_dbg(&bus->spmic->dev,
  636. "Dispatching IRQ for apid=%d status=%x\n",
  637. i, irq_status);
  638. if (periph_interrupt(bus, i) != 0)
  639. handled++;
  640. }
  641. }
  642. }
  643. }
  644. if (handled == 0)
  645. handle_bad_irq(desc);
  646. chained_irq_exit(chip, desc);
  647. }
  648. static void qpnpint_irq_ack(struct irq_data *d)
  649. {
  650. struct spmi_pmic_arb_bus *bus = irq_data_get_irq_chip_data(d);
  651. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  652. u8 irq = hwirq_to_irq(d->hwirq);
  653. u16 apid = hwirq_to_apid(d->hwirq);
  654. u8 data;
  655. writel_relaxed(BIT(irq), pmic_arb->ver_ops->irq_clear(bus, apid));
  656. data = BIT(irq);
  657. qpnpint_spmi_write(d, QPNPINT_REG_LATCHED_CLR, &data, 1);
  658. }
  659. static void qpnpint_irq_mask(struct irq_data *d)
  660. {
  661. u8 irq = hwirq_to_irq(d->hwirq);
  662. u8 data = BIT(irq);
  663. qpnpint_spmi_write(d, QPNPINT_REG_EN_CLR, &data, 1);
  664. }
  665. static void qpnpint_irq_unmask(struct irq_data *d)
  666. {
  667. struct spmi_pmic_arb_bus *bus = irq_data_get_irq_chip_data(d);
  668. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  669. const struct pmic_arb_ver_ops *ver_ops = pmic_arb->ver_ops;
  670. u8 irq = hwirq_to_irq(d->hwirq);
  671. u16 apid = hwirq_to_apid(d->hwirq);
  672. u8 buf[2];
  673. writel_relaxed(SPMI_PIC_ACC_ENABLE_BIT,
  674. ver_ops->acc_enable(bus, apid));
  675. qpnpint_spmi_read(d, QPNPINT_REG_EN_SET, &buf[0], 1);
  676. if (!(buf[0] & BIT(irq))) {
  677. /*
  678. * Since the interrupt is currently disabled, write to both the
  679. * LATCHED_CLR and EN_SET registers so that a spurious interrupt
  680. * cannot be triggered when the interrupt is enabled
  681. */
  682. buf[0] = BIT(irq);
  683. buf[1] = BIT(irq);
  684. qpnpint_spmi_write(d, QPNPINT_REG_LATCHED_CLR, &buf, 2);
  685. }
  686. }
  687. static int qpnpint_irq_set_type(struct irq_data *d, unsigned int flow_type)
  688. {
  689. struct spmi_pmic_arb_qpnpint_type type = {0};
  690. struct spmi_pmic_arb_qpnpint_type mask;
  691. irq_flow_handler_t flow_handler;
  692. u8 irq_bit = BIT(hwirq_to_irq(d->hwirq));
  693. int rc;
  694. if (flow_type & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING)) {
  695. type.type = irq_bit;
  696. if (flow_type & IRQF_TRIGGER_RISING)
  697. type.polarity_high = irq_bit;
  698. if (flow_type & IRQF_TRIGGER_FALLING)
  699. type.polarity_low = irq_bit;
  700. flow_handler = handle_edge_irq;
  701. } else {
  702. if ((flow_type & (IRQF_TRIGGER_HIGH)) &&
  703. (flow_type & (IRQF_TRIGGER_LOW)))
  704. return -EINVAL;
  705. if (flow_type & IRQF_TRIGGER_HIGH)
  706. type.polarity_high = irq_bit;
  707. else
  708. type.polarity_low = irq_bit;
  709. flow_handler = handle_level_irq;
  710. }
  711. mask.type = irq_bit;
  712. mask.polarity_high = irq_bit;
  713. mask.polarity_low = irq_bit;
  714. rc = qpnpint_spmi_masked_write(d, QPNPINT_REG_SET_TYPE, &type, &mask,
  715. sizeof(type));
  716. irq_set_handler_locked(d, flow_handler);
  717. return rc;
  718. }
  719. static int qpnpint_irq_set_wake(struct irq_data *d, unsigned int on)
  720. {
  721. struct spmi_pmic_arb_bus *bus = irq_data_get_irq_chip_data(d);
  722. return irq_set_irq_wake(bus->irq, on);
  723. }
  724. static int qpnpint_get_irqchip_state(struct irq_data *d,
  725. enum irqchip_irq_state which,
  726. bool *state)
  727. {
  728. u8 irq = hwirq_to_irq(d->hwirq);
  729. u8 status = 0;
  730. if (which != IRQCHIP_STATE_LINE_LEVEL)
  731. return -EINVAL;
  732. qpnpint_spmi_read(d, QPNPINT_REG_RT_STS, &status, 1);
  733. *state = !!(status & BIT(irq));
  734. return 0;
  735. }
  736. static int qpnpint_irq_domain_activate(struct irq_domain *domain,
  737. struct irq_data *d, bool reserve)
  738. {
  739. struct spmi_pmic_arb_bus *bus = irq_data_get_irq_chip_data(d);
  740. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  741. u16 periph = hwirq_to_per(d->hwirq);
  742. u16 apid = hwirq_to_apid(d->hwirq);
  743. u16 sid = hwirq_to_sid(d->hwirq);
  744. u16 irq = hwirq_to_irq(d->hwirq);
  745. u8 buf;
  746. if (bus->apid_data[apid].irq_ee != pmic_arb->ee) {
  747. dev_err(&bus->spmic->dev, "failed to xlate sid = %#x, periph = %#x, irq = %u: ee=%u but owner=%u\n",
  748. sid, periph, irq, pmic_arb->ee,
  749. bus->apid_data[apid].irq_ee);
  750. return -ENODEV;
  751. }
  752. buf = BIT(irq);
  753. qpnpint_spmi_write(d, QPNPINT_REG_EN_CLR, &buf, 1);
  754. qpnpint_spmi_write(d, QPNPINT_REG_LATCHED_CLR, &buf, 1);
  755. return 0;
  756. }
  757. static struct irq_chip pmic_arb_irqchip = {
  758. .name = "pmic_arb",
  759. .irq_ack = qpnpint_irq_ack,
  760. .irq_mask = qpnpint_irq_mask,
  761. .irq_unmask = qpnpint_irq_unmask,
  762. .irq_set_type = qpnpint_irq_set_type,
  763. .irq_set_wake = qpnpint_irq_set_wake,
  764. .irq_get_irqchip_state = qpnpint_get_irqchip_state,
  765. .flags = IRQCHIP_MASK_ON_SUSPEND,
  766. };
  767. static int qpnpint_irq_domain_translate(struct irq_domain *d,
  768. struct irq_fwspec *fwspec,
  769. unsigned long *out_hwirq,
  770. unsigned int *out_type)
  771. {
  772. struct spmi_pmic_arb_bus *bus = d->host_data;
  773. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  774. u32 *intspec = fwspec->param;
  775. u16 apid, ppid;
  776. int rc;
  777. dev_dbg(&bus->spmic->dev, "intspec[0] 0x%1x intspec[1] 0x%02x intspec[2] 0x%02x\n",
  778. intspec[0], intspec[1], intspec[2]);
  779. if (irq_domain_get_of_node(d) != bus->spmic->dev.of_node)
  780. return -EINVAL;
  781. if (fwspec->param_count != 4)
  782. return -EINVAL;
  783. if (intspec[0] > 0xF || intspec[1] > 0xFF || intspec[2] > 0x7)
  784. return -EINVAL;
  785. ppid = intspec[0] << 8 | intspec[1];
  786. rc = pmic_arb->ver_ops->ppid_to_apid(bus, ppid);
  787. if (rc < 0) {
  788. dev_err(&bus->spmic->dev, "failed to xlate sid = %#x, periph = %#x, irq = %u rc = %d\n",
  789. intspec[0], intspec[1], intspec[2], rc);
  790. return rc;
  791. }
  792. apid = rc;
  793. /* Keep track of {max,min}_apid for bounding search during interrupt */
  794. if (apid > bus->max_apid)
  795. bus->max_apid = apid;
  796. if (apid < bus->min_apid)
  797. bus->min_apid = apid;
  798. *out_hwirq = spec_to_hwirq(intspec[0], intspec[1], intspec[2], apid);
  799. *out_type = intspec[3] & IRQ_TYPE_SENSE_MASK;
  800. dev_dbg(&bus->spmic->dev, "out_hwirq = %lu\n", *out_hwirq);
  801. return 0;
  802. }
  803. static struct lock_class_key qpnpint_irq_lock_class, qpnpint_irq_request_class;
  804. static void qpnpint_irq_domain_map(struct spmi_pmic_arb_bus *bus,
  805. struct irq_domain *domain, unsigned int virq,
  806. irq_hw_number_t hwirq, unsigned int type)
  807. {
  808. irq_flow_handler_t handler;
  809. dev_dbg(&bus->spmic->dev, "virq = %u, hwirq = %lu, type = %u\n",
  810. virq, hwirq, type);
  811. if (type & IRQ_TYPE_EDGE_BOTH)
  812. handler = handle_edge_irq;
  813. else
  814. handler = handle_level_irq;
  815. irq_set_lockdep_class(virq, &qpnpint_irq_lock_class,
  816. &qpnpint_irq_request_class);
  817. irq_domain_set_info(domain, virq, hwirq, &pmic_arb_irqchip, bus,
  818. handler, NULL, NULL);
  819. }
  820. static int qpnpint_irq_domain_alloc(struct irq_domain *domain,
  821. unsigned int virq, unsigned int nr_irqs,
  822. void *data)
  823. {
  824. struct spmi_pmic_arb_bus *bus = domain->host_data;
  825. struct irq_fwspec *fwspec = data;
  826. irq_hw_number_t hwirq;
  827. unsigned int type;
  828. int ret, i;
  829. ret = qpnpint_irq_domain_translate(domain, fwspec, &hwirq, &type);
  830. if (ret)
  831. return ret;
  832. for (i = 0; i < nr_irqs; i++)
  833. qpnpint_irq_domain_map(bus, domain, virq + i, hwirq + i,
  834. type);
  835. return 0;
  836. }
  837. static int pmic_arb_init_apid_min_max(struct spmi_pmic_arb_bus *bus)
  838. {
  839. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  840. /*
  841. * Initialize max_apid/min_apid to the opposite bounds, during
  842. * the irq domain translation, we are sure to update these
  843. */
  844. bus->max_apid = 0;
  845. bus->min_apid = pmic_arb->max_periphs - 1;
  846. return 0;
  847. }
  848. static int pmic_arb_get_core_resources_v1(struct platform_device *pdev,
  849. void __iomem *core)
  850. {
  851. struct spmi_pmic_arb *pmic_arb = platform_get_drvdata(pdev);
  852. pmic_arb->wr_base = core;
  853. pmic_arb->rd_base = core;
  854. pmic_arb->max_periphs = PMIC_ARB_MAX_PERIPHS;
  855. return 0;
  856. }
  857. static int pmic_arb_init_apid_v1(struct spmi_pmic_arb_bus *bus, int index)
  858. {
  859. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  860. u32 *mapping_table;
  861. if (index) {
  862. dev_err(&bus->spmic->dev, "Unsupported buses count %d detected\n",
  863. index);
  864. return -EINVAL;
  865. }
  866. mapping_table = devm_kcalloc(&bus->spmic->dev, pmic_arb->max_periphs,
  867. sizeof(*mapping_table), GFP_KERNEL);
  868. if (!mapping_table)
  869. return -ENOMEM;
  870. bus->mapping_table = mapping_table;
  871. return pmic_arb_init_apid_min_max(bus);
  872. }
  873. static int pmic_arb_ppid_to_apid_v1(struct spmi_pmic_arb_bus *bus, u16 ppid)
  874. {
  875. u32 *mapping_table = bus->mapping_table;
  876. int index = 0, i;
  877. u16 apid_valid;
  878. u16 apid;
  879. u32 data;
  880. apid_valid = bus->ppid_to_apid[ppid];
  881. if (apid_valid & PMIC_ARB_APID_VALID) {
  882. apid = apid_valid & ~PMIC_ARB_APID_VALID;
  883. return apid;
  884. }
  885. for (i = 0; i < SPMI_MAPPING_TABLE_TREE_DEPTH; ++i) {
  886. if (!test_and_set_bit(index, bus->mapping_table_valid))
  887. mapping_table[index] = readl_relaxed(bus->cnfg +
  888. SPMI_MAPPING_TABLE_REG(index));
  889. data = mapping_table[index];
  890. if (ppid & BIT(SPMI_MAPPING_BIT_INDEX(data))) {
  891. if (SPMI_MAPPING_BIT_IS_1_FLAG(data)) {
  892. index = SPMI_MAPPING_BIT_IS_1_RESULT(data);
  893. } else {
  894. apid = SPMI_MAPPING_BIT_IS_1_RESULT(data);
  895. bus->ppid_to_apid[ppid]
  896. = apid | PMIC_ARB_APID_VALID;
  897. bus->apid_data[apid].ppid = ppid;
  898. return apid;
  899. }
  900. } else {
  901. if (SPMI_MAPPING_BIT_IS_0_FLAG(data)) {
  902. index = SPMI_MAPPING_BIT_IS_0_RESULT(data);
  903. } else {
  904. apid = SPMI_MAPPING_BIT_IS_0_RESULT(data);
  905. bus->ppid_to_apid[ppid]
  906. = apid | PMIC_ARB_APID_VALID;
  907. bus->apid_data[apid].ppid = ppid;
  908. return apid;
  909. }
  910. }
  911. }
  912. return -ENODEV;
  913. }
  914. /* v1 offset per ee */
  915. static int pmic_arb_offset_v1(struct spmi_pmic_arb_bus *bus, u8 sid, u16 addr,
  916. enum pmic_arb_channel ch_type)
  917. {
  918. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  919. return 0x800 + 0x80 * pmic_arb->channel;
  920. }
  921. static u16 pmic_arb_find_apid(struct spmi_pmic_arb_bus *bus, u16 ppid)
  922. {
  923. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  924. struct apid_data *apidd = &bus->apid_data[bus->last_apid];
  925. u32 regval, offset;
  926. u16 id, apid;
  927. for (apid = bus->last_apid; ; apid++, apidd++) {
  928. offset = pmic_arb->ver_ops->apid_map_offset(apid);
  929. if (offset >= pmic_arb->core_size)
  930. break;
  931. regval = readl_relaxed(pmic_arb->ver_ops->apid_owner(bus,
  932. apid));
  933. apidd->irq_ee = SPMI_OWNERSHIP_PERIPH2OWNER(regval);
  934. apidd->write_ee = apidd->irq_ee;
  935. regval = readl_relaxed(pmic_arb->core + offset);
  936. if (!regval)
  937. continue;
  938. id = (regval >> 8) & PMIC_ARB_PPID_MASK;
  939. bus->ppid_to_apid[id] = apid | PMIC_ARB_APID_VALID;
  940. apidd->ppid = id;
  941. if (id == ppid) {
  942. apid |= PMIC_ARB_APID_VALID;
  943. break;
  944. }
  945. }
  946. bus->last_apid = apid & ~PMIC_ARB_APID_VALID;
  947. return apid;
  948. }
  949. static int pmic_arb_get_obsrvr_chnls_v2(struct platform_device *pdev)
  950. {
  951. struct spmi_pmic_arb *pmic_arb = platform_get_drvdata(pdev);
  952. pmic_arb->rd_base = devm_platform_ioremap_resource_byname(pdev, "obsrvr");
  953. if (IS_ERR(pmic_arb->rd_base))
  954. return PTR_ERR(pmic_arb->rd_base);
  955. pmic_arb->wr_base = devm_platform_ioremap_resource_byname(pdev, "chnls");
  956. if (IS_ERR(pmic_arb->wr_base))
  957. return PTR_ERR(pmic_arb->wr_base);
  958. return 0;
  959. }
  960. static int pmic_arb_get_core_resources_v2(struct platform_device *pdev,
  961. void __iomem *core)
  962. {
  963. struct spmi_pmic_arb *pmic_arb = platform_get_drvdata(pdev);
  964. pmic_arb->core = core;
  965. pmic_arb->max_periphs = PMIC_ARB_MAX_PERIPHS;
  966. return pmic_arb_get_obsrvr_chnls_v2(pdev);
  967. }
  968. static int pmic_arb_ppid_to_apid_v2(struct spmi_pmic_arb_bus *bus, u16 ppid)
  969. {
  970. u16 apid_valid;
  971. apid_valid = bus->ppid_to_apid[ppid];
  972. if (!(apid_valid & PMIC_ARB_APID_VALID))
  973. apid_valid = pmic_arb_find_apid(bus, ppid);
  974. if (!(apid_valid & PMIC_ARB_APID_VALID))
  975. return -ENODEV;
  976. return apid_valid & ~PMIC_ARB_APID_VALID;
  977. }
  978. static int pmic_arb_read_apid_map_v5(struct spmi_pmic_arb_bus *bus)
  979. {
  980. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  981. struct apid_data *apidd;
  982. struct apid_data *prev_apidd;
  983. u16 i, apid, ppid, apid_max;
  984. bool valid, is_irq_ee;
  985. u32 regval, offset;
  986. /*
  987. * In order to allow multiple EEs to write to a single PPID in arbiter
  988. * version 5 and 7, there is more than one APID mapped to each PPID.
  989. * The owner field for each of these mappings specifies the EE which is
  990. * allowed to write to the APID. The owner of the last (highest) APID
  991. * which has the IRQ owner bit set for a given PPID will receive
  992. * interrupts from the PPID.
  993. *
  994. * In arbiter version 7, the APID numbering space is divided between
  995. * the primary bus (0) and secondary bus (1) such that:
  996. * APID = 0 to N-1 are assigned to the primary bus
  997. * APID = N to N+M-1 are assigned to the secondary bus
  998. * where N = number of APIDs supported by the primary bus and
  999. * M = number of APIDs supported by the secondary bus
  1000. */
  1001. apidd = &bus->apid_data[bus->base_apid];
  1002. apid_max = bus->base_apid + bus->apid_count;
  1003. for (i = bus->base_apid; i < apid_max; i++, apidd++) {
  1004. offset = pmic_arb->ver_ops->apid_map_offset(i);
  1005. if (offset >= pmic_arb->core_size)
  1006. break;
  1007. regval = readl_relaxed(pmic_arb->core + offset);
  1008. if (!regval)
  1009. continue;
  1010. ppid = (regval >> 8) & PMIC_ARB_PPID_MASK;
  1011. is_irq_ee = PMIC_ARB_CHAN_IS_IRQ_OWNER(regval);
  1012. regval = readl_relaxed(pmic_arb->ver_ops->apid_owner(bus, i));
  1013. apidd->write_ee = SPMI_OWNERSHIP_PERIPH2OWNER(regval);
  1014. apidd->irq_ee = is_irq_ee ? apidd->write_ee : INVALID_EE;
  1015. valid = bus->ppid_to_apid[ppid] & PMIC_ARB_APID_VALID;
  1016. apid = bus->ppid_to_apid[ppid] & ~PMIC_ARB_APID_VALID;
  1017. prev_apidd = &bus->apid_data[apid];
  1018. if (!valid || apidd->write_ee == pmic_arb->ee) {
  1019. /* First PPID mapping or one for this EE */
  1020. bus->ppid_to_apid[ppid] = i | PMIC_ARB_APID_VALID;
  1021. } else if (valid && is_irq_ee &&
  1022. prev_apidd->write_ee == pmic_arb->ee) {
  1023. /*
  1024. * Duplicate PPID mapping after the one for this EE;
  1025. * override the irq owner
  1026. */
  1027. prev_apidd->irq_ee = apidd->irq_ee;
  1028. }
  1029. apidd->ppid = ppid;
  1030. bus->last_apid = i;
  1031. }
  1032. /* Dump the mapping table for debug purposes. */
  1033. dev_dbg(&bus->spmic->dev, "PPID APID Write-EE IRQ-EE\n");
  1034. for (ppid = 0; ppid < PMIC_ARB_MAX_PPID; ppid++) {
  1035. apid = bus->ppid_to_apid[ppid];
  1036. if (apid & PMIC_ARB_APID_VALID) {
  1037. apid &= ~PMIC_ARB_APID_VALID;
  1038. apidd = &bus->apid_data[apid];
  1039. dev_dbg(&bus->spmic->dev, "%#03X %3u %2u %2u\n",
  1040. ppid, apid, apidd->write_ee, apidd->irq_ee);
  1041. }
  1042. }
  1043. return 0;
  1044. }
  1045. static int pmic_arb_ppid_to_apid_v5(struct spmi_pmic_arb_bus *bus, u16 ppid)
  1046. {
  1047. if (!(bus->ppid_to_apid[ppid] & PMIC_ARB_APID_VALID))
  1048. return -ENODEV;
  1049. return bus->ppid_to_apid[ppid] & ~PMIC_ARB_APID_VALID;
  1050. }
  1051. /* v2 offset per ppid and per ee */
  1052. static int pmic_arb_offset_v2(struct spmi_pmic_arb_bus *bus, u8 sid, u16 addr,
  1053. enum pmic_arb_channel ch_type)
  1054. {
  1055. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  1056. u16 apid;
  1057. u16 ppid;
  1058. int rc;
  1059. ppid = sid << 8 | ((addr >> 8) & 0xFF);
  1060. rc = pmic_arb_ppid_to_apid_v2(bus, ppid);
  1061. if (rc < 0)
  1062. return rc;
  1063. apid = rc;
  1064. return 0x1000 * pmic_arb->ee + 0x8000 * apid;
  1065. }
  1066. static int pmic_arb_init_apid_v5(struct spmi_pmic_arb_bus *bus, int index)
  1067. {
  1068. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  1069. int ret;
  1070. if (index) {
  1071. dev_err(&bus->spmic->dev, "Unsupported buses count %d detected\n",
  1072. index);
  1073. return -EINVAL;
  1074. }
  1075. bus->base_apid = 0;
  1076. bus->apid_count = readl_relaxed(pmic_arb->core + PMIC_ARB_FEATURES) &
  1077. PMIC_ARB_FEATURES_PERIPH_MASK;
  1078. if (bus->base_apid + bus->apid_count > pmic_arb->max_periphs) {
  1079. dev_err(&bus->spmic->dev, "Unsupported APID count %d detected\n",
  1080. bus->base_apid + bus->apid_count);
  1081. return -EINVAL;
  1082. }
  1083. ret = pmic_arb_init_apid_min_max(bus);
  1084. if (ret)
  1085. return ret;
  1086. ret = pmic_arb_read_apid_map_v5(bus);
  1087. if (ret) {
  1088. dev_err(&bus->spmic->dev, "could not read APID->PPID mapping table, rc= %d\n",
  1089. ret);
  1090. return ret;
  1091. }
  1092. return 0;
  1093. }
  1094. /*
  1095. * v5 offset per ee and per apid for observer channels and per apid for
  1096. * read/write channels.
  1097. */
  1098. static int pmic_arb_offset_v5(struct spmi_pmic_arb_bus *bus, u8 sid, u16 addr,
  1099. enum pmic_arb_channel ch_type)
  1100. {
  1101. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  1102. u16 apid;
  1103. int rc;
  1104. u32 offset = 0;
  1105. u16 ppid = (sid << 8) | (addr >> 8);
  1106. rc = pmic_arb_ppid_to_apid_v5(bus, ppid);
  1107. if (rc < 0)
  1108. return rc;
  1109. apid = rc;
  1110. switch (ch_type) {
  1111. case PMIC_ARB_CHANNEL_OBS:
  1112. offset = 0x10000 * pmic_arb->ee + 0x80 * apid;
  1113. break;
  1114. case PMIC_ARB_CHANNEL_RW:
  1115. if (bus->apid_data[apid].write_ee != pmic_arb->ee) {
  1116. dev_err(&bus->spmic->dev, "disallowed SPMI write to sid=%u, addr=0x%04X\n",
  1117. sid, addr);
  1118. return -EPERM;
  1119. }
  1120. offset = 0x10000 * apid;
  1121. break;
  1122. }
  1123. return offset;
  1124. }
  1125. static int pmic_arb_get_core_resources_v7(struct platform_device *pdev,
  1126. void __iomem *core)
  1127. {
  1128. struct spmi_pmic_arb *pmic_arb = platform_get_drvdata(pdev);
  1129. pmic_arb->core = core;
  1130. pmic_arb->max_periphs = PMIC_ARB_MAX_PERIPHS_V7;
  1131. return pmic_arb_get_obsrvr_chnls_v2(pdev);
  1132. }
  1133. /*
  1134. * Only v7 supports 2 buses. Each bus will get a different apid count, read
  1135. * from different registers.
  1136. */
  1137. static int pmic_arb_init_apid_v7(struct spmi_pmic_arb_bus *bus, int index)
  1138. {
  1139. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  1140. int ret;
  1141. if (index == 0) {
  1142. bus->base_apid = 0;
  1143. bus->apid_count = readl_relaxed(pmic_arb->core + PMIC_ARB_FEATURES) &
  1144. PMIC_ARB_FEATURES_PERIPH_MASK;
  1145. } else if (index == 1) {
  1146. bus->base_apid = readl_relaxed(pmic_arb->core + PMIC_ARB_FEATURES) &
  1147. PMIC_ARB_FEATURES_PERIPH_MASK;
  1148. bus->apid_count = readl_relaxed(pmic_arb->core + PMIC_ARB_FEATURES1) &
  1149. PMIC_ARB_FEATURES_PERIPH_MASK;
  1150. } else {
  1151. dev_err(&bus->spmic->dev, "Unsupported buses count %d detected\n",
  1152. bus->id);
  1153. return -EINVAL;
  1154. }
  1155. if (bus->base_apid + bus->apid_count > pmic_arb->max_periphs) {
  1156. dev_err(&bus->spmic->dev, "Unsupported APID count %d detected\n",
  1157. bus->base_apid + bus->apid_count);
  1158. return -EINVAL;
  1159. }
  1160. ret = pmic_arb_init_apid_min_max(bus);
  1161. if (ret)
  1162. return ret;
  1163. ret = pmic_arb_read_apid_map_v5(bus);
  1164. if (ret) {
  1165. dev_err(&bus->spmic->dev, "could not read APID->PPID mapping table, rc= %d\n",
  1166. ret);
  1167. return ret;
  1168. }
  1169. return 0;
  1170. }
  1171. /*
  1172. * v7 offset per ee and per apid for observer channels and per apid for
  1173. * read/write channels.
  1174. */
  1175. static int pmic_arb_offset_v7(struct spmi_pmic_arb_bus *bus, u8 sid, u16 addr,
  1176. enum pmic_arb_channel ch_type)
  1177. {
  1178. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  1179. u16 apid;
  1180. int rc;
  1181. u32 offset = 0;
  1182. u16 ppid = (sid << 8) | (addr >> 8);
  1183. rc = pmic_arb->ver_ops->ppid_to_apid(bus, ppid);
  1184. if (rc < 0)
  1185. return rc;
  1186. apid = rc;
  1187. switch (ch_type) {
  1188. case PMIC_ARB_CHANNEL_OBS:
  1189. offset = 0x8000 * pmic_arb->ee + 0x20 * apid;
  1190. break;
  1191. case PMIC_ARB_CHANNEL_RW:
  1192. if (bus->apid_data[apid].write_ee != pmic_arb->ee) {
  1193. dev_err(&bus->spmic->dev, "disallowed SPMI write to sid=%u, addr=0x%04X\n",
  1194. sid, addr);
  1195. return -EPERM;
  1196. }
  1197. offset = 0x1000 * apid;
  1198. break;
  1199. }
  1200. return offset;
  1201. }
  1202. static u32 pmic_arb_fmt_cmd_v1(u8 opc, u8 sid, u16 addr, u8 bc)
  1203. {
  1204. return (opc << 27) | ((sid & 0xf) << 20) | (addr << 4) | (bc & 0x7);
  1205. }
  1206. static u32 pmic_arb_fmt_cmd_v2(u8 opc, u8 sid, u16 addr, u8 bc)
  1207. {
  1208. return (opc << 27) | ((addr & 0xff) << 4) | (bc & 0x7);
  1209. }
  1210. static void __iomem *
  1211. pmic_arb_owner_acc_status_v1(struct spmi_pmic_arb_bus *bus, u8 m, u16 n)
  1212. {
  1213. return bus->intr + 0x20 * m + 0x4 * n;
  1214. }
  1215. static void __iomem *
  1216. pmic_arb_owner_acc_status_v2(struct spmi_pmic_arb_bus *bus, u8 m, u16 n)
  1217. {
  1218. return bus->intr + 0x100000 + 0x1000 * m + 0x4 * n;
  1219. }
  1220. static void __iomem *
  1221. pmic_arb_owner_acc_status_v3(struct spmi_pmic_arb_bus *bus, u8 m, u16 n)
  1222. {
  1223. return bus->intr + 0x200000 + 0x1000 * m + 0x4 * n;
  1224. }
  1225. static void __iomem *
  1226. pmic_arb_owner_acc_status_v5(struct spmi_pmic_arb_bus *bus, u8 m, u16 n)
  1227. {
  1228. return bus->intr + 0x10000 * m + 0x4 * n;
  1229. }
  1230. static void __iomem *
  1231. pmic_arb_owner_acc_status_v7(struct spmi_pmic_arb_bus *bus, u8 m, u16 n)
  1232. {
  1233. return bus->intr + 0x1000 * m + 0x4 * n;
  1234. }
  1235. static void __iomem *
  1236. pmic_arb_acc_enable_v1(struct spmi_pmic_arb_bus *bus, u16 n)
  1237. {
  1238. return bus->intr + 0x200 + 0x4 * n;
  1239. }
  1240. static void __iomem *
  1241. pmic_arb_acc_enable_v2(struct spmi_pmic_arb_bus *bus, u16 n)
  1242. {
  1243. return bus->intr + 0x1000 * n;
  1244. }
  1245. static void __iomem *
  1246. pmic_arb_acc_enable_v5(struct spmi_pmic_arb_bus *bus, u16 n)
  1247. {
  1248. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  1249. return pmic_arb->wr_base + 0x100 + 0x10000 * n;
  1250. }
  1251. static void __iomem *
  1252. pmic_arb_acc_enable_v7(struct spmi_pmic_arb_bus *bus, u16 n)
  1253. {
  1254. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  1255. return pmic_arb->wr_base + 0x100 + 0x1000 * n;
  1256. }
  1257. static void __iomem *
  1258. pmic_arb_irq_status_v1(struct spmi_pmic_arb_bus *bus, u16 n)
  1259. {
  1260. return bus->intr + 0x600 + 0x4 * n;
  1261. }
  1262. static void __iomem *
  1263. pmic_arb_irq_status_v2(struct spmi_pmic_arb_bus *bus, u16 n)
  1264. {
  1265. return bus->intr + 0x4 + 0x1000 * n;
  1266. }
  1267. static void __iomem *
  1268. pmic_arb_irq_status_v5(struct spmi_pmic_arb_bus *bus, u16 n)
  1269. {
  1270. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  1271. return pmic_arb->wr_base + 0x104 + 0x10000 * n;
  1272. }
  1273. static void __iomem *
  1274. pmic_arb_irq_status_v7(struct spmi_pmic_arb_bus *bus, u16 n)
  1275. {
  1276. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  1277. return pmic_arb->wr_base + 0x104 + 0x1000 * n;
  1278. }
  1279. static void __iomem *
  1280. pmic_arb_irq_clear_v1(struct spmi_pmic_arb_bus *bus, u16 n)
  1281. {
  1282. return bus->intr + 0xA00 + 0x4 * n;
  1283. }
  1284. static void __iomem *
  1285. pmic_arb_irq_clear_v2(struct spmi_pmic_arb_bus *bus, u16 n)
  1286. {
  1287. return bus->intr + 0x8 + 0x1000 * n;
  1288. }
  1289. static void __iomem *
  1290. pmic_arb_irq_clear_v5(struct spmi_pmic_arb_bus *bus, u16 n)
  1291. {
  1292. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  1293. return pmic_arb->wr_base + 0x108 + 0x10000 * n;
  1294. }
  1295. static void __iomem *
  1296. pmic_arb_irq_clear_v7(struct spmi_pmic_arb_bus *bus, u16 n)
  1297. {
  1298. struct spmi_pmic_arb *pmic_arb = bus->pmic_arb;
  1299. return pmic_arb->wr_base + 0x108 + 0x1000 * n;
  1300. }
  1301. static u32 pmic_arb_apid_map_offset_v2(u16 n)
  1302. {
  1303. return 0x800 + 0x4 * n;
  1304. }
  1305. static u32 pmic_arb_apid_map_offset_v5(u16 n)
  1306. {
  1307. return 0x900 + 0x4 * n;
  1308. }
  1309. static u32 pmic_arb_apid_map_offset_v7(u16 n)
  1310. {
  1311. return 0x2000 + 0x4 * n;
  1312. }
  1313. static void __iomem *
  1314. pmic_arb_apid_owner_v2(struct spmi_pmic_arb_bus *bus, u16 n)
  1315. {
  1316. return bus->cnfg + 0x700 + 0x4 * n;
  1317. }
  1318. /*
  1319. * For arbiter version 7, APID ownership table registers have independent
  1320. * numbering space for each SPMI bus instance, so each is indexed starting from
  1321. * 0.
  1322. */
  1323. static void __iomem *
  1324. pmic_arb_apid_owner_v7(struct spmi_pmic_arb_bus *bus, u16 n)
  1325. {
  1326. return bus->cnfg + 0x4 * (n - bus->base_apid);
  1327. }
  1328. static const struct pmic_arb_ver_ops pmic_arb_v1 = {
  1329. .ver_str = "v1",
  1330. .get_core_resources = pmic_arb_get_core_resources_v1,
  1331. .init_apid = pmic_arb_init_apid_v1,
  1332. .ppid_to_apid = pmic_arb_ppid_to_apid_v1,
  1333. .non_data_cmd = pmic_arb_non_data_cmd_v1,
  1334. .offset = pmic_arb_offset_v1,
  1335. .fmt_cmd = pmic_arb_fmt_cmd_v1,
  1336. .owner_acc_status = pmic_arb_owner_acc_status_v1,
  1337. .acc_enable = pmic_arb_acc_enable_v1,
  1338. .irq_status = pmic_arb_irq_status_v1,
  1339. .irq_clear = pmic_arb_irq_clear_v1,
  1340. .apid_map_offset = pmic_arb_apid_map_offset_v2,
  1341. .apid_owner = pmic_arb_apid_owner_v2,
  1342. };
  1343. static const struct pmic_arb_ver_ops pmic_arb_v2 = {
  1344. .ver_str = "v2",
  1345. .get_core_resources = pmic_arb_get_core_resources_v2,
  1346. .init_apid = pmic_arb_init_apid_v1,
  1347. .ppid_to_apid = pmic_arb_ppid_to_apid_v2,
  1348. .non_data_cmd = pmic_arb_non_data_cmd_v2,
  1349. .offset = pmic_arb_offset_v2,
  1350. .fmt_cmd = pmic_arb_fmt_cmd_v2,
  1351. .owner_acc_status = pmic_arb_owner_acc_status_v2,
  1352. .acc_enable = pmic_arb_acc_enable_v2,
  1353. .irq_status = pmic_arb_irq_status_v2,
  1354. .irq_clear = pmic_arb_irq_clear_v2,
  1355. .apid_map_offset = pmic_arb_apid_map_offset_v2,
  1356. .apid_owner = pmic_arb_apid_owner_v2,
  1357. };
  1358. static const struct pmic_arb_ver_ops pmic_arb_v3 = {
  1359. .ver_str = "v3",
  1360. .get_core_resources = pmic_arb_get_core_resources_v2,
  1361. .init_apid = pmic_arb_init_apid_v1,
  1362. .ppid_to_apid = pmic_arb_ppid_to_apid_v2,
  1363. .non_data_cmd = pmic_arb_non_data_cmd_v2,
  1364. .offset = pmic_arb_offset_v2,
  1365. .fmt_cmd = pmic_arb_fmt_cmd_v2,
  1366. .owner_acc_status = pmic_arb_owner_acc_status_v3,
  1367. .acc_enable = pmic_arb_acc_enable_v2,
  1368. .irq_status = pmic_arb_irq_status_v2,
  1369. .irq_clear = pmic_arb_irq_clear_v2,
  1370. .apid_map_offset = pmic_arb_apid_map_offset_v2,
  1371. .apid_owner = pmic_arb_apid_owner_v2,
  1372. };
  1373. static const struct pmic_arb_ver_ops pmic_arb_v5 = {
  1374. .ver_str = "v5",
  1375. .get_core_resources = pmic_arb_get_core_resources_v2,
  1376. .init_apid = pmic_arb_init_apid_v5,
  1377. .ppid_to_apid = pmic_arb_ppid_to_apid_v5,
  1378. .non_data_cmd = pmic_arb_non_data_cmd_v2,
  1379. .offset = pmic_arb_offset_v5,
  1380. .fmt_cmd = pmic_arb_fmt_cmd_v2,
  1381. .owner_acc_status = pmic_arb_owner_acc_status_v5,
  1382. .acc_enable = pmic_arb_acc_enable_v5,
  1383. .irq_status = pmic_arb_irq_status_v5,
  1384. .irq_clear = pmic_arb_irq_clear_v5,
  1385. .apid_map_offset = pmic_arb_apid_map_offset_v5,
  1386. .apid_owner = pmic_arb_apid_owner_v2,
  1387. };
  1388. static const struct pmic_arb_ver_ops pmic_arb_v7 = {
  1389. .ver_str = "v7",
  1390. .get_core_resources = pmic_arb_get_core_resources_v7,
  1391. .init_apid = pmic_arb_init_apid_v7,
  1392. .ppid_to_apid = pmic_arb_ppid_to_apid_v5,
  1393. .non_data_cmd = pmic_arb_non_data_cmd_v2,
  1394. .offset = pmic_arb_offset_v7,
  1395. .fmt_cmd = pmic_arb_fmt_cmd_v2,
  1396. .owner_acc_status = pmic_arb_owner_acc_status_v7,
  1397. .acc_enable = pmic_arb_acc_enable_v7,
  1398. .irq_status = pmic_arb_irq_status_v7,
  1399. .irq_clear = pmic_arb_irq_clear_v7,
  1400. .apid_map_offset = pmic_arb_apid_map_offset_v7,
  1401. .apid_owner = pmic_arb_apid_owner_v7,
  1402. };
  1403. static const struct irq_domain_ops pmic_arb_irq_domain_ops = {
  1404. .activate = qpnpint_irq_domain_activate,
  1405. .alloc = qpnpint_irq_domain_alloc,
  1406. .free = irq_domain_free_irqs_common,
  1407. .translate = qpnpint_irq_domain_translate,
  1408. };
  1409. static int spmi_pmic_arb_bus_init(struct platform_device *pdev,
  1410. struct device_node *node,
  1411. struct spmi_pmic_arb *pmic_arb)
  1412. {
  1413. int bus_index = pmic_arb->buses_available;
  1414. struct spmi_pmic_arb_bus *bus;
  1415. struct device *dev = &pdev->dev;
  1416. struct spmi_controller *ctrl;
  1417. void __iomem *intr;
  1418. void __iomem *cnfg;
  1419. int index, ret;
  1420. int irq;
  1421. ctrl = devm_spmi_controller_alloc(dev, sizeof(*bus));
  1422. if (IS_ERR(ctrl))
  1423. return PTR_ERR(ctrl);
  1424. ctrl->cmd = pmic_arb_cmd;
  1425. ctrl->read_cmd = pmic_arb_read_cmd;
  1426. ctrl->write_cmd = pmic_arb_write_cmd;
  1427. bus = spmi_controller_get_drvdata(ctrl);
  1428. pmic_arb->buses[bus_index] = bus;
  1429. raw_spin_lock_init(&bus->lock);
  1430. bus->ppid_to_apid = devm_kcalloc(dev, PMIC_ARB_MAX_PPID,
  1431. sizeof(*bus->ppid_to_apid),
  1432. GFP_KERNEL);
  1433. if (!bus->ppid_to_apid)
  1434. return -ENOMEM;
  1435. bus->apid_data = devm_kcalloc(dev, pmic_arb->max_periphs,
  1436. sizeof(*bus->apid_data),
  1437. GFP_KERNEL);
  1438. if (!bus->apid_data)
  1439. return -ENOMEM;
  1440. index = of_property_match_string(node, "reg-names", "cnfg");
  1441. if (index < 0) {
  1442. dev_err(dev, "cnfg reg region missing\n");
  1443. return -EINVAL;
  1444. }
  1445. cnfg = devm_of_iomap(dev, node, index, NULL);
  1446. if (IS_ERR(cnfg))
  1447. return PTR_ERR(cnfg);
  1448. index = of_property_match_string(node, "reg-names", "intr");
  1449. if (index < 0) {
  1450. dev_err(dev, "intr reg region missing\n");
  1451. return -EINVAL;
  1452. }
  1453. intr = devm_of_iomap(dev, node, index, NULL);
  1454. if (IS_ERR(intr))
  1455. return PTR_ERR(intr);
  1456. irq = of_irq_get_byname(node, "periph_irq");
  1457. if (irq <= 0)
  1458. return irq ?: -ENXIO;
  1459. bus->pmic_arb = pmic_arb;
  1460. bus->intr = intr;
  1461. bus->cnfg = cnfg;
  1462. bus->irq = irq;
  1463. bus->spmic = ctrl;
  1464. bus->id = bus_index;
  1465. ret = pmic_arb->ver_ops->init_apid(bus, bus_index);
  1466. if (ret)
  1467. return ret;
  1468. dev_dbg(&pdev->dev, "adding irq domain for bus %d\n", bus_index);
  1469. bus->domain = irq_domain_add_tree(node, &pmic_arb_irq_domain_ops, bus);
  1470. if (!bus->domain) {
  1471. dev_err(&pdev->dev, "unable to create irq_domain\n");
  1472. return -ENOMEM;
  1473. }
  1474. irq_set_chained_handler_and_data(bus->irq,
  1475. pmic_arb_chained_irq, bus);
  1476. ctrl->dev.of_node = node;
  1477. dev_set_name(&ctrl->dev, "spmi-%d", bus_index);
  1478. ret = devm_spmi_controller_add(dev, ctrl);
  1479. if (ret)
  1480. return ret;
  1481. pmic_arb->buses_available++;
  1482. return 0;
  1483. }
  1484. static int spmi_pmic_arb_register_buses(struct spmi_pmic_arb *pmic_arb,
  1485. struct platform_device *pdev)
  1486. {
  1487. struct device *dev = &pdev->dev;
  1488. struct device_node *node = dev->of_node;
  1489. int ret;
  1490. /* legacy mode doesn't provide child node for the bus */
  1491. if (of_device_is_compatible(node, "qcom,spmi-pmic-arb"))
  1492. return spmi_pmic_arb_bus_init(pdev, node, pmic_arb);
  1493. for_each_available_child_of_node_scoped(node, child) {
  1494. if (of_node_name_eq(child, "spmi")) {
  1495. ret = spmi_pmic_arb_bus_init(pdev, child, pmic_arb);
  1496. if (ret)
  1497. return ret;
  1498. }
  1499. }
  1500. return ret;
  1501. }
  1502. static void spmi_pmic_arb_deregister_buses(struct spmi_pmic_arb *pmic_arb)
  1503. {
  1504. int i;
  1505. for (i = 0; i < pmic_arb->buses_available; i++) {
  1506. struct spmi_pmic_arb_bus *bus = pmic_arb->buses[i];
  1507. irq_set_chained_handler_and_data(bus->irq,
  1508. NULL, NULL);
  1509. irq_domain_remove(bus->domain);
  1510. }
  1511. }
  1512. static int spmi_pmic_arb_probe(struct platform_device *pdev)
  1513. {
  1514. struct spmi_pmic_arb *pmic_arb;
  1515. struct device *dev = &pdev->dev;
  1516. struct resource *res;
  1517. void __iomem *core;
  1518. u32 channel, ee, hw_ver;
  1519. int err;
  1520. pmic_arb = devm_kzalloc(dev, sizeof(*pmic_arb), GFP_KERNEL);
  1521. if (!pmic_arb)
  1522. return -ENOMEM;
  1523. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "core");
  1524. core = devm_ioremap(dev, res->start, resource_size(res));
  1525. if (!core)
  1526. return -ENOMEM;
  1527. pmic_arb->core_size = resource_size(res);
  1528. platform_set_drvdata(pdev, pmic_arb);
  1529. hw_ver = readl_relaxed(core + PMIC_ARB_VERSION);
  1530. if (hw_ver < PMIC_ARB_VERSION_V2_MIN)
  1531. pmic_arb->ver_ops = &pmic_arb_v1;
  1532. else if (hw_ver < PMIC_ARB_VERSION_V3_MIN)
  1533. pmic_arb->ver_ops = &pmic_arb_v2;
  1534. else if (hw_ver < PMIC_ARB_VERSION_V5_MIN)
  1535. pmic_arb->ver_ops = &pmic_arb_v3;
  1536. else if (hw_ver < PMIC_ARB_VERSION_V7_MIN)
  1537. pmic_arb->ver_ops = &pmic_arb_v5;
  1538. else
  1539. pmic_arb->ver_ops = &pmic_arb_v7;
  1540. err = pmic_arb->ver_ops->get_core_resources(pdev, core);
  1541. if (err)
  1542. return err;
  1543. dev_info(dev, "PMIC arbiter version %s (0x%x)\n",
  1544. pmic_arb->ver_ops->ver_str, hw_ver);
  1545. err = of_property_read_u32(pdev->dev.of_node, "qcom,channel", &channel);
  1546. if (err) {
  1547. dev_err(&pdev->dev, "channel unspecified.\n");
  1548. return err;
  1549. }
  1550. if (channel > 5) {
  1551. dev_err(&pdev->dev, "invalid channel (%u) specified.\n",
  1552. channel);
  1553. return -EINVAL;
  1554. }
  1555. pmic_arb->channel = channel;
  1556. err = of_property_read_u32(pdev->dev.of_node, "qcom,ee", &ee);
  1557. if (err) {
  1558. dev_err(&pdev->dev, "EE unspecified.\n");
  1559. return err;
  1560. }
  1561. if (ee > 5) {
  1562. dev_err(&pdev->dev, "invalid EE (%u) specified\n", ee);
  1563. return -EINVAL;
  1564. }
  1565. pmic_arb->ee = ee;
  1566. return spmi_pmic_arb_register_buses(pmic_arb, pdev);
  1567. }
  1568. static void spmi_pmic_arb_remove(struct platform_device *pdev)
  1569. {
  1570. struct spmi_pmic_arb *pmic_arb = platform_get_drvdata(pdev);
  1571. spmi_pmic_arb_deregister_buses(pmic_arb);
  1572. }
  1573. static const struct of_device_id spmi_pmic_arb_match_table[] = {
  1574. { .compatible = "qcom,spmi-pmic-arb", },
  1575. { .compatible = "qcom,x1e80100-spmi-pmic-arb", },
  1576. {},
  1577. };
  1578. MODULE_DEVICE_TABLE(of, spmi_pmic_arb_match_table);
  1579. static struct platform_driver spmi_pmic_arb_driver = {
  1580. .probe = spmi_pmic_arb_probe,
  1581. .remove_new = spmi_pmic_arb_remove,
  1582. .driver = {
  1583. .name = "spmi_pmic_arb",
  1584. .of_match_table = spmi_pmic_arb_match_table,
  1585. },
  1586. };
  1587. module_platform_driver(spmi_pmic_arb_driver);
  1588. MODULE_DESCRIPTION("Qualcomm MSM SPMI Controller (PMIC Arbiter) driver");
  1589. MODULE_LICENSE("GPL v2");
  1590. MODULE_ALIAS("platform:spmi_pmic_arb");