dwc3-pci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * dwc3-pci.c - PCI Specific glue layer
  4. *
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
  6. *
  7. * Authors: Felipe Balbi <balbi@ti.com>,
  8. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  9. */
  10. #include <linux/dmi.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/slab.h>
  14. #include <linux/pci.h>
  15. #include <linux/workqueue.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/gpio/consumer.h>
  19. #include <linux/gpio/machine.h>
  20. #include <linux/acpi.h>
  21. #include <linux/delay.h>
  22. #define PCI_DEVICE_ID_INTEL_BYT 0x0f37
  23. #define PCI_DEVICE_ID_INTEL_MRFLD 0x119e
  24. #define PCI_DEVICE_ID_INTEL_BSW 0x22b7
  25. #define PCI_DEVICE_ID_INTEL_SPTLP 0x9d30
  26. #define PCI_DEVICE_ID_INTEL_SPTH 0xa130
  27. #define PCI_DEVICE_ID_INTEL_BXT 0x0aaa
  28. #define PCI_DEVICE_ID_INTEL_BXT_M 0x1aaa
  29. #define PCI_DEVICE_ID_INTEL_APL 0x5aaa
  30. #define PCI_DEVICE_ID_INTEL_KBP 0xa2b0
  31. #define PCI_DEVICE_ID_INTEL_CMLLP 0x02ee
  32. #define PCI_DEVICE_ID_INTEL_CMLH 0x06ee
  33. #define PCI_DEVICE_ID_INTEL_GLK 0x31aa
  34. #define PCI_DEVICE_ID_INTEL_CNPLP 0x9dee
  35. #define PCI_DEVICE_ID_INTEL_CNPH 0xa36e
  36. #define PCI_DEVICE_ID_INTEL_CNPV 0xa3b0
  37. #define PCI_DEVICE_ID_INTEL_ICLLP 0x34ee
  38. #define PCI_DEVICE_ID_INTEL_EHL 0x4b7e
  39. #define PCI_DEVICE_ID_INTEL_TGPLP 0xa0ee
  40. #define PCI_DEVICE_ID_INTEL_TGPH 0x43ee
  41. #define PCI_DEVICE_ID_INTEL_JSP 0x4dee
  42. #define PCI_DEVICE_ID_INTEL_ADL 0x460e
  43. #define PCI_DEVICE_ID_INTEL_ADL_PCH 0x51ee
  44. #define PCI_DEVICE_ID_INTEL_ADLN 0x465e
  45. #define PCI_DEVICE_ID_INTEL_ADLN_PCH 0x54ee
  46. #define PCI_DEVICE_ID_INTEL_ADLS 0x7ae1
  47. #define PCI_DEVICE_ID_INTEL_RPL 0xa70e
  48. #define PCI_DEVICE_ID_INTEL_RPLS 0x7a61
  49. #define PCI_DEVICE_ID_INTEL_MTLM 0x7eb1
  50. #define PCI_DEVICE_ID_INTEL_MTLP 0x7ec1
  51. #define PCI_DEVICE_ID_INTEL_MTLS 0x7f6f
  52. #define PCI_DEVICE_ID_INTEL_MTL 0x7e7e
  53. #define PCI_DEVICE_ID_INTEL_ARLH_PCH 0x777e
  54. #define PCI_DEVICE_ID_INTEL_TGL 0x9a15
  55. #define PCI_DEVICE_ID_INTEL_PTLH 0xe332
  56. #define PCI_DEVICE_ID_INTEL_PTLH_PCH 0xe37e
  57. #define PCI_DEVICE_ID_INTEL_PTLU 0xe432
  58. #define PCI_DEVICE_ID_INTEL_PTLU_PCH 0xe47e
  59. #define PCI_DEVICE_ID_AMD_MR 0x163a
  60. #define PCI_INTEL_BXT_DSM_GUID "732b85d5-b7a7-4a1b-9ba0-4bbd00ffd511"
  61. #define PCI_INTEL_BXT_FUNC_PMU_PWR 4
  62. #define PCI_INTEL_BXT_STATE_D0 0
  63. #define PCI_INTEL_BXT_STATE_D3 3
  64. #define GP_RWBAR 1
  65. #define GP_RWREG1 0xa0
  66. #define GP_RWREG1_ULPI_REFCLK_DISABLE (1 << 17)
  67. /**
  68. * struct dwc3_pci - Driver private structure
  69. * @dwc3: child dwc3 platform_device
  70. * @pci: our link to PCI bus
  71. * @guid: _DSM GUID
  72. * @has_dsm_for_pm: true for devices which need to run _DSM on runtime PM
  73. * @wakeup_work: work for asynchronous resume
  74. */
  75. struct dwc3_pci {
  76. struct platform_device *dwc3;
  77. struct pci_dev *pci;
  78. guid_t guid;
  79. unsigned int has_dsm_for_pm:1;
  80. struct work_struct wakeup_work;
  81. };
  82. static const struct acpi_gpio_params reset_gpios = { 0, 0, false };
  83. static const struct acpi_gpio_params cs_gpios = { 1, 0, false };
  84. static const struct acpi_gpio_mapping acpi_dwc3_byt_gpios[] = {
  85. { "reset-gpios", &reset_gpios, 1 },
  86. { "cs-gpios", &cs_gpios, 1 },
  87. { },
  88. };
  89. static struct gpiod_lookup_table platform_bytcr_gpios = {
  90. .dev_id = "0000:00:16.0",
  91. .table = {
  92. GPIO_LOOKUP("INT33FC:00", 54, "cs", GPIO_ACTIVE_HIGH),
  93. GPIO_LOOKUP("INT33FC:02", 14, "reset", GPIO_ACTIVE_HIGH),
  94. {}
  95. },
  96. };
  97. static int dwc3_byt_enable_ulpi_refclock(struct pci_dev *pci)
  98. {
  99. void __iomem *reg;
  100. u32 value;
  101. reg = pcim_iomap(pci, GP_RWBAR, 0);
  102. if (!reg)
  103. return -ENOMEM;
  104. value = readl(reg + GP_RWREG1);
  105. if (!(value & GP_RWREG1_ULPI_REFCLK_DISABLE))
  106. goto unmap; /* ULPI refclk already enabled */
  107. value &= ~GP_RWREG1_ULPI_REFCLK_DISABLE;
  108. writel(value, reg + GP_RWREG1);
  109. /* This comes from the Intel Android x86 tree w/o any explanation */
  110. msleep(100);
  111. unmap:
  112. pcim_iounmap(pci, reg);
  113. return 0;
  114. }
  115. static const struct property_entry dwc3_pci_intel_properties[] = {
  116. PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
  117. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  118. {}
  119. };
  120. static const struct property_entry dwc3_pci_intel_phy_charger_detect_properties[] = {
  121. PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
  122. PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
  123. PROPERTY_ENTRY_BOOL("linux,phy_charger_detect"),
  124. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  125. {}
  126. };
  127. static const struct property_entry dwc3_pci_intel_byt_properties[] = {
  128. PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
  129. PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
  130. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  131. {}
  132. };
  133. static const struct property_entry dwc3_pci_mrfld_properties[] = {
  134. PROPERTY_ENTRY_STRING("dr_mode", "otg"),
  135. PROPERTY_ENTRY_STRING("linux,extcon-name", "mrfld_bcove_pwrsrc"),
  136. PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
  137. PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
  138. PROPERTY_ENTRY_BOOL("snps,usb2-gadget-lpm-disable"),
  139. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  140. {}
  141. };
  142. static const struct property_entry dwc3_pci_amd_properties[] = {
  143. PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
  144. PROPERTY_ENTRY_U8("snps,lpm-nyet-threshold", 0xf),
  145. PROPERTY_ENTRY_BOOL("snps,u2exit_lfps_quirk"),
  146. PROPERTY_ENTRY_BOOL("snps,u2ss_inp3_quirk"),
  147. PROPERTY_ENTRY_BOOL("snps,req_p1p2p3_quirk"),
  148. PROPERTY_ENTRY_BOOL("snps,del_p1p2p3_quirk"),
  149. PROPERTY_ENTRY_BOOL("snps,del_phy_power_chg_quirk"),
  150. PROPERTY_ENTRY_BOOL("snps,lfps_filter_quirk"),
  151. PROPERTY_ENTRY_BOOL("snps,rx_detect_poll_quirk"),
  152. PROPERTY_ENTRY_BOOL("snps,tx_de_emphasis_quirk"),
  153. PROPERTY_ENTRY_U8("snps,tx_de_emphasis", 1),
  154. /* FIXME these quirks should be removed when AMD NL tapes out */
  155. PROPERTY_ENTRY_BOOL("snps,disable_scramble_quirk"),
  156. PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
  157. PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
  158. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  159. {}
  160. };
  161. static const struct property_entry dwc3_pci_mr_properties[] = {
  162. PROPERTY_ENTRY_STRING("dr_mode", "otg"),
  163. PROPERTY_ENTRY_BOOL("usb-role-switch"),
  164. PROPERTY_ENTRY_STRING("role-switch-default-mode", "host"),
  165. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  166. {}
  167. };
  168. static const struct software_node dwc3_pci_intel_swnode = {
  169. .properties = dwc3_pci_intel_properties,
  170. };
  171. static const struct software_node dwc3_pci_intel_phy_charger_detect_swnode = {
  172. .properties = dwc3_pci_intel_phy_charger_detect_properties,
  173. };
  174. static const struct software_node dwc3_pci_intel_byt_swnode = {
  175. .properties = dwc3_pci_intel_byt_properties,
  176. };
  177. static const struct software_node dwc3_pci_intel_mrfld_swnode = {
  178. .properties = dwc3_pci_mrfld_properties,
  179. };
  180. static const struct software_node dwc3_pci_amd_swnode = {
  181. .properties = dwc3_pci_amd_properties,
  182. };
  183. static const struct software_node dwc3_pci_amd_mr_swnode = {
  184. .properties = dwc3_pci_mr_properties,
  185. };
  186. static int dwc3_pci_quirks(struct dwc3_pci *dwc,
  187. const struct software_node *swnode)
  188. {
  189. struct pci_dev *pdev = dwc->pci;
  190. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  191. if (pdev->device == PCI_DEVICE_ID_INTEL_BXT ||
  192. pdev->device == PCI_DEVICE_ID_INTEL_BXT_M ||
  193. pdev->device == PCI_DEVICE_ID_INTEL_EHL) {
  194. guid_parse(PCI_INTEL_BXT_DSM_GUID, &dwc->guid);
  195. dwc->has_dsm_for_pm = true;
  196. }
  197. if (pdev->device == PCI_DEVICE_ID_INTEL_BYT) {
  198. struct gpio_desc *gpio;
  199. const char *bios_ver;
  200. int ret;
  201. /* On BYT the FW does not always enable the refclock */
  202. ret = dwc3_byt_enable_ulpi_refclock(pdev);
  203. if (ret)
  204. return ret;
  205. ret = devm_acpi_dev_add_driver_gpios(&pdev->dev,
  206. acpi_dwc3_byt_gpios);
  207. if (ret)
  208. dev_dbg(&pdev->dev, "failed to add mapping table\n");
  209. /*
  210. * A lot of BYT devices lack ACPI resource entries for
  211. * the GPIOs. If the ACPI entry for the GPIO controller
  212. * is present add a fallback mapping to the reference
  213. * design GPIOs which all boards seem to use.
  214. */
  215. if (acpi_dev_present("INT33FC", NULL, -1))
  216. gpiod_add_lookup_table(&platform_bytcr_gpios);
  217. /*
  218. * These GPIOs will turn on the USB2 PHY. Note that we have to
  219. * put the gpio descriptors again here because the phy driver
  220. * might want to grab them, too.
  221. */
  222. gpio = gpiod_get_optional(&pdev->dev, "cs", GPIOD_OUT_LOW);
  223. if (IS_ERR(gpio))
  224. return PTR_ERR(gpio);
  225. gpiod_set_value_cansleep(gpio, 1);
  226. gpiod_put(gpio);
  227. gpio = gpiod_get_optional(&pdev->dev, "reset", GPIOD_OUT_LOW);
  228. if (IS_ERR(gpio))
  229. return PTR_ERR(gpio);
  230. if (gpio) {
  231. gpiod_set_value_cansleep(gpio, 1);
  232. gpiod_put(gpio);
  233. usleep_range(10000, 11000);
  234. }
  235. /*
  236. * Make the pdev name predictable (only 1 DWC3 on BYT)
  237. * and patch the phy dev-name into the lookup table so
  238. * that the phy-driver can get the GPIOs.
  239. */
  240. dwc->dwc3->id = PLATFORM_DEVID_NONE;
  241. platform_bytcr_gpios.dev_id = "dwc3.ulpi";
  242. /*
  243. * Some Android tablets with a Crystal Cove PMIC
  244. * (INT33FD), rely on the TUSB1211 phy for charger
  245. * detection. These can be identified by them _not_
  246. * using the standard ACPI battery and ac drivers.
  247. */
  248. bios_ver = dmi_get_system_info(DMI_BIOS_VERSION);
  249. if (acpi_dev_present("INT33FD", "1", 2) &&
  250. acpi_quirk_skip_acpi_ac_and_battery() &&
  251. /* Lenovo Yoga Tablet 2 Pro 1380 uses LC824206XA instead */
  252. !(bios_ver &&
  253. strstarts(bios_ver, "BLADE_21.X64.0005.R00.1504101516"))) {
  254. dev_info(&pdev->dev, "Using TUSB1211 phy for charger detection\n");
  255. swnode = &dwc3_pci_intel_phy_charger_detect_swnode;
  256. }
  257. }
  258. }
  259. return device_add_software_node(&dwc->dwc3->dev, swnode);
  260. }
  261. #ifdef CONFIG_PM
  262. static void dwc3_pci_resume_work(struct work_struct *work)
  263. {
  264. struct dwc3_pci *dwc = container_of(work, struct dwc3_pci, wakeup_work);
  265. struct platform_device *dwc3 = dwc->dwc3;
  266. int ret;
  267. ret = pm_runtime_get_sync(&dwc3->dev);
  268. if (ret < 0) {
  269. pm_runtime_put_sync_autosuspend(&dwc3->dev);
  270. return;
  271. }
  272. pm_runtime_mark_last_busy(&dwc3->dev);
  273. pm_runtime_put_sync_autosuspend(&dwc3->dev);
  274. }
  275. #endif
  276. static int dwc3_pci_probe(struct pci_dev *pci, const struct pci_device_id *id)
  277. {
  278. struct dwc3_pci *dwc;
  279. struct resource res[2];
  280. int ret;
  281. struct device *dev = &pci->dev;
  282. ret = pcim_enable_device(pci);
  283. if (ret) {
  284. dev_err(dev, "failed to enable pci device\n");
  285. return -ENODEV;
  286. }
  287. pci_set_master(pci);
  288. dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
  289. if (!dwc)
  290. return -ENOMEM;
  291. dwc->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
  292. if (!dwc->dwc3)
  293. return -ENOMEM;
  294. memset(res, 0x00, sizeof(struct resource) * ARRAY_SIZE(res));
  295. res[0].start = pci_resource_start(pci, 0);
  296. res[0].end = pci_resource_end(pci, 0);
  297. res[0].name = "dwc_usb3";
  298. res[0].flags = IORESOURCE_MEM;
  299. res[1].start = pci->irq;
  300. res[1].name = "dwc_usb3";
  301. res[1].flags = IORESOURCE_IRQ;
  302. ret = platform_device_add_resources(dwc->dwc3, res, ARRAY_SIZE(res));
  303. if (ret) {
  304. dev_err(dev, "couldn't add resources to dwc3 device\n");
  305. goto err;
  306. }
  307. dwc->pci = pci;
  308. dwc->dwc3->dev.parent = dev;
  309. ACPI_COMPANION_SET(&dwc->dwc3->dev, ACPI_COMPANION(dev));
  310. ret = dwc3_pci_quirks(dwc, (void *)id->driver_data);
  311. if (ret)
  312. goto err;
  313. ret = platform_device_add(dwc->dwc3);
  314. if (ret) {
  315. dev_err(dev, "failed to register dwc3 device\n");
  316. goto err;
  317. }
  318. device_init_wakeup(dev, true);
  319. pci_set_drvdata(pci, dwc);
  320. pm_runtime_put(dev);
  321. #ifdef CONFIG_PM
  322. INIT_WORK(&dwc->wakeup_work, dwc3_pci_resume_work);
  323. #endif
  324. return 0;
  325. err:
  326. device_remove_software_node(&dwc->dwc3->dev);
  327. platform_device_put(dwc->dwc3);
  328. return ret;
  329. }
  330. static void dwc3_pci_remove(struct pci_dev *pci)
  331. {
  332. struct dwc3_pci *dwc = pci_get_drvdata(pci);
  333. struct pci_dev *pdev = dwc->pci;
  334. if (pdev->device == PCI_DEVICE_ID_INTEL_BYT)
  335. gpiod_remove_lookup_table(&platform_bytcr_gpios);
  336. #ifdef CONFIG_PM
  337. cancel_work_sync(&dwc->wakeup_work);
  338. #endif
  339. device_init_wakeup(&pci->dev, false);
  340. pm_runtime_get(&pci->dev);
  341. device_remove_software_node(&dwc->dwc3->dev);
  342. platform_device_unregister(dwc->dwc3);
  343. }
  344. static const struct pci_device_id dwc3_pci_id_table[] = {
  345. { PCI_DEVICE_DATA(INTEL, BSW, &dwc3_pci_intel_swnode) },
  346. { PCI_DEVICE_DATA(INTEL, BYT, &dwc3_pci_intel_byt_swnode) },
  347. { PCI_DEVICE_DATA(INTEL, MRFLD, &dwc3_pci_intel_mrfld_swnode) },
  348. { PCI_DEVICE_DATA(INTEL, CMLLP, &dwc3_pci_intel_swnode) },
  349. { PCI_DEVICE_DATA(INTEL, CMLH, &dwc3_pci_intel_swnode) },
  350. { PCI_DEVICE_DATA(INTEL, SPTLP, &dwc3_pci_intel_swnode) },
  351. { PCI_DEVICE_DATA(INTEL, SPTH, &dwc3_pci_intel_swnode) },
  352. { PCI_DEVICE_DATA(INTEL, BXT, &dwc3_pci_intel_swnode) },
  353. { PCI_DEVICE_DATA(INTEL, BXT_M, &dwc3_pci_intel_swnode) },
  354. { PCI_DEVICE_DATA(INTEL, APL, &dwc3_pci_intel_swnode) },
  355. { PCI_DEVICE_DATA(INTEL, KBP, &dwc3_pci_intel_swnode) },
  356. { PCI_DEVICE_DATA(INTEL, GLK, &dwc3_pci_intel_swnode) },
  357. { PCI_DEVICE_DATA(INTEL, CNPLP, &dwc3_pci_intel_swnode) },
  358. { PCI_DEVICE_DATA(INTEL, CNPH, &dwc3_pci_intel_swnode) },
  359. { PCI_DEVICE_DATA(INTEL, CNPV, &dwc3_pci_intel_swnode) },
  360. { PCI_DEVICE_DATA(INTEL, ICLLP, &dwc3_pci_intel_swnode) },
  361. { PCI_DEVICE_DATA(INTEL, EHL, &dwc3_pci_intel_swnode) },
  362. { PCI_DEVICE_DATA(INTEL, TGPLP, &dwc3_pci_intel_swnode) },
  363. { PCI_DEVICE_DATA(INTEL, TGPH, &dwc3_pci_intel_swnode) },
  364. { PCI_DEVICE_DATA(INTEL, JSP, &dwc3_pci_intel_swnode) },
  365. { PCI_DEVICE_DATA(INTEL, ADL, &dwc3_pci_intel_swnode) },
  366. { PCI_DEVICE_DATA(INTEL, ADL_PCH, &dwc3_pci_intel_swnode) },
  367. { PCI_DEVICE_DATA(INTEL, ADLN, &dwc3_pci_intel_swnode) },
  368. { PCI_DEVICE_DATA(INTEL, ADLN_PCH, &dwc3_pci_intel_swnode) },
  369. { PCI_DEVICE_DATA(INTEL, ADLS, &dwc3_pci_intel_swnode) },
  370. { PCI_DEVICE_DATA(INTEL, RPL, &dwc3_pci_intel_swnode) },
  371. { PCI_DEVICE_DATA(INTEL, RPLS, &dwc3_pci_intel_swnode) },
  372. { PCI_DEVICE_DATA(INTEL, MTLM, &dwc3_pci_intel_swnode) },
  373. { PCI_DEVICE_DATA(INTEL, MTLP, &dwc3_pci_intel_swnode) },
  374. { PCI_DEVICE_DATA(INTEL, MTL, &dwc3_pci_intel_swnode) },
  375. { PCI_DEVICE_DATA(INTEL, MTLS, &dwc3_pci_intel_swnode) },
  376. { PCI_DEVICE_DATA(INTEL, ARLH_PCH, &dwc3_pci_intel_swnode) },
  377. { PCI_DEVICE_DATA(INTEL, TGL, &dwc3_pci_intel_swnode) },
  378. { PCI_DEVICE_DATA(INTEL, PTLH, &dwc3_pci_intel_swnode) },
  379. { PCI_DEVICE_DATA(INTEL, PTLH_PCH, &dwc3_pci_intel_swnode) },
  380. { PCI_DEVICE_DATA(INTEL, PTLU, &dwc3_pci_intel_swnode) },
  381. { PCI_DEVICE_DATA(INTEL, PTLU_PCH, &dwc3_pci_intel_swnode) },
  382. { PCI_DEVICE_DATA(AMD, NL_USB, &dwc3_pci_amd_swnode) },
  383. { PCI_DEVICE_DATA(AMD, MR, &dwc3_pci_amd_mr_swnode) },
  384. { } /* Terminating Entry */
  385. };
  386. MODULE_DEVICE_TABLE(pci, dwc3_pci_id_table);
  387. #if defined(CONFIG_PM) || defined(CONFIG_PM_SLEEP)
  388. static int dwc3_pci_dsm(struct dwc3_pci *dwc, int param)
  389. {
  390. union acpi_object *obj;
  391. union acpi_object tmp;
  392. union acpi_object argv4 = ACPI_INIT_DSM_ARGV4(1, &tmp);
  393. if (!dwc->has_dsm_for_pm)
  394. return 0;
  395. tmp.type = ACPI_TYPE_INTEGER;
  396. tmp.integer.value = param;
  397. obj = acpi_evaluate_dsm(ACPI_HANDLE(&dwc->pci->dev), &dwc->guid,
  398. 1, PCI_INTEL_BXT_FUNC_PMU_PWR, &argv4);
  399. if (!obj) {
  400. dev_err(&dwc->pci->dev, "failed to evaluate _DSM\n");
  401. return -EIO;
  402. }
  403. ACPI_FREE(obj);
  404. return 0;
  405. }
  406. #endif /* CONFIG_PM || CONFIG_PM_SLEEP */
  407. #ifdef CONFIG_PM
  408. static int dwc3_pci_runtime_suspend(struct device *dev)
  409. {
  410. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  411. if (device_can_wakeup(dev))
  412. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
  413. return -EBUSY;
  414. }
  415. static int dwc3_pci_runtime_resume(struct device *dev)
  416. {
  417. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  418. int ret;
  419. ret = dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
  420. if (ret)
  421. return ret;
  422. queue_work(pm_wq, &dwc->wakeup_work);
  423. return 0;
  424. }
  425. #endif /* CONFIG_PM */
  426. #ifdef CONFIG_PM_SLEEP
  427. static int dwc3_pci_suspend(struct device *dev)
  428. {
  429. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  430. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
  431. }
  432. static int dwc3_pci_resume(struct device *dev)
  433. {
  434. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  435. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
  436. }
  437. #endif /* CONFIG_PM_SLEEP */
  438. static const struct dev_pm_ops dwc3_pci_dev_pm_ops = {
  439. SET_SYSTEM_SLEEP_PM_OPS(dwc3_pci_suspend, dwc3_pci_resume)
  440. SET_RUNTIME_PM_OPS(dwc3_pci_runtime_suspend, dwc3_pci_runtime_resume,
  441. NULL)
  442. };
  443. static struct pci_driver dwc3_pci_driver = {
  444. .name = "dwc3-pci",
  445. .id_table = dwc3_pci_id_table,
  446. .probe = dwc3_pci_probe,
  447. .remove = dwc3_pci_remove,
  448. .driver = {
  449. .pm = &dwc3_pci_dev_pm_ops,
  450. }
  451. };
  452. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  453. MODULE_LICENSE("GPL v2");
  454. MODULE_DESCRIPTION("DesignWare USB3 PCI Glue Layer");
  455. module_pci_driver(dwc3_pci_driver);