atmel_usba_udc.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for the Atmel USBA high speed USB device controller
  4. *
  5. * Copyright (C) 2005-2007 Atmel Corporation
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/clk/at91_pmc.h>
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/io.h>
  13. #include <linux/slab.h>
  14. #include <linux/device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/list.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/regmap.h>
  20. #include <linux/ctype.h>
  21. #include <linux/usb.h>
  22. #include <linux/usb/ch9.h>
  23. #include <linux/usb/gadget.h>
  24. #include <linux/delay.h>
  25. #include <linux/of.h>
  26. #include <linux/irq.h>
  27. #include <linux/gpio/consumer.h>
  28. #include "atmel_usba_udc.h"
  29. #define USBA_VBUS_IRQFLAGS (IRQF_ONESHOT \
  30. | IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING)
  31. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  32. #include <linux/debugfs.h>
  33. #include <linux/uaccess.h>
  34. static int queue_dbg_open(struct inode *inode, struct file *file)
  35. {
  36. struct usba_ep *ep = inode->i_private;
  37. struct usba_request *req, *req_copy;
  38. struct list_head *queue_data;
  39. queue_data = kmalloc(sizeof(*queue_data), GFP_KERNEL);
  40. if (!queue_data)
  41. return -ENOMEM;
  42. INIT_LIST_HEAD(queue_data);
  43. spin_lock_irq(&ep->udc->lock);
  44. list_for_each_entry(req, &ep->queue, queue) {
  45. req_copy = kmemdup(req, sizeof(*req_copy), GFP_ATOMIC);
  46. if (!req_copy)
  47. goto fail;
  48. list_add_tail(&req_copy->queue, queue_data);
  49. }
  50. spin_unlock_irq(&ep->udc->lock);
  51. file->private_data = queue_data;
  52. return 0;
  53. fail:
  54. spin_unlock_irq(&ep->udc->lock);
  55. list_for_each_entry_safe(req, req_copy, queue_data, queue) {
  56. list_del(&req->queue);
  57. kfree(req);
  58. }
  59. kfree(queue_data);
  60. return -ENOMEM;
  61. }
  62. /*
  63. * bbbbbbbb llllllll IZS sssss nnnn FDL\n\0
  64. *
  65. * b: buffer address
  66. * l: buffer length
  67. * I/i: interrupt/no interrupt
  68. * Z/z: zero/no zero
  69. * S/s: short ok/short not ok
  70. * s: status
  71. * n: nr_packets
  72. * F/f: submitted/not submitted to FIFO
  73. * D/d: using/not using DMA
  74. * L/l: last transaction/not last transaction
  75. */
  76. static ssize_t queue_dbg_read(struct file *file, char __user *buf,
  77. size_t nbytes, loff_t *ppos)
  78. {
  79. struct list_head *queue = file->private_data;
  80. struct usba_request *req, *tmp_req;
  81. size_t len, remaining, actual = 0;
  82. char tmpbuf[38];
  83. if (!access_ok(buf, nbytes))
  84. return -EFAULT;
  85. inode_lock(file_inode(file));
  86. list_for_each_entry_safe(req, tmp_req, queue, queue) {
  87. len = scnprintf(tmpbuf, sizeof(tmpbuf),
  88. "%8p %08x %c%c%c %5d %c%c%c\n",
  89. req->req.buf, req->req.length,
  90. req->req.no_interrupt ? 'i' : 'I',
  91. req->req.zero ? 'Z' : 'z',
  92. req->req.short_not_ok ? 's' : 'S',
  93. req->req.status,
  94. req->submitted ? 'F' : 'f',
  95. req->using_dma ? 'D' : 'd',
  96. req->last_transaction ? 'L' : 'l');
  97. if (len > nbytes)
  98. break;
  99. list_del(&req->queue);
  100. kfree(req);
  101. remaining = __copy_to_user(buf, tmpbuf, len);
  102. actual += len - remaining;
  103. if (remaining)
  104. break;
  105. nbytes -= len;
  106. buf += len;
  107. }
  108. inode_unlock(file_inode(file));
  109. return actual;
  110. }
  111. static int queue_dbg_release(struct inode *inode, struct file *file)
  112. {
  113. struct list_head *queue_data = file->private_data;
  114. struct usba_request *req, *tmp_req;
  115. list_for_each_entry_safe(req, tmp_req, queue_data, queue) {
  116. list_del(&req->queue);
  117. kfree(req);
  118. }
  119. kfree(queue_data);
  120. return 0;
  121. }
  122. static int regs_dbg_open(struct inode *inode, struct file *file)
  123. {
  124. struct usba_udc *udc;
  125. unsigned int i;
  126. u32 *data;
  127. int ret = -ENOMEM;
  128. inode_lock(inode);
  129. udc = inode->i_private;
  130. data = kmalloc(inode->i_size, GFP_KERNEL);
  131. if (!data)
  132. goto out;
  133. spin_lock_irq(&udc->lock);
  134. for (i = 0; i < inode->i_size / 4; i++)
  135. data[i] = readl_relaxed(udc->regs + i * 4);
  136. spin_unlock_irq(&udc->lock);
  137. file->private_data = data;
  138. ret = 0;
  139. out:
  140. inode_unlock(inode);
  141. return ret;
  142. }
  143. static ssize_t regs_dbg_read(struct file *file, char __user *buf,
  144. size_t nbytes, loff_t *ppos)
  145. {
  146. struct inode *inode = file_inode(file);
  147. int ret;
  148. inode_lock(inode);
  149. ret = simple_read_from_buffer(buf, nbytes, ppos,
  150. file->private_data,
  151. file_inode(file)->i_size);
  152. inode_unlock(inode);
  153. return ret;
  154. }
  155. static int regs_dbg_release(struct inode *inode, struct file *file)
  156. {
  157. kfree(file->private_data);
  158. return 0;
  159. }
  160. static const struct file_operations queue_dbg_fops = {
  161. .owner = THIS_MODULE,
  162. .open = queue_dbg_open,
  163. .read = queue_dbg_read,
  164. .release = queue_dbg_release,
  165. };
  166. static const struct file_operations regs_dbg_fops = {
  167. .owner = THIS_MODULE,
  168. .open = regs_dbg_open,
  169. .llseek = generic_file_llseek,
  170. .read = regs_dbg_read,
  171. .release = regs_dbg_release,
  172. };
  173. static void usba_ep_init_debugfs(struct usba_udc *udc,
  174. struct usba_ep *ep)
  175. {
  176. struct dentry *ep_root;
  177. ep_root = debugfs_create_dir(ep->ep.name, udc->debugfs_root);
  178. ep->debugfs_dir = ep_root;
  179. debugfs_create_file("queue", 0400, ep_root, ep, &queue_dbg_fops);
  180. if (ep->can_dma)
  181. debugfs_create_u32("dma_status", 0400, ep_root,
  182. &ep->last_dma_status);
  183. if (ep_is_control(ep))
  184. debugfs_create_u32("state", 0400, ep_root, &ep->state);
  185. }
  186. static void usba_ep_cleanup_debugfs(struct usba_ep *ep)
  187. {
  188. debugfs_remove_recursive(ep->debugfs_dir);
  189. }
  190. static void usba_init_debugfs(struct usba_udc *udc)
  191. {
  192. struct dentry *root;
  193. struct resource *regs_resource;
  194. root = debugfs_create_dir(udc->gadget.name, usb_debug_root);
  195. udc->debugfs_root = root;
  196. regs_resource = platform_get_resource(udc->pdev, IORESOURCE_MEM,
  197. CTRL_IOMEM_ID);
  198. if (regs_resource) {
  199. debugfs_create_file_size("regs", 0400, root, udc,
  200. &regs_dbg_fops,
  201. resource_size(regs_resource));
  202. }
  203. usba_ep_init_debugfs(udc, to_usba_ep(udc->gadget.ep0));
  204. }
  205. static void usba_cleanup_debugfs(struct usba_udc *udc)
  206. {
  207. usba_ep_cleanup_debugfs(to_usba_ep(udc->gadget.ep0));
  208. debugfs_remove_recursive(udc->debugfs_root);
  209. }
  210. #else
  211. static inline void usba_ep_init_debugfs(struct usba_udc *udc,
  212. struct usba_ep *ep)
  213. {
  214. }
  215. static inline void usba_ep_cleanup_debugfs(struct usba_ep *ep)
  216. {
  217. }
  218. static inline void usba_init_debugfs(struct usba_udc *udc)
  219. {
  220. }
  221. static inline void usba_cleanup_debugfs(struct usba_udc *udc)
  222. {
  223. }
  224. #endif
  225. static ushort fifo_mode;
  226. module_param(fifo_mode, ushort, 0x0);
  227. MODULE_PARM_DESC(fifo_mode, "Endpoint configuration mode");
  228. /* mode 0 - uses autoconfig */
  229. /* mode 1 - fits in 8KB, generic max fifo configuration */
  230. static struct usba_fifo_cfg mode_1_cfg[] = {
  231. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  232. { .hw_ep_num = 1, .fifo_size = 1024, .nr_banks = 2, },
  233. { .hw_ep_num = 2, .fifo_size = 1024, .nr_banks = 1, },
  234. { .hw_ep_num = 3, .fifo_size = 1024, .nr_banks = 1, },
  235. { .hw_ep_num = 4, .fifo_size = 1024, .nr_banks = 1, },
  236. { .hw_ep_num = 5, .fifo_size = 1024, .nr_banks = 1, },
  237. { .hw_ep_num = 6, .fifo_size = 1024, .nr_banks = 1, },
  238. };
  239. /* mode 2 - fits in 8KB, performance max fifo configuration */
  240. static struct usba_fifo_cfg mode_2_cfg[] = {
  241. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  242. { .hw_ep_num = 1, .fifo_size = 1024, .nr_banks = 3, },
  243. { .hw_ep_num = 2, .fifo_size = 1024, .nr_banks = 2, },
  244. { .hw_ep_num = 3, .fifo_size = 1024, .nr_banks = 2, },
  245. };
  246. /* mode 3 - fits in 8KB, mixed fifo configuration */
  247. static struct usba_fifo_cfg mode_3_cfg[] = {
  248. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  249. { .hw_ep_num = 1, .fifo_size = 1024, .nr_banks = 2, },
  250. { .hw_ep_num = 2, .fifo_size = 512, .nr_banks = 2, },
  251. { .hw_ep_num = 3, .fifo_size = 512, .nr_banks = 2, },
  252. { .hw_ep_num = 4, .fifo_size = 512, .nr_banks = 2, },
  253. { .hw_ep_num = 5, .fifo_size = 512, .nr_banks = 2, },
  254. { .hw_ep_num = 6, .fifo_size = 512, .nr_banks = 2, },
  255. };
  256. /* mode 4 - fits in 8KB, custom fifo configuration */
  257. static struct usba_fifo_cfg mode_4_cfg[] = {
  258. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  259. { .hw_ep_num = 1, .fifo_size = 512, .nr_banks = 2, },
  260. { .hw_ep_num = 2, .fifo_size = 512, .nr_banks = 2, },
  261. { .hw_ep_num = 3, .fifo_size = 8, .nr_banks = 2, },
  262. { .hw_ep_num = 4, .fifo_size = 512, .nr_banks = 2, },
  263. { .hw_ep_num = 5, .fifo_size = 512, .nr_banks = 2, },
  264. { .hw_ep_num = 6, .fifo_size = 16, .nr_banks = 2, },
  265. { .hw_ep_num = 7, .fifo_size = 8, .nr_banks = 2, },
  266. { .hw_ep_num = 8, .fifo_size = 8, .nr_banks = 2, },
  267. };
  268. /* Add additional configurations here */
  269. static int usba_config_fifo_table(struct usba_udc *udc)
  270. {
  271. int n;
  272. switch (fifo_mode) {
  273. default:
  274. fifo_mode = 0;
  275. fallthrough;
  276. case 0:
  277. udc->fifo_cfg = NULL;
  278. n = 0;
  279. break;
  280. case 1:
  281. udc->fifo_cfg = mode_1_cfg;
  282. n = ARRAY_SIZE(mode_1_cfg);
  283. break;
  284. case 2:
  285. udc->fifo_cfg = mode_2_cfg;
  286. n = ARRAY_SIZE(mode_2_cfg);
  287. break;
  288. case 3:
  289. udc->fifo_cfg = mode_3_cfg;
  290. n = ARRAY_SIZE(mode_3_cfg);
  291. break;
  292. case 4:
  293. udc->fifo_cfg = mode_4_cfg;
  294. n = ARRAY_SIZE(mode_4_cfg);
  295. break;
  296. }
  297. DBG(DBG_HW, "Setup fifo_mode %d\n", fifo_mode);
  298. return n;
  299. }
  300. static inline u32 usba_int_enb_get(struct usba_udc *udc)
  301. {
  302. return udc->int_enb_cache;
  303. }
  304. static inline void usba_int_enb_set(struct usba_udc *udc, u32 mask)
  305. {
  306. u32 val;
  307. val = udc->int_enb_cache | mask;
  308. usba_writel(udc, INT_ENB, val);
  309. udc->int_enb_cache = val;
  310. }
  311. static inline void usba_int_enb_clear(struct usba_udc *udc, u32 mask)
  312. {
  313. u32 val;
  314. val = udc->int_enb_cache & ~mask;
  315. usba_writel(udc, INT_ENB, val);
  316. udc->int_enb_cache = val;
  317. }
  318. static int vbus_is_present(struct usba_udc *udc)
  319. {
  320. if (udc->vbus_pin)
  321. return gpiod_get_value(udc->vbus_pin);
  322. /* No Vbus detection: Assume always present */
  323. return 1;
  324. }
  325. static void toggle_bias(struct usba_udc *udc, int is_on)
  326. {
  327. if (udc->errata && udc->errata->toggle_bias)
  328. udc->errata->toggle_bias(udc, is_on);
  329. }
  330. static void generate_bias_pulse(struct usba_udc *udc)
  331. {
  332. if (!udc->bias_pulse_needed)
  333. return;
  334. if (udc->errata && udc->errata->pulse_bias)
  335. udc->errata->pulse_bias(udc);
  336. udc->bias_pulse_needed = false;
  337. }
  338. static void next_fifo_transaction(struct usba_ep *ep, struct usba_request *req)
  339. {
  340. unsigned int transaction_len;
  341. transaction_len = req->req.length - req->req.actual;
  342. req->last_transaction = 1;
  343. if (transaction_len > ep->ep.maxpacket) {
  344. transaction_len = ep->ep.maxpacket;
  345. req->last_transaction = 0;
  346. } else if (transaction_len == ep->ep.maxpacket && req->req.zero)
  347. req->last_transaction = 0;
  348. DBG(DBG_QUEUE, "%s: submit_transaction, req %p (length %d)%s\n",
  349. ep->ep.name, req, transaction_len,
  350. req->last_transaction ? ", done" : "");
  351. memcpy_toio(ep->fifo, req->req.buf + req->req.actual, transaction_len);
  352. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  353. req->req.actual += transaction_len;
  354. }
  355. static void submit_request(struct usba_ep *ep, struct usba_request *req)
  356. {
  357. DBG(DBG_QUEUE, "%s: submit_request: req %p (length %d)\n",
  358. ep->ep.name, req, req->req.length);
  359. req->req.actual = 0;
  360. req->submitted = 1;
  361. if (req->using_dma) {
  362. if (req->req.length == 0) {
  363. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  364. return;
  365. }
  366. if (req->req.zero)
  367. usba_ep_writel(ep, CTL_ENB, USBA_SHORT_PACKET);
  368. else
  369. usba_ep_writel(ep, CTL_DIS, USBA_SHORT_PACKET);
  370. usba_dma_writel(ep, ADDRESS, req->req.dma);
  371. usba_dma_writel(ep, CONTROL, req->ctrl);
  372. } else {
  373. next_fifo_transaction(ep, req);
  374. if (req->last_transaction) {
  375. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  376. if (ep_is_control(ep))
  377. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  378. } else {
  379. if (ep_is_control(ep))
  380. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  381. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  382. }
  383. }
  384. }
  385. static void submit_next_request(struct usba_ep *ep)
  386. {
  387. struct usba_request *req;
  388. if (list_empty(&ep->queue)) {
  389. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY | USBA_RX_BK_RDY);
  390. return;
  391. }
  392. req = list_entry(ep->queue.next, struct usba_request, queue);
  393. if (!req->submitted)
  394. submit_request(ep, req);
  395. }
  396. static void send_status(struct usba_udc *udc, struct usba_ep *ep)
  397. {
  398. ep->state = STATUS_STAGE_IN;
  399. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  400. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  401. }
  402. static void receive_data(struct usba_ep *ep)
  403. {
  404. struct usba_udc *udc = ep->udc;
  405. struct usba_request *req;
  406. unsigned long status;
  407. unsigned int bytecount, nr_busy;
  408. int is_complete = 0;
  409. status = usba_ep_readl(ep, STA);
  410. nr_busy = USBA_BFEXT(BUSY_BANKS, status);
  411. DBG(DBG_QUEUE, "receive data: nr_busy=%u\n", nr_busy);
  412. while (nr_busy > 0) {
  413. if (list_empty(&ep->queue)) {
  414. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  415. break;
  416. }
  417. req = list_entry(ep->queue.next,
  418. struct usba_request, queue);
  419. bytecount = USBA_BFEXT(BYTE_COUNT, status);
  420. if (status & (1 << 31))
  421. is_complete = 1;
  422. if (req->req.actual + bytecount >= req->req.length) {
  423. is_complete = 1;
  424. bytecount = req->req.length - req->req.actual;
  425. }
  426. memcpy_fromio(req->req.buf + req->req.actual,
  427. ep->fifo, bytecount);
  428. req->req.actual += bytecount;
  429. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  430. if (is_complete) {
  431. DBG(DBG_QUEUE, "%s: request done\n", ep->ep.name);
  432. req->req.status = 0;
  433. list_del_init(&req->queue);
  434. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  435. spin_unlock(&udc->lock);
  436. usb_gadget_giveback_request(&ep->ep, &req->req);
  437. spin_lock(&udc->lock);
  438. }
  439. status = usba_ep_readl(ep, STA);
  440. nr_busy = USBA_BFEXT(BUSY_BANKS, status);
  441. if (is_complete && ep_is_control(ep)) {
  442. send_status(udc, ep);
  443. break;
  444. }
  445. }
  446. }
  447. static void
  448. request_complete(struct usba_ep *ep, struct usba_request *req, int status)
  449. {
  450. struct usba_udc *udc = ep->udc;
  451. WARN_ON(!list_empty(&req->queue));
  452. if (req->req.status == -EINPROGRESS)
  453. req->req.status = status;
  454. if (req->using_dma)
  455. usb_gadget_unmap_request(&udc->gadget, &req->req, ep->is_in);
  456. DBG(DBG_GADGET | DBG_REQ,
  457. "%s: req %p complete: status %d, actual %u\n",
  458. ep->ep.name, req, req->req.status, req->req.actual);
  459. spin_unlock(&udc->lock);
  460. usb_gadget_giveback_request(&ep->ep, &req->req);
  461. spin_lock(&udc->lock);
  462. }
  463. static void
  464. request_complete_list(struct usba_ep *ep, struct list_head *list, int status)
  465. {
  466. struct usba_request *req, *tmp_req;
  467. list_for_each_entry_safe(req, tmp_req, list, queue) {
  468. list_del_init(&req->queue);
  469. request_complete(ep, req, status);
  470. }
  471. }
  472. static int
  473. usba_ep_enable(struct usb_ep *_ep, const struct usb_endpoint_descriptor *desc)
  474. {
  475. struct usba_ep *ep = to_usba_ep(_ep);
  476. struct usba_udc *udc = ep->udc;
  477. unsigned long flags, maxpacket;
  478. unsigned int nr_trans;
  479. DBG(DBG_GADGET, "%s: ep_enable: desc=%p\n", ep->ep.name, desc);
  480. maxpacket = usb_endpoint_maxp(desc);
  481. if (((desc->bEndpointAddress & USB_ENDPOINT_NUMBER_MASK) != ep->index)
  482. || ep->index == 0
  483. || desc->bDescriptorType != USB_DT_ENDPOINT
  484. || maxpacket == 0
  485. || maxpacket > ep->fifo_size) {
  486. DBG(DBG_ERR, "ep_enable: Invalid argument");
  487. return -EINVAL;
  488. }
  489. ep->is_isoc = 0;
  490. ep->is_in = 0;
  491. DBG(DBG_ERR, "%s: EPT_CFG = 0x%lx (maxpacket = %lu)\n",
  492. ep->ep.name, ep->ept_cfg, maxpacket);
  493. if (usb_endpoint_dir_in(desc)) {
  494. ep->is_in = 1;
  495. ep->ept_cfg |= USBA_EPT_DIR_IN;
  496. }
  497. switch (usb_endpoint_type(desc)) {
  498. case USB_ENDPOINT_XFER_CONTROL:
  499. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_CONTROL);
  500. break;
  501. case USB_ENDPOINT_XFER_ISOC:
  502. if (!ep->can_isoc) {
  503. DBG(DBG_ERR, "ep_enable: %s is not isoc capable\n",
  504. ep->ep.name);
  505. return -EINVAL;
  506. }
  507. /*
  508. * Bits 11:12 specify number of _additional_
  509. * transactions per microframe.
  510. */
  511. nr_trans = usb_endpoint_maxp_mult(desc);
  512. if (nr_trans > 3)
  513. return -EINVAL;
  514. ep->is_isoc = 1;
  515. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_ISO);
  516. ep->ept_cfg |= USBA_BF(NB_TRANS, nr_trans);
  517. break;
  518. case USB_ENDPOINT_XFER_BULK:
  519. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK);
  520. break;
  521. case USB_ENDPOINT_XFER_INT:
  522. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_INT);
  523. break;
  524. }
  525. spin_lock_irqsave(&ep->udc->lock, flags);
  526. ep->ep.desc = desc;
  527. ep->ep.maxpacket = maxpacket;
  528. usba_ep_writel(ep, CFG, ep->ept_cfg);
  529. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  530. if (ep->can_dma) {
  531. u32 ctrl;
  532. usba_int_enb_set(udc, USBA_BF(EPT_INT, 1 << ep->index) |
  533. USBA_BF(DMA_INT, 1 << ep->index));
  534. ctrl = USBA_AUTO_VALID | USBA_INTDIS_DMA;
  535. usba_ep_writel(ep, CTL_ENB, ctrl);
  536. } else {
  537. usba_int_enb_set(udc, USBA_BF(EPT_INT, 1 << ep->index));
  538. }
  539. spin_unlock_irqrestore(&udc->lock, flags);
  540. DBG(DBG_HW, "EPT_CFG%d after init: %#08lx\n", ep->index,
  541. (unsigned long)usba_ep_readl(ep, CFG));
  542. DBG(DBG_HW, "INT_ENB after init: %#08lx\n",
  543. (unsigned long)usba_int_enb_get(udc));
  544. return 0;
  545. }
  546. static int usba_ep_disable(struct usb_ep *_ep)
  547. {
  548. struct usba_ep *ep = to_usba_ep(_ep);
  549. struct usba_udc *udc = ep->udc;
  550. LIST_HEAD(req_list);
  551. unsigned long flags;
  552. DBG(DBG_GADGET, "ep_disable: %s\n", ep->ep.name);
  553. spin_lock_irqsave(&udc->lock, flags);
  554. if (!ep->ep.desc) {
  555. spin_unlock_irqrestore(&udc->lock, flags);
  556. DBG(DBG_ERR, "ep_disable: %s not enabled\n", ep->ep.name);
  557. return -EINVAL;
  558. }
  559. ep->ep.desc = NULL;
  560. list_splice_init(&ep->queue, &req_list);
  561. if (ep->can_dma) {
  562. usba_dma_writel(ep, CONTROL, 0);
  563. usba_dma_writel(ep, ADDRESS, 0);
  564. usba_dma_readl(ep, STATUS);
  565. }
  566. usba_ep_writel(ep, CTL_DIS, USBA_EPT_ENABLE);
  567. usba_int_enb_clear(udc, USBA_BF(EPT_INT, 1 << ep->index));
  568. request_complete_list(ep, &req_list, -ESHUTDOWN);
  569. spin_unlock_irqrestore(&udc->lock, flags);
  570. return 0;
  571. }
  572. static struct usb_request *
  573. usba_ep_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  574. {
  575. struct usba_request *req;
  576. DBG(DBG_GADGET, "ep_alloc_request: %p, 0x%x\n", _ep, gfp_flags);
  577. req = kzalloc(sizeof(*req), gfp_flags);
  578. if (!req)
  579. return NULL;
  580. INIT_LIST_HEAD(&req->queue);
  581. return &req->req;
  582. }
  583. static void
  584. usba_ep_free_request(struct usb_ep *_ep, struct usb_request *_req)
  585. {
  586. struct usba_request *req = to_usba_req(_req);
  587. DBG(DBG_GADGET, "ep_free_request: %p, %p\n", _ep, _req);
  588. kfree(req);
  589. }
  590. static int queue_dma(struct usba_udc *udc, struct usba_ep *ep,
  591. struct usba_request *req, gfp_t gfp_flags)
  592. {
  593. unsigned long flags;
  594. int ret;
  595. DBG(DBG_DMA, "%s: req l/%u d/%pad %c%c%c\n",
  596. ep->ep.name, req->req.length, &req->req.dma,
  597. req->req.zero ? 'Z' : 'z',
  598. req->req.short_not_ok ? 'S' : 's',
  599. req->req.no_interrupt ? 'I' : 'i');
  600. if (req->req.length > 0x10000) {
  601. /* Lengths from 0 to 65536 (inclusive) are supported */
  602. DBG(DBG_ERR, "invalid request length %u\n", req->req.length);
  603. return -EINVAL;
  604. }
  605. ret = usb_gadget_map_request(&udc->gadget, &req->req, ep->is_in);
  606. if (ret)
  607. return ret;
  608. req->using_dma = 1;
  609. req->ctrl = USBA_BF(DMA_BUF_LEN, req->req.length)
  610. | USBA_DMA_CH_EN | USBA_DMA_END_BUF_IE
  611. | USBA_DMA_END_BUF_EN;
  612. if (!ep->is_in)
  613. req->ctrl |= USBA_DMA_END_TR_EN | USBA_DMA_END_TR_IE;
  614. /*
  615. * Add this request to the queue and submit for DMA if
  616. * possible. Check if we're still alive first -- we may have
  617. * received a reset since last time we checked.
  618. */
  619. ret = -ESHUTDOWN;
  620. spin_lock_irqsave(&udc->lock, flags);
  621. if (ep->ep.desc) {
  622. if (list_empty(&ep->queue))
  623. submit_request(ep, req);
  624. list_add_tail(&req->queue, &ep->queue);
  625. ret = 0;
  626. }
  627. spin_unlock_irqrestore(&udc->lock, flags);
  628. return ret;
  629. }
  630. static int
  631. usba_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  632. {
  633. struct usba_request *req = to_usba_req(_req);
  634. struct usba_ep *ep = to_usba_ep(_ep);
  635. struct usba_udc *udc = ep->udc;
  636. unsigned long flags;
  637. int ret;
  638. DBG(DBG_GADGET | DBG_QUEUE | DBG_REQ, "%s: queue req %p, len %u\n",
  639. ep->ep.name, req, _req->length);
  640. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN ||
  641. !ep->ep.desc)
  642. return -ESHUTDOWN;
  643. req->submitted = 0;
  644. req->using_dma = 0;
  645. req->last_transaction = 0;
  646. _req->status = -EINPROGRESS;
  647. _req->actual = 0;
  648. if (ep->can_dma)
  649. return queue_dma(udc, ep, req, gfp_flags);
  650. /* May have received a reset since last time we checked */
  651. ret = -ESHUTDOWN;
  652. spin_lock_irqsave(&udc->lock, flags);
  653. if (ep->ep.desc) {
  654. list_add_tail(&req->queue, &ep->queue);
  655. if ((!ep_is_control(ep) && ep->is_in) ||
  656. (ep_is_control(ep)
  657. && (ep->state == DATA_STAGE_IN
  658. || ep->state == STATUS_STAGE_IN)))
  659. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  660. else
  661. usba_ep_writel(ep, CTL_ENB, USBA_RX_BK_RDY);
  662. ret = 0;
  663. }
  664. spin_unlock_irqrestore(&udc->lock, flags);
  665. return ret;
  666. }
  667. static void
  668. usba_update_req(struct usba_ep *ep, struct usba_request *req, u32 status)
  669. {
  670. req->req.actual = req->req.length - USBA_BFEXT(DMA_BUF_LEN, status);
  671. }
  672. static int stop_dma(struct usba_ep *ep, u32 *pstatus)
  673. {
  674. unsigned int timeout;
  675. u32 status;
  676. /*
  677. * Stop the DMA controller. When writing both CH_EN
  678. * and LINK to 0, the other bits are not affected.
  679. */
  680. usba_dma_writel(ep, CONTROL, 0);
  681. /* Wait for the FIFO to empty */
  682. for (timeout = 40; timeout; --timeout) {
  683. status = usba_dma_readl(ep, STATUS);
  684. if (!(status & USBA_DMA_CH_EN))
  685. break;
  686. udelay(1);
  687. }
  688. if (pstatus)
  689. *pstatus = status;
  690. if (timeout == 0) {
  691. dev_err(&ep->udc->pdev->dev,
  692. "%s: timed out waiting for DMA FIFO to empty\n",
  693. ep->ep.name);
  694. return -ETIMEDOUT;
  695. }
  696. return 0;
  697. }
  698. static int usba_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  699. {
  700. struct usba_ep *ep = to_usba_ep(_ep);
  701. struct usba_udc *udc = ep->udc;
  702. struct usba_request *req = NULL;
  703. struct usba_request *iter;
  704. unsigned long flags;
  705. u32 status;
  706. DBG(DBG_GADGET | DBG_QUEUE, "ep_dequeue: %s, req %p\n",
  707. ep->ep.name, _req);
  708. spin_lock_irqsave(&udc->lock, flags);
  709. list_for_each_entry(iter, &ep->queue, queue) {
  710. if (&iter->req != _req)
  711. continue;
  712. req = iter;
  713. break;
  714. }
  715. if (!req) {
  716. spin_unlock_irqrestore(&udc->lock, flags);
  717. return -EINVAL;
  718. }
  719. if (req->using_dma) {
  720. /*
  721. * If this request is currently being transferred,
  722. * stop the DMA controller and reset the FIFO.
  723. */
  724. if (ep->queue.next == &req->queue) {
  725. status = usba_dma_readl(ep, STATUS);
  726. if (status & USBA_DMA_CH_EN)
  727. stop_dma(ep, &status);
  728. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  729. ep->last_dma_status = status;
  730. #endif
  731. usba_writel(udc, EPT_RST, 1 << ep->index);
  732. usba_update_req(ep, req, status);
  733. }
  734. }
  735. /*
  736. * Errors should stop the queue from advancing until the
  737. * completion function returns.
  738. */
  739. list_del_init(&req->queue);
  740. request_complete(ep, req, -ECONNRESET);
  741. /* Process the next request if any */
  742. submit_next_request(ep);
  743. spin_unlock_irqrestore(&udc->lock, flags);
  744. return 0;
  745. }
  746. static int usba_ep_set_halt(struct usb_ep *_ep, int value)
  747. {
  748. struct usba_ep *ep = to_usba_ep(_ep);
  749. struct usba_udc *udc = ep->udc;
  750. unsigned long flags;
  751. int ret = 0;
  752. DBG(DBG_GADGET, "endpoint %s: %s HALT\n", ep->ep.name,
  753. value ? "set" : "clear");
  754. if (!ep->ep.desc) {
  755. DBG(DBG_ERR, "Attempted to halt uninitialized ep %s\n",
  756. ep->ep.name);
  757. return -ENODEV;
  758. }
  759. if (ep->is_isoc) {
  760. DBG(DBG_ERR, "Attempted to halt isochronous ep %s\n",
  761. ep->ep.name);
  762. return -ENOTTY;
  763. }
  764. spin_lock_irqsave(&udc->lock, flags);
  765. /*
  766. * We can't halt IN endpoints while there are still data to be
  767. * transferred
  768. */
  769. if (!list_empty(&ep->queue)
  770. || ((value && ep->is_in && (usba_ep_readl(ep, STA)
  771. & USBA_BF(BUSY_BANKS, -1L))))) {
  772. ret = -EAGAIN;
  773. } else {
  774. if (value)
  775. usba_ep_writel(ep, SET_STA, USBA_FORCE_STALL);
  776. else
  777. usba_ep_writel(ep, CLR_STA,
  778. USBA_FORCE_STALL | USBA_TOGGLE_CLR);
  779. usba_ep_readl(ep, STA);
  780. }
  781. spin_unlock_irqrestore(&udc->lock, flags);
  782. return ret;
  783. }
  784. static int usba_ep_fifo_status(struct usb_ep *_ep)
  785. {
  786. struct usba_ep *ep = to_usba_ep(_ep);
  787. return USBA_BFEXT(BYTE_COUNT, usba_ep_readl(ep, STA));
  788. }
  789. static void usba_ep_fifo_flush(struct usb_ep *_ep)
  790. {
  791. struct usba_ep *ep = to_usba_ep(_ep);
  792. struct usba_udc *udc = ep->udc;
  793. usba_writel(udc, EPT_RST, 1 << ep->index);
  794. }
  795. static const struct usb_ep_ops usba_ep_ops = {
  796. .enable = usba_ep_enable,
  797. .disable = usba_ep_disable,
  798. .alloc_request = usba_ep_alloc_request,
  799. .free_request = usba_ep_free_request,
  800. .queue = usba_ep_queue,
  801. .dequeue = usba_ep_dequeue,
  802. .set_halt = usba_ep_set_halt,
  803. .fifo_status = usba_ep_fifo_status,
  804. .fifo_flush = usba_ep_fifo_flush,
  805. };
  806. static int usba_udc_get_frame(struct usb_gadget *gadget)
  807. {
  808. struct usba_udc *udc = to_usba_udc(gadget);
  809. return USBA_BFEXT(FRAME_NUMBER, usba_readl(udc, FNUM));
  810. }
  811. static int usba_udc_wakeup(struct usb_gadget *gadget)
  812. {
  813. struct usba_udc *udc = to_usba_udc(gadget);
  814. unsigned long flags;
  815. u32 ctrl;
  816. int ret = -EINVAL;
  817. spin_lock_irqsave(&udc->lock, flags);
  818. if (udc->devstatus & (1 << USB_DEVICE_REMOTE_WAKEUP)) {
  819. ctrl = usba_readl(udc, CTRL);
  820. usba_writel(udc, CTRL, ctrl | USBA_REMOTE_WAKE_UP);
  821. ret = 0;
  822. }
  823. spin_unlock_irqrestore(&udc->lock, flags);
  824. return ret;
  825. }
  826. static int
  827. usba_udc_set_selfpowered(struct usb_gadget *gadget, int is_selfpowered)
  828. {
  829. struct usba_udc *udc = to_usba_udc(gadget);
  830. unsigned long flags;
  831. gadget->is_selfpowered = (is_selfpowered != 0);
  832. spin_lock_irqsave(&udc->lock, flags);
  833. if (is_selfpowered)
  834. udc->devstatus |= 1 << USB_DEVICE_SELF_POWERED;
  835. else
  836. udc->devstatus &= ~(1 << USB_DEVICE_SELF_POWERED);
  837. spin_unlock_irqrestore(&udc->lock, flags);
  838. return 0;
  839. }
  840. static int atmel_usba_pullup(struct usb_gadget *gadget, int is_on);
  841. static int atmel_usba_start(struct usb_gadget *gadget,
  842. struct usb_gadget_driver *driver);
  843. static int atmel_usba_stop(struct usb_gadget *gadget);
  844. static struct usb_ep *atmel_usba_match_ep(struct usb_gadget *gadget,
  845. struct usb_endpoint_descriptor *desc,
  846. struct usb_ss_ep_comp_descriptor *ep_comp)
  847. {
  848. struct usb_ep *_ep;
  849. struct usba_ep *ep;
  850. /* Look at endpoints until an unclaimed one looks usable */
  851. list_for_each_entry(_ep, &gadget->ep_list, ep_list) {
  852. if (usb_gadget_ep_match_desc(gadget, _ep, desc, ep_comp))
  853. goto found_ep;
  854. }
  855. /* Fail */
  856. return NULL;
  857. found_ep:
  858. if (fifo_mode == 0) {
  859. /* Optimize hw fifo size based on ep type and other info */
  860. ep = to_usba_ep(_ep);
  861. switch (usb_endpoint_type(desc)) {
  862. case USB_ENDPOINT_XFER_CONTROL:
  863. ep->nr_banks = 1;
  864. break;
  865. case USB_ENDPOINT_XFER_ISOC:
  866. ep->fifo_size = 1024;
  867. if (ep->udc->ep_prealloc)
  868. ep->nr_banks = 2;
  869. break;
  870. case USB_ENDPOINT_XFER_BULK:
  871. ep->fifo_size = 512;
  872. if (ep->udc->ep_prealloc)
  873. ep->nr_banks = 1;
  874. break;
  875. case USB_ENDPOINT_XFER_INT:
  876. if (desc->wMaxPacketSize == 0)
  877. ep->fifo_size =
  878. roundup_pow_of_two(_ep->maxpacket_limit);
  879. else
  880. ep->fifo_size =
  881. roundup_pow_of_two(le16_to_cpu(desc->wMaxPacketSize));
  882. if (ep->udc->ep_prealloc)
  883. ep->nr_banks = 1;
  884. break;
  885. }
  886. /* It might be a little bit late to set this */
  887. usb_ep_set_maxpacket_limit(&ep->ep, ep->fifo_size);
  888. /* Generate ept_cfg basd on FIFO size and number of banks */
  889. if (ep->fifo_size <= 8)
  890. ep->ept_cfg = USBA_BF(EPT_SIZE, USBA_EPT_SIZE_8);
  891. else
  892. /* LSB is bit 1, not 0 */
  893. ep->ept_cfg =
  894. USBA_BF(EPT_SIZE, fls(ep->fifo_size - 1) - 3);
  895. ep->ept_cfg |= USBA_BF(BK_NUMBER, ep->nr_banks);
  896. }
  897. return _ep;
  898. }
  899. static const struct usb_gadget_ops usba_udc_ops = {
  900. .get_frame = usba_udc_get_frame,
  901. .wakeup = usba_udc_wakeup,
  902. .set_selfpowered = usba_udc_set_selfpowered,
  903. .pullup = atmel_usba_pullup,
  904. .udc_start = atmel_usba_start,
  905. .udc_stop = atmel_usba_stop,
  906. .match_ep = atmel_usba_match_ep,
  907. };
  908. static struct usb_endpoint_descriptor usba_ep0_desc = {
  909. .bLength = USB_DT_ENDPOINT_SIZE,
  910. .bDescriptorType = USB_DT_ENDPOINT,
  911. .bEndpointAddress = 0,
  912. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  913. .wMaxPacketSize = cpu_to_le16(64),
  914. /* FIXME: I have no idea what to put here */
  915. .bInterval = 1,
  916. };
  917. static const struct usb_gadget usba_gadget_template = {
  918. .ops = &usba_udc_ops,
  919. .max_speed = USB_SPEED_HIGH,
  920. .name = "atmel_usba_udc",
  921. };
  922. /*
  923. * Called with interrupts disabled and udc->lock held.
  924. */
  925. static void reset_all_endpoints(struct usba_udc *udc)
  926. {
  927. struct usba_ep *ep;
  928. struct usba_request *req, *tmp_req;
  929. usba_writel(udc, EPT_RST, ~0UL);
  930. ep = to_usba_ep(udc->gadget.ep0);
  931. list_for_each_entry_safe(req, tmp_req, &ep->queue, queue) {
  932. list_del_init(&req->queue);
  933. request_complete(ep, req, -ECONNRESET);
  934. }
  935. }
  936. static struct usba_ep *get_ep_by_addr(struct usba_udc *udc, u16 wIndex)
  937. {
  938. struct usba_ep *ep;
  939. if ((wIndex & USB_ENDPOINT_NUMBER_MASK) == 0)
  940. return to_usba_ep(udc->gadget.ep0);
  941. list_for_each_entry (ep, &udc->gadget.ep_list, ep.ep_list) {
  942. u8 bEndpointAddress;
  943. if (!ep->ep.desc)
  944. continue;
  945. bEndpointAddress = ep->ep.desc->bEndpointAddress;
  946. if ((wIndex ^ bEndpointAddress) & USB_DIR_IN)
  947. continue;
  948. if ((bEndpointAddress & USB_ENDPOINT_NUMBER_MASK)
  949. == (wIndex & USB_ENDPOINT_NUMBER_MASK))
  950. return ep;
  951. }
  952. return NULL;
  953. }
  954. /* Called with interrupts disabled and udc->lock held */
  955. static inline void set_protocol_stall(struct usba_udc *udc, struct usba_ep *ep)
  956. {
  957. usba_ep_writel(ep, SET_STA, USBA_FORCE_STALL);
  958. ep->state = WAIT_FOR_SETUP;
  959. }
  960. static inline int is_stalled(struct usba_udc *udc, struct usba_ep *ep)
  961. {
  962. if (usba_ep_readl(ep, STA) & USBA_FORCE_STALL)
  963. return 1;
  964. return 0;
  965. }
  966. static inline void set_address(struct usba_udc *udc, unsigned int addr)
  967. {
  968. u32 regval;
  969. DBG(DBG_BUS, "setting address %u...\n", addr);
  970. regval = usba_readl(udc, CTRL);
  971. regval = USBA_BFINS(DEV_ADDR, addr, regval);
  972. usba_writel(udc, CTRL, regval);
  973. }
  974. static int do_test_mode(struct usba_udc *udc)
  975. {
  976. static const char test_packet_buffer[] = {
  977. /* JKJKJKJK * 9 */
  978. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  979. /* JJKKJJKK * 8 */
  980. 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA,
  981. /* JJKKJJKK * 8 */
  982. 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE,
  983. /* JJJJJJJKKKKKKK * 8 */
  984. 0xFE, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF,
  985. 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF,
  986. /* JJJJJJJK * 8 */
  987. 0x7F, 0xBF, 0xDF, 0xEF, 0xF7, 0xFB, 0xFD,
  988. /* {JKKKKKKK * 10}, JK */
  989. 0xFC, 0x7E, 0xBF, 0xDF, 0xEF, 0xF7, 0xFB, 0xFD, 0x7E
  990. };
  991. struct usba_ep *ep;
  992. struct device *dev = &udc->pdev->dev;
  993. int test_mode;
  994. test_mode = udc->test_mode;
  995. /* Start from a clean slate */
  996. reset_all_endpoints(udc);
  997. switch (test_mode) {
  998. case 0x0100:
  999. /* Test_J */
  1000. usba_writel(udc, TST, USBA_TST_J_MODE);
  1001. dev_info(dev, "Entering Test_J mode...\n");
  1002. break;
  1003. case 0x0200:
  1004. /* Test_K */
  1005. usba_writel(udc, TST, USBA_TST_K_MODE);
  1006. dev_info(dev, "Entering Test_K mode...\n");
  1007. break;
  1008. case 0x0300:
  1009. /*
  1010. * Test_SE0_NAK: Force high-speed mode and set up ep0
  1011. * for Bulk IN transfers
  1012. */
  1013. ep = &udc->usba_ep[0];
  1014. usba_writel(udc, TST,
  1015. USBA_BF(SPEED_CFG, USBA_SPEED_CFG_FORCE_HIGH));
  1016. usba_ep_writel(ep, CFG,
  1017. USBA_BF(EPT_SIZE, USBA_EPT_SIZE_64)
  1018. | USBA_EPT_DIR_IN
  1019. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK)
  1020. | USBA_BF(BK_NUMBER, 1));
  1021. if (!(usba_ep_readl(ep, CFG) & USBA_EPT_MAPPED)) {
  1022. set_protocol_stall(udc, ep);
  1023. dev_err(dev, "Test_SE0_NAK: ep0 not mapped\n");
  1024. } else {
  1025. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  1026. dev_info(dev, "Entering Test_SE0_NAK mode...\n");
  1027. }
  1028. break;
  1029. case 0x0400:
  1030. /* Test_Packet */
  1031. ep = &udc->usba_ep[0];
  1032. usba_ep_writel(ep, CFG,
  1033. USBA_BF(EPT_SIZE, USBA_EPT_SIZE_64)
  1034. | USBA_EPT_DIR_IN
  1035. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK)
  1036. | USBA_BF(BK_NUMBER, 1));
  1037. if (!(usba_ep_readl(ep, CFG) & USBA_EPT_MAPPED)) {
  1038. set_protocol_stall(udc, ep);
  1039. dev_err(dev, "Test_Packet: ep0 not mapped\n");
  1040. } else {
  1041. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  1042. usba_writel(udc, TST, USBA_TST_PKT_MODE);
  1043. memcpy_toio(ep->fifo, test_packet_buffer,
  1044. sizeof(test_packet_buffer));
  1045. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  1046. dev_info(dev, "Entering Test_Packet mode...\n");
  1047. }
  1048. break;
  1049. default:
  1050. dev_err(dev, "Invalid test mode: 0x%04x\n", test_mode);
  1051. return -EINVAL;
  1052. }
  1053. return 0;
  1054. }
  1055. /* Avoid overly long expressions */
  1056. static inline bool feature_is_dev_remote_wakeup(struct usb_ctrlrequest *crq)
  1057. {
  1058. if (crq->wValue == cpu_to_le16(USB_DEVICE_REMOTE_WAKEUP))
  1059. return true;
  1060. return false;
  1061. }
  1062. static inline bool feature_is_dev_test_mode(struct usb_ctrlrequest *crq)
  1063. {
  1064. if (crq->wValue == cpu_to_le16(USB_DEVICE_TEST_MODE))
  1065. return true;
  1066. return false;
  1067. }
  1068. static inline bool feature_is_ep_halt(struct usb_ctrlrequest *crq)
  1069. {
  1070. if (crq->wValue == cpu_to_le16(USB_ENDPOINT_HALT))
  1071. return true;
  1072. return false;
  1073. }
  1074. static int handle_ep0_setup(struct usba_udc *udc, struct usba_ep *ep,
  1075. struct usb_ctrlrequest *crq)
  1076. {
  1077. int retval = 0;
  1078. switch (crq->bRequest) {
  1079. case USB_REQ_GET_STATUS: {
  1080. u16 status;
  1081. if (crq->bRequestType == (USB_DIR_IN | USB_RECIP_DEVICE)) {
  1082. status = cpu_to_le16(udc->devstatus);
  1083. } else if (crq->bRequestType
  1084. == (USB_DIR_IN | USB_RECIP_INTERFACE)) {
  1085. status = cpu_to_le16(0);
  1086. } else if (crq->bRequestType
  1087. == (USB_DIR_IN | USB_RECIP_ENDPOINT)) {
  1088. struct usba_ep *target;
  1089. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1090. if (!target)
  1091. goto stall;
  1092. status = 0;
  1093. if (is_stalled(udc, target))
  1094. status |= cpu_to_le16(1);
  1095. } else
  1096. goto delegate;
  1097. /* Write directly to the FIFO. No queueing is done. */
  1098. if (crq->wLength != cpu_to_le16(sizeof(status)))
  1099. goto stall;
  1100. ep->state = DATA_STAGE_IN;
  1101. writew_relaxed(status, ep->fifo);
  1102. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  1103. break;
  1104. }
  1105. case USB_REQ_CLEAR_FEATURE: {
  1106. if (crq->bRequestType == USB_RECIP_DEVICE) {
  1107. if (feature_is_dev_remote_wakeup(crq))
  1108. udc->devstatus
  1109. &= ~(1 << USB_DEVICE_REMOTE_WAKEUP);
  1110. else
  1111. /* Can't CLEAR_FEATURE TEST_MODE */
  1112. goto stall;
  1113. } else if (crq->bRequestType == USB_RECIP_ENDPOINT) {
  1114. struct usba_ep *target;
  1115. if (crq->wLength != cpu_to_le16(0)
  1116. || !feature_is_ep_halt(crq))
  1117. goto stall;
  1118. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1119. if (!target)
  1120. goto stall;
  1121. usba_ep_writel(target, CLR_STA, USBA_FORCE_STALL);
  1122. if (target->index != 0)
  1123. usba_ep_writel(target, CLR_STA,
  1124. USBA_TOGGLE_CLR);
  1125. } else {
  1126. goto delegate;
  1127. }
  1128. send_status(udc, ep);
  1129. break;
  1130. }
  1131. case USB_REQ_SET_FEATURE: {
  1132. if (crq->bRequestType == USB_RECIP_DEVICE) {
  1133. if (feature_is_dev_test_mode(crq)) {
  1134. send_status(udc, ep);
  1135. ep->state = STATUS_STAGE_TEST;
  1136. udc->test_mode = le16_to_cpu(crq->wIndex);
  1137. return 0;
  1138. } else if (feature_is_dev_remote_wakeup(crq)) {
  1139. udc->devstatus |= 1 << USB_DEVICE_REMOTE_WAKEUP;
  1140. } else {
  1141. goto stall;
  1142. }
  1143. } else if (crq->bRequestType == USB_RECIP_ENDPOINT) {
  1144. struct usba_ep *target;
  1145. if (crq->wLength != cpu_to_le16(0)
  1146. || !feature_is_ep_halt(crq))
  1147. goto stall;
  1148. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1149. if (!target)
  1150. goto stall;
  1151. usba_ep_writel(target, SET_STA, USBA_FORCE_STALL);
  1152. } else
  1153. goto delegate;
  1154. send_status(udc, ep);
  1155. break;
  1156. }
  1157. case USB_REQ_SET_ADDRESS:
  1158. if (crq->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE))
  1159. goto delegate;
  1160. set_address(udc, le16_to_cpu(crq->wValue));
  1161. send_status(udc, ep);
  1162. ep->state = STATUS_STAGE_ADDR;
  1163. break;
  1164. default:
  1165. delegate:
  1166. spin_unlock(&udc->lock);
  1167. retval = udc->driver->setup(&udc->gadget, crq);
  1168. spin_lock(&udc->lock);
  1169. }
  1170. return retval;
  1171. stall:
  1172. pr_err("udc: %s: Invalid setup request: %02x.%02x v%04x i%04x l%d, "
  1173. "halting endpoint...\n",
  1174. ep->ep.name, crq->bRequestType, crq->bRequest,
  1175. le16_to_cpu(crq->wValue), le16_to_cpu(crq->wIndex),
  1176. le16_to_cpu(crq->wLength));
  1177. set_protocol_stall(udc, ep);
  1178. return -1;
  1179. }
  1180. static void usba_control_irq(struct usba_udc *udc, struct usba_ep *ep)
  1181. {
  1182. struct usba_request *req;
  1183. u32 epstatus;
  1184. u32 epctrl;
  1185. restart:
  1186. epstatus = usba_ep_readl(ep, STA);
  1187. epctrl = usba_ep_readl(ep, CTL);
  1188. DBG(DBG_INT, "%s [%d]: s/%08x c/%08x\n",
  1189. ep->ep.name, ep->state, epstatus, epctrl);
  1190. req = NULL;
  1191. if (!list_empty(&ep->queue))
  1192. req = list_entry(ep->queue.next,
  1193. struct usba_request, queue);
  1194. if ((epctrl & USBA_TX_PK_RDY) && !(epstatus & USBA_TX_PK_RDY)) {
  1195. if (req->submitted)
  1196. next_fifo_transaction(ep, req);
  1197. else
  1198. submit_request(ep, req);
  1199. if (req->last_transaction) {
  1200. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  1201. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  1202. }
  1203. goto restart;
  1204. }
  1205. if ((epstatus & epctrl) & USBA_TX_COMPLETE) {
  1206. usba_ep_writel(ep, CLR_STA, USBA_TX_COMPLETE);
  1207. switch (ep->state) {
  1208. case DATA_STAGE_IN:
  1209. usba_ep_writel(ep, CTL_ENB, USBA_RX_BK_RDY);
  1210. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1211. ep->state = STATUS_STAGE_OUT;
  1212. break;
  1213. case STATUS_STAGE_ADDR:
  1214. /* Activate our new address */
  1215. usba_writel(udc, CTRL, (usba_readl(udc, CTRL)
  1216. | USBA_FADDR_EN));
  1217. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1218. ep->state = WAIT_FOR_SETUP;
  1219. break;
  1220. case STATUS_STAGE_IN:
  1221. if (req) {
  1222. list_del_init(&req->queue);
  1223. request_complete(ep, req, 0);
  1224. submit_next_request(ep);
  1225. }
  1226. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1227. ep->state = WAIT_FOR_SETUP;
  1228. break;
  1229. case STATUS_STAGE_TEST:
  1230. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1231. ep->state = WAIT_FOR_SETUP;
  1232. if (do_test_mode(udc))
  1233. set_protocol_stall(udc, ep);
  1234. break;
  1235. default:
  1236. pr_err("udc: %s: TXCOMP: Invalid endpoint state %d, "
  1237. "halting endpoint...\n",
  1238. ep->ep.name, ep->state);
  1239. set_protocol_stall(udc, ep);
  1240. break;
  1241. }
  1242. goto restart;
  1243. }
  1244. if ((epstatus & epctrl) & USBA_RX_BK_RDY) {
  1245. switch (ep->state) {
  1246. case STATUS_STAGE_OUT:
  1247. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  1248. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1249. if (req) {
  1250. list_del_init(&req->queue);
  1251. request_complete(ep, req, 0);
  1252. }
  1253. ep->state = WAIT_FOR_SETUP;
  1254. break;
  1255. case DATA_STAGE_OUT:
  1256. receive_data(ep);
  1257. break;
  1258. default:
  1259. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  1260. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1261. pr_err("udc: %s: RXRDY: Invalid endpoint state %d, "
  1262. "halting endpoint...\n",
  1263. ep->ep.name, ep->state);
  1264. set_protocol_stall(udc, ep);
  1265. break;
  1266. }
  1267. goto restart;
  1268. }
  1269. if (epstatus & USBA_RX_SETUP) {
  1270. union {
  1271. struct usb_ctrlrequest crq;
  1272. unsigned long data[2];
  1273. } crq;
  1274. unsigned int pkt_len;
  1275. int ret;
  1276. if (ep->state != WAIT_FOR_SETUP) {
  1277. /*
  1278. * Didn't expect a SETUP packet at this
  1279. * point. Clean up any pending requests (which
  1280. * may be successful).
  1281. */
  1282. int status = -EPROTO;
  1283. /*
  1284. * RXRDY and TXCOMP are dropped when SETUP
  1285. * packets arrive. Just pretend we received
  1286. * the status packet.
  1287. */
  1288. if (ep->state == STATUS_STAGE_OUT
  1289. || ep->state == STATUS_STAGE_IN) {
  1290. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1291. status = 0;
  1292. }
  1293. if (req) {
  1294. list_del_init(&req->queue);
  1295. request_complete(ep, req, status);
  1296. }
  1297. }
  1298. pkt_len = USBA_BFEXT(BYTE_COUNT, usba_ep_readl(ep, STA));
  1299. DBG(DBG_HW, "Packet length: %u\n", pkt_len);
  1300. if (pkt_len != sizeof(crq)) {
  1301. pr_warn("udc: Invalid packet length %u (expected %zu)\n",
  1302. pkt_len, sizeof(crq));
  1303. set_protocol_stall(udc, ep);
  1304. return;
  1305. }
  1306. DBG(DBG_FIFO, "Copying ctrl request from 0x%p:\n", ep->fifo);
  1307. memcpy_fromio(crq.data, ep->fifo, sizeof(crq));
  1308. /* Free up one bank in the FIFO so that we can
  1309. * generate or receive a reply right away. */
  1310. usba_ep_writel(ep, CLR_STA, USBA_RX_SETUP);
  1311. /* printk(KERN_DEBUG "setup: %d: %02x.%02x\n",
  1312. ep->state, crq.crq.bRequestType,
  1313. crq.crq.bRequest); */
  1314. if (crq.crq.bRequestType & USB_DIR_IN) {
  1315. /*
  1316. * The USB 2.0 spec states that "if wLength is
  1317. * zero, there is no data transfer phase."
  1318. * However, testusb #14 seems to actually
  1319. * expect a data phase even if wLength = 0...
  1320. */
  1321. ep->state = DATA_STAGE_IN;
  1322. } else {
  1323. if (crq.crq.wLength != cpu_to_le16(0))
  1324. ep->state = DATA_STAGE_OUT;
  1325. else
  1326. ep->state = STATUS_STAGE_IN;
  1327. }
  1328. ret = -1;
  1329. if (ep->index == 0)
  1330. ret = handle_ep0_setup(udc, ep, &crq.crq);
  1331. else {
  1332. spin_unlock(&udc->lock);
  1333. ret = udc->driver->setup(&udc->gadget, &crq.crq);
  1334. spin_lock(&udc->lock);
  1335. }
  1336. DBG(DBG_BUS, "req %02x.%02x, length %d, state %d, ret %d\n",
  1337. crq.crq.bRequestType, crq.crq.bRequest,
  1338. le16_to_cpu(crq.crq.wLength), ep->state, ret);
  1339. if (ret < 0) {
  1340. /* Let the host know that we failed */
  1341. set_protocol_stall(udc, ep);
  1342. }
  1343. }
  1344. }
  1345. static void usba_ep_irq(struct usba_udc *udc, struct usba_ep *ep)
  1346. {
  1347. struct usba_request *req;
  1348. u32 epstatus;
  1349. u32 epctrl;
  1350. epstatus = usba_ep_readl(ep, STA);
  1351. epctrl = usba_ep_readl(ep, CTL);
  1352. DBG(DBG_INT, "%s: interrupt, status: 0x%08x\n", ep->ep.name, epstatus);
  1353. while ((epctrl & USBA_TX_PK_RDY) && !(epstatus & USBA_TX_PK_RDY)) {
  1354. DBG(DBG_BUS, "%s: TX PK ready\n", ep->ep.name);
  1355. if (list_empty(&ep->queue)) {
  1356. dev_warn(&udc->pdev->dev, "ep_irq: queue empty\n");
  1357. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  1358. return;
  1359. }
  1360. req = list_entry(ep->queue.next, struct usba_request, queue);
  1361. if (req->using_dma) {
  1362. /* Send a zero-length packet */
  1363. usba_ep_writel(ep, SET_STA,
  1364. USBA_TX_PK_RDY);
  1365. usba_ep_writel(ep, CTL_DIS,
  1366. USBA_TX_PK_RDY);
  1367. list_del_init(&req->queue);
  1368. submit_next_request(ep);
  1369. request_complete(ep, req, 0);
  1370. } else {
  1371. if (req->submitted)
  1372. next_fifo_transaction(ep, req);
  1373. else
  1374. submit_request(ep, req);
  1375. if (req->last_transaction) {
  1376. list_del_init(&req->queue);
  1377. submit_next_request(ep);
  1378. request_complete(ep, req, 0);
  1379. }
  1380. }
  1381. epstatus = usba_ep_readl(ep, STA);
  1382. epctrl = usba_ep_readl(ep, CTL);
  1383. }
  1384. if ((epstatus & epctrl) & USBA_RX_BK_RDY) {
  1385. DBG(DBG_BUS, "%s: RX data ready\n", ep->ep.name);
  1386. receive_data(ep);
  1387. }
  1388. }
  1389. static void usba_dma_irq(struct usba_udc *udc, struct usba_ep *ep)
  1390. {
  1391. struct usba_request *req;
  1392. u32 status, control, pending;
  1393. status = usba_dma_readl(ep, STATUS);
  1394. control = usba_dma_readl(ep, CONTROL);
  1395. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  1396. ep->last_dma_status = status;
  1397. #endif
  1398. pending = status & control;
  1399. DBG(DBG_INT | DBG_DMA, "dma irq, s/%#08x, c/%#08x\n", status, control);
  1400. if (status & USBA_DMA_CH_EN) {
  1401. dev_err(&udc->pdev->dev,
  1402. "DMA_CH_EN is set after transfer is finished!\n");
  1403. dev_err(&udc->pdev->dev,
  1404. "status=%#08x, pending=%#08x, control=%#08x\n",
  1405. status, pending, control);
  1406. /*
  1407. * try to pretend nothing happened. We might have to
  1408. * do something here...
  1409. */
  1410. }
  1411. if (list_empty(&ep->queue))
  1412. /* Might happen if a reset comes along at the right moment */
  1413. return;
  1414. if (pending & (USBA_DMA_END_TR_ST | USBA_DMA_END_BUF_ST)) {
  1415. req = list_entry(ep->queue.next, struct usba_request, queue);
  1416. usba_update_req(ep, req, status);
  1417. list_del_init(&req->queue);
  1418. submit_next_request(ep);
  1419. request_complete(ep, req, 0);
  1420. }
  1421. }
  1422. static int start_clock(struct usba_udc *udc);
  1423. static void stop_clock(struct usba_udc *udc);
  1424. static irqreturn_t usba_udc_irq(int irq, void *devid)
  1425. {
  1426. struct usba_udc *udc = devid;
  1427. u32 status, int_enb;
  1428. u32 dma_status;
  1429. u32 ep_status;
  1430. spin_lock(&udc->lock);
  1431. int_enb = usba_int_enb_get(udc);
  1432. status = usba_readl(udc, INT_STA) & (int_enb | USBA_HIGH_SPEED);
  1433. DBG(DBG_INT, "irq, status=%#08x\n", status);
  1434. if (status & USBA_DET_SUSPEND) {
  1435. usba_writel(udc, INT_CLR, USBA_DET_SUSPEND|USBA_WAKE_UP);
  1436. usba_int_enb_set(udc, USBA_WAKE_UP);
  1437. usba_int_enb_clear(udc, USBA_DET_SUSPEND);
  1438. udc->suspended = true;
  1439. toggle_bias(udc, 0);
  1440. udc->bias_pulse_needed = true;
  1441. stop_clock(udc);
  1442. DBG(DBG_BUS, "Suspend detected\n");
  1443. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1444. && udc->driver && udc->driver->suspend) {
  1445. spin_unlock(&udc->lock);
  1446. udc->driver->suspend(&udc->gadget);
  1447. spin_lock(&udc->lock);
  1448. }
  1449. }
  1450. if (status & USBA_WAKE_UP) {
  1451. start_clock(udc);
  1452. toggle_bias(udc, 1);
  1453. usba_writel(udc, INT_CLR, USBA_WAKE_UP);
  1454. DBG(DBG_BUS, "Wake Up CPU detected\n");
  1455. }
  1456. if (status & USBA_END_OF_RESUME) {
  1457. udc->suspended = false;
  1458. usba_writel(udc, INT_CLR, USBA_END_OF_RESUME);
  1459. usba_int_enb_clear(udc, USBA_WAKE_UP);
  1460. usba_int_enb_set(udc, USBA_DET_SUSPEND);
  1461. generate_bias_pulse(udc);
  1462. DBG(DBG_BUS, "Resume detected\n");
  1463. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1464. && udc->driver && udc->driver->resume) {
  1465. spin_unlock(&udc->lock);
  1466. udc->driver->resume(&udc->gadget);
  1467. spin_lock(&udc->lock);
  1468. }
  1469. }
  1470. dma_status = USBA_BFEXT(DMA_INT, status);
  1471. if (dma_status) {
  1472. int i;
  1473. usba_int_enb_set(udc, USBA_DET_SUSPEND);
  1474. for (i = 1; i <= USBA_NR_DMAS; i++)
  1475. if (dma_status & (1 << i))
  1476. usba_dma_irq(udc, &udc->usba_ep[i]);
  1477. }
  1478. ep_status = USBA_BFEXT(EPT_INT, status);
  1479. if (ep_status) {
  1480. int i;
  1481. usba_int_enb_set(udc, USBA_DET_SUSPEND);
  1482. for (i = 0; i < udc->num_ep; i++)
  1483. if (ep_status & (1 << i)) {
  1484. if (ep_is_control(&udc->usba_ep[i]))
  1485. usba_control_irq(udc, &udc->usba_ep[i]);
  1486. else
  1487. usba_ep_irq(udc, &udc->usba_ep[i]);
  1488. }
  1489. }
  1490. if (status & USBA_END_OF_RESET) {
  1491. struct usba_ep *ep0, *ep;
  1492. int i;
  1493. usba_writel(udc, INT_CLR,
  1494. USBA_END_OF_RESET|USBA_END_OF_RESUME
  1495. |USBA_DET_SUSPEND|USBA_WAKE_UP);
  1496. generate_bias_pulse(udc);
  1497. reset_all_endpoints(udc);
  1498. if (udc->gadget.speed != USB_SPEED_UNKNOWN && udc->driver) {
  1499. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1500. spin_unlock(&udc->lock);
  1501. usb_gadget_udc_reset(&udc->gadget, udc->driver);
  1502. spin_lock(&udc->lock);
  1503. }
  1504. if (status & USBA_HIGH_SPEED)
  1505. udc->gadget.speed = USB_SPEED_HIGH;
  1506. else
  1507. udc->gadget.speed = USB_SPEED_FULL;
  1508. DBG(DBG_BUS, "%s bus reset detected\n",
  1509. usb_speed_string(udc->gadget.speed));
  1510. ep0 = &udc->usba_ep[0];
  1511. ep0->ep.desc = &usba_ep0_desc;
  1512. ep0->state = WAIT_FOR_SETUP;
  1513. usba_ep_writel(ep0, CFG,
  1514. (USBA_BF(EPT_SIZE, EP0_EPT_SIZE)
  1515. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_CONTROL)
  1516. | USBA_BF(BK_NUMBER, USBA_BK_NUMBER_ONE)));
  1517. usba_ep_writel(ep0, CTL_ENB,
  1518. USBA_EPT_ENABLE | USBA_RX_SETUP);
  1519. /* If we get reset while suspended... */
  1520. udc->suspended = false;
  1521. usba_int_enb_clear(udc, USBA_WAKE_UP);
  1522. usba_int_enb_set(udc, USBA_BF(EPT_INT, 1) |
  1523. USBA_DET_SUSPEND | USBA_END_OF_RESUME);
  1524. /*
  1525. * Unclear why we hit this irregularly, e.g. in usbtest,
  1526. * but it's clearly harmless...
  1527. */
  1528. if (!(usba_ep_readl(ep0, CFG) & USBA_EPT_MAPPED))
  1529. dev_err(&udc->pdev->dev,
  1530. "ODD: EP0 configuration is invalid!\n");
  1531. /* Preallocate other endpoints */
  1532. for (i = 1; i < udc->num_ep; i++) {
  1533. ep = &udc->usba_ep[i];
  1534. if (ep->ep.claimed) {
  1535. usba_ep_writel(ep, CFG, ep->ept_cfg);
  1536. if (!(usba_ep_readl(ep, CFG) & USBA_EPT_MAPPED))
  1537. dev_err(&udc->pdev->dev,
  1538. "ODD: EP%d configuration is invalid!\n", i);
  1539. }
  1540. }
  1541. }
  1542. spin_unlock(&udc->lock);
  1543. return IRQ_HANDLED;
  1544. }
  1545. static int start_clock(struct usba_udc *udc)
  1546. {
  1547. int ret;
  1548. if (udc->clocked)
  1549. return 0;
  1550. pm_stay_awake(&udc->pdev->dev);
  1551. ret = clk_prepare_enable(udc->pclk);
  1552. if (ret)
  1553. return ret;
  1554. ret = clk_prepare_enable(udc->hclk);
  1555. if (ret) {
  1556. clk_disable_unprepare(udc->pclk);
  1557. return ret;
  1558. }
  1559. udc->clocked = true;
  1560. return 0;
  1561. }
  1562. static void stop_clock(struct usba_udc *udc)
  1563. {
  1564. if (!udc->clocked)
  1565. return;
  1566. clk_disable_unprepare(udc->hclk);
  1567. clk_disable_unprepare(udc->pclk);
  1568. udc->clocked = false;
  1569. pm_relax(&udc->pdev->dev);
  1570. }
  1571. static int usba_start(struct usba_udc *udc)
  1572. {
  1573. unsigned long flags;
  1574. int ret;
  1575. ret = start_clock(udc);
  1576. if (ret)
  1577. return ret;
  1578. if (udc->suspended)
  1579. return 0;
  1580. spin_lock_irqsave(&udc->lock, flags);
  1581. toggle_bias(udc, 1);
  1582. usba_writel(udc, CTRL, USBA_ENABLE_MASK);
  1583. /* Clear all requested and pending interrupts... */
  1584. usba_writel(udc, INT_ENB, 0);
  1585. udc->int_enb_cache = 0;
  1586. usba_writel(udc, INT_CLR,
  1587. USBA_END_OF_RESET|USBA_END_OF_RESUME
  1588. |USBA_DET_SUSPEND|USBA_WAKE_UP);
  1589. /* ...and enable just 'reset' IRQ to get us started */
  1590. usba_int_enb_set(udc, USBA_END_OF_RESET);
  1591. spin_unlock_irqrestore(&udc->lock, flags);
  1592. return 0;
  1593. }
  1594. static void usba_stop(struct usba_udc *udc)
  1595. {
  1596. unsigned long flags;
  1597. if (udc->suspended)
  1598. return;
  1599. spin_lock_irqsave(&udc->lock, flags);
  1600. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1601. reset_all_endpoints(udc);
  1602. /* This will also disable the DP pullup */
  1603. toggle_bias(udc, 0);
  1604. usba_writel(udc, CTRL, USBA_DISABLE_MASK);
  1605. spin_unlock_irqrestore(&udc->lock, flags);
  1606. stop_clock(udc);
  1607. }
  1608. static irqreturn_t usba_vbus_irq_thread(int irq, void *devid)
  1609. {
  1610. struct usba_udc *udc = devid;
  1611. int vbus;
  1612. /* debounce */
  1613. udelay(10);
  1614. mutex_lock(&udc->vbus_mutex);
  1615. vbus = vbus_is_present(udc);
  1616. if (vbus != udc->vbus_prev) {
  1617. if (vbus) {
  1618. usba_start(udc);
  1619. } else {
  1620. udc->suspended = false;
  1621. if (udc->driver->disconnect)
  1622. udc->driver->disconnect(&udc->gadget);
  1623. usba_stop(udc);
  1624. }
  1625. udc->vbus_prev = vbus;
  1626. }
  1627. mutex_unlock(&udc->vbus_mutex);
  1628. return IRQ_HANDLED;
  1629. }
  1630. static int atmel_usba_pullup(struct usb_gadget *gadget, int is_on)
  1631. {
  1632. struct usba_udc *udc = container_of(gadget, struct usba_udc, gadget);
  1633. unsigned long flags;
  1634. u32 ctrl;
  1635. spin_lock_irqsave(&udc->lock, flags);
  1636. ctrl = usba_readl(udc, CTRL);
  1637. if (is_on)
  1638. ctrl &= ~USBA_DETACH;
  1639. else
  1640. ctrl |= USBA_DETACH;
  1641. usba_writel(udc, CTRL, ctrl);
  1642. spin_unlock_irqrestore(&udc->lock, flags);
  1643. return 0;
  1644. }
  1645. static int atmel_usba_start(struct usb_gadget *gadget,
  1646. struct usb_gadget_driver *driver)
  1647. {
  1648. int ret;
  1649. struct usba_udc *udc = container_of(gadget, struct usba_udc, gadget);
  1650. unsigned long flags;
  1651. spin_lock_irqsave(&udc->lock, flags);
  1652. udc->devstatus = 1 << USB_DEVICE_SELF_POWERED;
  1653. udc->driver = driver;
  1654. spin_unlock_irqrestore(&udc->lock, flags);
  1655. mutex_lock(&udc->vbus_mutex);
  1656. if (udc->vbus_pin)
  1657. enable_irq(gpiod_to_irq(udc->vbus_pin));
  1658. /* If Vbus is present, enable the controller and wait for reset */
  1659. udc->vbus_prev = vbus_is_present(udc);
  1660. if (udc->vbus_prev) {
  1661. ret = usba_start(udc);
  1662. if (ret)
  1663. goto err;
  1664. }
  1665. mutex_unlock(&udc->vbus_mutex);
  1666. return 0;
  1667. err:
  1668. if (udc->vbus_pin)
  1669. disable_irq(gpiod_to_irq(udc->vbus_pin));
  1670. mutex_unlock(&udc->vbus_mutex);
  1671. spin_lock_irqsave(&udc->lock, flags);
  1672. udc->devstatus &= ~(1 << USB_DEVICE_SELF_POWERED);
  1673. udc->driver = NULL;
  1674. spin_unlock_irqrestore(&udc->lock, flags);
  1675. return ret;
  1676. }
  1677. static int atmel_usba_stop(struct usb_gadget *gadget)
  1678. {
  1679. struct usba_udc *udc = container_of(gadget, struct usba_udc, gadget);
  1680. if (udc->vbus_pin)
  1681. disable_irq(gpiod_to_irq(udc->vbus_pin));
  1682. udc->suspended = false;
  1683. usba_stop(udc);
  1684. udc->driver = NULL;
  1685. return 0;
  1686. }
  1687. static void at91sam9rl_toggle_bias(struct usba_udc *udc, int is_on)
  1688. {
  1689. regmap_update_bits(udc->pmc, AT91_CKGR_UCKR, AT91_PMC_BIASEN,
  1690. is_on ? AT91_PMC_BIASEN : 0);
  1691. }
  1692. static void at91sam9g45_pulse_bias(struct usba_udc *udc)
  1693. {
  1694. regmap_update_bits(udc->pmc, AT91_CKGR_UCKR, AT91_PMC_BIASEN, 0);
  1695. regmap_update_bits(udc->pmc, AT91_CKGR_UCKR, AT91_PMC_BIASEN,
  1696. AT91_PMC_BIASEN);
  1697. }
  1698. static const struct usba_udc_errata at91sam9rl_errata = {
  1699. .toggle_bias = at91sam9rl_toggle_bias,
  1700. };
  1701. static const struct usba_udc_errata at91sam9g45_errata = {
  1702. .pulse_bias = at91sam9g45_pulse_bias,
  1703. };
  1704. static const struct usba_ep_config ep_config_sam9[] = {
  1705. { .nr_banks = 1 }, /* ep 0 */
  1706. { .nr_banks = 2, .can_dma = 1, .can_isoc = 1 }, /* ep 1 */
  1707. { .nr_banks = 2, .can_dma = 1, .can_isoc = 1 }, /* ep 2 */
  1708. { .nr_banks = 3, .can_dma = 1 }, /* ep 3 */
  1709. { .nr_banks = 3, .can_dma = 1 }, /* ep 4 */
  1710. { .nr_banks = 3, .can_dma = 1, .can_isoc = 1 }, /* ep 5 */
  1711. { .nr_banks = 3, .can_dma = 1, .can_isoc = 1 }, /* ep 6 */
  1712. };
  1713. static const struct usba_ep_config ep_config_sama5[] = {
  1714. { .nr_banks = 1 }, /* ep 0 */
  1715. { .nr_banks = 3, .can_dma = 1, .can_isoc = 1 }, /* ep 1 */
  1716. { .nr_banks = 3, .can_dma = 1, .can_isoc = 1 }, /* ep 2 */
  1717. { .nr_banks = 2, .can_dma = 1, .can_isoc = 1 }, /* ep 3 */
  1718. { .nr_banks = 2, .can_dma = 1, .can_isoc = 1 }, /* ep 4 */
  1719. { .nr_banks = 2, .can_dma = 1, .can_isoc = 1 }, /* ep 5 */
  1720. { .nr_banks = 2, .can_dma = 1, .can_isoc = 1 }, /* ep 6 */
  1721. { .nr_banks = 2, .can_dma = 1, .can_isoc = 1 }, /* ep 7 */
  1722. { .nr_banks = 2, .can_isoc = 1 }, /* ep 8 */
  1723. { .nr_banks = 2, .can_isoc = 1 }, /* ep 9 */
  1724. { .nr_banks = 2, .can_isoc = 1 }, /* ep 10 */
  1725. { .nr_banks = 2, .can_isoc = 1 }, /* ep 11 */
  1726. { .nr_banks = 2, .can_isoc = 1 }, /* ep 12 */
  1727. { .nr_banks = 2, .can_isoc = 1 }, /* ep 13 */
  1728. { .nr_banks = 2, .can_isoc = 1 }, /* ep 14 */
  1729. { .nr_banks = 2, .can_isoc = 1 }, /* ep 15 */
  1730. };
  1731. static const struct usba_udc_config udc_at91sam9rl_cfg = {
  1732. .errata = &at91sam9rl_errata,
  1733. .config = ep_config_sam9,
  1734. .num_ep = ARRAY_SIZE(ep_config_sam9),
  1735. .ep_prealloc = true,
  1736. };
  1737. static const struct usba_udc_config udc_at91sam9g45_cfg = {
  1738. .errata = &at91sam9g45_errata,
  1739. .config = ep_config_sam9,
  1740. .num_ep = ARRAY_SIZE(ep_config_sam9),
  1741. .ep_prealloc = true,
  1742. };
  1743. static const struct usba_udc_config udc_sama5d3_cfg = {
  1744. .config = ep_config_sama5,
  1745. .num_ep = ARRAY_SIZE(ep_config_sama5),
  1746. .ep_prealloc = true,
  1747. };
  1748. static const struct usba_udc_config udc_sam9x60_cfg = {
  1749. .num_ep = ARRAY_SIZE(ep_config_sam9),
  1750. .config = ep_config_sam9,
  1751. .ep_prealloc = false,
  1752. };
  1753. static const struct of_device_id atmel_udc_dt_ids[] = {
  1754. { .compatible = "atmel,at91sam9rl-udc", .data = &udc_at91sam9rl_cfg },
  1755. { .compatible = "atmel,at91sam9g45-udc", .data = &udc_at91sam9g45_cfg },
  1756. { .compatible = "atmel,sama5d3-udc", .data = &udc_sama5d3_cfg },
  1757. { .compatible = "microchip,sam9x60-udc", .data = &udc_sam9x60_cfg },
  1758. { /* sentinel */ }
  1759. };
  1760. MODULE_DEVICE_TABLE(of, atmel_udc_dt_ids);
  1761. static const struct of_device_id atmel_pmc_dt_ids[] = {
  1762. { .compatible = "atmel,at91sam9g45-pmc" },
  1763. { .compatible = "atmel,at91sam9rl-pmc" },
  1764. { .compatible = "atmel,at91sam9x5-pmc" },
  1765. { /* sentinel */ }
  1766. };
  1767. static struct usba_ep * atmel_udc_of_init(struct platform_device *pdev,
  1768. struct usba_udc *udc)
  1769. {
  1770. struct device_node *np = pdev->dev.of_node;
  1771. const struct of_device_id *match;
  1772. struct device_node *pp;
  1773. int i, ret;
  1774. struct usba_ep *eps, *ep;
  1775. const struct usba_udc_config *udc_config;
  1776. match = of_match_node(atmel_udc_dt_ids, np);
  1777. if (!match)
  1778. return ERR_PTR(-EINVAL);
  1779. udc_config = match->data;
  1780. udc->ep_prealloc = udc_config->ep_prealloc;
  1781. udc->errata = udc_config->errata;
  1782. if (udc->errata) {
  1783. pp = of_find_matching_node_and_match(NULL, atmel_pmc_dt_ids,
  1784. NULL);
  1785. if (!pp)
  1786. return ERR_PTR(-ENODEV);
  1787. udc->pmc = syscon_node_to_regmap(pp);
  1788. of_node_put(pp);
  1789. if (IS_ERR(udc->pmc))
  1790. return ERR_CAST(udc->pmc);
  1791. }
  1792. udc->num_ep = 0;
  1793. udc->vbus_pin = devm_gpiod_get_optional(&pdev->dev, "atmel,vbus",
  1794. GPIOD_IN);
  1795. if (IS_ERR(udc->vbus_pin))
  1796. return ERR_CAST(udc->vbus_pin);
  1797. if (fifo_mode == 0) {
  1798. udc->num_ep = udc_config->num_ep;
  1799. } else {
  1800. udc->num_ep = usba_config_fifo_table(udc);
  1801. }
  1802. eps = devm_kcalloc(&pdev->dev, udc->num_ep, sizeof(struct usba_ep),
  1803. GFP_KERNEL);
  1804. if (!eps)
  1805. return ERR_PTR(-ENOMEM);
  1806. udc->gadget.ep0 = &eps[0].ep;
  1807. INIT_LIST_HEAD(&eps[0].ep.ep_list);
  1808. i = 0;
  1809. while (i < udc->num_ep) {
  1810. const struct usba_ep_config *ep_cfg = &udc_config->config[i];
  1811. ep = &eps[i];
  1812. ep->index = fifo_mode ? udc->fifo_cfg[i].hw_ep_num : i;
  1813. /* Only the first EP is 64 bytes */
  1814. if (ep->index == 0)
  1815. ep->fifo_size = 64;
  1816. else
  1817. ep->fifo_size = 1024;
  1818. if (fifo_mode) {
  1819. if (ep->fifo_size < udc->fifo_cfg[i].fifo_size)
  1820. dev_warn(&pdev->dev,
  1821. "Using default max fifo-size value\n");
  1822. else
  1823. ep->fifo_size = udc->fifo_cfg[i].fifo_size;
  1824. }
  1825. ep->nr_banks = ep_cfg->nr_banks;
  1826. if (fifo_mode) {
  1827. if (ep->nr_banks < udc->fifo_cfg[i].nr_banks)
  1828. dev_warn(&pdev->dev,
  1829. "Using default max nb-banks value\n");
  1830. else
  1831. ep->nr_banks = udc->fifo_cfg[i].nr_banks;
  1832. }
  1833. ep->can_dma = ep_cfg->can_dma;
  1834. ep->can_isoc = ep_cfg->can_isoc;
  1835. sprintf(ep->name, "ep%d", ep->index);
  1836. ep->ep.name = ep->name;
  1837. ep->ep_regs = udc->regs + USBA_EPT_BASE(i);
  1838. ep->dma_regs = udc->regs + USBA_DMA_BASE(i);
  1839. ep->fifo = udc->fifo + USBA_FIFO_BASE(i);
  1840. ep->ep.ops = &usba_ep_ops;
  1841. usb_ep_set_maxpacket_limit(&ep->ep, ep->fifo_size);
  1842. ep->udc = udc;
  1843. INIT_LIST_HEAD(&ep->queue);
  1844. if (ep->index == 0) {
  1845. ep->ep.caps.type_control = true;
  1846. } else {
  1847. ep->ep.caps.type_iso = ep->can_isoc;
  1848. ep->ep.caps.type_bulk = true;
  1849. ep->ep.caps.type_int = true;
  1850. }
  1851. ep->ep.caps.dir_in = true;
  1852. ep->ep.caps.dir_out = true;
  1853. if (fifo_mode != 0) {
  1854. /*
  1855. * Generate ept_cfg based on FIFO size and
  1856. * banks number
  1857. */
  1858. if (ep->fifo_size <= 8)
  1859. ep->ept_cfg = USBA_BF(EPT_SIZE, USBA_EPT_SIZE_8);
  1860. else
  1861. /* LSB is bit 1, not 0 */
  1862. ep->ept_cfg =
  1863. USBA_BF(EPT_SIZE, fls(ep->fifo_size - 1) - 3);
  1864. ep->ept_cfg |= USBA_BF(BK_NUMBER, ep->nr_banks);
  1865. }
  1866. if (i)
  1867. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1868. i++;
  1869. }
  1870. if (i == 0) {
  1871. dev_err(&pdev->dev, "of_probe: no endpoint specified\n");
  1872. ret = -EINVAL;
  1873. goto err;
  1874. }
  1875. return eps;
  1876. err:
  1877. return ERR_PTR(ret);
  1878. }
  1879. static int usba_udc_probe(struct platform_device *pdev)
  1880. {
  1881. struct resource *res;
  1882. struct clk *pclk, *hclk;
  1883. struct usba_udc *udc;
  1884. int irq, ret, i;
  1885. udc = devm_kzalloc(&pdev->dev, sizeof(*udc), GFP_KERNEL);
  1886. if (!udc)
  1887. return -ENOMEM;
  1888. udc->gadget = usba_gadget_template;
  1889. INIT_LIST_HEAD(&udc->gadget.ep_list);
  1890. udc->regs = devm_platform_get_and_ioremap_resource(pdev, CTRL_IOMEM_ID, &res);
  1891. if (IS_ERR(udc->regs))
  1892. return PTR_ERR(udc->regs);
  1893. dev_info(&pdev->dev, "MMIO registers at %pR mapped at %p\n",
  1894. res, udc->regs);
  1895. udc->fifo = devm_platform_get_and_ioremap_resource(pdev, FIFO_IOMEM_ID, &res);
  1896. if (IS_ERR(udc->fifo))
  1897. return PTR_ERR(udc->fifo);
  1898. dev_info(&pdev->dev, "FIFO at %pR mapped at %p\n", res, udc->fifo);
  1899. irq = platform_get_irq(pdev, 0);
  1900. if (irq < 0)
  1901. return irq;
  1902. pclk = devm_clk_get(&pdev->dev, "pclk");
  1903. if (IS_ERR(pclk))
  1904. return PTR_ERR(pclk);
  1905. hclk = devm_clk_get(&pdev->dev, "hclk");
  1906. if (IS_ERR(hclk))
  1907. return PTR_ERR(hclk);
  1908. spin_lock_init(&udc->lock);
  1909. mutex_init(&udc->vbus_mutex);
  1910. udc->pdev = pdev;
  1911. udc->pclk = pclk;
  1912. udc->hclk = hclk;
  1913. platform_set_drvdata(pdev, udc);
  1914. /* Make sure we start from a clean slate */
  1915. ret = clk_prepare_enable(pclk);
  1916. if (ret) {
  1917. dev_err(&pdev->dev, "Unable to enable pclk, aborting.\n");
  1918. return ret;
  1919. }
  1920. usba_writel(udc, CTRL, USBA_DISABLE_MASK);
  1921. clk_disable_unprepare(pclk);
  1922. udc->usba_ep = atmel_udc_of_init(pdev, udc);
  1923. toggle_bias(udc, 0);
  1924. if (IS_ERR(udc->usba_ep))
  1925. return PTR_ERR(udc->usba_ep);
  1926. ret = devm_request_irq(&pdev->dev, irq, usba_udc_irq, 0,
  1927. "atmel_usba_udc", udc);
  1928. if (ret) {
  1929. dev_err(&pdev->dev, "Cannot request irq %d (error %d)\n",
  1930. irq, ret);
  1931. return ret;
  1932. }
  1933. udc->irq = irq;
  1934. if (udc->vbus_pin) {
  1935. irq_set_status_flags(gpiod_to_irq(udc->vbus_pin), IRQ_NOAUTOEN);
  1936. ret = devm_request_threaded_irq(&pdev->dev,
  1937. gpiod_to_irq(udc->vbus_pin), NULL,
  1938. usba_vbus_irq_thread, USBA_VBUS_IRQFLAGS,
  1939. "atmel_usba_udc", udc);
  1940. if (ret) {
  1941. udc->vbus_pin = NULL;
  1942. dev_warn(&udc->pdev->dev,
  1943. "failed to request vbus irq; "
  1944. "assuming always on\n");
  1945. }
  1946. }
  1947. ret = usb_add_gadget_udc(&pdev->dev, &udc->gadget);
  1948. if (ret)
  1949. return ret;
  1950. device_init_wakeup(&pdev->dev, 1);
  1951. usba_init_debugfs(udc);
  1952. for (i = 1; i < udc->num_ep; i++)
  1953. usba_ep_init_debugfs(udc, &udc->usba_ep[i]);
  1954. return 0;
  1955. }
  1956. static void usba_udc_remove(struct platform_device *pdev)
  1957. {
  1958. struct usba_udc *udc;
  1959. int i;
  1960. udc = platform_get_drvdata(pdev);
  1961. device_init_wakeup(&pdev->dev, 0);
  1962. usb_del_gadget_udc(&udc->gadget);
  1963. for (i = 1; i < udc->num_ep; i++)
  1964. usba_ep_cleanup_debugfs(&udc->usba_ep[i]);
  1965. usba_cleanup_debugfs(udc);
  1966. }
  1967. #ifdef CONFIG_PM_SLEEP
  1968. static int usba_udc_suspend(struct device *dev)
  1969. {
  1970. struct usba_udc *udc = dev_get_drvdata(dev);
  1971. /* Not started */
  1972. if (!udc->driver)
  1973. return 0;
  1974. mutex_lock(&udc->vbus_mutex);
  1975. if (!device_may_wakeup(dev)) {
  1976. udc->suspended = false;
  1977. usba_stop(udc);
  1978. goto out;
  1979. }
  1980. /*
  1981. * Device may wake up. We stay clocked if we failed
  1982. * to request vbus irq, assuming always on.
  1983. */
  1984. if (udc->vbus_pin) {
  1985. /* FIXME: right to stop here...??? */
  1986. usba_stop(udc);
  1987. enable_irq_wake(gpiod_to_irq(udc->vbus_pin));
  1988. }
  1989. enable_irq_wake(udc->irq);
  1990. out:
  1991. mutex_unlock(&udc->vbus_mutex);
  1992. return 0;
  1993. }
  1994. static int usba_udc_resume(struct device *dev)
  1995. {
  1996. struct usba_udc *udc = dev_get_drvdata(dev);
  1997. /* Not started */
  1998. if (!udc->driver)
  1999. return 0;
  2000. if (device_may_wakeup(dev)) {
  2001. if (udc->vbus_pin)
  2002. disable_irq_wake(gpiod_to_irq(udc->vbus_pin));
  2003. disable_irq_wake(udc->irq);
  2004. }
  2005. /* If Vbus is present, enable the controller and wait for reset */
  2006. mutex_lock(&udc->vbus_mutex);
  2007. udc->vbus_prev = vbus_is_present(udc);
  2008. if (udc->vbus_prev)
  2009. usba_start(udc);
  2010. mutex_unlock(&udc->vbus_mutex);
  2011. return 0;
  2012. }
  2013. #endif
  2014. static SIMPLE_DEV_PM_OPS(usba_udc_pm_ops, usba_udc_suspend, usba_udc_resume);
  2015. static struct platform_driver udc_driver = {
  2016. .probe = usba_udc_probe,
  2017. .remove_new = usba_udc_remove,
  2018. .driver = {
  2019. .name = "atmel_usba_udc",
  2020. .pm = &usba_udc_pm_ops,
  2021. .of_match_table = atmel_udc_dt_ids,
  2022. },
  2023. };
  2024. module_platform_driver(udc_driver);
  2025. MODULE_DESCRIPTION("Atmel USBA UDC driver");
  2026. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  2027. MODULE_LICENSE("GPL");
  2028. MODULE_ALIAS("platform:atmel_usba_udc");