pch_udc.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
  4. */
  5. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/pci.h>
  9. #include <linux/delay.h>
  10. #include <linux/errno.h>
  11. #include <linux/gpio/consumer.h>
  12. #include <linux/gpio/machine.h>
  13. #include <linux/list.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/usb/ch9.h>
  16. #include <linux/usb/gadget.h>
  17. #include <linux/irq.h>
  18. #define PCH_VBUS_PERIOD 3000 /* VBUS polling period (msec) */
  19. #define PCH_VBUS_INTERVAL 10 /* VBUS polling interval (msec) */
  20. /* Address offset of Registers */
  21. #define UDC_EP_REG_SHIFT 0x20 /* Offset to next EP */
  22. #define UDC_EPCTL_ADDR 0x00 /* Endpoint control */
  23. #define UDC_EPSTS_ADDR 0x04 /* Endpoint status */
  24. #define UDC_BUFIN_FRAMENUM_ADDR 0x08 /* buffer size in / frame number out */
  25. #define UDC_BUFOUT_MAXPKT_ADDR 0x0C /* buffer size out / maxpkt in */
  26. #define UDC_SUBPTR_ADDR 0x10 /* setup buffer pointer */
  27. #define UDC_DESPTR_ADDR 0x14 /* Data descriptor pointer */
  28. #define UDC_CONFIRM_ADDR 0x18 /* Write/Read confirmation */
  29. #define UDC_DEVCFG_ADDR 0x400 /* Device configuration */
  30. #define UDC_DEVCTL_ADDR 0x404 /* Device control */
  31. #define UDC_DEVSTS_ADDR 0x408 /* Device status */
  32. #define UDC_DEVIRQSTS_ADDR 0x40C /* Device irq status */
  33. #define UDC_DEVIRQMSK_ADDR 0x410 /* Device irq mask */
  34. #define UDC_EPIRQSTS_ADDR 0x414 /* Endpoint irq status */
  35. #define UDC_EPIRQMSK_ADDR 0x418 /* Endpoint irq mask */
  36. #define UDC_DEVLPM_ADDR 0x41C /* LPM control / status */
  37. #define UDC_CSR_BUSY_ADDR 0x4f0 /* UDC_CSR_BUSY Status register */
  38. #define UDC_SRST_ADDR 0x4fc /* SOFT RESET register */
  39. #define UDC_CSR_ADDR 0x500 /* USB_DEVICE endpoint register */
  40. /* Endpoint control register */
  41. /* Bit position */
  42. #define UDC_EPCTL_MRXFLUSH (1 << 12)
  43. #define UDC_EPCTL_RRDY (1 << 9)
  44. #define UDC_EPCTL_CNAK (1 << 8)
  45. #define UDC_EPCTL_SNAK (1 << 7)
  46. #define UDC_EPCTL_NAK (1 << 6)
  47. #define UDC_EPCTL_P (1 << 3)
  48. #define UDC_EPCTL_F (1 << 1)
  49. #define UDC_EPCTL_S (1 << 0)
  50. #define UDC_EPCTL_ET_SHIFT 4
  51. /* Mask patern */
  52. #define UDC_EPCTL_ET_MASK 0x00000030
  53. /* Value for ET field */
  54. #define UDC_EPCTL_ET_CONTROL 0
  55. #define UDC_EPCTL_ET_ISO 1
  56. #define UDC_EPCTL_ET_BULK 2
  57. #define UDC_EPCTL_ET_INTERRUPT 3
  58. /* Endpoint status register */
  59. /* Bit position */
  60. #define UDC_EPSTS_XFERDONE (1 << 27)
  61. #define UDC_EPSTS_RSS (1 << 26)
  62. #define UDC_EPSTS_RCS (1 << 25)
  63. #define UDC_EPSTS_TXEMPTY (1 << 24)
  64. #define UDC_EPSTS_TDC (1 << 10)
  65. #define UDC_EPSTS_HE (1 << 9)
  66. #define UDC_EPSTS_MRXFIFO_EMP (1 << 8)
  67. #define UDC_EPSTS_BNA (1 << 7)
  68. #define UDC_EPSTS_IN (1 << 6)
  69. #define UDC_EPSTS_OUT_SHIFT 4
  70. /* Mask patern */
  71. #define UDC_EPSTS_OUT_MASK 0x00000030
  72. #define UDC_EPSTS_ALL_CLR_MASK 0x1F0006F0
  73. /* Value for OUT field */
  74. #define UDC_EPSTS_OUT_SETUP 2
  75. #define UDC_EPSTS_OUT_DATA 1
  76. /* Device configuration register */
  77. /* Bit position */
  78. #define UDC_DEVCFG_CSR_PRG (1 << 17)
  79. #define UDC_DEVCFG_SP (1 << 3)
  80. /* SPD Valee */
  81. #define UDC_DEVCFG_SPD_HS 0x0
  82. #define UDC_DEVCFG_SPD_FS 0x1
  83. #define UDC_DEVCFG_SPD_LS 0x2
  84. /* Device control register */
  85. /* Bit position */
  86. #define UDC_DEVCTL_THLEN_SHIFT 24
  87. #define UDC_DEVCTL_BRLEN_SHIFT 16
  88. #define UDC_DEVCTL_CSR_DONE (1 << 13)
  89. #define UDC_DEVCTL_SD (1 << 10)
  90. #define UDC_DEVCTL_MODE (1 << 9)
  91. #define UDC_DEVCTL_BREN (1 << 8)
  92. #define UDC_DEVCTL_THE (1 << 7)
  93. #define UDC_DEVCTL_DU (1 << 4)
  94. #define UDC_DEVCTL_TDE (1 << 3)
  95. #define UDC_DEVCTL_RDE (1 << 2)
  96. #define UDC_DEVCTL_RES (1 << 0)
  97. /* Device status register */
  98. /* Bit position */
  99. #define UDC_DEVSTS_TS_SHIFT 18
  100. #define UDC_DEVSTS_ENUM_SPEED_SHIFT 13
  101. #define UDC_DEVSTS_ALT_SHIFT 8
  102. #define UDC_DEVSTS_INTF_SHIFT 4
  103. #define UDC_DEVSTS_CFG_SHIFT 0
  104. /* Mask patern */
  105. #define UDC_DEVSTS_TS_MASK 0xfffc0000
  106. #define UDC_DEVSTS_ENUM_SPEED_MASK 0x00006000
  107. #define UDC_DEVSTS_ALT_MASK 0x00000f00
  108. #define UDC_DEVSTS_INTF_MASK 0x000000f0
  109. #define UDC_DEVSTS_CFG_MASK 0x0000000f
  110. /* value for maximum speed for SPEED field */
  111. #define UDC_DEVSTS_ENUM_SPEED_FULL 1
  112. #define UDC_DEVSTS_ENUM_SPEED_HIGH 0
  113. #define UDC_DEVSTS_ENUM_SPEED_LOW 2
  114. #define UDC_DEVSTS_ENUM_SPEED_FULLX 3
  115. /* Device irq register */
  116. /* Bit position */
  117. #define UDC_DEVINT_RWKP (1 << 7)
  118. #define UDC_DEVINT_ENUM (1 << 6)
  119. #define UDC_DEVINT_SOF (1 << 5)
  120. #define UDC_DEVINT_US (1 << 4)
  121. #define UDC_DEVINT_UR (1 << 3)
  122. #define UDC_DEVINT_ES (1 << 2)
  123. #define UDC_DEVINT_SI (1 << 1)
  124. #define UDC_DEVINT_SC (1 << 0)
  125. /* Mask patern */
  126. #define UDC_DEVINT_MSK 0x7f
  127. /* Endpoint irq register */
  128. /* Bit position */
  129. #define UDC_EPINT_IN_SHIFT 0
  130. #define UDC_EPINT_OUT_SHIFT 16
  131. #define UDC_EPINT_IN_EP0 (1 << 0)
  132. #define UDC_EPINT_OUT_EP0 (1 << 16)
  133. /* Mask patern */
  134. #define UDC_EPINT_MSK_DISABLE_ALL 0xffffffff
  135. /* UDC_CSR_BUSY Status register */
  136. /* Bit position */
  137. #define UDC_CSR_BUSY (1 << 0)
  138. /* SOFT RESET register */
  139. /* Bit position */
  140. #define UDC_PSRST (1 << 1)
  141. #define UDC_SRST (1 << 0)
  142. /* USB_DEVICE endpoint register */
  143. /* Bit position */
  144. #define UDC_CSR_NE_NUM_SHIFT 0
  145. #define UDC_CSR_NE_DIR_SHIFT 4
  146. #define UDC_CSR_NE_TYPE_SHIFT 5
  147. #define UDC_CSR_NE_CFG_SHIFT 7
  148. #define UDC_CSR_NE_INTF_SHIFT 11
  149. #define UDC_CSR_NE_ALT_SHIFT 15
  150. #define UDC_CSR_NE_MAX_PKT_SHIFT 19
  151. /* Mask patern */
  152. #define UDC_CSR_NE_NUM_MASK 0x0000000f
  153. #define UDC_CSR_NE_DIR_MASK 0x00000010
  154. #define UDC_CSR_NE_TYPE_MASK 0x00000060
  155. #define UDC_CSR_NE_CFG_MASK 0x00000780
  156. #define UDC_CSR_NE_INTF_MASK 0x00007800
  157. #define UDC_CSR_NE_ALT_MASK 0x00078000
  158. #define UDC_CSR_NE_MAX_PKT_MASK 0x3ff80000
  159. #define PCH_UDC_CSR(ep) (UDC_CSR_ADDR + ep*4)
  160. #define PCH_UDC_EPINT(in, num)\
  161. (1 << (num + (in ? UDC_EPINT_IN_SHIFT : UDC_EPINT_OUT_SHIFT)))
  162. /* Index of endpoint */
  163. #define UDC_EP0IN_IDX 0
  164. #define UDC_EP0OUT_IDX 1
  165. #define UDC_EPIN_IDX(ep) (ep * 2)
  166. #define UDC_EPOUT_IDX(ep) (ep * 2 + 1)
  167. #define PCH_UDC_EP0 0
  168. #define PCH_UDC_EP1 1
  169. #define PCH_UDC_EP2 2
  170. #define PCH_UDC_EP3 3
  171. /* Number of endpoint */
  172. #define PCH_UDC_EP_NUM 32 /* Total number of EPs (16 IN,16 OUT) */
  173. #define PCH_UDC_USED_EP_NUM 4 /* EP number of EP's really used */
  174. /* Length Value */
  175. #define PCH_UDC_BRLEN 0x0F /* Burst length */
  176. #define PCH_UDC_THLEN 0x1F /* Threshold length */
  177. /* Value of EP Buffer Size */
  178. #define UDC_EP0IN_BUFF_SIZE 16
  179. #define UDC_EPIN_BUFF_SIZE 256
  180. #define UDC_EP0OUT_BUFF_SIZE 16
  181. #define UDC_EPOUT_BUFF_SIZE 256
  182. /* Value of EP maximum packet size */
  183. #define UDC_EP0IN_MAX_PKT_SIZE 64
  184. #define UDC_EP0OUT_MAX_PKT_SIZE 64
  185. #define UDC_BULK_MAX_PKT_SIZE 512
  186. /* DMA */
  187. #define DMA_DIR_RX 1 /* DMA for data receive */
  188. #define DMA_DIR_TX 2 /* DMA for data transmit */
  189. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  190. #define UDC_DMA_MAXPACKET 65536 /* maximum packet size for DMA */
  191. /**
  192. * struct pch_udc_data_dma_desc - Structure to hold DMA descriptor information
  193. * for data
  194. * @status: Status quadlet
  195. * @reserved: Reserved
  196. * @dataptr: Buffer descriptor
  197. * @next: Next descriptor
  198. */
  199. struct pch_udc_data_dma_desc {
  200. u32 status;
  201. u32 reserved;
  202. u32 dataptr;
  203. u32 next;
  204. };
  205. /**
  206. * struct pch_udc_stp_dma_desc - Structure to hold DMA descriptor information
  207. * for control data
  208. * @status: Status
  209. * @reserved: Reserved
  210. * @request: Control Request
  211. */
  212. struct pch_udc_stp_dma_desc {
  213. u32 status;
  214. u32 reserved;
  215. struct usb_ctrlrequest request;
  216. } __attribute((packed));
  217. /* DMA status definitions */
  218. /* Buffer status */
  219. #define PCH_UDC_BUFF_STS 0xC0000000
  220. #define PCH_UDC_BS_HST_RDY 0x00000000
  221. #define PCH_UDC_BS_DMA_BSY 0x40000000
  222. #define PCH_UDC_BS_DMA_DONE 0x80000000
  223. #define PCH_UDC_BS_HST_BSY 0xC0000000
  224. /* Rx/Tx Status */
  225. #define PCH_UDC_RXTX_STS 0x30000000
  226. #define PCH_UDC_RTS_SUCC 0x00000000
  227. #define PCH_UDC_RTS_DESERR 0x10000000
  228. #define PCH_UDC_RTS_BUFERR 0x30000000
  229. /* Last Descriptor Indication */
  230. #define PCH_UDC_DMA_LAST 0x08000000
  231. /* Number of Rx/Tx Bytes Mask */
  232. #define PCH_UDC_RXTX_BYTES 0x0000ffff
  233. /**
  234. * struct pch_udc_cfg_data - Structure to hold current configuration
  235. * and interface information
  236. * @cur_cfg: current configuration in use
  237. * @cur_intf: current interface in use
  238. * @cur_alt: current alt interface in use
  239. */
  240. struct pch_udc_cfg_data {
  241. u16 cur_cfg;
  242. u16 cur_intf;
  243. u16 cur_alt;
  244. };
  245. /**
  246. * struct pch_udc_ep - Structure holding a PCH USB device Endpoint information
  247. * @ep: embedded ep request
  248. * @td_stp_phys: for setup request
  249. * @td_data_phys: for data request
  250. * @td_stp: for setup request
  251. * @td_data: for data request
  252. * @dev: reference to device struct
  253. * @offset_addr: offset address of ep register
  254. * @queue: queue for requests
  255. * @num: endpoint number
  256. * @in: endpoint is IN
  257. * @halted: endpoint halted?
  258. * @epsts: Endpoint status
  259. */
  260. struct pch_udc_ep {
  261. struct usb_ep ep;
  262. dma_addr_t td_stp_phys;
  263. dma_addr_t td_data_phys;
  264. struct pch_udc_stp_dma_desc *td_stp;
  265. struct pch_udc_data_dma_desc *td_data;
  266. struct pch_udc_dev *dev;
  267. unsigned long offset_addr;
  268. struct list_head queue;
  269. unsigned num:5,
  270. in:1,
  271. halted:1;
  272. unsigned long epsts;
  273. };
  274. /**
  275. * struct pch_vbus_gpio_data - Structure holding GPIO informaton
  276. * for detecting VBUS
  277. * @port: gpio descriptor for the VBUS GPIO
  278. * @intr: gpio interrupt number
  279. * @irq_work_fall: Structure for WorkQueue
  280. * @irq_work_rise: Structure for WorkQueue
  281. */
  282. struct pch_vbus_gpio_data {
  283. struct gpio_desc *port;
  284. int intr;
  285. struct work_struct irq_work_fall;
  286. struct work_struct irq_work_rise;
  287. };
  288. /**
  289. * struct pch_udc_dev - Structure holding complete information
  290. * of the PCH USB device
  291. * @gadget: gadget driver data
  292. * @driver: reference to gadget driver bound
  293. * @pdev: reference to the PCI device
  294. * @ep: array of endpoints
  295. * @lock: protects all state
  296. * @stall: stall requested
  297. * @prot_stall: protcol stall requested
  298. * @registered: driver registered with system
  299. * @suspended: driver in suspended state
  300. * @connected: gadget driver associated
  301. * @vbus_session: required vbus_session state
  302. * @set_cfg_not_acked: pending acknowledgement 4 setup
  303. * @waiting_zlp_ack: pending acknowledgement 4 ZLP
  304. * @data_requests: DMA pool for data requests
  305. * @stp_requests: DMA pool for setup requests
  306. * @dma_addr: DMA pool for received
  307. * @setup_data: Received setup data
  308. * @base_addr: for mapped device memory
  309. * @bar: PCI BAR used for mapped device memory
  310. * @cfg_data: current cfg, intf, and alt in use
  311. * @vbus_gpio: GPIO informaton for detecting VBUS
  312. */
  313. struct pch_udc_dev {
  314. struct usb_gadget gadget;
  315. struct usb_gadget_driver *driver;
  316. struct pci_dev *pdev;
  317. struct pch_udc_ep ep[PCH_UDC_EP_NUM];
  318. spinlock_t lock; /* protects all state */
  319. unsigned
  320. stall:1,
  321. prot_stall:1,
  322. suspended:1,
  323. connected:1,
  324. vbus_session:1,
  325. set_cfg_not_acked:1,
  326. waiting_zlp_ack:1;
  327. struct dma_pool *data_requests;
  328. struct dma_pool *stp_requests;
  329. dma_addr_t dma_addr;
  330. struct usb_ctrlrequest setup_data;
  331. void __iomem *base_addr;
  332. unsigned short bar;
  333. struct pch_udc_cfg_data cfg_data;
  334. struct pch_vbus_gpio_data vbus_gpio;
  335. };
  336. #define to_pch_udc(g) (container_of((g), struct pch_udc_dev, gadget))
  337. #define PCH_UDC_PCI_BAR_QUARK_X1000 0
  338. #define PCH_UDC_PCI_BAR 1
  339. #define PCI_DEVICE_ID_INTEL_QUARK_X1000_UDC 0x0939
  340. #define PCI_DEVICE_ID_INTEL_EG20T_UDC 0x8808
  341. #define PCI_DEVICE_ID_ML7213_IOH_UDC 0x801D
  342. #define PCI_DEVICE_ID_ML7831_IOH_UDC 0x8808
  343. static const char ep0_string[] = "ep0in";
  344. static DEFINE_SPINLOCK(udc_stall_spinlock); /* stall spin lock */
  345. static bool speed_fs;
  346. module_param_named(speed_fs, speed_fs, bool, S_IRUGO);
  347. MODULE_PARM_DESC(speed_fs, "true for Full speed operation");
  348. /**
  349. * struct pch_udc_request - Structure holding a PCH USB device request packet
  350. * @req: embedded ep request
  351. * @td_data_phys: phys. address
  352. * @td_data: first dma desc. of chain
  353. * @td_data_last: last dma desc. of chain
  354. * @queue: associated queue
  355. * @dma_going: DMA in progress for request
  356. * @dma_done: DMA completed for request
  357. * @chain_len: chain length
  358. */
  359. struct pch_udc_request {
  360. struct usb_request req;
  361. dma_addr_t td_data_phys;
  362. struct pch_udc_data_dma_desc *td_data;
  363. struct pch_udc_data_dma_desc *td_data_last;
  364. struct list_head queue;
  365. unsigned dma_going:1,
  366. dma_done:1;
  367. unsigned chain_len;
  368. };
  369. static inline u32 pch_udc_readl(struct pch_udc_dev *dev, unsigned long reg)
  370. {
  371. return ioread32(dev->base_addr + reg);
  372. }
  373. static inline void pch_udc_writel(struct pch_udc_dev *dev,
  374. unsigned long val, unsigned long reg)
  375. {
  376. iowrite32(val, dev->base_addr + reg);
  377. }
  378. static inline void pch_udc_bit_set(struct pch_udc_dev *dev,
  379. unsigned long reg,
  380. unsigned long bitmask)
  381. {
  382. pch_udc_writel(dev, pch_udc_readl(dev, reg) | bitmask, reg);
  383. }
  384. static inline void pch_udc_bit_clr(struct pch_udc_dev *dev,
  385. unsigned long reg,
  386. unsigned long bitmask)
  387. {
  388. pch_udc_writel(dev, pch_udc_readl(dev, reg) & ~(bitmask), reg);
  389. }
  390. static inline u32 pch_udc_ep_readl(struct pch_udc_ep *ep, unsigned long reg)
  391. {
  392. return ioread32(ep->dev->base_addr + ep->offset_addr + reg);
  393. }
  394. static inline void pch_udc_ep_writel(struct pch_udc_ep *ep,
  395. unsigned long val, unsigned long reg)
  396. {
  397. iowrite32(val, ep->dev->base_addr + ep->offset_addr + reg);
  398. }
  399. static inline void pch_udc_ep_bit_set(struct pch_udc_ep *ep,
  400. unsigned long reg,
  401. unsigned long bitmask)
  402. {
  403. pch_udc_ep_writel(ep, pch_udc_ep_readl(ep, reg) | bitmask, reg);
  404. }
  405. static inline void pch_udc_ep_bit_clr(struct pch_udc_ep *ep,
  406. unsigned long reg,
  407. unsigned long bitmask)
  408. {
  409. pch_udc_ep_writel(ep, pch_udc_ep_readl(ep, reg) & ~(bitmask), reg);
  410. }
  411. /**
  412. * pch_udc_csr_busy() - Wait till idle.
  413. * @dev: Reference to pch_udc_dev structure
  414. */
  415. static void pch_udc_csr_busy(struct pch_udc_dev *dev)
  416. {
  417. unsigned int count = 200;
  418. /* Wait till idle */
  419. while ((pch_udc_readl(dev, UDC_CSR_BUSY_ADDR) & UDC_CSR_BUSY)
  420. && --count)
  421. cpu_relax();
  422. if (!count)
  423. dev_err(&dev->pdev->dev, "%s: wait error\n", __func__);
  424. }
  425. /**
  426. * pch_udc_write_csr() - Write the command and status registers.
  427. * @dev: Reference to pch_udc_dev structure
  428. * @val: value to be written to CSR register
  429. * @ep: end-point number
  430. */
  431. static void pch_udc_write_csr(struct pch_udc_dev *dev, unsigned long val,
  432. unsigned int ep)
  433. {
  434. unsigned long reg = PCH_UDC_CSR(ep);
  435. pch_udc_csr_busy(dev); /* Wait till idle */
  436. pch_udc_writel(dev, val, reg);
  437. pch_udc_csr_busy(dev); /* Wait till idle */
  438. }
  439. /**
  440. * pch_udc_read_csr() - Read the command and status registers.
  441. * @dev: Reference to pch_udc_dev structure
  442. * @ep: end-point number
  443. *
  444. * Return codes: content of CSR register
  445. */
  446. static u32 pch_udc_read_csr(struct pch_udc_dev *dev, unsigned int ep)
  447. {
  448. unsigned long reg = PCH_UDC_CSR(ep);
  449. pch_udc_csr_busy(dev); /* Wait till idle */
  450. pch_udc_readl(dev, reg); /* Dummy read */
  451. pch_udc_csr_busy(dev); /* Wait till idle */
  452. return pch_udc_readl(dev, reg);
  453. }
  454. /**
  455. * pch_udc_rmt_wakeup() - Initiate for remote wakeup
  456. * @dev: Reference to pch_udc_dev structure
  457. */
  458. static inline void pch_udc_rmt_wakeup(struct pch_udc_dev *dev)
  459. {
  460. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  461. mdelay(1);
  462. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  463. }
  464. /**
  465. * pch_udc_get_frame() - Get the current frame from device status register
  466. * @dev: Reference to pch_udc_dev structure
  467. * Retern current frame
  468. */
  469. static inline int pch_udc_get_frame(struct pch_udc_dev *dev)
  470. {
  471. u32 frame = pch_udc_readl(dev, UDC_DEVSTS_ADDR);
  472. return (frame & UDC_DEVSTS_TS_MASK) >> UDC_DEVSTS_TS_SHIFT;
  473. }
  474. /**
  475. * pch_udc_clear_selfpowered() - Clear the self power control
  476. * @dev: Reference to pch_udc_regs structure
  477. */
  478. static inline void pch_udc_clear_selfpowered(struct pch_udc_dev *dev)
  479. {
  480. pch_udc_bit_clr(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_SP);
  481. }
  482. /**
  483. * pch_udc_set_selfpowered() - Set the self power control
  484. * @dev: Reference to pch_udc_regs structure
  485. */
  486. static inline void pch_udc_set_selfpowered(struct pch_udc_dev *dev)
  487. {
  488. pch_udc_bit_set(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_SP);
  489. }
  490. /**
  491. * pch_udc_set_disconnect() - Set the disconnect status.
  492. * @dev: Reference to pch_udc_regs structure
  493. */
  494. static inline void pch_udc_set_disconnect(struct pch_udc_dev *dev)
  495. {
  496. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_SD);
  497. }
  498. /**
  499. * pch_udc_clear_disconnect() - Clear the disconnect status.
  500. * @dev: Reference to pch_udc_regs structure
  501. */
  502. static void pch_udc_clear_disconnect(struct pch_udc_dev *dev)
  503. {
  504. /* Clear the disconnect */
  505. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  506. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_SD);
  507. mdelay(1);
  508. /* Resume USB signalling */
  509. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  510. }
  511. static void pch_udc_init(struct pch_udc_dev *dev);
  512. /**
  513. * pch_udc_reconnect() - This API initializes usb device controller,
  514. * and clear the disconnect status.
  515. * @dev: Reference to pch_udc_regs structure
  516. */
  517. static void pch_udc_reconnect(struct pch_udc_dev *dev)
  518. {
  519. pch_udc_init(dev);
  520. /* enable device interrupts */
  521. /* pch_udc_enable_interrupts() */
  522. pch_udc_bit_clr(dev, UDC_DEVIRQMSK_ADDR,
  523. UDC_DEVINT_UR | UDC_DEVINT_ENUM);
  524. /* Clear the disconnect */
  525. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  526. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_SD);
  527. mdelay(1);
  528. /* Resume USB signalling */
  529. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  530. }
  531. /**
  532. * pch_udc_vbus_session() - set or clearr the disconnect status.
  533. * @dev: Reference to pch_udc_regs structure
  534. * @is_active: Parameter specifying the action
  535. * 0: indicating VBUS power is ending
  536. * !0: indicating VBUS power is starting
  537. */
  538. static inline void pch_udc_vbus_session(struct pch_udc_dev *dev,
  539. int is_active)
  540. {
  541. unsigned long iflags;
  542. spin_lock_irqsave(&dev->lock, iflags);
  543. if (is_active) {
  544. pch_udc_reconnect(dev);
  545. dev->vbus_session = 1;
  546. } else {
  547. if (dev->driver && dev->driver->disconnect) {
  548. spin_unlock_irqrestore(&dev->lock, iflags);
  549. dev->driver->disconnect(&dev->gadget);
  550. spin_lock_irqsave(&dev->lock, iflags);
  551. }
  552. pch_udc_set_disconnect(dev);
  553. dev->vbus_session = 0;
  554. }
  555. spin_unlock_irqrestore(&dev->lock, iflags);
  556. }
  557. /**
  558. * pch_udc_ep_set_stall() - Set the stall of endpoint
  559. * @ep: Reference to structure of type pch_udc_ep_regs
  560. */
  561. static void pch_udc_ep_set_stall(struct pch_udc_ep *ep)
  562. {
  563. if (ep->in) {
  564. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_F);
  565. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_S);
  566. } else {
  567. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_S);
  568. }
  569. }
  570. /**
  571. * pch_udc_ep_clear_stall() - Clear the stall of endpoint
  572. * @ep: Reference to structure of type pch_udc_ep_regs
  573. */
  574. static inline void pch_udc_ep_clear_stall(struct pch_udc_ep *ep)
  575. {
  576. /* Clear the stall */
  577. pch_udc_ep_bit_clr(ep, UDC_EPCTL_ADDR, UDC_EPCTL_S);
  578. /* Clear NAK by writing CNAK */
  579. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_CNAK);
  580. }
  581. /**
  582. * pch_udc_ep_set_trfr_type() - Set the transfer type of endpoint
  583. * @ep: Reference to structure of type pch_udc_ep_regs
  584. * @type: Type of endpoint
  585. */
  586. static inline void pch_udc_ep_set_trfr_type(struct pch_udc_ep *ep,
  587. u8 type)
  588. {
  589. pch_udc_ep_writel(ep, ((type << UDC_EPCTL_ET_SHIFT) &
  590. UDC_EPCTL_ET_MASK), UDC_EPCTL_ADDR);
  591. }
  592. /**
  593. * pch_udc_ep_set_bufsz() - Set the maximum packet size for the endpoint
  594. * @ep: Reference to structure of type pch_udc_ep_regs
  595. * @buf_size: The buffer word size
  596. * @ep_in: EP is IN
  597. */
  598. static void pch_udc_ep_set_bufsz(struct pch_udc_ep *ep,
  599. u32 buf_size, u32 ep_in)
  600. {
  601. u32 data;
  602. if (ep_in) {
  603. data = pch_udc_ep_readl(ep, UDC_BUFIN_FRAMENUM_ADDR);
  604. data = (data & 0xffff0000) | (buf_size & 0xffff);
  605. pch_udc_ep_writel(ep, data, UDC_BUFIN_FRAMENUM_ADDR);
  606. } else {
  607. data = pch_udc_ep_readl(ep, UDC_BUFOUT_MAXPKT_ADDR);
  608. data = (buf_size << 16) | (data & 0xffff);
  609. pch_udc_ep_writel(ep, data, UDC_BUFOUT_MAXPKT_ADDR);
  610. }
  611. }
  612. /**
  613. * pch_udc_ep_set_maxpkt() - Set the Max packet size for the endpoint
  614. * @ep: Reference to structure of type pch_udc_ep_regs
  615. * @pkt_size: The packet byte size
  616. */
  617. static void pch_udc_ep_set_maxpkt(struct pch_udc_ep *ep, u32 pkt_size)
  618. {
  619. u32 data = pch_udc_ep_readl(ep, UDC_BUFOUT_MAXPKT_ADDR);
  620. data = (data & 0xffff0000) | (pkt_size & 0xffff);
  621. pch_udc_ep_writel(ep, data, UDC_BUFOUT_MAXPKT_ADDR);
  622. }
  623. /**
  624. * pch_udc_ep_set_subptr() - Set the Setup buffer pointer for the endpoint
  625. * @ep: Reference to structure of type pch_udc_ep_regs
  626. * @addr: Address of the register
  627. */
  628. static inline void pch_udc_ep_set_subptr(struct pch_udc_ep *ep, u32 addr)
  629. {
  630. pch_udc_ep_writel(ep, addr, UDC_SUBPTR_ADDR);
  631. }
  632. /**
  633. * pch_udc_ep_set_ddptr() - Set the Data descriptor pointer for the endpoint
  634. * @ep: Reference to structure of type pch_udc_ep_regs
  635. * @addr: Address of the register
  636. */
  637. static inline void pch_udc_ep_set_ddptr(struct pch_udc_ep *ep, u32 addr)
  638. {
  639. pch_udc_ep_writel(ep, addr, UDC_DESPTR_ADDR);
  640. }
  641. /**
  642. * pch_udc_ep_set_pd() - Set the poll demand bit for the endpoint
  643. * @ep: Reference to structure of type pch_udc_ep_regs
  644. */
  645. static inline void pch_udc_ep_set_pd(struct pch_udc_ep *ep)
  646. {
  647. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_P);
  648. }
  649. /**
  650. * pch_udc_ep_set_rrdy() - Set the receive ready bit for the endpoint
  651. * @ep: Reference to structure of type pch_udc_ep_regs
  652. */
  653. static inline void pch_udc_ep_set_rrdy(struct pch_udc_ep *ep)
  654. {
  655. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_RRDY);
  656. }
  657. /**
  658. * pch_udc_ep_clear_rrdy() - Clear the receive ready bit for the endpoint
  659. * @ep: Reference to structure of type pch_udc_ep_regs
  660. */
  661. static inline void pch_udc_ep_clear_rrdy(struct pch_udc_ep *ep)
  662. {
  663. pch_udc_ep_bit_clr(ep, UDC_EPCTL_ADDR, UDC_EPCTL_RRDY);
  664. }
  665. /**
  666. * pch_udc_set_dma() - Set the 'TDE' or RDE bit of device control
  667. * register depending on the direction specified
  668. * @dev: Reference to structure of type pch_udc_regs
  669. * @dir: whether Tx or Rx
  670. * DMA_DIR_RX: Receive
  671. * DMA_DIR_TX: Transmit
  672. */
  673. static inline void pch_udc_set_dma(struct pch_udc_dev *dev, int dir)
  674. {
  675. if (dir == DMA_DIR_RX)
  676. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RDE);
  677. else if (dir == DMA_DIR_TX)
  678. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_TDE);
  679. }
  680. /**
  681. * pch_udc_clear_dma() - Clear the 'TDE' or RDE bit of device control
  682. * register depending on the direction specified
  683. * @dev: Reference to structure of type pch_udc_regs
  684. * @dir: Whether Tx or Rx
  685. * DMA_DIR_RX: Receive
  686. * DMA_DIR_TX: Transmit
  687. */
  688. static inline void pch_udc_clear_dma(struct pch_udc_dev *dev, int dir)
  689. {
  690. if (dir == DMA_DIR_RX)
  691. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RDE);
  692. else if (dir == DMA_DIR_TX)
  693. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_TDE);
  694. }
  695. /**
  696. * pch_udc_set_csr_done() - Set the device control register
  697. * CSR done field (bit 13)
  698. * @dev: reference to structure of type pch_udc_regs
  699. */
  700. static inline void pch_udc_set_csr_done(struct pch_udc_dev *dev)
  701. {
  702. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_CSR_DONE);
  703. }
  704. /**
  705. * pch_udc_disable_interrupts() - Disables the specified interrupts
  706. * @dev: Reference to structure of type pch_udc_regs
  707. * @mask: Mask to disable interrupts
  708. */
  709. static inline void pch_udc_disable_interrupts(struct pch_udc_dev *dev,
  710. u32 mask)
  711. {
  712. pch_udc_bit_set(dev, UDC_DEVIRQMSK_ADDR, mask);
  713. }
  714. /**
  715. * pch_udc_enable_interrupts() - Enable the specified interrupts
  716. * @dev: Reference to structure of type pch_udc_regs
  717. * @mask: Mask to enable interrupts
  718. */
  719. static inline void pch_udc_enable_interrupts(struct pch_udc_dev *dev,
  720. u32 mask)
  721. {
  722. pch_udc_bit_clr(dev, UDC_DEVIRQMSK_ADDR, mask);
  723. }
  724. /**
  725. * pch_udc_disable_ep_interrupts() - Disable endpoint interrupts
  726. * @dev: Reference to structure of type pch_udc_regs
  727. * @mask: Mask to disable interrupts
  728. */
  729. static inline void pch_udc_disable_ep_interrupts(struct pch_udc_dev *dev,
  730. u32 mask)
  731. {
  732. pch_udc_bit_set(dev, UDC_EPIRQMSK_ADDR, mask);
  733. }
  734. /**
  735. * pch_udc_enable_ep_interrupts() - Enable endpoint interrupts
  736. * @dev: Reference to structure of type pch_udc_regs
  737. * @mask: Mask to enable interrupts
  738. */
  739. static inline void pch_udc_enable_ep_interrupts(struct pch_udc_dev *dev,
  740. u32 mask)
  741. {
  742. pch_udc_bit_clr(dev, UDC_EPIRQMSK_ADDR, mask);
  743. }
  744. /**
  745. * pch_udc_read_device_interrupts() - Read the device interrupts
  746. * @dev: Reference to structure of type pch_udc_regs
  747. * Retern The device interrupts
  748. */
  749. static inline u32 pch_udc_read_device_interrupts(struct pch_udc_dev *dev)
  750. {
  751. return pch_udc_readl(dev, UDC_DEVIRQSTS_ADDR);
  752. }
  753. /**
  754. * pch_udc_write_device_interrupts() - Write device interrupts
  755. * @dev: Reference to structure of type pch_udc_regs
  756. * @val: The value to be written to interrupt register
  757. */
  758. static inline void pch_udc_write_device_interrupts(struct pch_udc_dev *dev,
  759. u32 val)
  760. {
  761. pch_udc_writel(dev, val, UDC_DEVIRQSTS_ADDR);
  762. }
  763. /**
  764. * pch_udc_read_ep_interrupts() - Read the endpoint interrupts
  765. * @dev: Reference to structure of type pch_udc_regs
  766. * Retern The endpoint interrupt
  767. */
  768. static inline u32 pch_udc_read_ep_interrupts(struct pch_udc_dev *dev)
  769. {
  770. return pch_udc_readl(dev, UDC_EPIRQSTS_ADDR);
  771. }
  772. /**
  773. * pch_udc_write_ep_interrupts() - Clear endpoint interupts
  774. * @dev: Reference to structure of type pch_udc_regs
  775. * @val: The value to be written to interrupt register
  776. */
  777. static inline void pch_udc_write_ep_interrupts(struct pch_udc_dev *dev,
  778. u32 val)
  779. {
  780. pch_udc_writel(dev, val, UDC_EPIRQSTS_ADDR);
  781. }
  782. /**
  783. * pch_udc_read_device_status() - Read the device status
  784. * @dev: Reference to structure of type pch_udc_regs
  785. * Retern The device status
  786. */
  787. static inline u32 pch_udc_read_device_status(struct pch_udc_dev *dev)
  788. {
  789. return pch_udc_readl(dev, UDC_DEVSTS_ADDR);
  790. }
  791. /**
  792. * pch_udc_read_ep_control() - Read the endpoint control
  793. * @ep: Reference to structure of type pch_udc_ep_regs
  794. * Retern The endpoint control register value
  795. */
  796. static inline u32 pch_udc_read_ep_control(struct pch_udc_ep *ep)
  797. {
  798. return pch_udc_ep_readl(ep, UDC_EPCTL_ADDR);
  799. }
  800. /**
  801. * pch_udc_clear_ep_control() - Clear the endpoint control register
  802. * @ep: Reference to structure of type pch_udc_ep_regs
  803. * Retern The endpoint control register value
  804. */
  805. static inline void pch_udc_clear_ep_control(struct pch_udc_ep *ep)
  806. {
  807. return pch_udc_ep_writel(ep, 0, UDC_EPCTL_ADDR);
  808. }
  809. /**
  810. * pch_udc_read_ep_status() - Read the endpoint status
  811. * @ep: Reference to structure of type pch_udc_ep_regs
  812. * Retern The endpoint status
  813. */
  814. static inline u32 pch_udc_read_ep_status(struct pch_udc_ep *ep)
  815. {
  816. return pch_udc_ep_readl(ep, UDC_EPSTS_ADDR);
  817. }
  818. /**
  819. * pch_udc_clear_ep_status() - Clear the endpoint status
  820. * @ep: Reference to structure of type pch_udc_ep_regs
  821. * @stat: Endpoint status
  822. */
  823. static inline void pch_udc_clear_ep_status(struct pch_udc_ep *ep,
  824. u32 stat)
  825. {
  826. return pch_udc_ep_writel(ep, stat, UDC_EPSTS_ADDR);
  827. }
  828. /**
  829. * pch_udc_ep_set_nak() - Set the bit 7 (SNAK field)
  830. * of the endpoint control register
  831. * @ep: Reference to structure of type pch_udc_ep_regs
  832. */
  833. static inline void pch_udc_ep_set_nak(struct pch_udc_ep *ep)
  834. {
  835. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_SNAK);
  836. }
  837. /**
  838. * pch_udc_ep_clear_nak() - Set the bit 8 (CNAK field)
  839. * of the endpoint control register
  840. * @ep: reference to structure of type pch_udc_ep_regs
  841. */
  842. static void pch_udc_ep_clear_nak(struct pch_udc_ep *ep)
  843. {
  844. unsigned int loopcnt = 0;
  845. struct pch_udc_dev *dev = ep->dev;
  846. if (!(pch_udc_ep_readl(ep, UDC_EPCTL_ADDR) & UDC_EPCTL_NAK))
  847. return;
  848. if (!ep->in) {
  849. loopcnt = 10000;
  850. while (!(pch_udc_read_ep_status(ep) & UDC_EPSTS_MRXFIFO_EMP) &&
  851. --loopcnt)
  852. udelay(5);
  853. if (!loopcnt)
  854. dev_err(&dev->pdev->dev, "%s: RxFIFO not Empty\n",
  855. __func__);
  856. }
  857. loopcnt = 10000;
  858. while ((pch_udc_read_ep_control(ep) & UDC_EPCTL_NAK) && --loopcnt) {
  859. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_CNAK);
  860. udelay(5);
  861. }
  862. if (!loopcnt)
  863. dev_err(&dev->pdev->dev, "%s: Clear NAK not set for ep%d%s\n",
  864. __func__, ep->num, (ep->in ? "in" : "out"));
  865. }
  866. /**
  867. * pch_udc_ep_fifo_flush() - Flush the endpoint fifo
  868. * @ep: reference to structure of type pch_udc_ep_regs
  869. * @dir: direction of endpoint
  870. * 0: endpoint is OUT
  871. * !0: endpoint is IN
  872. */
  873. static void pch_udc_ep_fifo_flush(struct pch_udc_ep *ep, int dir)
  874. {
  875. if (dir) { /* IN ep */
  876. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_F);
  877. return;
  878. }
  879. }
  880. /**
  881. * pch_udc_ep_enable() - This api enables endpoint
  882. * @ep: reference to structure of type pch_udc_ep_regs
  883. * @cfg: current configuration information
  884. * @desc: endpoint descriptor
  885. */
  886. static void pch_udc_ep_enable(struct pch_udc_ep *ep,
  887. struct pch_udc_cfg_data *cfg,
  888. const struct usb_endpoint_descriptor *desc)
  889. {
  890. u32 val = 0;
  891. u32 buff_size = 0;
  892. pch_udc_ep_set_trfr_type(ep, desc->bmAttributes);
  893. if (ep->in)
  894. buff_size = UDC_EPIN_BUFF_SIZE;
  895. else
  896. buff_size = UDC_EPOUT_BUFF_SIZE;
  897. pch_udc_ep_set_bufsz(ep, buff_size, ep->in);
  898. pch_udc_ep_set_maxpkt(ep, usb_endpoint_maxp(desc));
  899. pch_udc_ep_set_nak(ep);
  900. pch_udc_ep_fifo_flush(ep, ep->in);
  901. /* Configure the endpoint */
  902. val = ep->num << UDC_CSR_NE_NUM_SHIFT | ep->in << UDC_CSR_NE_DIR_SHIFT |
  903. ((desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) <<
  904. UDC_CSR_NE_TYPE_SHIFT) |
  905. (cfg->cur_cfg << UDC_CSR_NE_CFG_SHIFT) |
  906. (cfg->cur_intf << UDC_CSR_NE_INTF_SHIFT) |
  907. (cfg->cur_alt << UDC_CSR_NE_ALT_SHIFT) |
  908. usb_endpoint_maxp(desc) << UDC_CSR_NE_MAX_PKT_SHIFT;
  909. if (ep->in)
  910. pch_udc_write_csr(ep->dev, val, UDC_EPIN_IDX(ep->num));
  911. else
  912. pch_udc_write_csr(ep->dev, val, UDC_EPOUT_IDX(ep->num));
  913. }
  914. /**
  915. * pch_udc_ep_disable() - This api disables endpoint
  916. * @ep: reference to structure of type pch_udc_ep_regs
  917. */
  918. static void pch_udc_ep_disable(struct pch_udc_ep *ep)
  919. {
  920. if (ep->in) {
  921. /* flush the fifo */
  922. pch_udc_ep_writel(ep, UDC_EPCTL_F, UDC_EPCTL_ADDR);
  923. /* set NAK */
  924. pch_udc_ep_writel(ep, UDC_EPCTL_SNAK, UDC_EPCTL_ADDR);
  925. pch_udc_ep_bit_set(ep, UDC_EPSTS_ADDR, UDC_EPSTS_IN);
  926. } else {
  927. /* set NAK */
  928. pch_udc_ep_writel(ep, UDC_EPCTL_SNAK, UDC_EPCTL_ADDR);
  929. }
  930. /* reset desc pointer */
  931. pch_udc_ep_writel(ep, 0, UDC_DESPTR_ADDR);
  932. }
  933. /**
  934. * pch_udc_wait_ep_stall() - Wait EP stall.
  935. * @ep: reference to structure of type pch_udc_ep_regs
  936. */
  937. static void pch_udc_wait_ep_stall(struct pch_udc_ep *ep)
  938. {
  939. unsigned int count = 10000;
  940. /* Wait till idle */
  941. while ((pch_udc_read_ep_control(ep) & UDC_EPCTL_S) && --count)
  942. udelay(5);
  943. if (!count)
  944. dev_err(&ep->dev->pdev->dev, "%s: wait error\n", __func__);
  945. }
  946. /**
  947. * pch_udc_init() - This API initializes usb device controller
  948. * @dev: Rreference to pch_udc_regs structure
  949. */
  950. static void pch_udc_init(struct pch_udc_dev *dev)
  951. {
  952. if (NULL == dev) {
  953. pr_err("%s: Invalid address\n", __func__);
  954. return;
  955. }
  956. /* Soft Reset and Reset PHY */
  957. pch_udc_writel(dev, UDC_SRST, UDC_SRST_ADDR);
  958. pch_udc_writel(dev, UDC_SRST | UDC_PSRST, UDC_SRST_ADDR);
  959. mdelay(1);
  960. pch_udc_writel(dev, UDC_SRST, UDC_SRST_ADDR);
  961. pch_udc_writel(dev, 0x00, UDC_SRST_ADDR);
  962. mdelay(1);
  963. /* mask and clear all device interrupts */
  964. pch_udc_bit_set(dev, UDC_DEVIRQMSK_ADDR, UDC_DEVINT_MSK);
  965. pch_udc_bit_set(dev, UDC_DEVIRQSTS_ADDR, UDC_DEVINT_MSK);
  966. /* mask and clear all ep interrupts */
  967. pch_udc_bit_set(dev, UDC_EPIRQMSK_ADDR, UDC_EPINT_MSK_DISABLE_ALL);
  968. pch_udc_bit_set(dev, UDC_EPIRQSTS_ADDR, UDC_EPINT_MSK_DISABLE_ALL);
  969. /* enable dynamic CSR programmingi, self powered and device speed */
  970. if (speed_fs)
  971. pch_udc_bit_set(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_CSR_PRG |
  972. UDC_DEVCFG_SP | UDC_DEVCFG_SPD_FS);
  973. else /* defaul high speed */
  974. pch_udc_bit_set(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_CSR_PRG |
  975. UDC_DEVCFG_SP | UDC_DEVCFG_SPD_HS);
  976. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR,
  977. (PCH_UDC_THLEN << UDC_DEVCTL_THLEN_SHIFT) |
  978. (PCH_UDC_BRLEN << UDC_DEVCTL_BRLEN_SHIFT) |
  979. UDC_DEVCTL_MODE | UDC_DEVCTL_BREN |
  980. UDC_DEVCTL_THE);
  981. }
  982. /**
  983. * pch_udc_exit() - This API exit usb device controller
  984. * @dev: Reference to pch_udc_regs structure
  985. */
  986. static void pch_udc_exit(struct pch_udc_dev *dev)
  987. {
  988. /* mask all device interrupts */
  989. pch_udc_bit_set(dev, UDC_DEVIRQMSK_ADDR, UDC_DEVINT_MSK);
  990. /* mask all ep interrupts */
  991. pch_udc_bit_set(dev, UDC_EPIRQMSK_ADDR, UDC_EPINT_MSK_DISABLE_ALL);
  992. /* put device in disconnected state */
  993. pch_udc_set_disconnect(dev);
  994. }
  995. /**
  996. * pch_udc_pcd_get_frame() - This API is invoked to get the current frame number
  997. * @gadget: Reference to the gadget driver
  998. *
  999. * Return codes:
  1000. * 0: Success
  1001. * -EINVAL: If the gadget passed is NULL
  1002. */
  1003. static int pch_udc_pcd_get_frame(struct usb_gadget *gadget)
  1004. {
  1005. struct pch_udc_dev *dev;
  1006. if (!gadget)
  1007. return -EINVAL;
  1008. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1009. return pch_udc_get_frame(dev);
  1010. }
  1011. /**
  1012. * pch_udc_pcd_wakeup() - This API is invoked to initiate a remote wakeup
  1013. * @gadget: Reference to the gadget driver
  1014. *
  1015. * Return codes:
  1016. * 0: Success
  1017. * -EINVAL: If the gadget passed is NULL
  1018. */
  1019. static int pch_udc_pcd_wakeup(struct usb_gadget *gadget)
  1020. {
  1021. struct pch_udc_dev *dev;
  1022. unsigned long flags;
  1023. if (!gadget)
  1024. return -EINVAL;
  1025. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1026. spin_lock_irqsave(&dev->lock, flags);
  1027. pch_udc_rmt_wakeup(dev);
  1028. spin_unlock_irqrestore(&dev->lock, flags);
  1029. return 0;
  1030. }
  1031. /**
  1032. * pch_udc_pcd_selfpowered() - This API is invoked to specify whether the device
  1033. * is self powered or not
  1034. * @gadget: Reference to the gadget driver
  1035. * @value: Specifies self powered or not
  1036. *
  1037. * Return codes:
  1038. * 0: Success
  1039. * -EINVAL: If the gadget passed is NULL
  1040. */
  1041. static int pch_udc_pcd_selfpowered(struct usb_gadget *gadget, int value)
  1042. {
  1043. struct pch_udc_dev *dev;
  1044. if (!gadget)
  1045. return -EINVAL;
  1046. gadget->is_selfpowered = (value != 0);
  1047. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1048. if (value)
  1049. pch_udc_set_selfpowered(dev);
  1050. else
  1051. pch_udc_clear_selfpowered(dev);
  1052. return 0;
  1053. }
  1054. /**
  1055. * pch_udc_pcd_pullup() - This API is invoked to make the device
  1056. * visible/invisible to the host
  1057. * @gadget: Reference to the gadget driver
  1058. * @is_on: Specifies whether the pull up is made active or inactive
  1059. *
  1060. * Return codes:
  1061. * 0: Success
  1062. * -EINVAL: If the gadget passed is NULL
  1063. */
  1064. static int pch_udc_pcd_pullup(struct usb_gadget *gadget, int is_on)
  1065. {
  1066. struct pch_udc_dev *dev;
  1067. unsigned long iflags;
  1068. if (!gadget)
  1069. return -EINVAL;
  1070. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1071. spin_lock_irqsave(&dev->lock, iflags);
  1072. if (is_on) {
  1073. pch_udc_reconnect(dev);
  1074. } else {
  1075. if (dev->driver && dev->driver->disconnect) {
  1076. spin_unlock_irqrestore(&dev->lock, iflags);
  1077. dev->driver->disconnect(&dev->gadget);
  1078. spin_lock_irqsave(&dev->lock, iflags);
  1079. }
  1080. pch_udc_set_disconnect(dev);
  1081. }
  1082. spin_unlock_irqrestore(&dev->lock, iflags);
  1083. return 0;
  1084. }
  1085. /**
  1086. * pch_udc_pcd_vbus_session() - This API is used by a driver for an external
  1087. * transceiver (or GPIO) that
  1088. * detects a VBUS power session starting/ending
  1089. * @gadget: Reference to the gadget driver
  1090. * @is_active: specifies whether the session is starting or ending
  1091. *
  1092. * Return codes:
  1093. * 0: Success
  1094. * -EINVAL: If the gadget passed is NULL
  1095. */
  1096. static int pch_udc_pcd_vbus_session(struct usb_gadget *gadget, int is_active)
  1097. {
  1098. struct pch_udc_dev *dev;
  1099. if (!gadget)
  1100. return -EINVAL;
  1101. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1102. pch_udc_vbus_session(dev, is_active);
  1103. return 0;
  1104. }
  1105. /**
  1106. * pch_udc_pcd_vbus_draw() - This API is used by gadget drivers during
  1107. * SET_CONFIGURATION calls to
  1108. * specify how much power the device can consume
  1109. * @gadget: Reference to the gadget driver
  1110. * @mA: specifies the current limit in 2mA unit
  1111. *
  1112. * Return codes:
  1113. * -EINVAL: If the gadget passed is NULL
  1114. * -EOPNOTSUPP:
  1115. */
  1116. static int pch_udc_pcd_vbus_draw(struct usb_gadget *gadget, unsigned int mA)
  1117. {
  1118. return -EOPNOTSUPP;
  1119. }
  1120. static int pch_udc_start(struct usb_gadget *g,
  1121. struct usb_gadget_driver *driver);
  1122. static int pch_udc_stop(struct usb_gadget *g);
  1123. static const struct usb_gadget_ops pch_udc_ops = {
  1124. .get_frame = pch_udc_pcd_get_frame,
  1125. .wakeup = pch_udc_pcd_wakeup,
  1126. .set_selfpowered = pch_udc_pcd_selfpowered,
  1127. .pullup = pch_udc_pcd_pullup,
  1128. .vbus_session = pch_udc_pcd_vbus_session,
  1129. .vbus_draw = pch_udc_pcd_vbus_draw,
  1130. .udc_start = pch_udc_start,
  1131. .udc_stop = pch_udc_stop,
  1132. };
  1133. /**
  1134. * pch_vbus_gpio_get_value() - This API gets value of GPIO port as VBUS status.
  1135. * @dev: Reference to the driver structure
  1136. *
  1137. * Return value:
  1138. * 1: VBUS is high
  1139. * 0: VBUS is low
  1140. * -1: It is not enable to detect VBUS using GPIO
  1141. */
  1142. static int pch_vbus_gpio_get_value(struct pch_udc_dev *dev)
  1143. {
  1144. int vbus = 0;
  1145. if (dev->vbus_gpio.port)
  1146. vbus = gpiod_get_value(dev->vbus_gpio.port) ? 1 : 0;
  1147. else
  1148. vbus = -1;
  1149. return vbus;
  1150. }
  1151. /**
  1152. * pch_vbus_gpio_work_fall() - This API keeps watch on VBUS becoming Low.
  1153. * If VBUS is Low, disconnect is processed
  1154. * @irq_work: Structure for WorkQueue
  1155. *
  1156. */
  1157. static void pch_vbus_gpio_work_fall(struct work_struct *irq_work)
  1158. {
  1159. struct pch_vbus_gpio_data *vbus_gpio = container_of(irq_work,
  1160. struct pch_vbus_gpio_data, irq_work_fall);
  1161. struct pch_udc_dev *dev =
  1162. container_of(vbus_gpio, struct pch_udc_dev, vbus_gpio);
  1163. int vbus_saved = -1;
  1164. int vbus;
  1165. int count;
  1166. if (!dev->vbus_gpio.port)
  1167. return;
  1168. for (count = 0; count < (PCH_VBUS_PERIOD / PCH_VBUS_INTERVAL);
  1169. count++) {
  1170. vbus = pch_vbus_gpio_get_value(dev);
  1171. if ((vbus_saved == vbus) && (vbus == 0)) {
  1172. dev_dbg(&dev->pdev->dev, "VBUS fell");
  1173. if (dev->driver
  1174. && dev->driver->disconnect) {
  1175. dev->driver->disconnect(
  1176. &dev->gadget);
  1177. }
  1178. if (dev->vbus_gpio.intr)
  1179. pch_udc_init(dev);
  1180. else
  1181. pch_udc_reconnect(dev);
  1182. return;
  1183. }
  1184. vbus_saved = vbus;
  1185. mdelay(PCH_VBUS_INTERVAL);
  1186. }
  1187. }
  1188. /**
  1189. * pch_vbus_gpio_work_rise() - This API checks VBUS is High.
  1190. * If VBUS is High, connect is processed
  1191. * @irq_work: Structure for WorkQueue
  1192. *
  1193. */
  1194. static void pch_vbus_gpio_work_rise(struct work_struct *irq_work)
  1195. {
  1196. struct pch_vbus_gpio_data *vbus_gpio = container_of(irq_work,
  1197. struct pch_vbus_gpio_data, irq_work_rise);
  1198. struct pch_udc_dev *dev =
  1199. container_of(vbus_gpio, struct pch_udc_dev, vbus_gpio);
  1200. int vbus;
  1201. if (!dev->vbus_gpio.port)
  1202. return;
  1203. mdelay(PCH_VBUS_INTERVAL);
  1204. vbus = pch_vbus_gpio_get_value(dev);
  1205. if (vbus == 1) {
  1206. dev_dbg(&dev->pdev->dev, "VBUS rose");
  1207. pch_udc_reconnect(dev);
  1208. return;
  1209. }
  1210. }
  1211. /**
  1212. * pch_vbus_gpio_irq() - IRQ handler for GPIO interrupt for changing VBUS
  1213. * @irq: Interrupt request number
  1214. * @data: Reference to the device structure
  1215. *
  1216. * Return codes:
  1217. * 0: Success
  1218. * -EINVAL: GPIO port is invalid or can't be initialized.
  1219. */
  1220. static irqreturn_t pch_vbus_gpio_irq(int irq, void *data)
  1221. {
  1222. struct pch_udc_dev *dev = (struct pch_udc_dev *)data;
  1223. if (!dev->vbus_gpio.port || !dev->vbus_gpio.intr)
  1224. return IRQ_NONE;
  1225. if (pch_vbus_gpio_get_value(dev))
  1226. schedule_work(&dev->vbus_gpio.irq_work_rise);
  1227. else
  1228. schedule_work(&dev->vbus_gpio.irq_work_fall);
  1229. return IRQ_HANDLED;
  1230. }
  1231. /**
  1232. * pch_vbus_gpio_init() - This API initializes GPIO port detecting VBUS.
  1233. * @dev: Reference to the driver structure
  1234. *
  1235. * Return codes:
  1236. * 0: Success
  1237. * -EINVAL: GPIO port is invalid or can't be initialized.
  1238. */
  1239. static int pch_vbus_gpio_init(struct pch_udc_dev *dev)
  1240. {
  1241. struct device *d = &dev->pdev->dev;
  1242. int err;
  1243. int irq_num = 0;
  1244. struct gpio_desc *gpiod;
  1245. dev->vbus_gpio.port = NULL;
  1246. dev->vbus_gpio.intr = 0;
  1247. /* Retrieve the GPIO line from the USB gadget device */
  1248. gpiod = devm_gpiod_get_optional(d, NULL, GPIOD_IN);
  1249. if (IS_ERR(gpiod))
  1250. return PTR_ERR(gpiod);
  1251. gpiod_set_consumer_name(gpiod, "pch_vbus");
  1252. dev->vbus_gpio.port = gpiod;
  1253. INIT_WORK(&dev->vbus_gpio.irq_work_fall, pch_vbus_gpio_work_fall);
  1254. irq_num = gpiod_to_irq(gpiod);
  1255. if (irq_num > 0) {
  1256. irq_set_irq_type(irq_num, IRQ_TYPE_EDGE_BOTH);
  1257. err = request_irq(irq_num, pch_vbus_gpio_irq, 0,
  1258. "vbus_detect", dev);
  1259. if (!err) {
  1260. dev->vbus_gpio.intr = irq_num;
  1261. INIT_WORK(&dev->vbus_gpio.irq_work_rise,
  1262. pch_vbus_gpio_work_rise);
  1263. } else {
  1264. pr_err("%s: can't request irq %d, err: %d\n",
  1265. __func__, irq_num, err);
  1266. }
  1267. }
  1268. return 0;
  1269. }
  1270. /**
  1271. * pch_vbus_gpio_free() - This API frees resources of GPIO port
  1272. * @dev: Reference to the driver structure
  1273. */
  1274. static void pch_vbus_gpio_free(struct pch_udc_dev *dev)
  1275. {
  1276. if (dev->vbus_gpio.intr)
  1277. free_irq(dev->vbus_gpio.intr, dev);
  1278. }
  1279. /**
  1280. * complete_req() - This API is invoked from the driver when processing
  1281. * of a request is complete
  1282. * @ep: Reference to the endpoint structure
  1283. * @req: Reference to the request structure
  1284. * @status: Indicates the success/failure of completion
  1285. */
  1286. static void complete_req(struct pch_udc_ep *ep, struct pch_udc_request *req,
  1287. int status)
  1288. __releases(&dev->lock)
  1289. __acquires(&dev->lock)
  1290. {
  1291. struct pch_udc_dev *dev;
  1292. unsigned halted = ep->halted;
  1293. list_del_init(&req->queue);
  1294. /* set new status if pending */
  1295. if (req->req.status == -EINPROGRESS)
  1296. req->req.status = status;
  1297. else
  1298. status = req->req.status;
  1299. dev = ep->dev;
  1300. usb_gadget_unmap_request(&dev->gadget, &req->req, ep->in);
  1301. ep->halted = 1;
  1302. spin_unlock(&dev->lock);
  1303. if (!ep->in)
  1304. pch_udc_ep_clear_rrdy(ep);
  1305. usb_gadget_giveback_request(&ep->ep, &req->req);
  1306. spin_lock(&dev->lock);
  1307. ep->halted = halted;
  1308. }
  1309. /**
  1310. * empty_req_queue() - This API empties the request queue of an endpoint
  1311. * @ep: Reference to the endpoint structure
  1312. */
  1313. static void empty_req_queue(struct pch_udc_ep *ep)
  1314. {
  1315. struct pch_udc_request *req;
  1316. ep->halted = 1;
  1317. while (!list_empty(&ep->queue)) {
  1318. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1319. complete_req(ep, req, -ESHUTDOWN); /* Remove from list */
  1320. }
  1321. }
  1322. /**
  1323. * pch_udc_free_dma_chain() - This function frees the DMA chain created
  1324. * for the request
  1325. * @dev: Reference to the driver structure
  1326. * @req: Reference to the request to be freed
  1327. *
  1328. * Return codes:
  1329. * 0: Success
  1330. */
  1331. static void pch_udc_free_dma_chain(struct pch_udc_dev *dev,
  1332. struct pch_udc_request *req)
  1333. {
  1334. struct pch_udc_data_dma_desc *td = req->td_data;
  1335. unsigned i = req->chain_len;
  1336. dma_addr_t addr2;
  1337. dma_addr_t addr = (dma_addr_t)td->next;
  1338. td->next = 0x00;
  1339. for (; i > 1; --i) {
  1340. /* do not free first desc., will be done by free for request */
  1341. td = phys_to_virt(addr);
  1342. addr2 = (dma_addr_t)td->next;
  1343. dma_pool_free(dev->data_requests, td, addr);
  1344. addr = addr2;
  1345. }
  1346. req->chain_len = 1;
  1347. }
  1348. /**
  1349. * pch_udc_create_dma_chain() - This function creates or reinitializes
  1350. * a DMA chain
  1351. * @ep: Reference to the endpoint structure
  1352. * @req: Reference to the request
  1353. * @buf_len: The buffer length
  1354. * @gfp_flags: Flags to be used while mapping the data buffer
  1355. *
  1356. * Return codes:
  1357. * 0: success,
  1358. * -ENOMEM: dma_pool_alloc invocation fails
  1359. */
  1360. static int pch_udc_create_dma_chain(struct pch_udc_ep *ep,
  1361. struct pch_udc_request *req,
  1362. unsigned long buf_len,
  1363. gfp_t gfp_flags)
  1364. {
  1365. struct pch_udc_data_dma_desc *td = req->td_data, *last;
  1366. unsigned long bytes = req->req.length, i = 0;
  1367. dma_addr_t dma_addr;
  1368. unsigned len = 1;
  1369. if (req->chain_len > 1)
  1370. pch_udc_free_dma_chain(ep->dev, req);
  1371. td->dataptr = req->req.dma;
  1372. td->status = PCH_UDC_BS_HST_BSY;
  1373. for (; ; bytes -= buf_len, ++len) {
  1374. td->status = PCH_UDC_BS_HST_BSY | min(buf_len, bytes);
  1375. if (bytes <= buf_len)
  1376. break;
  1377. last = td;
  1378. td = dma_pool_alloc(ep->dev->data_requests, gfp_flags,
  1379. &dma_addr);
  1380. if (!td)
  1381. goto nomem;
  1382. i += buf_len;
  1383. td->dataptr = req->td_data->dataptr + i;
  1384. last->next = dma_addr;
  1385. }
  1386. req->td_data_last = td;
  1387. td->status |= PCH_UDC_DMA_LAST;
  1388. td->next = req->td_data_phys;
  1389. req->chain_len = len;
  1390. return 0;
  1391. nomem:
  1392. if (len > 1) {
  1393. req->chain_len = len;
  1394. pch_udc_free_dma_chain(ep->dev, req);
  1395. }
  1396. req->chain_len = 1;
  1397. return -ENOMEM;
  1398. }
  1399. /**
  1400. * prepare_dma() - This function creates and initializes the DMA chain
  1401. * for the request
  1402. * @ep: Reference to the endpoint structure
  1403. * @req: Reference to the request
  1404. * @gfp: Flag to be used while mapping the data buffer
  1405. *
  1406. * Return codes:
  1407. * 0: Success
  1408. * Other 0: linux error number on failure
  1409. */
  1410. static int prepare_dma(struct pch_udc_ep *ep, struct pch_udc_request *req,
  1411. gfp_t gfp)
  1412. {
  1413. int retval;
  1414. /* Allocate and create a DMA chain */
  1415. retval = pch_udc_create_dma_chain(ep, req, ep->ep.maxpacket, gfp);
  1416. if (retval) {
  1417. pr_err("%s: could not create DMA chain:%d\n", __func__, retval);
  1418. return retval;
  1419. }
  1420. if (ep->in)
  1421. req->td_data->status = (req->td_data->status &
  1422. ~PCH_UDC_BUFF_STS) | PCH_UDC_BS_HST_RDY;
  1423. return 0;
  1424. }
  1425. /**
  1426. * process_zlp() - This function process zero length packets
  1427. * from the gadget driver
  1428. * @ep: Reference to the endpoint structure
  1429. * @req: Reference to the request
  1430. */
  1431. static void process_zlp(struct pch_udc_ep *ep, struct pch_udc_request *req)
  1432. {
  1433. struct pch_udc_dev *dev = ep->dev;
  1434. /* IN zlp's are handled by hardware */
  1435. complete_req(ep, req, 0);
  1436. /* if set_config or set_intf is waiting for ack by zlp
  1437. * then set CSR_DONE
  1438. */
  1439. if (dev->set_cfg_not_acked) {
  1440. pch_udc_set_csr_done(dev);
  1441. dev->set_cfg_not_acked = 0;
  1442. }
  1443. /* setup command is ACK'ed now by zlp */
  1444. if (!dev->stall && dev->waiting_zlp_ack) {
  1445. pch_udc_ep_clear_nak(&(dev->ep[UDC_EP0IN_IDX]));
  1446. dev->waiting_zlp_ack = 0;
  1447. }
  1448. }
  1449. /**
  1450. * pch_udc_start_rxrequest() - This function starts the receive requirement.
  1451. * @ep: Reference to the endpoint structure
  1452. * @req: Reference to the request structure
  1453. */
  1454. static void pch_udc_start_rxrequest(struct pch_udc_ep *ep,
  1455. struct pch_udc_request *req)
  1456. {
  1457. struct pch_udc_data_dma_desc *td_data;
  1458. pch_udc_clear_dma(ep->dev, DMA_DIR_RX);
  1459. td_data = req->td_data;
  1460. /* Set the status bits for all descriptors */
  1461. while (1) {
  1462. td_data->status = (td_data->status & ~PCH_UDC_BUFF_STS) |
  1463. PCH_UDC_BS_HST_RDY;
  1464. if ((td_data->status & PCH_UDC_DMA_LAST) == PCH_UDC_DMA_LAST)
  1465. break;
  1466. td_data = phys_to_virt(td_data->next);
  1467. }
  1468. /* Write the descriptor pointer */
  1469. pch_udc_ep_set_ddptr(ep, req->td_data_phys);
  1470. req->dma_going = 1;
  1471. pch_udc_enable_ep_interrupts(ep->dev, UDC_EPINT_OUT_EP0 << ep->num);
  1472. pch_udc_set_dma(ep->dev, DMA_DIR_RX);
  1473. pch_udc_ep_clear_nak(ep);
  1474. pch_udc_ep_set_rrdy(ep);
  1475. }
  1476. /**
  1477. * pch_udc_pcd_ep_enable() - This API enables the endpoint. It is called
  1478. * from gadget driver
  1479. * @usbep: Reference to the USB endpoint structure
  1480. * @desc: Reference to the USB endpoint descriptor structure
  1481. *
  1482. * Return codes:
  1483. * 0: Success
  1484. * -EINVAL:
  1485. * -ESHUTDOWN:
  1486. */
  1487. static int pch_udc_pcd_ep_enable(struct usb_ep *usbep,
  1488. const struct usb_endpoint_descriptor *desc)
  1489. {
  1490. struct pch_udc_ep *ep;
  1491. struct pch_udc_dev *dev;
  1492. unsigned long iflags;
  1493. if (!usbep || (usbep->name == ep0_string) || !desc ||
  1494. (desc->bDescriptorType != USB_DT_ENDPOINT) || !desc->wMaxPacketSize)
  1495. return -EINVAL;
  1496. ep = container_of(usbep, struct pch_udc_ep, ep);
  1497. dev = ep->dev;
  1498. if (!dev->driver || (dev->gadget.speed == USB_SPEED_UNKNOWN))
  1499. return -ESHUTDOWN;
  1500. spin_lock_irqsave(&dev->lock, iflags);
  1501. ep->ep.desc = desc;
  1502. ep->halted = 0;
  1503. pch_udc_ep_enable(ep, &ep->dev->cfg_data, desc);
  1504. ep->ep.maxpacket = usb_endpoint_maxp(desc);
  1505. pch_udc_enable_ep_interrupts(ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  1506. spin_unlock_irqrestore(&dev->lock, iflags);
  1507. return 0;
  1508. }
  1509. /**
  1510. * pch_udc_pcd_ep_disable() - This API disables endpoint and is called
  1511. * from gadget driver
  1512. * @usbep: Reference to the USB endpoint structure
  1513. *
  1514. * Return codes:
  1515. * 0: Success
  1516. * -EINVAL:
  1517. */
  1518. static int pch_udc_pcd_ep_disable(struct usb_ep *usbep)
  1519. {
  1520. struct pch_udc_ep *ep;
  1521. unsigned long iflags;
  1522. if (!usbep)
  1523. return -EINVAL;
  1524. ep = container_of(usbep, struct pch_udc_ep, ep);
  1525. if ((usbep->name == ep0_string) || !ep->ep.desc)
  1526. return -EINVAL;
  1527. spin_lock_irqsave(&ep->dev->lock, iflags);
  1528. empty_req_queue(ep);
  1529. ep->halted = 1;
  1530. pch_udc_ep_disable(ep);
  1531. pch_udc_disable_ep_interrupts(ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  1532. ep->ep.desc = NULL;
  1533. INIT_LIST_HEAD(&ep->queue);
  1534. spin_unlock_irqrestore(&ep->dev->lock, iflags);
  1535. return 0;
  1536. }
  1537. /**
  1538. * pch_udc_alloc_request() - This function allocates request structure.
  1539. * It is called by gadget driver
  1540. * @usbep: Reference to the USB endpoint structure
  1541. * @gfp: Flag to be used while allocating memory
  1542. *
  1543. * Return codes:
  1544. * NULL: Failure
  1545. * Allocated address: Success
  1546. */
  1547. static struct usb_request *pch_udc_alloc_request(struct usb_ep *usbep,
  1548. gfp_t gfp)
  1549. {
  1550. struct pch_udc_request *req;
  1551. struct pch_udc_ep *ep;
  1552. struct pch_udc_data_dma_desc *dma_desc;
  1553. if (!usbep)
  1554. return NULL;
  1555. ep = container_of(usbep, struct pch_udc_ep, ep);
  1556. req = kzalloc(sizeof *req, gfp);
  1557. if (!req)
  1558. return NULL;
  1559. req->req.dma = DMA_ADDR_INVALID;
  1560. INIT_LIST_HEAD(&req->queue);
  1561. if (!ep->dev->dma_addr)
  1562. return &req->req;
  1563. /* ep0 in requests are allocated from data pool here */
  1564. dma_desc = dma_pool_alloc(ep->dev->data_requests, gfp,
  1565. &req->td_data_phys);
  1566. if (NULL == dma_desc) {
  1567. kfree(req);
  1568. return NULL;
  1569. }
  1570. /* prevent from using desc. - set HOST BUSY */
  1571. dma_desc->status |= PCH_UDC_BS_HST_BSY;
  1572. dma_desc->dataptr = lower_32_bits(DMA_ADDR_INVALID);
  1573. req->td_data = dma_desc;
  1574. req->td_data_last = dma_desc;
  1575. req->chain_len = 1;
  1576. return &req->req;
  1577. }
  1578. /**
  1579. * pch_udc_free_request() - This function frees request structure.
  1580. * It is called by gadget driver
  1581. * @usbep: Reference to the USB endpoint structure
  1582. * @usbreq: Reference to the USB request
  1583. */
  1584. static void pch_udc_free_request(struct usb_ep *usbep,
  1585. struct usb_request *usbreq)
  1586. {
  1587. struct pch_udc_ep *ep;
  1588. struct pch_udc_request *req;
  1589. struct pch_udc_dev *dev;
  1590. if (!usbep || !usbreq)
  1591. return;
  1592. ep = container_of(usbep, struct pch_udc_ep, ep);
  1593. req = container_of(usbreq, struct pch_udc_request, req);
  1594. dev = ep->dev;
  1595. if (!list_empty(&req->queue))
  1596. dev_err(&dev->pdev->dev, "%s: %s req=0x%p queue not empty\n",
  1597. __func__, usbep->name, req);
  1598. if (req->td_data != NULL) {
  1599. if (req->chain_len > 1)
  1600. pch_udc_free_dma_chain(ep->dev, req);
  1601. dma_pool_free(ep->dev->data_requests, req->td_data,
  1602. req->td_data_phys);
  1603. }
  1604. kfree(req);
  1605. }
  1606. /**
  1607. * pch_udc_pcd_queue() - This function queues a request packet. It is called
  1608. * by gadget driver
  1609. * @usbep: Reference to the USB endpoint structure
  1610. * @usbreq: Reference to the USB request
  1611. * @gfp: Flag to be used while mapping the data buffer
  1612. *
  1613. * Return codes:
  1614. * 0: Success
  1615. * linux error number: Failure
  1616. */
  1617. static int pch_udc_pcd_queue(struct usb_ep *usbep, struct usb_request *usbreq,
  1618. gfp_t gfp)
  1619. {
  1620. int retval = 0;
  1621. struct pch_udc_ep *ep;
  1622. struct pch_udc_dev *dev;
  1623. struct pch_udc_request *req;
  1624. unsigned long iflags;
  1625. if (!usbep || !usbreq || !usbreq->complete || !usbreq->buf)
  1626. return -EINVAL;
  1627. ep = container_of(usbep, struct pch_udc_ep, ep);
  1628. dev = ep->dev;
  1629. if (!ep->ep.desc && ep->num)
  1630. return -EINVAL;
  1631. req = container_of(usbreq, struct pch_udc_request, req);
  1632. if (!list_empty(&req->queue))
  1633. return -EINVAL;
  1634. if (!dev->driver || (dev->gadget.speed == USB_SPEED_UNKNOWN))
  1635. return -ESHUTDOWN;
  1636. spin_lock_irqsave(&dev->lock, iflags);
  1637. /* map the buffer for dma */
  1638. retval = usb_gadget_map_request(&dev->gadget, usbreq, ep->in);
  1639. if (retval)
  1640. goto probe_end;
  1641. if (usbreq->length > 0) {
  1642. retval = prepare_dma(ep, req, GFP_ATOMIC);
  1643. if (retval)
  1644. goto probe_end;
  1645. }
  1646. usbreq->actual = 0;
  1647. usbreq->status = -EINPROGRESS;
  1648. req->dma_done = 0;
  1649. if (list_empty(&ep->queue) && !ep->halted) {
  1650. /* no pending transfer, so start this req */
  1651. if (!usbreq->length) {
  1652. process_zlp(ep, req);
  1653. retval = 0;
  1654. goto probe_end;
  1655. }
  1656. if (!ep->in) {
  1657. pch_udc_start_rxrequest(ep, req);
  1658. } else {
  1659. /*
  1660. * For IN trfr the descriptors will be programmed and
  1661. * P bit will be set when
  1662. * we get an IN token
  1663. */
  1664. pch_udc_wait_ep_stall(ep);
  1665. pch_udc_ep_clear_nak(ep);
  1666. pch_udc_enable_ep_interrupts(ep->dev, (1 << ep->num));
  1667. }
  1668. }
  1669. /* Now add this request to the ep's pending requests */
  1670. if (req != NULL)
  1671. list_add_tail(&req->queue, &ep->queue);
  1672. probe_end:
  1673. spin_unlock_irqrestore(&dev->lock, iflags);
  1674. return retval;
  1675. }
  1676. /**
  1677. * pch_udc_pcd_dequeue() - This function de-queues a request packet.
  1678. * It is called by gadget driver
  1679. * @usbep: Reference to the USB endpoint structure
  1680. * @usbreq: Reference to the USB request
  1681. *
  1682. * Return codes:
  1683. * 0: Success
  1684. * linux error number: Failure
  1685. */
  1686. static int pch_udc_pcd_dequeue(struct usb_ep *usbep,
  1687. struct usb_request *usbreq)
  1688. {
  1689. struct pch_udc_ep *ep;
  1690. struct pch_udc_request *req;
  1691. unsigned long flags;
  1692. int ret = -EINVAL;
  1693. ep = container_of(usbep, struct pch_udc_ep, ep);
  1694. if (!usbep || !usbreq || (!ep->ep.desc && ep->num))
  1695. return ret;
  1696. req = container_of(usbreq, struct pch_udc_request, req);
  1697. spin_lock_irqsave(&ep->dev->lock, flags);
  1698. /* make sure it's still queued on this endpoint */
  1699. list_for_each_entry(req, &ep->queue, queue) {
  1700. if (&req->req == usbreq) {
  1701. pch_udc_ep_set_nak(ep);
  1702. if (!list_empty(&req->queue))
  1703. complete_req(ep, req, -ECONNRESET);
  1704. ret = 0;
  1705. break;
  1706. }
  1707. }
  1708. spin_unlock_irqrestore(&ep->dev->lock, flags);
  1709. return ret;
  1710. }
  1711. /**
  1712. * pch_udc_pcd_set_halt() - This function Sets or clear the endpoint halt
  1713. * feature
  1714. * @usbep: Reference to the USB endpoint structure
  1715. * @halt: Specifies whether to set or clear the feature
  1716. *
  1717. * Return codes:
  1718. * 0: Success
  1719. * linux error number: Failure
  1720. */
  1721. static int pch_udc_pcd_set_halt(struct usb_ep *usbep, int halt)
  1722. {
  1723. struct pch_udc_ep *ep;
  1724. unsigned long iflags;
  1725. int ret;
  1726. if (!usbep)
  1727. return -EINVAL;
  1728. ep = container_of(usbep, struct pch_udc_ep, ep);
  1729. if (!ep->ep.desc && !ep->num)
  1730. return -EINVAL;
  1731. if (!ep->dev->driver || (ep->dev->gadget.speed == USB_SPEED_UNKNOWN))
  1732. return -ESHUTDOWN;
  1733. spin_lock_irqsave(&udc_stall_spinlock, iflags);
  1734. if (list_empty(&ep->queue)) {
  1735. if (halt) {
  1736. if (ep->num == PCH_UDC_EP0)
  1737. ep->dev->stall = 1;
  1738. pch_udc_ep_set_stall(ep);
  1739. pch_udc_enable_ep_interrupts(
  1740. ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  1741. } else {
  1742. pch_udc_ep_clear_stall(ep);
  1743. }
  1744. ret = 0;
  1745. } else {
  1746. ret = -EAGAIN;
  1747. }
  1748. spin_unlock_irqrestore(&udc_stall_spinlock, iflags);
  1749. return ret;
  1750. }
  1751. /**
  1752. * pch_udc_pcd_set_wedge() - This function Sets or clear the endpoint
  1753. * halt feature
  1754. * @usbep: Reference to the USB endpoint structure
  1755. *
  1756. * Return codes:
  1757. * 0: Success
  1758. * linux error number: Failure
  1759. */
  1760. static int pch_udc_pcd_set_wedge(struct usb_ep *usbep)
  1761. {
  1762. struct pch_udc_ep *ep;
  1763. unsigned long iflags;
  1764. int ret;
  1765. if (!usbep)
  1766. return -EINVAL;
  1767. ep = container_of(usbep, struct pch_udc_ep, ep);
  1768. if (!ep->ep.desc && !ep->num)
  1769. return -EINVAL;
  1770. if (!ep->dev->driver || (ep->dev->gadget.speed == USB_SPEED_UNKNOWN))
  1771. return -ESHUTDOWN;
  1772. spin_lock_irqsave(&udc_stall_spinlock, iflags);
  1773. if (!list_empty(&ep->queue)) {
  1774. ret = -EAGAIN;
  1775. } else {
  1776. if (ep->num == PCH_UDC_EP0)
  1777. ep->dev->stall = 1;
  1778. pch_udc_ep_set_stall(ep);
  1779. pch_udc_enable_ep_interrupts(ep->dev,
  1780. PCH_UDC_EPINT(ep->in, ep->num));
  1781. ep->dev->prot_stall = 1;
  1782. ret = 0;
  1783. }
  1784. spin_unlock_irqrestore(&udc_stall_spinlock, iflags);
  1785. return ret;
  1786. }
  1787. /**
  1788. * pch_udc_pcd_fifo_flush() - This function Flush the FIFO of specified endpoint
  1789. * @usbep: Reference to the USB endpoint structure
  1790. */
  1791. static void pch_udc_pcd_fifo_flush(struct usb_ep *usbep)
  1792. {
  1793. struct pch_udc_ep *ep;
  1794. if (!usbep)
  1795. return;
  1796. ep = container_of(usbep, struct pch_udc_ep, ep);
  1797. if (ep->ep.desc || !ep->num)
  1798. pch_udc_ep_fifo_flush(ep, ep->in);
  1799. }
  1800. static const struct usb_ep_ops pch_udc_ep_ops = {
  1801. .enable = pch_udc_pcd_ep_enable,
  1802. .disable = pch_udc_pcd_ep_disable,
  1803. .alloc_request = pch_udc_alloc_request,
  1804. .free_request = pch_udc_free_request,
  1805. .queue = pch_udc_pcd_queue,
  1806. .dequeue = pch_udc_pcd_dequeue,
  1807. .set_halt = pch_udc_pcd_set_halt,
  1808. .set_wedge = pch_udc_pcd_set_wedge,
  1809. .fifo_status = NULL,
  1810. .fifo_flush = pch_udc_pcd_fifo_flush,
  1811. };
  1812. /**
  1813. * pch_udc_init_setup_buff() - This function initializes the SETUP buffer
  1814. * @td_stp: Reference to the SETP buffer structure
  1815. */
  1816. static void pch_udc_init_setup_buff(struct pch_udc_stp_dma_desc *td_stp)
  1817. {
  1818. static u32 pky_marker;
  1819. if (!td_stp)
  1820. return;
  1821. td_stp->reserved = ++pky_marker;
  1822. memset(&td_stp->request, 0xFF, sizeof td_stp->request);
  1823. td_stp->status = PCH_UDC_BS_HST_RDY;
  1824. }
  1825. /**
  1826. * pch_udc_start_next_txrequest() - This function starts
  1827. * the next transmission requirement
  1828. * @ep: Reference to the endpoint structure
  1829. */
  1830. static void pch_udc_start_next_txrequest(struct pch_udc_ep *ep)
  1831. {
  1832. struct pch_udc_request *req;
  1833. struct pch_udc_data_dma_desc *td_data;
  1834. if (pch_udc_read_ep_control(ep) & UDC_EPCTL_P)
  1835. return;
  1836. if (list_empty(&ep->queue))
  1837. return;
  1838. /* next request */
  1839. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1840. if (req->dma_going)
  1841. return;
  1842. if (!req->td_data)
  1843. return;
  1844. pch_udc_wait_ep_stall(ep);
  1845. req->dma_going = 1;
  1846. pch_udc_ep_set_ddptr(ep, 0);
  1847. td_data = req->td_data;
  1848. while (1) {
  1849. td_data->status = (td_data->status & ~PCH_UDC_BUFF_STS) |
  1850. PCH_UDC_BS_HST_RDY;
  1851. if ((td_data->status & PCH_UDC_DMA_LAST) == PCH_UDC_DMA_LAST)
  1852. break;
  1853. td_data = phys_to_virt(td_data->next);
  1854. }
  1855. pch_udc_ep_set_ddptr(ep, req->td_data_phys);
  1856. pch_udc_set_dma(ep->dev, DMA_DIR_TX);
  1857. pch_udc_ep_set_pd(ep);
  1858. pch_udc_enable_ep_interrupts(ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  1859. pch_udc_ep_clear_nak(ep);
  1860. }
  1861. /**
  1862. * pch_udc_complete_transfer() - This function completes a transfer
  1863. * @ep: Reference to the endpoint structure
  1864. */
  1865. static void pch_udc_complete_transfer(struct pch_udc_ep *ep)
  1866. {
  1867. struct pch_udc_request *req;
  1868. struct pch_udc_dev *dev = ep->dev;
  1869. if (list_empty(&ep->queue))
  1870. return;
  1871. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1872. if ((req->td_data_last->status & PCH_UDC_BUFF_STS) !=
  1873. PCH_UDC_BS_DMA_DONE)
  1874. return;
  1875. if ((req->td_data_last->status & PCH_UDC_RXTX_STS) !=
  1876. PCH_UDC_RTS_SUCC) {
  1877. dev_err(&dev->pdev->dev, "Invalid RXTX status (0x%08x) "
  1878. "epstatus=0x%08x\n",
  1879. (req->td_data_last->status & PCH_UDC_RXTX_STS),
  1880. (int)(ep->epsts));
  1881. return;
  1882. }
  1883. req->req.actual = req->req.length;
  1884. req->td_data_last->status = PCH_UDC_BS_HST_BSY | PCH_UDC_DMA_LAST;
  1885. req->td_data->status = PCH_UDC_BS_HST_BSY | PCH_UDC_DMA_LAST;
  1886. complete_req(ep, req, 0);
  1887. req->dma_going = 0;
  1888. if (!list_empty(&ep->queue)) {
  1889. pch_udc_wait_ep_stall(ep);
  1890. pch_udc_ep_clear_nak(ep);
  1891. pch_udc_enable_ep_interrupts(ep->dev,
  1892. PCH_UDC_EPINT(ep->in, ep->num));
  1893. } else {
  1894. pch_udc_disable_ep_interrupts(ep->dev,
  1895. PCH_UDC_EPINT(ep->in, ep->num));
  1896. }
  1897. }
  1898. /**
  1899. * pch_udc_complete_receiver() - This function completes a receiver
  1900. * @ep: Reference to the endpoint structure
  1901. */
  1902. static void pch_udc_complete_receiver(struct pch_udc_ep *ep)
  1903. {
  1904. struct pch_udc_request *req;
  1905. struct pch_udc_dev *dev = ep->dev;
  1906. unsigned int count;
  1907. struct pch_udc_data_dma_desc *td;
  1908. dma_addr_t addr;
  1909. if (list_empty(&ep->queue))
  1910. return;
  1911. /* next request */
  1912. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1913. pch_udc_clear_dma(ep->dev, DMA_DIR_RX);
  1914. pch_udc_ep_set_ddptr(ep, 0);
  1915. if ((req->td_data_last->status & PCH_UDC_BUFF_STS) ==
  1916. PCH_UDC_BS_DMA_DONE)
  1917. td = req->td_data_last;
  1918. else
  1919. td = req->td_data;
  1920. while (1) {
  1921. if ((td->status & PCH_UDC_RXTX_STS) != PCH_UDC_RTS_SUCC) {
  1922. dev_err(&dev->pdev->dev, "Invalid RXTX status=0x%08x "
  1923. "epstatus=0x%08x\n",
  1924. (req->td_data->status & PCH_UDC_RXTX_STS),
  1925. (int)(ep->epsts));
  1926. return;
  1927. }
  1928. if ((td->status & PCH_UDC_BUFF_STS) == PCH_UDC_BS_DMA_DONE)
  1929. if (td->status & PCH_UDC_DMA_LAST) {
  1930. count = td->status & PCH_UDC_RXTX_BYTES;
  1931. break;
  1932. }
  1933. if (td == req->td_data_last) {
  1934. dev_err(&dev->pdev->dev, "Not complete RX descriptor");
  1935. return;
  1936. }
  1937. addr = (dma_addr_t)td->next;
  1938. td = phys_to_virt(addr);
  1939. }
  1940. /* on 64k packets the RXBYTES field is zero */
  1941. if (!count && (req->req.length == UDC_DMA_MAXPACKET))
  1942. count = UDC_DMA_MAXPACKET;
  1943. req->td_data->status |= PCH_UDC_DMA_LAST;
  1944. td->status |= PCH_UDC_BS_HST_BSY;
  1945. req->dma_going = 0;
  1946. req->req.actual = count;
  1947. complete_req(ep, req, 0);
  1948. /* If there is a new/failed requests try that now */
  1949. if (!list_empty(&ep->queue)) {
  1950. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1951. pch_udc_start_rxrequest(ep, req);
  1952. }
  1953. }
  1954. /**
  1955. * pch_udc_svc_data_in() - This function process endpoint interrupts
  1956. * for IN endpoints
  1957. * @dev: Reference to the device structure
  1958. * @ep_num: Endpoint that generated the interrupt
  1959. */
  1960. static void pch_udc_svc_data_in(struct pch_udc_dev *dev, int ep_num)
  1961. {
  1962. u32 epsts;
  1963. struct pch_udc_ep *ep;
  1964. ep = &dev->ep[UDC_EPIN_IDX(ep_num)];
  1965. epsts = ep->epsts;
  1966. ep->epsts = 0;
  1967. if (!(epsts & (UDC_EPSTS_IN | UDC_EPSTS_BNA | UDC_EPSTS_HE |
  1968. UDC_EPSTS_TDC | UDC_EPSTS_RCS | UDC_EPSTS_TXEMPTY |
  1969. UDC_EPSTS_RSS | UDC_EPSTS_XFERDONE)))
  1970. return;
  1971. if ((epsts & UDC_EPSTS_BNA))
  1972. return;
  1973. if (epsts & UDC_EPSTS_HE)
  1974. return;
  1975. if (epsts & UDC_EPSTS_RSS) {
  1976. pch_udc_ep_set_stall(ep);
  1977. pch_udc_enable_ep_interrupts(ep->dev,
  1978. PCH_UDC_EPINT(ep->in, ep->num));
  1979. }
  1980. if (epsts & UDC_EPSTS_RCS) {
  1981. if (!dev->prot_stall) {
  1982. pch_udc_ep_clear_stall(ep);
  1983. } else {
  1984. pch_udc_ep_set_stall(ep);
  1985. pch_udc_enable_ep_interrupts(ep->dev,
  1986. PCH_UDC_EPINT(ep->in, ep->num));
  1987. }
  1988. }
  1989. if (epsts & UDC_EPSTS_TDC)
  1990. pch_udc_complete_transfer(ep);
  1991. /* On IN interrupt, provide data if we have any */
  1992. if ((epsts & UDC_EPSTS_IN) && !(epsts & UDC_EPSTS_RSS) &&
  1993. !(epsts & UDC_EPSTS_TDC) && !(epsts & UDC_EPSTS_TXEMPTY))
  1994. pch_udc_start_next_txrequest(ep);
  1995. }
  1996. /**
  1997. * pch_udc_svc_data_out() - Handles interrupts from OUT endpoint
  1998. * @dev: Reference to the device structure
  1999. * @ep_num: Endpoint that generated the interrupt
  2000. */
  2001. static void pch_udc_svc_data_out(struct pch_udc_dev *dev, int ep_num)
  2002. {
  2003. u32 epsts;
  2004. struct pch_udc_ep *ep;
  2005. struct pch_udc_request *req = NULL;
  2006. ep = &dev->ep[UDC_EPOUT_IDX(ep_num)];
  2007. epsts = ep->epsts;
  2008. ep->epsts = 0;
  2009. if ((epsts & UDC_EPSTS_BNA) && (!list_empty(&ep->queue))) {
  2010. /* next request */
  2011. req = list_entry(ep->queue.next, struct pch_udc_request,
  2012. queue);
  2013. if ((req->td_data_last->status & PCH_UDC_BUFF_STS) !=
  2014. PCH_UDC_BS_DMA_DONE) {
  2015. if (!req->dma_going)
  2016. pch_udc_start_rxrequest(ep, req);
  2017. return;
  2018. }
  2019. }
  2020. if (epsts & UDC_EPSTS_HE)
  2021. return;
  2022. if (epsts & UDC_EPSTS_RSS) {
  2023. pch_udc_ep_set_stall(ep);
  2024. pch_udc_enable_ep_interrupts(ep->dev,
  2025. PCH_UDC_EPINT(ep->in, ep->num));
  2026. }
  2027. if (epsts & UDC_EPSTS_RCS) {
  2028. if (!dev->prot_stall) {
  2029. pch_udc_ep_clear_stall(ep);
  2030. } else {
  2031. pch_udc_ep_set_stall(ep);
  2032. pch_udc_enable_ep_interrupts(ep->dev,
  2033. PCH_UDC_EPINT(ep->in, ep->num));
  2034. }
  2035. }
  2036. if (((epsts & UDC_EPSTS_OUT_MASK) >> UDC_EPSTS_OUT_SHIFT) ==
  2037. UDC_EPSTS_OUT_DATA) {
  2038. if (ep->dev->prot_stall == 1) {
  2039. pch_udc_ep_set_stall(ep);
  2040. pch_udc_enable_ep_interrupts(ep->dev,
  2041. PCH_UDC_EPINT(ep->in, ep->num));
  2042. } else {
  2043. pch_udc_complete_receiver(ep);
  2044. }
  2045. }
  2046. if (list_empty(&ep->queue))
  2047. pch_udc_set_dma(dev, DMA_DIR_RX);
  2048. }
  2049. static int pch_udc_gadget_setup(struct pch_udc_dev *dev)
  2050. __must_hold(&dev->lock)
  2051. {
  2052. int rc;
  2053. /* In some cases we can get an interrupt before driver gets setup */
  2054. if (!dev->driver)
  2055. return -ESHUTDOWN;
  2056. spin_unlock(&dev->lock);
  2057. rc = dev->driver->setup(&dev->gadget, &dev->setup_data);
  2058. spin_lock(&dev->lock);
  2059. return rc;
  2060. }
  2061. /**
  2062. * pch_udc_svc_control_in() - Handle Control IN endpoint interrupts
  2063. * @dev: Reference to the device structure
  2064. */
  2065. static void pch_udc_svc_control_in(struct pch_udc_dev *dev)
  2066. {
  2067. u32 epsts;
  2068. struct pch_udc_ep *ep;
  2069. struct pch_udc_ep *ep_out;
  2070. ep = &dev->ep[UDC_EP0IN_IDX];
  2071. ep_out = &dev->ep[UDC_EP0OUT_IDX];
  2072. epsts = ep->epsts;
  2073. ep->epsts = 0;
  2074. if (!(epsts & (UDC_EPSTS_IN | UDC_EPSTS_BNA | UDC_EPSTS_HE |
  2075. UDC_EPSTS_TDC | UDC_EPSTS_RCS | UDC_EPSTS_TXEMPTY |
  2076. UDC_EPSTS_XFERDONE)))
  2077. return;
  2078. if ((epsts & UDC_EPSTS_BNA))
  2079. return;
  2080. if (epsts & UDC_EPSTS_HE)
  2081. return;
  2082. if ((epsts & UDC_EPSTS_TDC) && (!dev->stall)) {
  2083. pch_udc_complete_transfer(ep);
  2084. pch_udc_clear_dma(dev, DMA_DIR_RX);
  2085. ep_out->td_data->status = (ep_out->td_data->status &
  2086. ~PCH_UDC_BUFF_STS) |
  2087. PCH_UDC_BS_HST_RDY;
  2088. pch_udc_ep_clear_nak(ep_out);
  2089. pch_udc_set_dma(dev, DMA_DIR_RX);
  2090. pch_udc_ep_set_rrdy(ep_out);
  2091. }
  2092. /* On IN interrupt, provide data if we have any */
  2093. if ((epsts & UDC_EPSTS_IN) && !(epsts & UDC_EPSTS_TDC) &&
  2094. !(epsts & UDC_EPSTS_TXEMPTY))
  2095. pch_udc_start_next_txrequest(ep);
  2096. }
  2097. /**
  2098. * pch_udc_svc_control_out() - Routine that handle Control
  2099. * OUT endpoint interrupts
  2100. * @dev: Reference to the device structure
  2101. */
  2102. static void pch_udc_svc_control_out(struct pch_udc_dev *dev)
  2103. __releases(&dev->lock)
  2104. __acquires(&dev->lock)
  2105. {
  2106. u32 stat;
  2107. int setup_supported;
  2108. struct pch_udc_ep *ep;
  2109. ep = &dev->ep[UDC_EP0OUT_IDX];
  2110. stat = ep->epsts;
  2111. ep->epsts = 0;
  2112. /* If setup data */
  2113. if (((stat & UDC_EPSTS_OUT_MASK) >> UDC_EPSTS_OUT_SHIFT) ==
  2114. UDC_EPSTS_OUT_SETUP) {
  2115. dev->stall = 0;
  2116. dev->ep[UDC_EP0IN_IDX].halted = 0;
  2117. dev->ep[UDC_EP0OUT_IDX].halted = 0;
  2118. dev->setup_data = ep->td_stp->request;
  2119. pch_udc_init_setup_buff(ep->td_stp);
  2120. pch_udc_clear_dma(dev, DMA_DIR_RX);
  2121. pch_udc_ep_fifo_flush(&(dev->ep[UDC_EP0IN_IDX]),
  2122. dev->ep[UDC_EP0IN_IDX].in);
  2123. if ((dev->setup_data.bRequestType & USB_DIR_IN))
  2124. dev->gadget.ep0 = &dev->ep[UDC_EP0IN_IDX].ep;
  2125. else /* OUT */
  2126. dev->gadget.ep0 = &ep->ep;
  2127. /* If Mass storage Reset */
  2128. if ((dev->setup_data.bRequestType == 0x21) &&
  2129. (dev->setup_data.bRequest == 0xFF))
  2130. dev->prot_stall = 0;
  2131. /* call gadget with setup data received */
  2132. setup_supported = pch_udc_gadget_setup(dev);
  2133. if (dev->setup_data.bRequestType & USB_DIR_IN) {
  2134. ep->td_data->status = (ep->td_data->status &
  2135. ~PCH_UDC_BUFF_STS) |
  2136. PCH_UDC_BS_HST_RDY;
  2137. pch_udc_ep_set_ddptr(ep, ep->td_data_phys);
  2138. }
  2139. /* ep0 in returns data on IN phase */
  2140. if (setup_supported >= 0 && setup_supported <
  2141. UDC_EP0IN_MAX_PKT_SIZE) {
  2142. pch_udc_ep_clear_nak(&(dev->ep[UDC_EP0IN_IDX]));
  2143. /* Gadget would have queued a request when
  2144. * we called the setup */
  2145. if (!(dev->setup_data.bRequestType & USB_DIR_IN)) {
  2146. pch_udc_set_dma(dev, DMA_DIR_RX);
  2147. pch_udc_ep_clear_nak(ep);
  2148. }
  2149. } else if (setup_supported < 0) {
  2150. /* if unsupported request, then stall */
  2151. pch_udc_ep_set_stall(&(dev->ep[UDC_EP0IN_IDX]));
  2152. pch_udc_enable_ep_interrupts(ep->dev,
  2153. PCH_UDC_EPINT(ep->in, ep->num));
  2154. dev->stall = 0;
  2155. pch_udc_set_dma(dev, DMA_DIR_RX);
  2156. } else {
  2157. dev->waiting_zlp_ack = 1;
  2158. }
  2159. } else if ((((stat & UDC_EPSTS_OUT_MASK) >> UDC_EPSTS_OUT_SHIFT) ==
  2160. UDC_EPSTS_OUT_DATA) && !dev->stall) {
  2161. pch_udc_clear_dma(dev, DMA_DIR_RX);
  2162. pch_udc_ep_set_ddptr(ep, 0);
  2163. if (!list_empty(&ep->queue)) {
  2164. ep->epsts = stat;
  2165. pch_udc_svc_data_out(dev, PCH_UDC_EP0);
  2166. }
  2167. pch_udc_set_dma(dev, DMA_DIR_RX);
  2168. }
  2169. pch_udc_ep_set_rrdy(ep);
  2170. }
  2171. /**
  2172. * pch_udc_postsvc_epinters() - This function enables end point interrupts
  2173. * and clears NAK status
  2174. * @dev: Reference to the device structure
  2175. * @ep_num: End point number
  2176. */
  2177. static void pch_udc_postsvc_epinters(struct pch_udc_dev *dev, int ep_num)
  2178. {
  2179. struct pch_udc_ep *ep = &dev->ep[UDC_EPIN_IDX(ep_num)];
  2180. if (list_empty(&ep->queue))
  2181. return;
  2182. pch_udc_enable_ep_interrupts(ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  2183. pch_udc_ep_clear_nak(ep);
  2184. }
  2185. /**
  2186. * pch_udc_read_all_epstatus() - This function read all endpoint status
  2187. * @dev: Reference to the device structure
  2188. * @ep_intr: Status of endpoint interrupt
  2189. */
  2190. static void pch_udc_read_all_epstatus(struct pch_udc_dev *dev, u32 ep_intr)
  2191. {
  2192. int i;
  2193. struct pch_udc_ep *ep;
  2194. for (i = 0; i < PCH_UDC_USED_EP_NUM; i++) {
  2195. /* IN */
  2196. if (ep_intr & (0x1 << i)) {
  2197. ep = &dev->ep[UDC_EPIN_IDX(i)];
  2198. ep->epsts = pch_udc_read_ep_status(ep);
  2199. pch_udc_clear_ep_status(ep, ep->epsts);
  2200. }
  2201. /* OUT */
  2202. if (ep_intr & (0x10000 << i)) {
  2203. ep = &dev->ep[UDC_EPOUT_IDX(i)];
  2204. ep->epsts = pch_udc_read_ep_status(ep);
  2205. pch_udc_clear_ep_status(ep, ep->epsts);
  2206. }
  2207. }
  2208. }
  2209. /**
  2210. * pch_udc_activate_control_ep() - This function enables the control endpoints
  2211. * for traffic after a reset
  2212. * @dev: Reference to the device structure
  2213. */
  2214. static void pch_udc_activate_control_ep(struct pch_udc_dev *dev)
  2215. {
  2216. struct pch_udc_ep *ep;
  2217. u32 val;
  2218. /* Setup the IN endpoint */
  2219. ep = &dev->ep[UDC_EP0IN_IDX];
  2220. pch_udc_clear_ep_control(ep);
  2221. pch_udc_ep_fifo_flush(ep, ep->in);
  2222. pch_udc_ep_set_bufsz(ep, UDC_EP0IN_BUFF_SIZE, ep->in);
  2223. pch_udc_ep_set_maxpkt(ep, UDC_EP0IN_MAX_PKT_SIZE);
  2224. /* Initialize the IN EP Descriptor */
  2225. ep->td_data = NULL;
  2226. ep->td_stp = NULL;
  2227. ep->td_data_phys = 0;
  2228. ep->td_stp_phys = 0;
  2229. /* Setup the OUT endpoint */
  2230. ep = &dev->ep[UDC_EP0OUT_IDX];
  2231. pch_udc_clear_ep_control(ep);
  2232. pch_udc_ep_fifo_flush(ep, ep->in);
  2233. pch_udc_ep_set_bufsz(ep, UDC_EP0OUT_BUFF_SIZE, ep->in);
  2234. pch_udc_ep_set_maxpkt(ep, UDC_EP0OUT_MAX_PKT_SIZE);
  2235. val = UDC_EP0OUT_MAX_PKT_SIZE << UDC_CSR_NE_MAX_PKT_SHIFT;
  2236. pch_udc_write_csr(ep->dev, val, UDC_EP0OUT_IDX);
  2237. /* Initialize the SETUP buffer */
  2238. pch_udc_init_setup_buff(ep->td_stp);
  2239. /* Write the pointer address of dma descriptor */
  2240. pch_udc_ep_set_subptr(ep, ep->td_stp_phys);
  2241. /* Write the pointer address of Setup descriptor */
  2242. pch_udc_ep_set_ddptr(ep, ep->td_data_phys);
  2243. /* Initialize the dma descriptor */
  2244. ep->td_data->status = PCH_UDC_DMA_LAST;
  2245. ep->td_data->dataptr = dev->dma_addr;
  2246. ep->td_data->next = ep->td_data_phys;
  2247. pch_udc_ep_clear_nak(ep);
  2248. }
  2249. /**
  2250. * pch_udc_svc_ur_interrupt() - This function handles a USB reset interrupt
  2251. * @dev: Reference to driver structure
  2252. */
  2253. static void pch_udc_svc_ur_interrupt(struct pch_udc_dev *dev)
  2254. {
  2255. struct pch_udc_ep *ep;
  2256. int i;
  2257. pch_udc_clear_dma(dev, DMA_DIR_TX);
  2258. pch_udc_clear_dma(dev, DMA_DIR_RX);
  2259. /* Mask all endpoint interrupts */
  2260. pch_udc_disable_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2261. /* clear all endpoint interrupts */
  2262. pch_udc_write_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2263. for (i = 0; i < PCH_UDC_EP_NUM; i++) {
  2264. ep = &dev->ep[i];
  2265. pch_udc_clear_ep_status(ep, UDC_EPSTS_ALL_CLR_MASK);
  2266. pch_udc_clear_ep_control(ep);
  2267. pch_udc_ep_set_ddptr(ep, 0);
  2268. pch_udc_write_csr(ep->dev, 0x00, i);
  2269. }
  2270. dev->stall = 0;
  2271. dev->prot_stall = 0;
  2272. dev->waiting_zlp_ack = 0;
  2273. dev->set_cfg_not_acked = 0;
  2274. /* disable ep to empty req queue. Skip the control EP's */
  2275. for (i = 0; i < (PCH_UDC_USED_EP_NUM*2); i++) {
  2276. ep = &dev->ep[i];
  2277. pch_udc_ep_set_nak(ep);
  2278. pch_udc_ep_fifo_flush(ep, ep->in);
  2279. /* Complete request queue */
  2280. empty_req_queue(ep);
  2281. }
  2282. if (dev->driver) {
  2283. spin_unlock(&dev->lock);
  2284. usb_gadget_udc_reset(&dev->gadget, dev->driver);
  2285. spin_lock(&dev->lock);
  2286. }
  2287. }
  2288. /**
  2289. * pch_udc_svc_enum_interrupt() - This function handles a USB speed enumeration
  2290. * done interrupt
  2291. * @dev: Reference to driver structure
  2292. */
  2293. static void pch_udc_svc_enum_interrupt(struct pch_udc_dev *dev)
  2294. {
  2295. u32 dev_stat, dev_speed;
  2296. u32 speed = USB_SPEED_FULL;
  2297. dev_stat = pch_udc_read_device_status(dev);
  2298. dev_speed = (dev_stat & UDC_DEVSTS_ENUM_SPEED_MASK) >>
  2299. UDC_DEVSTS_ENUM_SPEED_SHIFT;
  2300. switch (dev_speed) {
  2301. case UDC_DEVSTS_ENUM_SPEED_HIGH:
  2302. speed = USB_SPEED_HIGH;
  2303. break;
  2304. case UDC_DEVSTS_ENUM_SPEED_FULL:
  2305. speed = USB_SPEED_FULL;
  2306. break;
  2307. case UDC_DEVSTS_ENUM_SPEED_LOW:
  2308. speed = USB_SPEED_LOW;
  2309. break;
  2310. default:
  2311. BUG();
  2312. }
  2313. dev->gadget.speed = speed;
  2314. pch_udc_activate_control_ep(dev);
  2315. pch_udc_enable_ep_interrupts(dev, UDC_EPINT_IN_EP0 | UDC_EPINT_OUT_EP0);
  2316. pch_udc_set_dma(dev, DMA_DIR_TX);
  2317. pch_udc_set_dma(dev, DMA_DIR_RX);
  2318. pch_udc_ep_set_rrdy(&(dev->ep[UDC_EP0OUT_IDX]));
  2319. /* enable device interrupts */
  2320. pch_udc_enable_interrupts(dev, UDC_DEVINT_UR | UDC_DEVINT_US |
  2321. UDC_DEVINT_ES | UDC_DEVINT_ENUM |
  2322. UDC_DEVINT_SI | UDC_DEVINT_SC);
  2323. }
  2324. /**
  2325. * pch_udc_svc_intf_interrupt() - This function handles a set interface
  2326. * interrupt
  2327. * @dev: Reference to driver structure
  2328. */
  2329. static void pch_udc_svc_intf_interrupt(struct pch_udc_dev *dev)
  2330. {
  2331. u32 reg, dev_stat = 0;
  2332. int i;
  2333. dev_stat = pch_udc_read_device_status(dev);
  2334. dev->cfg_data.cur_intf = (dev_stat & UDC_DEVSTS_INTF_MASK) >>
  2335. UDC_DEVSTS_INTF_SHIFT;
  2336. dev->cfg_data.cur_alt = (dev_stat & UDC_DEVSTS_ALT_MASK) >>
  2337. UDC_DEVSTS_ALT_SHIFT;
  2338. dev->set_cfg_not_acked = 1;
  2339. /* Construct the usb request for gadget driver and inform it */
  2340. memset(&dev->setup_data, 0 , sizeof dev->setup_data);
  2341. dev->setup_data.bRequest = USB_REQ_SET_INTERFACE;
  2342. dev->setup_data.bRequestType = USB_RECIP_INTERFACE;
  2343. dev->setup_data.wValue = cpu_to_le16(dev->cfg_data.cur_alt);
  2344. dev->setup_data.wIndex = cpu_to_le16(dev->cfg_data.cur_intf);
  2345. /* programm the Endpoint Cfg registers */
  2346. /* Only one end point cfg register */
  2347. reg = pch_udc_read_csr(dev, UDC_EP0OUT_IDX);
  2348. reg = (reg & ~UDC_CSR_NE_INTF_MASK) |
  2349. (dev->cfg_data.cur_intf << UDC_CSR_NE_INTF_SHIFT);
  2350. reg = (reg & ~UDC_CSR_NE_ALT_MASK) |
  2351. (dev->cfg_data.cur_alt << UDC_CSR_NE_ALT_SHIFT);
  2352. pch_udc_write_csr(dev, reg, UDC_EP0OUT_IDX);
  2353. for (i = 0; i < PCH_UDC_USED_EP_NUM * 2; i++) {
  2354. /* clear stall bits */
  2355. pch_udc_ep_clear_stall(&(dev->ep[i]));
  2356. dev->ep[i].halted = 0;
  2357. }
  2358. dev->stall = 0;
  2359. pch_udc_gadget_setup(dev);
  2360. }
  2361. /**
  2362. * pch_udc_svc_cfg_interrupt() - This function handles a set configuration
  2363. * interrupt
  2364. * @dev: Reference to driver structure
  2365. */
  2366. static void pch_udc_svc_cfg_interrupt(struct pch_udc_dev *dev)
  2367. {
  2368. int i;
  2369. u32 reg, dev_stat = 0;
  2370. dev_stat = pch_udc_read_device_status(dev);
  2371. dev->set_cfg_not_acked = 1;
  2372. dev->cfg_data.cur_cfg = (dev_stat & UDC_DEVSTS_CFG_MASK) >>
  2373. UDC_DEVSTS_CFG_SHIFT;
  2374. /* make usb request for gadget driver */
  2375. memset(&dev->setup_data, 0 , sizeof dev->setup_data);
  2376. dev->setup_data.bRequest = USB_REQ_SET_CONFIGURATION;
  2377. dev->setup_data.wValue = cpu_to_le16(dev->cfg_data.cur_cfg);
  2378. /* program the NE registers */
  2379. /* Only one end point cfg register */
  2380. reg = pch_udc_read_csr(dev, UDC_EP0OUT_IDX);
  2381. reg = (reg & ~UDC_CSR_NE_CFG_MASK) |
  2382. (dev->cfg_data.cur_cfg << UDC_CSR_NE_CFG_SHIFT);
  2383. pch_udc_write_csr(dev, reg, UDC_EP0OUT_IDX);
  2384. for (i = 0; i < PCH_UDC_USED_EP_NUM * 2; i++) {
  2385. /* clear stall bits */
  2386. pch_udc_ep_clear_stall(&(dev->ep[i]));
  2387. dev->ep[i].halted = 0;
  2388. }
  2389. dev->stall = 0;
  2390. /* call gadget zero with setup data received */
  2391. pch_udc_gadget_setup(dev);
  2392. }
  2393. /**
  2394. * pch_udc_dev_isr() - This function services device interrupts
  2395. * by invoking appropriate routines.
  2396. * @dev: Reference to the device structure
  2397. * @dev_intr: The Device interrupt status.
  2398. */
  2399. static void pch_udc_dev_isr(struct pch_udc_dev *dev, u32 dev_intr)
  2400. {
  2401. int vbus;
  2402. /* USB Reset Interrupt */
  2403. if (dev_intr & UDC_DEVINT_UR) {
  2404. pch_udc_svc_ur_interrupt(dev);
  2405. dev_dbg(&dev->pdev->dev, "USB_RESET\n");
  2406. }
  2407. /* Enumeration Done Interrupt */
  2408. if (dev_intr & UDC_DEVINT_ENUM) {
  2409. pch_udc_svc_enum_interrupt(dev);
  2410. dev_dbg(&dev->pdev->dev, "USB_ENUM\n");
  2411. }
  2412. /* Set Interface Interrupt */
  2413. if (dev_intr & UDC_DEVINT_SI)
  2414. pch_udc_svc_intf_interrupt(dev);
  2415. /* Set Config Interrupt */
  2416. if (dev_intr & UDC_DEVINT_SC)
  2417. pch_udc_svc_cfg_interrupt(dev);
  2418. /* USB Suspend interrupt */
  2419. if (dev_intr & UDC_DEVINT_US) {
  2420. if (dev->driver
  2421. && dev->driver->suspend) {
  2422. spin_unlock(&dev->lock);
  2423. dev->driver->suspend(&dev->gadget);
  2424. spin_lock(&dev->lock);
  2425. }
  2426. vbus = pch_vbus_gpio_get_value(dev);
  2427. if ((dev->vbus_session == 0)
  2428. && (vbus != 1)) {
  2429. if (dev->driver && dev->driver->disconnect) {
  2430. spin_unlock(&dev->lock);
  2431. dev->driver->disconnect(&dev->gadget);
  2432. spin_lock(&dev->lock);
  2433. }
  2434. pch_udc_reconnect(dev);
  2435. } else if ((dev->vbus_session == 0)
  2436. && (vbus == 1)
  2437. && !dev->vbus_gpio.intr)
  2438. schedule_work(&dev->vbus_gpio.irq_work_fall);
  2439. dev_dbg(&dev->pdev->dev, "USB_SUSPEND\n");
  2440. }
  2441. /* Clear the SOF interrupt, if enabled */
  2442. if (dev_intr & UDC_DEVINT_SOF)
  2443. dev_dbg(&dev->pdev->dev, "SOF\n");
  2444. /* ES interrupt, IDLE > 3ms on the USB */
  2445. if (dev_intr & UDC_DEVINT_ES)
  2446. dev_dbg(&dev->pdev->dev, "ES\n");
  2447. /* RWKP interrupt */
  2448. if (dev_intr & UDC_DEVINT_RWKP)
  2449. dev_dbg(&dev->pdev->dev, "RWKP\n");
  2450. }
  2451. /**
  2452. * pch_udc_isr() - This function handles interrupts from the PCH USB Device
  2453. * @irq: Interrupt request number
  2454. * @pdev: Reference to the device structure
  2455. */
  2456. static irqreturn_t pch_udc_isr(int irq, void *pdev)
  2457. {
  2458. struct pch_udc_dev *dev = (struct pch_udc_dev *) pdev;
  2459. u32 dev_intr, ep_intr;
  2460. int i;
  2461. dev_intr = pch_udc_read_device_interrupts(dev);
  2462. ep_intr = pch_udc_read_ep_interrupts(dev);
  2463. /* For a hot plug, this find that the controller is hung up. */
  2464. if (dev_intr == ep_intr)
  2465. if (dev_intr == pch_udc_readl(dev, UDC_DEVCFG_ADDR)) {
  2466. dev_dbg(&dev->pdev->dev, "UDC: Hung up\n");
  2467. /* The controller is reset */
  2468. pch_udc_writel(dev, UDC_SRST, UDC_SRST_ADDR);
  2469. return IRQ_HANDLED;
  2470. }
  2471. if (dev_intr)
  2472. /* Clear device interrupts */
  2473. pch_udc_write_device_interrupts(dev, dev_intr);
  2474. if (ep_intr)
  2475. /* Clear ep interrupts */
  2476. pch_udc_write_ep_interrupts(dev, ep_intr);
  2477. if (!dev_intr && !ep_intr)
  2478. return IRQ_NONE;
  2479. spin_lock(&dev->lock);
  2480. if (dev_intr)
  2481. pch_udc_dev_isr(dev, dev_intr);
  2482. if (ep_intr) {
  2483. pch_udc_read_all_epstatus(dev, ep_intr);
  2484. /* Process Control In interrupts, if present */
  2485. if (ep_intr & UDC_EPINT_IN_EP0) {
  2486. pch_udc_svc_control_in(dev);
  2487. pch_udc_postsvc_epinters(dev, 0);
  2488. }
  2489. /* Process Control Out interrupts, if present */
  2490. if (ep_intr & UDC_EPINT_OUT_EP0)
  2491. pch_udc_svc_control_out(dev);
  2492. /* Process data in end point interrupts */
  2493. for (i = 1; i < PCH_UDC_USED_EP_NUM; i++) {
  2494. if (ep_intr & (1 << i)) {
  2495. pch_udc_svc_data_in(dev, i);
  2496. pch_udc_postsvc_epinters(dev, i);
  2497. }
  2498. }
  2499. /* Process data out end point interrupts */
  2500. for (i = UDC_EPINT_OUT_SHIFT + 1; i < (UDC_EPINT_OUT_SHIFT +
  2501. PCH_UDC_USED_EP_NUM); i++)
  2502. if (ep_intr & (1 << i))
  2503. pch_udc_svc_data_out(dev, i -
  2504. UDC_EPINT_OUT_SHIFT);
  2505. }
  2506. spin_unlock(&dev->lock);
  2507. return IRQ_HANDLED;
  2508. }
  2509. /**
  2510. * pch_udc_setup_ep0() - This function enables control endpoint for traffic
  2511. * @dev: Reference to the device structure
  2512. */
  2513. static void pch_udc_setup_ep0(struct pch_udc_dev *dev)
  2514. {
  2515. /* enable ep0 interrupts */
  2516. pch_udc_enable_ep_interrupts(dev, UDC_EPINT_IN_EP0 |
  2517. UDC_EPINT_OUT_EP0);
  2518. /* enable device interrupts */
  2519. pch_udc_enable_interrupts(dev, UDC_DEVINT_UR | UDC_DEVINT_US |
  2520. UDC_DEVINT_ES | UDC_DEVINT_ENUM |
  2521. UDC_DEVINT_SI | UDC_DEVINT_SC);
  2522. }
  2523. /**
  2524. * pch_udc_pcd_reinit() - This API initializes the endpoint structures
  2525. * @dev: Reference to the driver structure
  2526. */
  2527. static void pch_udc_pcd_reinit(struct pch_udc_dev *dev)
  2528. {
  2529. const char *const ep_string[] = {
  2530. ep0_string, "ep0out", "ep1in", "ep1out", "ep2in", "ep2out",
  2531. "ep3in", "ep3out", "ep4in", "ep4out", "ep5in", "ep5out",
  2532. "ep6in", "ep6out", "ep7in", "ep7out", "ep8in", "ep8out",
  2533. "ep9in", "ep9out", "ep10in", "ep10out", "ep11in", "ep11out",
  2534. "ep12in", "ep12out", "ep13in", "ep13out", "ep14in", "ep14out",
  2535. "ep15in", "ep15out",
  2536. };
  2537. int i;
  2538. dev->gadget.speed = USB_SPEED_UNKNOWN;
  2539. INIT_LIST_HEAD(&dev->gadget.ep_list);
  2540. /* Initialize the endpoints structures */
  2541. memset(dev->ep, 0, sizeof dev->ep);
  2542. for (i = 0; i < PCH_UDC_EP_NUM; i++) {
  2543. struct pch_udc_ep *ep = &dev->ep[i];
  2544. ep->dev = dev;
  2545. ep->halted = 1;
  2546. ep->num = i / 2;
  2547. ep->in = ~i & 1;
  2548. ep->ep.name = ep_string[i];
  2549. ep->ep.ops = &pch_udc_ep_ops;
  2550. if (ep->in) {
  2551. ep->offset_addr = ep->num * UDC_EP_REG_SHIFT;
  2552. ep->ep.caps.dir_in = true;
  2553. } else {
  2554. ep->offset_addr = (UDC_EPINT_OUT_SHIFT + ep->num) *
  2555. UDC_EP_REG_SHIFT;
  2556. ep->ep.caps.dir_out = true;
  2557. }
  2558. if (i == UDC_EP0IN_IDX || i == UDC_EP0OUT_IDX) {
  2559. ep->ep.caps.type_control = true;
  2560. } else {
  2561. ep->ep.caps.type_iso = true;
  2562. ep->ep.caps.type_bulk = true;
  2563. ep->ep.caps.type_int = true;
  2564. }
  2565. /* need to set ep->ep.maxpacket and set Default Configuration?*/
  2566. usb_ep_set_maxpacket_limit(&ep->ep, UDC_BULK_MAX_PKT_SIZE);
  2567. list_add_tail(&ep->ep.ep_list, &dev->gadget.ep_list);
  2568. INIT_LIST_HEAD(&ep->queue);
  2569. }
  2570. usb_ep_set_maxpacket_limit(&dev->ep[UDC_EP0IN_IDX].ep, UDC_EP0IN_MAX_PKT_SIZE);
  2571. usb_ep_set_maxpacket_limit(&dev->ep[UDC_EP0OUT_IDX].ep, UDC_EP0OUT_MAX_PKT_SIZE);
  2572. /* remove ep0 in and out from the list. They have own pointer */
  2573. list_del_init(&dev->ep[UDC_EP0IN_IDX].ep.ep_list);
  2574. list_del_init(&dev->ep[UDC_EP0OUT_IDX].ep.ep_list);
  2575. dev->gadget.ep0 = &dev->ep[UDC_EP0IN_IDX].ep;
  2576. INIT_LIST_HEAD(&dev->gadget.ep0->ep_list);
  2577. }
  2578. /**
  2579. * pch_udc_pcd_init() - This API initializes the driver structure
  2580. * @dev: Reference to the driver structure
  2581. *
  2582. * Return codes:
  2583. * 0: Success
  2584. * -ERRNO: All kind of errors when retrieving VBUS GPIO
  2585. */
  2586. static int pch_udc_pcd_init(struct pch_udc_dev *dev)
  2587. {
  2588. int ret;
  2589. pch_udc_init(dev);
  2590. pch_udc_pcd_reinit(dev);
  2591. ret = pch_vbus_gpio_init(dev);
  2592. if (ret)
  2593. pch_udc_exit(dev);
  2594. return ret;
  2595. }
  2596. /**
  2597. * init_dma_pools() - create dma pools during initialization
  2598. * @dev: reference to struct pci_dev
  2599. */
  2600. static int init_dma_pools(struct pch_udc_dev *dev)
  2601. {
  2602. struct pch_udc_stp_dma_desc *td_stp;
  2603. struct pch_udc_data_dma_desc *td_data;
  2604. void *ep0out_buf;
  2605. /* DMA setup */
  2606. dev->data_requests = dma_pool_create("data_requests", &dev->pdev->dev,
  2607. sizeof(struct pch_udc_data_dma_desc), 0, 0);
  2608. if (!dev->data_requests) {
  2609. dev_err(&dev->pdev->dev, "%s: can't get request data pool\n",
  2610. __func__);
  2611. return -ENOMEM;
  2612. }
  2613. /* dma desc for setup data */
  2614. dev->stp_requests = dma_pool_create("setup requests", &dev->pdev->dev,
  2615. sizeof(struct pch_udc_stp_dma_desc), 0, 0);
  2616. if (!dev->stp_requests) {
  2617. dev_err(&dev->pdev->dev, "%s: can't get setup request pool\n",
  2618. __func__);
  2619. return -ENOMEM;
  2620. }
  2621. /* setup */
  2622. td_stp = dma_pool_alloc(dev->stp_requests, GFP_KERNEL,
  2623. &dev->ep[UDC_EP0OUT_IDX].td_stp_phys);
  2624. if (!td_stp) {
  2625. dev_err(&dev->pdev->dev,
  2626. "%s: can't allocate setup dma descriptor\n", __func__);
  2627. return -ENOMEM;
  2628. }
  2629. dev->ep[UDC_EP0OUT_IDX].td_stp = td_stp;
  2630. /* data: 0 packets !? */
  2631. td_data = dma_pool_alloc(dev->data_requests, GFP_KERNEL,
  2632. &dev->ep[UDC_EP0OUT_IDX].td_data_phys);
  2633. if (!td_data) {
  2634. dev_err(&dev->pdev->dev,
  2635. "%s: can't allocate data dma descriptor\n", __func__);
  2636. return -ENOMEM;
  2637. }
  2638. dev->ep[UDC_EP0OUT_IDX].td_data = td_data;
  2639. dev->ep[UDC_EP0IN_IDX].td_stp = NULL;
  2640. dev->ep[UDC_EP0IN_IDX].td_stp_phys = 0;
  2641. dev->ep[UDC_EP0IN_IDX].td_data = NULL;
  2642. dev->ep[UDC_EP0IN_IDX].td_data_phys = 0;
  2643. ep0out_buf = devm_kzalloc(&dev->pdev->dev, UDC_EP0OUT_BUFF_SIZE * 4,
  2644. GFP_KERNEL);
  2645. if (!ep0out_buf)
  2646. return -ENOMEM;
  2647. dev->dma_addr = dma_map_single(&dev->pdev->dev, ep0out_buf,
  2648. UDC_EP0OUT_BUFF_SIZE * 4,
  2649. DMA_FROM_DEVICE);
  2650. return dma_mapping_error(&dev->pdev->dev, dev->dma_addr);
  2651. }
  2652. static int pch_udc_start(struct usb_gadget *g,
  2653. struct usb_gadget_driver *driver)
  2654. {
  2655. struct pch_udc_dev *dev = to_pch_udc(g);
  2656. dev->driver = driver;
  2657. /* get ready for ep0 traffic */
  2658. pch_udc_setup_ep0(dev);
  2659. /* clear SD */
  2660. if ((pch_vbus_gpio_get_value(dev) != 0) || !dev->vbus_gpio.intr)
  2661. pch_udc_clear_disconnect(dev);
  2662. dev->connected = 1;
  2663. return 0;
  2664. }
  2665. static int pch_udc_stop(struct usb_gadget *g)
  2666. {
  2667. struct pch_udc_dev *dev = to_pch_udc(g);
  2668. pch_udc_disable_interrupts(dev, UDC_DEVINT_MSK);
  2669. /* Assures that there are no pending requests with this driver */
  2670. dev->driver = NULL;
  2671. dev->connected = 0;
  2672. /* set SD */
  2673. pch_udc_set_disconnect(dev);
  2674. return 0;
  2675. }
  2676. static void pch_vbus_gpio_remove_table(void *table)
  2677. {
  2678. gpiod_remove_lookup_table(table);
  2679. }
  2680. static int pch_vbus_gpio_add_table(struct device *d, void *table)
  2681. {
  2682. gpiod_add_lookup_table(table);
  2683. return devm_add_action_or_reset(d, pch_vbus_gpio_remove_table, table);
  2684. }
  2685. static struct gpiod_lookup_table pch_udc_minnow_vbus_gpio_table = {
  2686. .dev_id = "0000:02:02.4",
  2687. .table = {
  2688. GPIO_LOOKUP("sch_gpio.33158", 12, NULL, GPIO_ACTIVE_HIGH),
  2689. {}
  2690. },
  2691. };
  2692. static int pch_udc_minnow_platform_init(struct device *d)
  2693. {
  2694. return pch_vbus_gpio_add_table(d, &pch_udc_minnow_vbus_gpio_table);
  2695. }
  2696. static int pch_udc_quark_platform_init(struct device *d)
  2697. {
  2698. struct pch_udc_dev *dev = dev_get_drvdata(d);
  2699. dev->bar = PCH_UDC_PCI_BAR_QUARK_X1000;
  2700. return 0;
  2701. }
  2702. static void pch_udc_shutdown(struct pci_dev *pdev)
  2703. {
  2704. struct pch_udc_dev *dev = pci_get_drvdata(pdev);
  2705. pch_udc_disable_interrupts(dev, UDC_DEVINT_MSK);
  2706. pch_udc_disable_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2707. /* disable the pullup so the host will think we're gone */
  2708. pch_udc_set_disconnect(dev);
  2709. }
  2710. static void pch_udc_remove(struct pci_dev *pdev)
  2711. {
  2712. struct pch_udc_dev *dev = pci_get_drvdata(pdev);
  2713. usb_del_gadget_udc(&dev->gadget);
  2714. /* gadget driver must not be registered */
  2715. if (dev->driver)
  2716. dev_err(&pdev->dev,
  2717. "%s: gadget driver still bound!!!\n", __func__);
  2718. /* dma pool cleanup */
  2719. dma_pool_destroy(dev->data_requests);
  2720. if (dev->stp_requests) {
  2721. /* cleanup DMA desc's for ep0in */
  2722. if (dev->ep[UDC_EP0OUT_IDX].td_stp) {
  2723. dma_pool_free(dev->stp_requests,
  2724. dev->ep[UDC_EP0OUT_IDX].td_stp,
  2725. dev->ep[UDC_EP0OUT_IDX].td_stp_phys);
  2726. }
  2727. if (dev->ep[UDC_EP0OUT_IDX].td_data) {
  2728. dma_pool_free(dev->stp_requests,
  2729. dev->ep[UDC_EP0OUT_IDX].td_data,
  2730. dev->ep[UDC_EP0OUT_IDX].td_data_phys);
  2731. }
  2732. dma_pool_destroy(dev->stp_requests);
  2733. }
  2734. if (dev->dma_addr)
  2735. dma_unmap_single(&dev->pdev->dev, dev->dma_addr,
  2736. UDC_EP0OUT_BUFF_SIZE * 4, DMA_FROM_DEVICE);
  2737. pch_vbus_gpio_free(dev);
  2738. pch_udc_exit(dev);
  2739. }
  2740. static int __maybe_unused pch_udc_suspend(struct device *d)
  2741. {
  2742. struct pch_udc_dev *dev = dev_get_drvdata(d);
  2743. pch_udc_disable_interrupts(dev, UDC_DEVINT_MSK);
  2744. pch_udc_disable_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2745. return 0;
  2746. }
  2747. static int __maybe_unused pch_udc_resume(struct device *d)
  2748. {
  2749. return 0;
  2750. }
  2751. static SIMPLE_DEV_PM_OPS(pch_udc_pm, pch_udc_suspend, pch_udc_resume);
  2752. typedef int (*platform_init_fn)(struct device *);
  2753. static int pch_udc_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  2754. {
  2755. platform_init_fn platform_init = (platform_init_fn)id->driver_data;
  2756. int retval;
  2757. struct pch_udc_dev *dev;
  2758. /* init */
  2759. dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
  2760. if (!dev)
  2761. return -ENOMEM;
  2762. /* pci setup */
  2763. retval = pcim_enable_device(pdev);
  2764. if (retval)
  2765. return retval;
  2766. dev->bar = PCH_UDC_PCI_BAR;
  2767. dev->pdev = pdev;
  2768. pci_set_drvdata(pdev, dev);
  2769. /* Platform specific hook */
  2770. if (platform_init) {
  2771. retval = platform_init(&pdev->dev);
  2772. if (retval)
  2773. return retval;
  2774. }
  2775. /* PCI resource allocation */
  2776. retval = pcim_iomap_regions(pdev, BIT(dev->bar), pci_name(pdev));
  2777. if (retval)
  2778. return retval;
  2779. dev->base_addr = pcim_iomap_table(pdev)[dev->bar];
  2780. /* initialize the hardware */
  2781. retval = pch_udc_pcd_init(dev);
  2782. if (retval)
  2783. return retval;
  2784. pci_enable_msi(pdev);
  2785. retval = devm_request_irq(&pdev->dev, pdev->irq, pch_udc_isr,
  2786. IRQF_SHARED, KBUILD_MODNAME, dev);
  2787. if (retval) {
  2788. dev_err(&pdev->dev, "%s: request_irq(%d) fail\n", __func__,
  2789. pdev->irq);
  2790. goto finished;
  2791. }
  2792. pci_set_master(pdev);
  2793. pci_try_set_mwi(pdev);
  2794. /* device struct setup */
  2795. spin_lock_init(&dev->lock);
  2796. dev->gadget.ops = &pch_udc_ops;
  2797. retval = init_dma_pools(dev);
  2798. if (retval)
  2799. goto finished;
  2800. dev->gadget.name = KBUILD_MODNAME;
  2801. dev->gadget.max_speed = USB_SPEED_HIGH;
  2802. /* Put the device in disconnected state till a driver is bound */
  2803. pch_udc_set_disconnect(dev);
  2804. retval = usb_add_gadget_udc(&pdev->dev, &dev->gadget);
  2805. if (retval)
  2806. goto finished;
  2807. return 0;
  2808. finished:
  2809. pch_udc_remove(pdev);
  2810. return retval;
  2811. }
  2812. static const struct pci_device_id pch_udc_pcidev_id[] = {
  2813. {
  2814. PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QUARK_X1000_UDC),
  2815. .class = PCI_CLASS_SERIAL_USB_DEVICE,
  2816. .class_mask = 0xffffffff,
  2817. .driver_data = (kernel_ulong_t)&pch_udc_quark_platform_init,
  2818. },
  2819. {
  2820. PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EG20T_UDC,
  2821. PCI_VENDOR_ID_CIRCUITCO, PCI_SUBSYSTEM_ID_CIRCUITCO_MINNOWBOARD),
  2822. .class = PCI_CLASS_SERIAL_USB_DEVICE,
  2823. .class_mask = 0xffffffff,
  2824. .driver_data = (kernel_ulong_t)&pch_udc_minnow_platform_init,
  2825. },
  2826. {
  2827. PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EG20T_UDC),
  2828. .class = PCI_CLASS_SERIAL_USB_DEVICE,
  2829. .class_mask = 0xffffffff,
  2830. },
  2831. {
  2832. PCI_DEVICE(PCI_VENDOR_ID_ROHM, PCI_DEVICE_ID_ML7213_IOH_UDC),
  2833. .class = PCI_CLASS_SERIAL_USB_DEVICE,
  2834. .class_mask = 0xffffffff,
  2835. },
  2836. {
  2837. PCI_DEVICE(PCI_VENDOR_ID_ROHM, PCI_DEVICE_ID_ML7831_IOH_UDC),
  2838. .class = PCI_CLASS_SERIAL_USB_DEVICE,
  2839. .class_mask = 0xffffffff,
  2840. },
  2841. { 0 },
  2842. };
  2843. MODULE_DEVICE_TABLE(pci, pch_udc_pcidev_id);
  2844. static struct pci_driver pch_udc_driver = {
  2845. .name = KBUILD_MODNAME,
  2846. .id_table = pch_udc_pcidev_id,
  2847. .probe = pch_udc_probe,
  2848. .remove = pch_udc_remove,
  2849. .shutdown = pch_udc_shutdown,
  2850. .driver = {
  2851. .pm = &pch_udc_pm,
  2852. },
  2853. };
  2854. module_pci_driver(pch_udc_driver);
  2855. MODULE_DESCRIPTION("Intel EG20T USB Device Controller");
  2856. MODULE_AUTHOR("LAPIS Semiconductor, <tomoya-linux@dsn.lapis-semi.com>");
  2857. MODULE_LICENSE("GPL");