udc-xilinx.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Xilinx USB peripheral controller driver
  4. *
  5. * Copyright (C) 2004 by Thomas Rathbone
  6. * Copyright (C) 2005 by HP Labs
  7. * Copyright (C) 2005 by David Brownell
  8. * Copyright (C) 2010 - 2014 Xilinx, Inc.
  9. *
  10. * Some parts of this driver code is based on the driver for at91-series
  11. * USB peripheral controller (at91_udc.c).
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/delay.h>
  15. #include <linux/device.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/of.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/prefetch.h>
  23. #include <linux/usb/ch9.h>
  24. #include <linux/usb/gadget.h>
  25. /* Register offsets for the USB device.*/
  26. #define XUSB_EP0_CONFIG_OFFSET 0x0000 /* EP0 Config Reg Offset */
  27. #define XUSB_SETUP_PKT_ADDR_OFFSET 0x0080 /* Setup Packet Address */
  28. #define XUSB_ADDRESS_OFFSET 0x0100 /* Address Register */
  29. #define XUSB_CONTROL_OFFSET 0x0104 /* Control Register */
  30. #define XUSB_STATUS_OFFSET 0x0108 /* Status Register */
  31. #define XUSB_FRAMENUM_OFFSET 0x010C /* Frame Number Register */
  32. #define XUSB_IER_OFFSET 0x0110 /* Interrupt Enable Register */
  33. #define XUSB_BUFFREADY_OFFSET 0x0114 /* Buffer Ready Register */
  34. #define XUSB_TESTMODE_OFFSET 0x0118 /* Test Mode Register */
  35. #define XUSB_DMA_RESET_OFFSET 0x0200 /* DMA Soft Reset Register */
  36. #define XUSB_DMA_CONTROL_OFFSET 0x0204 /* DMA Control Register */
  37. #define XUSB_DMA_DSAR_ADDR_OFFSET 0x0208 /* DMA source Address Reg */
  38. #define XUSB_DMA_DDAR_ADDR_OFFSET 0x020C /* DMA destination Addr Reg */
  39. #define XUSB_DMA_LENGTH_OFFSET 0x0210 /* DMA Length Register */
  40. #define XUSB_DMA_STATUS_OFFSET 0x0214 /* DMA Status Register */
  41. /* Endpoint Configuration Space offsets */
  42. #define XUSB_EP_CFGSTATUS_OFFSET 0x00 /* Endpoint Config Status */
  43. #define XUSB_EP_BUF0COUNT_OFFSET 0x08 /* Buffer 0 Count */
  44. #define XUSB_EP_BUF1COUNT_OFFSET 0x0C /* Buffer 1 Count */
  45. #define XUSB_CONTROL_USB_READY_MASK 0x80000000 /* USB ready Mask */
  46. #define XUSB_CONTROL_USB_RMTWAKE_MASK 0x40000000 /* Remote wake up mask */
  47. /* Interrupt register related masks.*/
  48. #define XUSB_STATUS_GLOBAL_INTR_MASK 0x80000000 /* Global Intr Enable */
  49. #define XUSB_STATUS_DMADONE_MASK 0x04000000 /* DMA done Mask */
  50. #define XUSB_STATUS_DMAERR_MASK 0x02000000 /* DMA Error Mask */
  51. #define XUSB_STATUS_DMABUSY_MASK 0x80000000 /* DMA Error Mask */
  52. #define XUSB_STATUS_RESUME_MASK 0x01000000 /* USB Resume Mask */
  53. #define XUSB_STATUS_RESET_MASK 0x00800000 /* USB Reset Mask */
  54. #define XUSB_STATUS_SUSPEND_MASK 0x00400000 /* USB Suspend Mask */
  55. #define XUSB_STATUS_DISCONNECT_MASK 0x00200000 /* USB Disconnect Mask */
  56. #define XUSB_STATUS_FIFO_BUFF_RDY_MASK 0x00100000 /* FIFO Buff Ready Mask */
  57. #define XUSB_STATUS_FIFO_BUFF_FREE_MASK 0x00080000 /* FIFO Buff Free Mask */
  58. #define XUSB_STATUS_SETUP_PACKET_MASK 0x00040000 /* Setup packet received */
  59. #define XUSB_STATUS_EP1_BUFF2_COMP_MASK 0x00000200 /* EP 1 Buff 2 Processed */
  60. #define XUSB_STATUS_EP1_BUFF1_COMP_MASK 0x00000002 /* EP 1 Buff 1 Processed */
  61. #define XUSB_STATUS_EP0_BUFF2_COMP_MASK 0x00000100 /* EP 0 Buff 2 Processed */
  62. #define XUSB_STATUS_EP0_BUFF1_COMP_MASK 0x00000001 /* EP 0 Buff 1 Processed */
  63. #define XUSB_STATUS_HIGH_SPEED_MASK 0x00010000 /* USB Speed Mask */
  64. /* Suspend,Reset,Suspend and Disconnect Mask */
  65. #define XUSB_STATUS_INTR_EVENT_MASK 0x01E00000
  66. /* Buffers completion Mask */
  67. #define XUSB_STATUS_INTR_BUFF_COMP_ALL_MASK 0x0000FEFF
  68. /* Mask for buffer 0 and buffer 1 completion for all Endpoints */
  69. #define XUSB_STATUS_INTR_BUFF_COMP_SHIFT_MASK 0x00000101
  70. #define XUSB_STATUS_EP_BUFF2_SHIFT 8 /* EP buffer offset */
  71. /* Endpoint Configuration Status Register */
  72. #define XUSB_EP_CFG_VALID_MASK 0x80000000 /* Endpoint Valid bit */
  73. #define XUSB_EP_CFG_STALL_MASK 0x40000000 /* Endpoint Stall bit */
  74. #define XUSB_EP_CFG_DATA_TOGGLE_MASK 0x08000000 /* Endpoint Data toggle */
  75. /* USB device specific global configuration constants.*/
  76. #define XUSB_MAX_ENDPOINTS 8 /* Maximum End Points */
  77. #define XUSB_EP_NUMBER_ZERO 0 /* End point Zero */
  78. /* DPRAM is the source address for DMA transfer */
  79. #define XUSB_DMA_READ_FROM_DPRAM 0x80000000
  80. #define XUSB_DMA_DMASR_BUSY 0x80000000 /* DMA busy */
  81. #define XUSB_DMA_DMASR_ERROR 0x40000000 /* DMA Error */
  82. /*
  83. * When this bit is set, the DMA buffer ready bit is set by hardware upon
  84. * DMA transfer completion.
  85. */
  86. #define XUSB_DMA_BRR_CTRL 0x40000000 /* DMA bufready ctrl bit */
  87. /* Phase States */
  88. #define SETUP_PHASE 0x0000 /* Setup Phase */
  89. #define DATA_PHASE 0x0001 /* Data Phase */
  90. #define STATUS_PHASE 0x0002 /* Status Phase */
  91. #define EP0_MAX_PACKET 64 /* Endpoint 0 maximum packet length */
  92. #define STATUSBUFF_SIZE 2 /* Buffer size for GET_STATUS command */
  93. #define EPNAME_SIZE 4 /* Buffer size for endpoint name */
  94. /* container_of helper macros */
  95. #define to_udc(g) container_of((g), struct xusb_udc, gadget)
  96. #define to_xusb_ep(ep) container_of((ep), struct xusb_ep, ep_usb)
  97. #define to_xusb_req(req) container_of((req), struct xusb_req, usb_req)
  98. /**
  99. * struct xusb_req - Xilinx USB device request structure
  100. * @usb_req: Linux usb request structure
  101. * @queue: usb device request queue
  102. * @ep: pointer to xusb_endpoint structure
  103. */
  104. struct xusb_req {
  105. struct usb_request usb_req;
  106. struct list_head queue;
  107. struct xusb_ep *ep;
  108. };
  109. /**
  110. * struct xusb_ep - USB end point structure.
  111. * @ep_usb: usb endpoint instance
  112. * @queue: endpoint message queue
  113. * @udc: xilinx usb peripheral driver instance pointer
  114. * @desc: pointer to the usb endpoint descriptor
  115. * @rambase: the endpoint buffer address
  116. * @offset: the endpoint register offset value
  117. * @name: name of the endpoint
  118. * @epnumber: endpoint number
  119. * @maxpacket: maximum packet size the endpoint can store
  120. * @buffer0count: the size of the packet recieved in the first buffer
  121. * @buffer1count: the size of the packet received in the second buffer
  122. * @curbufnum: current buffer of endpoint that will be processed next
  123. * @buffer0ready: the busy state of first buffer
  124. * @buffer1ready: the busy state of second buffer
  125. * @is_in: endpoint direction (IN or OUT)
  126. * @is_iso: endpoint type(isochronous or non isochronous)
  127. */
  128. struct xusb_ep {
  129. struct usb_ep ep_usb;
  130. struct list_head queue;
  131. struct xusb_udc *udc;
  132. const struct usb_endpoint_descriptor *desc;
  133. u32 rambase;
  134. u32 offset;
  135. char name[4];
  136. u16 epnumber;
  137. u16 maxpacket;
  138. u16 buffer0count;
  139. u16 buffer1count;
  140. u8 curbufnum;
  141. bool buffer0ready;
  142. bool buffer1ready;
  143. bool is_in;
  144. bool is_iso;
  145. };
  146. /**
  147. * struct xusb_udc - USB peripheral driver structure
  148. * @gadget: USB gadget driver instance
  149. * @ep: an array of endpoint structures
  150. * @driver: pointer to the usb gadget driver instance
  151. * @setup: usb_ctrlrequest structure for control requests
  152. * @req: pointer to dummy request for get status command
  153. * @dev: pointer to device structure in gadget
  154. * @usb_state: device in suspended state or not
  155. * @remote_wkp: remote wakeup enabled by host
  156. * @setupseqtx: tx status
  157. * @setupseqrx: rx status
  158. * @addr: the usb device base address
  159. * @lock: instance of spinlock
  160. * @dma_enabled: flag indicating whether the dma is included in the system
  161. * @clk: pointer to struct clk
  162. * @read_fn: function pointer to read device registers
  163. * @write_fn: function pointer to write to device registers
  164. */
  165. struct xusb_udc {
  166. struct usb_gadget gadget;
  167. struct xusb_ep ep[8];
  168. struct usb_gadget_driver *driver;
  169. struct usb_ctrlrequest setup;
  170. struct xusb_req *req;
  171. struct device *dev;
  172. u32 usb_state;
  173. u32 remote_wkp;
  174. u32 setupseqtx;
  175. u32 setupseqrx;
  176. void __iomem *addr;
  177. spinlock_t lock;
  178. bool dma_enabled;
  179. struct clk *clk;
  180. unsigned int (*read_fn)(void __iomem *reg);
  181. void (*write_fn)(void __iomem *, u32, u32);
  182. };
  183. /* Endpoint buffer start addresses in the core */
  184. static u32 rambase[8] = { 0x22, 0x1000, 0x1100, 0x1200, 0x1300, 0x1400, 0x1500,
  185. 0x1600 };
  186. static const char driver_name[] = "xilinx-udc";
  187. static const char ep0name[] = "ep0";
  188. /* Control endpoint configuration.*/
  189. static const struct usb_endpoint_descriptor config_bulk_out_desc = {
  190. .bLength = USB_DT_ENDPOINT_SIZE,
  191. .bDescriptorType = USB_DT_ENDPOINT,
  192. .bEndpointAddress = USB_DIR_OUT,
  193. .bmAttributes = USB_ENDPOINT_XFER_BULK,
  194. .wMaxPacketSize = cpu_to_le16(EP0_MAX_PACKET),
  195. };
  196. /**
  197. * xudc_write32 - little endian write to device registers
  198. * @addr: base addr of device registers
  199. * @offset: register offset
  200. * @val: data to be written
  201. */
  202. static void xudc_write32(void __iomem *addr, u32 offset, u32 val)
  203. {
  204. iowrite32(val, addr + offset);
  205. }
  206. /**
  207. * xudc_read32 - little endian read from device registers
  208. * @addr: addr of device register
  209. * Return: value at addr
  210. */
  211. static unsigned int xudc_read32(void __iomem *addr)
  212. {
  213. return ioread32(addr);
  214. }
  215. /**
  216. * xudc_write32_be - big endian write to device registers
  217. * @addr: base addr of device registers
  218. * @offset: register offset
  219. * @val: data to be written
  220. */
  221. static void xudc_write32_be(void __iomem *addr, u32 offset, u32 val)
  222. {
  223. iowrite32be(val, addr + offset);
  224. }
  225. /**
  226. * xudc_read32_be - big endian read from device registers
  227. * @addr: addr of device register
  228. * Return: value at addr
  229. */
  230. static unsigned int xudc_read32_be(void __iomem *addr)
  231. {
  232. return ioread32be(addr);
  233. }
  234. /**
  235. * xudc_wrstatus - Sets up the usb device status stages.
  236. * @udc: pointer to the usb device controller structure.
  237. */
  238. static void xudc_wrstatus(struct xusb_udc *udc)
  239. {
  240. struct xusb_ep *ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO];
  241. u32 epcfgreg;
  242. epcfgreg = udc->read_fn(udc->addr + ep0->offset)|
  243. XUSB_EP_CFG_DATA_TOGGLE_MASK;
  244. udc->write_fn(udc->addr, ep0->offset, epcfgreg);
  245. udc->write_fn(udc->addr, ep0->offset + XUSB_EP_BUF0COUNT_OFFSET, 0);
  246. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  247. }
  248. /**
  249. * xudc_epconfig - Configures the given endpoint.
  250. * @ep: pointer to the usb device endpoint structure.
  251. * @udc: pointer to the usb peripheral controller structure.
  252. *
  253. * This function configures a specific endpoint with the given configuration
  254. * data.
  255. */
  256. static void xudc_epconfig(struct xusb_ep *ep, struct xusb_udc *udc)
  257. {
  258. u32 epcfgreg;
  259. /*
  260. * Configure the end point direction, type, Max Packet Size and the
  261. * EP buffer location.
  262. */
  263. epcfgreg = ((ep->is_in << 29) | (ep->is_iso << 28) |
  264. (ep->ep_usb.maxpacket << 15) | (ep->rambase));
  265. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  266. /* Set the Buffer count and the Buffer ready bits.*/
  267. udc->write_fn(udc->addr, ep->offset + XUSB_EP_BUF0COUNT_OFFSET,
  268. ep->buffer0count);
  269. udc->write_fn(udc->addr, ep->offset + XUSB_EP_BUF1COUNT_OFFSET,
  270. ep->buffer1count);
  271. if (ep->buffer0ready)
  272. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  273. 1 << ep->epnumber);
  274. if (ep->buffer1ready)
  275. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  276. 1 << (ep->epnumber + XUSB_STATUS_EP_BUFF2_SHIFT));
  277. }
  278. /**
  279. * xudc_start_dma - Starts DMA transfer.
  280. * @ep: pointer to the usb device endpoint structure.
  281. * @src: DMA source address.
  282. * @dst: DMA destination address.
  283. * @length: number of bytes to transfer.
  284. *
  285. * Return: 0 on success, error code on failure
  286. *
  287. * This function starts DMA transfer by writing to DMA source,
  288. * destination and lenth registers.
  289. */
  290. static int xudc_start_dma(struct xusb_ep *ep, dma_addr_t src,
  291. dma_addr_t dst, u32 length)
  292. {
  293. struct xusb_udc *udc = ep->udc;
  294. int rc = 0;
  295. u32 timeout = 500;
  296. u32 reg;
  297. /*
  298. * Set the addresses in the DMA source and
  299. * destination registers and then set the length
  300. * into the DMA length register.
  301. */
  302. udc->write_fn(udc->addr, XUSB_DMA_DSAR_ADDR_OFFSET, src);
  303. udc->write_fn(udc->addr, XUSB_DMA_DDAR_ADDR_OFFSET, dst);
  304. udc->write_fn(udc->addr, XUSB_DMA_LENGTH_OFFSET, length);
  305. /*
  306. * Wait till DMA transaction is complete and
  307. * check whether the DMA transaction was
  308. * successful.
  309. */
  310. do {
  311. reg = udc->read_fn(udc->addr + XUSB_DMA_STATUS_OFFSET);
  312. if (!(reg & XUSB_DMA_DMASR_BUSY))
  313. break;
  314. /*
  315. * We can't sleep here, because it's also called from
  316. * interrupt context.
  317. */
  318. timeout--;
  319. if (!timeout) {
  320. dev_err(udc->dev, "DMA timeout\n");
  321. return -ETIMEDOUT;
  322. }
  323. udelay(1);
  324. } while (1);
  325. if ((udc->read_fn(udc->addr + XUSB_DMA_STATUS_OFFSET) &
  326. XUSB_DMA_DMASR_ERROR) == XUSB_DMA_DMASR_ERROR){
  327. dev_err(udc->dev, "DMA Error\n");
  328. rc = -EINVAL;
  329. }
  330. return rc;
  331. }
  332. /**
  333. * xudc_dma_send - Sends IN data using DMA.
  334. * @ep: pointer to the usb device endpoint structure.
  335. * @req: pointer to the usb request structure.
  336. * @buffer: pointer to data to be sent.
  337. * @length: number of bytes to send.
  338. *
  339. * Return: 0 on success, -EAGAIN if no buffer is free and error
  340. * code on failure.
  341. *
  342. * This function sends data using DMA.
  343. */
  344. static int xudc_dma_send(struct xusb_ep *ep, struct xusb_req *req,
  345. u8 *buffer, u32 length)
  346. {
  347. u32 *eprambase;
  348. dma_addr_t src;
  349. dma_addr_t dst;
  350. struct xusb_udc *udc = ep->udc;
  351. src = req->usb_req.dma + req->usb_req.actual;
  352. if (req->usb_req.length)
  353. dma_sync_single_for_device(udc->dev, src,
  354. length, DMA_TO_DEVICE);
  355. if (!ep->curbufnum && !ep->buffer0ready) {
  356. /* Get the Buffer address and copy the transmit data.*/
  357. eprambase = (u32 __force *)(udc->addr + ep->rambase);
  358. dst = virt_to_phys(eprambase);
  359. udc->write_fn(udc->addr, ep->offset +
  360. XUSB_EP_BUF0COUNT_OFFSET, length);
  361. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  362. XUSB_DMA_BRR_CTRL | (1 << ep->epnumber));
  363. ep->buffer0ready = 1;
  364. ep->curbufnum = 1;
  365. } else if (ep->curbufnum && !ep->buffer1ready) {
  366. /* Get the Buffer address and copy the transmit data.*/
  367. eprambase = (u32 __force *)(udc->addr + ep->rambase +
  368. ep->ep_usb.maxpacket);
  369. dst = virt_to_phys(eprambase);
  370. udc->write_fn(udc->addr, ep->offset +
  371. XUSB_EP_BUF1COUNT_OFFSET, length);
  372. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  373. XUSB_DMA_BRR_CTRL | (1 << (ep->epnumber +
  374. XUSB_STATUS_EP_BUFF2_SHIFT)));
  375. ep->buffer1ready = 1;
  376. ep->curbufnum = 0;
  377. } else {
  378. /* None of ping pong buffers are ready currently .*/
  379. return -EAGAIN;
  380. }
  381. return xudc_start_dma(ep, src, dst, length);
  382. }
  383. /**
  384. * xudc_dma_receive - Receives OUT data using DMA.
  385. * @ep: pointer to the usb device endpoint structure.
  386. * @req: pointer to the usb request structure.
  387. * @buffer: pointer to storage buffer of received data.
  388. * @length: number of bytes to receive.
  389. *
  390. * Return: 0 on success, -EAGAIN if no buffer is free and error
  391. * code on failure.
  392. *
  393. * This function receives data using DMA.
  394. */
  395. static int xudc_dma_receive(struct xusb_ep *ep, struct xusb_req *req,
  396. u8 *buffer, u32 length)
  397. {
  398. u32 *eprambase;
  399. dma_addr_t src;
  400. dma_addr_t dst;
  401. struct xusb_udc *udc = ep->udc;
  402. dst = req->usb_req.dma + req->usb_req.actual;
  403. if (!ep->curbufnum && !ep->buffer0ready) {
  404. /* Get the Buffer address and copy the transmit data */
  405. eprambase = (u32 __force *)(udc->addr + ep->rambase);
  406. src = virt_to_phys(eprambase);
  407. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  408. XUSB_DMA_BRR_CTRL | XUSB_DMA_READ_FROM_DPRAM |
  409. (1 << ep->epnumber));
  410. ep->buffer0ready = 1;
  411. ep->curbufnum = 1;
  412. } else if (ep->curbufnum && !ep->buffer1ready) {
  413. /* Get the Buffer address and copy the transmit data */
  414. eprambase = (u32 __force *)(udc->addr +
  415. ep->rambase + ep->ep_usb.maxpacket);
  416. src = virt_to_phys(eprambase);
  417. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  418. XUSB_DMA_BRR_CTRL | XUSB_DMA_READ_FROM_DPRAM |
  419. (1 << (ep->epnumber +
  420. XUSB_STATUS_EP_BUFF2_SHIFT)));
  421. ep->buffer1ready = 1;
  422. ep->curbufnum = 0;
  423. } else {
  424. /* None of the ping-pong buffers are ready currently */
  425. return -EAGAIN;
  426. }
  427. return xudc_start_dma(ep, src, dst, length);
  428. }
  429. /**
  430. * xudc_eptxrx - Transmits or receives data to or from an endpoint.
  431. * @ep: pointer to the usb endpoint configuration structure.
  432. * @req: pointer to the usb request structure.
  433. * @bufferptr: pointer to buffer containing the data to be sent.
  434. * @bufferlen: The number of data bytes to be sent.
  435. *
  436. * Return: 0 on success, -EAGAIN if no buffer is free.
  437. *
  438. * This function copies the transmit/receive data to/from the end point buffer
  439. * and enables the buffer for transmission/reception.
  440. */
  441. static int xudc_eptxrx(struct xusb_ep *ep, struct xusb_req *req,
  442. u8 *bufferptr, u32 bufferlen)
  443. {
  444. u32 *eprambase;
  445. u32 bytestosend;
  446. int rc = 0;
  447. struct xusb_udc *udc = ep->udc;
  448. bytestosend = bufferlen;
  449. if (udc->dma_enabled) {
  450. if (ep->is_in)
  451. rc = xudc_dma_send(ep, req, bufferptr, bufferlen);
  452. else
  453. rc = xudc_dma_receive(ep, req, bufferptr, bufferlen);
  454. return rc;
  455. }
  456. /* Put the transmit buffer into the correct ping-pong buffer.*/
  457. if (!ep->curbufnum && !ep->buffer0ready) {
  458. /* Get the Buffer address and copy the transmit data.*/
  459. eprambase = (u32 __force *)(udc->addr + ep->rambase);
  460. if (ep->is_in) {
  461. memcpy_toio((void __iomem *)eprambase, bufferptr,
  462. bytestosend);
  463. udc->write_fn(udc->addr, ep->offset +
  464. XUSB_EP_BUF0COUNT_OFFSET, bufferlen);
  465. } else {
  466. memcpy_toio((void __iomem *)bufferptr, eprambase,
  467. bytestosend);
  468. }
  469. /*
  470. * Enable the buffer for transmission.
  471. */
  472. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  473. 1 << ep->epnumber);
  474. ep->buffer0ready = 1;
  475. ep->curbufnum = 1;
  476. } else if (ep->curbufnum && !ep->buffer1ready) {
  477. /* Get the Buffer address and copy the transmit data.*/
  478. eprambase = (u32 __force *)(udc->addr + ep->rambase +
  479. ep->ep_usb.maxpacket);
  480. if (ep->is_in) {
  481. memcpy_toio((void __iomem *)eprambase, bufferptr,
  482. bytestosend);
  483. udc->write_fn(udc->addr, ep->offset +
  484. XUSB_EP_BUF1COUNT_OFFSET, bufferlen);
  485. } else {
  486. memcpy_toio((void __iomem *)bufferptr, eprambase,
  487. bytestosend);
  488. }
  489. /*
  490. * Enable the buffer for transmission.
  491. */
  492. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  493. 1 << (ep->epnumber + XUSB_STATUS_EP_BUFF2_SHIFT));
  494. ep->buffer1ready = 1;
  495. ep->curbufnum = 0;
  496. } else {
  497. /* None of the ping-pong buffers are ready currently */
  498. return -EAGAIN;
  499. }
  500. return rc;
  501. }
  502. /**
  503. * xudc_done - Exeutes the endpoint data transfer completion tasks.
  504. * @ep: pointer to the usb device endpoint structure.
  505. * @req: pointer to the usb request structure.
  506. * @status: Status of the data transfer.
  507. *
  508. * Deletes the message from the queue and updates data transfer completion
  509. * status.
  510. */
  511. static void xudc_done(struct xusb_ep *ep, struct xusb_req *req, int status)
  512. {
  513. struct xusb_udc *udc = ep->udc;
  514. list_del_init(&req->queue);
  515. if (req->usb_req.status == -EINPROGRESS)
  516. req->usb_req.status = status;
  517. else
  518. status = req->usb_req.status;
  519. if (status && status != -ESHUTDOWN)
  520. dev_dbg(udc->dev, "%s done %p, status %d\n",
  521. ep->ep_usb.name, req, status);
  522. /* unmap request if DMA is present*/
  523. if (udc->dma_enabled && ep->epnumber && req->usb_req.length)
  524. usb_gadget_unmap_request(&udc->gadget, &req->usb_req,
  525. ep->is_in);
  526. if (req->usb_req.complete) {
  527. spin_unlock(&udc->lock);
  528. req->usb_req.complete(&ep->ep_usb, &req->usb_req);
  529. spin_lock(&udc->lock);
  530. }
  531. }
  532. /**
  533. * xudc_read_fifo - Reads the data from the given endpoint buffer.
  534. * @ep: pointer to the usb device endpoint structure.
  535. * @req: pointer to the usb request structure.
  536. *
  537. * Return: 0 if request is completed and -EAGAIN if not completed.
  538. *
  539. * Pulls OUT packet data from the endpoint buffer.
  540. */
  541. static int xudc_read_fifo(struct xusb_ep *ep, struct xusb_req *req)
  542. {
  543. u8 *buf;
  544. u32 is_short, count, bufferspace;
  545. u8 bufoffset;
  546. u8 two_pkts = 0;
  547. int ret;
  548. int retval = -EAGAIN;
  549. struct xusb_udc *udc = ep->udc;
  550. if (ep->buffer0ready && ep->buffer1ready) {
  551. dev_dbg(udc->dev, "Packet NOT ready!\n");
  552. return retval;
  553. }
  554. top:
  555. if (ep->curbufnum)
  556. bufoffset = XUSB_EP_BUF1COUNT_OFFSET;
  557. else
  558. bufoffset = XUSB_EP_BUF0COUNT_OFFSET;
  559. count = udc->read_fn(udc->addr + ep->offset + bufoffset);
  560. if (!ep->buffer0ready && !ep->buffer1ready)
  561. two_pkts = 1;
  562. buf = req->usb_req.buf + req->usb_req.actual;
  563. prefetchw(buf);
  564. bufferspace = req->usb_req.length - req->usb_req.actual;
  565. is_short = count < ep->ep_usb.maxpacket;
  566. if (unlikely(!bufferspace)) {
  567. /*
  568. * This happens when the driver's buffer
  569. * is smaller than what the host sent.
  570. * discard the extra data.
  571. */
  572. if (req->usb_req.status != -EOVERFLOW)
  573. dev_dbg(udc->dev, "%s overflow %d\n",
  574. ep->ep_usb.name, count);
  575. req->usb_req.status = -EOVERFLOW;
  576. xudc_done(ep, req, -EOVERFLOW);
  577. return 0;
  578. }
  579. ret = xudc_eptxrx(ep, req, buf, count);
  580. switch (ret) {
  581. case 0:
  582. req->usb_req.actual += min(count, bufferspace);
  583. dev_dbg(udc->dev, "read %s, %d bytes%s req %p %d/%d\n",
  584. ep->ep_usb.name, count, is_short ? "/S" : "", req,
  585. req->usb_req.actual, req->usb_req.length);
  586. /* Completion */
  587. if ((req->usb_req.actual == req->usb_req.length) || is_short) {
  588. if (udc->dma_enabled && req->usb_req.length)
  589. dma_sync_single_for_cpu(udc->dev,
  590. req->usb_req.dma,
  591. req->usb_req.actual,
  592. DMA_FROM_DEVICE);
  593. xudc_done(ep, req, 0);
  594. return 0;
  595. }
  596. if (two_pkts) {
  597. two_pkts = 0;
  598. goto top;
  599. }
  600. break;
  601. case -EAGAIN:
  602. dev_dbg(udc->dev, "receive busy\n");
  603. break;
  604. case -EINVAL:
  605. case -ETIMEDOUT:
  606. /* DMA error, dequeue the request */
  607. xudc_done(ep, req, -ECONNRESET);
  608. retval = 0;
  609. break;
  610. }
  611. return retval;
  612. }
  613. /**
  614. * xudc_write_fifo - Writes data into the given endpoint buffer.
  615. * @ep: pointer to the usb device endpoint structure.
  616. * @req: pointer to the usb request structure.
  617. *
  618. * Return: 0 if request is completed and -EAGAIN if not completed.
  619. *
  620. * Loads endpoint buffer for an IN packet.
  621. */
  622. static int xudc_write_fifo(struct xusb_ep *ep, struct xusb_req *req)
  623. {
  624. u32 max;
  625. u32 length;
  626. int ret;
  627. int retval = -EAGAIN;
  628. struct xusb_udc *udc = ep->udc;
  629. int is_last, is_short = 0;
  630. u8 *buf;
  631. max = le16_to_cpu(ep->desc->wMaxPacketSize);
  632. buf = req->usb_req.buf + req->usb_req.actual;
  633. prefetch(buf);
  634. length = req->usb_req.length - req->usb_req.actual;
  635. length = min(length, max);
  636. ret = xudc_eptxrx(ep, req, buf, length);
  637. switch (ret) {
  638. case 0:
  639. req->usb_req.actual += length;
  640. if (unlikely(length != max)) {
  641. is_last = is_short = 1;
  642. } else {
  643. if (likely(req->usb_req.length !=
  644. req->usb_req.actual) || req->usb_req.zero)
  645. is_last = 0;
  646. else
  647. is_last = 1;
  648. }
  649. dev_dbg(udc->dev, "%s: wrote %s %d bytes%s%s %d left %p\n",
  650. __func__, ep->ep_usb.name, length, is_last ? "/L" : "",
  651. is_short ? "/S" : "",
  652. req->usb_req.length - req->usb_req.actual, req);
  653. /* completion */
  654. if (is_last) {
  655. xudc_done(ep, req, 0);
  656. retval = 0;
  657. }
  658. break;
  659. case -EAGAIN:
  660. dev_dbg(udc->dev, "Send busy\n");
  661. break;
  662. case -EINVAL:
  663. case -ETIMEDOUT:
  664. /* DMA error, dequeue the request */
  665. xudc_done(ep, req, -ECONNRESET);
  666. retval = 0;
  667. break;
  668. }
  669. return retval;
  670. }
  671. /**
  672. * xudc_nuke - Cleans up the data transfer message list.
  673. * @ep: pointer to the usb device endpoint structure.
  674. * @status: Status of the data transfer.
  675. */
  676. static void xudc_nuke(struct xusb_ep *ep, int status)
  677. {
  678. struct xusb_req *req;
  679. while (!list_empty(&ep->queue)) {
  680. req = list_first_entry(&ep->queue, struct xusb_req, queue);
  681. xudc_done(ep, req, status);
  682. }
  683. }
  684. /**
  685. * xudc_ep_set_halt - Stalls/unstalls the given endpoint.
  686. * @_ep: pointer to the usb device endpoint structure.
  687. * @value: value to indicate stall/unstall.
  688. *
  689. * Return: 0 for success and error value on failure
  690. */
  691. static int xudc_ep_set_halt(struct usb_ep *_ep, int value)
  692. {
  693. struct xusb_ep *ep = to_xusb_ep(_ep);
  694. struct xusb_udc *udc;
  695. unsigned long flags;
  696. u32 epcfgreg;
  697. if (!_ep || (!ep->desc && ep->epnumber)) {
  698. pr_debug("%s: bad ep or descriptor\n", __func__);
  699. return -EINVAL;
  700. }
  701. udc = ep->udc;
  702. if (ep->is_in && (!list_empty(&ep->queue)) && value) {
  703. dev_dbg(udc->dev, "requests pending can't halt\n");
  704. return -EAGAIN;
  705. }
  706. if (ep->buffer0ready || ep->buffer1ready) {
  707. dev_dbg(udc->dev, "HW buffers busy can't halt\n");
  708. return -EAGAIN;
  709. }
  710. spin_lock_irqsave(&udc->lock, flags);
  711. if (value) {
  712. /* Stall the device.*/
  713. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  714. epcfgreg |= XUSB_EP_CFG_STALL_MASK;
  715. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  716. } else {
  717. /* Unstall the device.*/
  718. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  719. epcfgreg &= ~XUSB_EP_CFG_STALL_MASK;
  720. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  721. if (ep->epnumber) {
  722. /* Reset the toggle bit.*/
  723. epcfgreg = udc->read_fn(ep->udc->addr + ep->offset);
  724. epcfgreg &= ~XUSB_EP_CFG_DATA_TOGGLE_MASK;
  725. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  726. }
  727. }
  728. spin_unlock_irqrestore(&udc->lock, flags);
  729. return 0;
  730. }
  731. /**
  732. * __xudc_ep_enable - Enables the given endpoint.
  733. * @ep: pointer to the xusb endpoint structure.
  734. * @desc: pointer to usb endpoint descriptor.
  735. *
  736. * Return: 0 for success and error value on failure
  737. */
  738. static int __xudc_ep_enable(struct xusb_ep *ep,
  739. const struct usb_endpoint_descriptor *desc)
  740. {
  741. struct xusb_udc *udc = ep->udc;
  742. u32 tmp;
  743. u32 epcfg;
  744. u32 ier;
  745. u16 maxpacket;
  746. ep->is_in = ((desc->bEndpointAddress & USB_DIR_IN) != 0);
  747. /* Bit 3...0:endpoint number */
  748. ep->epnumber = (desc->bEndpointAddress & 0x0f);
  749. ep->desc = desc;
  750. ep->ep_usb.desc = desc;
  751. tmp = desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK;
  752. ep->ep_usb.maxpacket = maxpacket = le16_to_cpu(desc->wMaxPacketSize);
  753. switch (tmp) {
  754. case USB_ENDPOINT_XFER_CONTROL:
  755. dev_dbg(udc->dev, "only one control endpoint\n");
  756. /* NON- ISO */
  757. ep->is_iso = 0;
  758. return -EINVAL;
  759. case USB_ENDPOINT_XFER_INT:
  760. /* NON- ISO */
  761. ep->is_iso = 0;
  762. if (maxpacket > 64) {
  763. dev_dbg(udc->dev, "bogus maxpacket %d\n", maxpacket);
  764. return -EINVAL;
  765. }
  766. break;
  767. case USB_ENDPOINT_XFER_BULK:
  768. /* NON- ISO */
  769. ep->is_iso = 0;
  770. if (!(is_power_of_2(maxpacket) && maxpacket >= 8 &&
  771. maxpacket <= 512)) {
  772. dev_dbg(udc->dev, "bogus maxpacket %d\n", maxpacket);
  773. return -EINVAL;
  774. }
  775. break;
  776. case USB_ENDPOINT_XFER_ISOC:
  777. /* ISO */
  778. ep->is_iso = 1;
  779. break;
  780. }
  781. ep->buffer0ready = false;
  782. ep->buffer1ready = false;
  783. ep->curbufnum = 0;
  784. ep->rambase = rambase[ep->epnumber];
  785. xudc_epconfig(ep, udc);
  786. dev_dbg(udc->dev, "Enable Endpoint %d max pkt is %d\n",
  787. ep->epnumber, maxpacket);
  788. /* Enable the End point.*/
  789. epcfg = udc->read_fn(udc->addr + ep->offset);
  790. epcfg |= XUSB_EP_CFG_VALID_MASK;
  791. udc->write_fn(udc->addr, ep->offset, epcfg);
  792. if (ep->epnumber)
  793. ep->rambase <<= 2;
  794. /* Enable buffer completion interrupts for endpoint */
  795. ier = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  796. ier |= (XUSB_STATUS_INTR_BUFF_COMP_SHIFT_MASK << ep->epnumber);
  797. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  798. /* for OUT endpoint set buffers ready to receive */
  799. if (ep->epnumber && !ep->is_in) {
  800. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  801. 1 << ep->epnumber);
  802. ep->buffer0ready = true;
  803. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  804. (1 << (ep->epnumber +
  805. XUSB_STATUS_EP_BUFF2_SHIFT)));
  806. ep->buffer1ready = true;
  807. }
  808. return 0;
  809. }
  810. /**
  811. * xudc_ep_enable - Enables the given endpoint.
  812. * @_ep: pointer to the usb endpoint structure.
  813. * @desc: pointer to usb endpoint descriptor.
  814. *
  815. * Return: 0 for success and error value on failure
  816. */
  817. static int xudc_ep_enable(struct usb_ep *_ep,
  818. const struct usb_endpoint_descriptor *desc)
  819. {
  820. struct xusb_ep *ep;
  821. struct xusb_udc *udc;
  822. unsigned long flags;
  823. int ret;
  824. if (!_ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  825. pr_debug("%s: bad ep or descriptor\n", __func__);
  826. return -EINVAL;
  827. }
  828. ep = to_xusb_ep(_ep);
  829. udc = ep->udc;
  830. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  831. dev_dbg(udc->dev, "bogus device state\n");
  832. return -ESHUTDOWN;
  833. }
  834. spin_lock_irqsave(&udc->lock, flags);
  835. ret = __xudc_ep_enable(ep, desc);
  836. spin_unlock_irqrestore(&udc->lock, flags);
  837. return ret;
  838. }
  839. /**
  840. * xudc_ep_disable - Disables the given endpoint.
  841. * @_ep: pointer to the usb endpoint structure.
  842. *
  843. * Return: 0 for success and error value on failure
  844. */
  845. static int xudc_ep_disable(struct usb_ep *_ep)
  846. {
  847. struct xusb_ep *ep;
  848. unsigned long flags;
  849. u32 epcfg;
  850. struct xusb_udc *udc;
  851. if (!_ep) {
  852. pr_debug("%s: invalid ep\n", __func__);
  853. return -EINVAL;
  854. }
  855. ep = to_xusb_ep(_ep);
  856. udc = ep->udc;
  857. spin_lock_irqsave(&udc->lock, flags);
  858. xudc_nuke(ep, -ESHUTDOWN);
  859. /* Restore the endpoint's pristine config */
  860. ep->desc = NULL;
  861. ep->ep_usb.desc = NULL;
  862. dev_dbg(udc->dev, "USB Ep %d disable\n", ep->epnumber);
  863. /* Disable the endpoint.*/
  864. epcfg = udc->read_fn(udc->addr + ep->offset);
  865. epcfg &= ~XUSB_EP_CFG_VALID_MASK;
  866. udc->write_fn(udc->addr, ep->offset, epcfg);
  867. spin_unlock_irqrestore(&udc->lock, flags);
  868. return 0;
  869. }
  870. /**
  871. * xudc_ep_alloc_request - Initializes the request queue.
  872. * @_ep: pointer to the usb endpoint structure.
  873. * @gfp_flags: Flags related to the request call.
  874. *
  875. * Return: pointer to request structure on success and a NULL on failure.
  876. */
  877. static struct usb_request *xudc_ep_alloc_request(struct usb_ep *_ep,
  878. gfp_t gfp_flags)
  879. {
  880. struct xusb_ep *ep = to_xusb_ep(_ep);
  881. struct xusb_req *req;
  882. req = kzalloc(sizeof(*req), gfp_flags);
  883. if (!req)
  884. return NULL;
  885. req->ep = ep;
  886. INIT_LIST_HEAD(&req->queue);
  887. return &req->usb_req;
  888. }
  889. /**
  890. * xudc_free_request - Releases the request from queue.
  891. * @_ep: pointer to the usb device endpoint structure.
  892. * @_req: pointer to the usb request structure.
  893. */
  894. static void xudc_free_request(struct usb_ep *_ep, struct usb_request *_req)
  895. {
  896. struct xusb_req *req = to_xusb_req(_req);
  897. kfree(req);
  898. }
  899. /**
  900. * __xudc_ep0_queue - Adds the request to endpoint 0 queue.
  901. * @ep0: pointer to the xusb endpoint 0 structure.
  902. * @req: pointer to the xusb request structure.
  903. *
  904. * Return: 0 for success and error value on failure
  905. */
  906. static int __xudc_ep0_queue(struct xusb_ep *ep0, struct xusb_req *req)
  907. {
  908. struct xusb_udc *udc = ep0->udc;
  909. u32 length;
  910. u8 *corebuf;
  911. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  912. dev_dbg(udc->dev, "%s, bogus device state\n", __func__);
  913. return -EINVAL;
  914. }
  915. if (!list_empty(&ep0->queue)) {
  916. dev_dbg(udc->dev, "%s:ep0 busy\n", __func__);
  917. return -EBUSY;
  918. }
  919. req->usb_req.status = -EINPROGRESS;
  920. req->usb_req.actual = 0;
  921. list_add_tail(&req->queue, &ep0->queue);
  922. if (udc->setup.bRequestType & USB_DIR_IN) {
  923. prefetch(req->usb_req.buf);
  924. length = req->usb_req.length;
  925. corebuf = (void __force *) ((ep0->rambase << 2) +
  926. udc->addr);
  927. length = req->usb_req.actual = min_t(u32, length,
  928. EP0_MAX_PACKET);
  929. memcpy_toio((void __iomem *)corebuf, req->usb_req.buf, length);
  930. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, length);
  931. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  932. } else {
  933. if (udc->setup.wLength) {
  934. /* Enable EP0 buffer to receive data */
  935. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, 0);
  936. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  937. } else {
  938. xudc_wrstatus(udc);
  939. }
  940. }
  941. return 0;
  942. }
  943. /**
  944. * xudc_ep0_queue - Adds the request to endpoint 0 queue.
  945. * @_ep: pointer to the usb endpoint 0 structure.
  946. * @_req: pointer to the usb request structure.
  947. * @gfp_flags: Flags related to the request call.
  948. *
  949. * Return: 0 for success and error value on failure
  950. */
  951. static int xudc_ep0_queue(struct usb_ep *_ep, struct usb_request *_req,
  952. gfp_t gfp_flags)
  953. {
  954. struct xusb_req *req = to_xusb_req(_req);
  955. struct xusb_ep *ep0 = to_xusb_ep(_ep);
  956. struct xusb_udc *udc = ep0->udc;
  957. unsigned long flags;
  958. int ret;
  959. spin_lock_irqsave(&udc->lock, flags);
  960. ret = __xudc_ep0_queue(ep0, req);
  961. spin_unlock_irqrestore(&udc->lock, flags);
  962. return ret;
  963. }
  964. /**
  965. * xudc_ep_queue - Adds the request to endpoint queue.
  966. * @_ep: pointer to the usb endpoint structure.
  967. * @_req: pointer to the usb request structure.
  968. * @gfp_flags: Flags related to the request call.
  969. *
  970. * Return: 0 for success and error value on failure
  971. */
  972. static int xudc_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  973. gfp_t gfp_flags)
  974. {
  975. struct xusb_req *req = to_xusb_req(_req);
  976. struct xusb_ep *ep = to_xusb_ep(_ep);
  977. struct xusb_udc *udc = ep->udc;
  978. int ret;
  979. unsigned long flags;
  980. if (!ep->desc) {
  981. dev_dbg(udc->dev, "%s: queuing request to disabled %s\n",
  982. __func__, ep->name);
  983. return -ESHUTDOWN;
  984. }
  985. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  986. dev_dbg(udc->dev, "%s, bogus device state\n", __func__);
  987. return -EINVAL;
  988. }
  989. spin_lock_irqsave(&udc->lock, flags);
  990. _req->status = -EINPROGRESS;
  991. _req->actual = 0;
  992. if (udc->dma_enabled) {
  993. ret = usb_gadget_map_request(&udc->gadget, &req->usb_req,
  994. ep->is_in);
  995. if (ret) {
  996. dev_dbg(udc->dev, "gadget_map failed ep%d\n",
  997. ep->epnumber);
  998. spin_unlock_irqrestore(&udc->lock, flags);
  999. return -EAGAIN;
  1000. }
  1001. }
  1002. if (list_empty(&ep->queue)) {
  1003. if (ep->is_in) {
  1004. dev_dbg(udc->dev, "xudc_write_fifo from ep_queue\n");
  1005. if (!xudc_write_fifo(ep, req))
  1006. req = NULL;
  1007. } else {
  1008. dev_dbg(udc->dev, "xudc_read_fifo from ep_queue\n");
  1009. if (!xudc_read_fifo(ep, req))
  1010. req = NULL;
  1011. }
  1012. }
  1013. if (req != NULL)
  1014. list_add_tail(&req->queue, &ep->queue);
  1015. spin_unlock_irqrestore(&udc->lock, flags);
  1016. return 0;
  1017. }
  1018. /**
  1019. * xudc_ep_dequeue - Removes the request from the queue.
  1020. * @_ep: pointer to the usb device endpoint structure.
  1021. * @_req: pointer to the usb request structure.
  1022. *
  1023. * Return: 0 for success and error value on failure
  1024. */
  1025. static int xudc_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  1026. {
  1027. struct xusb_ep *ep = to_xusb_ep(_ep);
  1028. struct xusb_req *req = NULL;
  1029. struct xusb_req *iter;
  1030. struct xusb_udc *udc = ep->udc;
  1031. unsigned long flags;
  1032. spin_lock_irqsave(&udc->lock, flags);
  1033. /* Make sure it's actually queued on this endpoint */
  1034. list_for_each_entry(iter, &ep->queue, queue) {
  1035. if (&iter->usb_req != _req)
  1036. continue;
  1037. req = iter;
  1038. break;
  1039. }
  1040. if (!req) {
  1041. spin_unlock_irqrestore(&udc->lock, flags);
  1042. return -EINVAL;
  1043. }
  1044. xudc_done(ep, req, -ECONNRESET);
  1045. spin_unlock_irqrestore(&udc->lock, flags);
  1046. return 0;
  1047. }
  1048. /**
  1049. * xudc_ep0_enable - Enables the given endpoint.
  1050. * @ep: pointer to the usb endpoint structure.
  1051. * @desc: pointer to usb endpoint descriptor.
  1052. *
  1053. * Return: error always.
  1054. *
  1055. * endpoint 0 enable should not be called by gadget layer.
  1056. */
  1057. static int xudc_ep0_enable(struct usb_ep *ep,
  1058. const struct usb_endpoint_descriptor *desc)
  1059. {
  1060. return -EINVAL;
  1061. }
  1062. /**
  1063. * xudc_ep0_disable - Disables the given endpoint.
  1064. * @ep: pointer to the usb endpoint structure.
  1065. *
  1066. * Return: error always.
  1067. *
  1068. * endpoint 0 disable should not be called by gadget layer.
  1069. */
  1070. static int xudc_ep0_disable(struct usb_ep *ep)
  1071. {
  1072. return -EINVAL;
  1073. }
  1074. static const struct usb_ep_ops xusb_ep0_ops = {
  1075. .enable = xudc_ep0_enable,
  1076. .disable = xudc_ep0_disable,
  1077. .alloc_request = xudc_ep_alloc_request,
  1078. .free_request = xudc_free_request,
  1079. .queue = xudc_ep0_queue,
  1080. .dequeue = xudc_ep_dequeue,
  1081. .set_halt = xudc_ep_set_halt,
  1082. };
  1083. static const struct usb_ep_ops xusb_ep_ops = {
  1084. .enable = xudc_ep_enable,
  1085. .disable = xudc_ep_disable,
  1086. .alloc_request = xudc_ep_alloc_request,
  1087. .free_request = xudc_free_request,
  1088. .queue = xudc_ep_queue,
  1089. .dequeue = xudc_ep_dequeue,
  1090. .set_halt = xudc_ep_set_halt,
  1091. };
  1092. /**
  1093. * xudc_get_frame - Reads the current usb frame number.
  1094. * @gadget: pointer to the usb gadget structure.
  1095. *
  1096. * Return: current frame number for success and error value on failure.
  1097. */
  1098. static int xudc_get_frame(struct usb_gadget *gadget)
  1099. {
  1100. struct xusb_udc *udc;
  1101. int frame;
  1102. if (!gadget)
  1103. return -ENODEV;
  1104. udc = to_udc(gadget);
  1105. frame = udc->read_fn(udc->addr + XUSB_FRAMENUM_OFFSET);
  1106. return frame;
  1107. }
  1108. /**
  1109. * xudc_wakeup - Send remote wakeup signal to host
  1110. * @gadget: pointer to the usb gadget structure.
  1111. *
  1112. * Return: 0 on success and error on failure
  1113. */
  1114. static int xudc_wakeup(struct usb_gadget *gadget)
  1115. {
  1116. struct xusb_udc *udc = to_udc(gadget);
  1117. u32 crtlreg;
  1118. int status = -EINVAL;
  1119. unsigned long flags;
  1120. spin_lock_irqsave(&udc->lock, flags);
  1121. /* Remote wake up not enabled by host */
  1122. if (!udc->remote_wkp)
  1123. goto done;
  1124. crtlreg = udc->read_fn(udc->addr + XUSB_CONTROL_OFFSET);
  1125. crtlreg |= XUSB_CONTROL_USB_RMTWAKE_MASK;
  1126. /* set remote wake up bit */
  1127. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1128. /*
  1129. * wait for a while and reset remote wake up bit since this bit
  1130. * is not cleared by HW after sending remote wakeup to host.
  1131. */
  1132. mdelay(2);
  1133. crtlreg &= ~XUSB_CONTROL_USB_RMTWAKE_MASK;
  1134. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1135. status = 0;
  1136. done:
  1137. spin_unlock_irqrestore(&udc->lock, flags);
  1138. return status;
  1139. }
  1140. /**
  1141. * xudc_pullup - start/stop USB traffic
  1142. * @gadget: pointer to the usb gadget structure.
  1143. * @is_on: flag to start or stop
  1144. *
  1145. * Return: 0 always
  1146. *
  1147. * This function starts/stops SIE engine of IP based on is_on.
  1148. */
  1149. static int xudc_pullup(struct usb_gadget *gadget, int is_on)
  1150. {
  1151. struct xusb_udc *udc = to_udc(gadget);
  1152. unsigned long flags;
  1153. u32 crtlreg;
  1154. spin_lock_irqsave(&udc->lock, flags);
  1155. crtlreg = udc->read_fn(udc->addr + XUSB_CONTROL_OFFSET);
  1156. if (is_on)
  1157. crtlreg |= XUSB_CONTROL_USB_READY_MASK;
  1158. else
  1159. crtlreg &= ~XUSB_CONTROL_USB_READY_MASK;
  1160. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1161. spin_unlock_irqrestore(&udc->lock, flags);
  1162. return 0;
  1163. }
  1164. /**
  1165. * xudc_eps_init - initialize endpoints.
  1166. * @udc: pointer to the usb device controller structure.
  1167. */
  1168. static void xudc_eps_init(struct xusb_udc *udc)
  1169. {
  1170. u32 ep_number;
  1171. INIT_LIST_HEAD(&udc->gadget.ep_list);
  1172. for (ep_number = 0; ep_number < XUSB_MAX_ENDPOINTS; ep_number++) {
  1173. struct xusb_ep *ep = &udc->ep[ep_number];
  1174. if (ep_number) {
  1175. list_add_tail(&ep->ep_usb.ep_list,
  1176. &udc->gadget.ep_list);
  1177. usb_ep_set_maxpacket_limit(&ep->ep_usb,
  1178. (unsigned short) ~0);
  1179. snprintf(ep->name, EPNAME_SIZE, "ep%d", ep_number);
  1180. ep->ep_usb.name = ep->name;
  1181. ep->ep_usb.ops = &xusb_ep_ops;
  1182. ep->ep_usb.caps.type_iso = true;
  1183. ep->ep_usb.caps.type_bulk = true;
  1184. ep->ep_usb.caps.type_int = true;
  1185. } else {
  1186. ep->ep_usb.name = ep0name;
  1187. usb_ep_set_maxpacket_limit(&ep->ep_usb, EP0_MAX_PACKET);
  1188. ep->ep_usb.ops = &xusb_ep0_ops;
  1189. ep->ep_usb.caps.type_control = true;
  1190. }
  1191. ep->ep_usb.caps.dir_in = true;
  1192. ep->ep_usb.caps.dir_out = true;
  1193. ep->udc = udc;
  1194. ep->epnumber = ep_number;
  1195. ep->desc = NULL;
  1196. /*
  1197. * The configuration register address offset between
  1198. * each endpoint is 0x10.
  1199. */
  1200. ep->offset = XUSB_EP0_CONFIG_OFFSET + (ep_number * 0x10);
  1201. ep->is_in = 0;
  1202. ep->is_iso = 0;
  1203. ep->maxpacket = 0;
  1204. xudc_epconfig(ep, udc);
  1205. /* Initialize one queue per endpoint */
  1206. INIT_LIST_HEAD(&ep->queue);
  1207. }
  1208. }
  1209. /**
  1210. * xudc_stop_activity - Stops any further activity on the device.
  1211. * @udc: pointer to the usb device controller structure.
  1212. */
  1213. static void xudc_stop_activity(struct xusb_udc *udc)
  1214. {
  1215. int i;
  1216. struct xusb_ep *ep;
  1217. for (i = 0; i < XUSB_MAX_ENDPOINTS; i++) {
  1218. ep = &udc->ep[i];
  1219. xudc_nuke(ep, -ESHUTDOWN);
  1220. }
  1221. }
  1222. /**
  1223. * xudc_start - Starts the device.
  1224. * @gadget: pointer to the usb gadget structure
  1225. * @driver: pointer to gadget driver structure
  1226. *
  1227. * Return: zero on success and error on failure
  1228. */
  1229. static int xudc_start(struct usb_gadget *gadget,
  1230. struct usb_gadget_driver *driver)
  1231. {
  1232. struct xusb_udc *udc = to_udc(gadget);
  1233. struct xusb_ep *ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO];
  1234. const struct usb_endpoint_descriptor *desc = &config_bulk_out_desc;
  1235. unsigned long flags;
  1236. int ret = 0;
  1237. spin_lock_irqsave(&udc->lock, flags);
  1238. if (udc->driver) {
  1239. dev_err(udc->dev, "%s is already bound to %s\n",
  1240. udc->gadget.name, udc->driver->driver.name);
  1241. ret = -EBUSY;
  1242. goto err;
  1243. }
  1244. /* hook up the driver */
  1245. udc->driver = driver;
  1246. udc->gadget.speed = driver->max_speed;
  1247. /* Enable the control endpoint. */
  1248. ret = __xudc_ep_enable(ep0, desc);
  1249. /* Set device address and remote wakeup to 0 */
  1250. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1251. udc->remote_wkp = 0;
  1252. err:
  1253. spin_unlock_irqrestore(&udc->lock, flags);
  1254. return ret;
  1255. }
  1256. /**
  1257. * xudc_stop - stops the device.
  1258. * @gadget: pointer to the usb gadget structure
  1259. *
  1260. * Return: zero always
  1261. */
  1262. static int xudc_stop(struct usb_gadget *gadget)
  1263. {
  1264. struct xusb_udc *udc = to_udc(gadget);
  1265. unsigned long flags;
  1266. spin_lock_irqsave(&udc->lock, flags);
  1267. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1268. udc->driver = NULL;
  1269. /* Set device address and remote wakeup to 0 */
  1270. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1271. udc->remote_wkp = 0;
  1272. xudc_stop_activity(udc);
  1273. spin_unlock_irqrestore(&udc->lock, flags);
  1274. return 0;
  1275. }
  1276. static const struct usb_gadget_ops xusb_udc_ops = {
  1277. .get_frame = xudc_get_frame,
  1278. .wakeup = xudc_wakeup,
  1279. .pullup = xudc_pullup,
  1280. .udc_start = xudc_start,
  1281. .udc_stop = xudc_stop,
  1282. };
  1283. /**
  1284. * xudc_clear_stall_all_ep - clears stall of every endpoint.
  1285. * @udc: pointer to the udc structure.
  1286. */
  1287. static void xudc_clear_stall_all_ep(struct xusb_udc *udc)
  1288. {
  1289. struct xusb_ep *ep;
  1290. u32 epcfgreg;
  1291. int i;
  1292. for (i = 0; i < XUSB_MAX_ENDPOINTS; i++) {
  1293. ep = &udc->ep[i];
  1294. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  1295. epcfgreg &= ~XUSB_EP_CFG_STALL_MASK;
  1296. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  1297. if (ep->epnumber) {
  1298. /* Reset the toggle bit.*/
  1299. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  1300. epcfgreg &= ~XUSB_EP_CFG_DATA_TOGGLE_MASK;
  1301. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  1302. }
  1303. }
  1304. }
  1305. /**
  1306. * xudc_startup_handler - The usb device controller interrupt handler.
  1307. * @udc: pointer to the udc structure.
  1308. * @intrstatus: The mask value containing the interrupt sources.
  1309. *
  1310. * This function handles the RESET,SUSPEND,RESUME and DISCONNECT interrupts.
  1311. */
  1312. static void xudc_startup_handler(struct xusb_udc *udc, u32 intrstatus)
  1313. {
  1314. u32 intrreg;
  1315. if (intrstatus & XUSB_STATUS_RESET_MASK) {
  1316. dev_dbg(udc->dev, "Reset\n");
  1317. if (intrstatus & XUSB_STATUS_HIGH_SPEED_MASK)
  1318. udc->gadget.speed = USB_SPEED_HIGH;
  1319. else
  1320. udc->gadget.speed = USB_SPEED_FULL;
  1321. xudc_stop_activity(udc);
  1322. xudc_clear_stall_all_ep(udc);
  1323. udc->write_fn(udc->addr, XUSB_TESTMODE_OFFSET, 0);
  1324. /* Set device address and remote wakeup to 0 */
  1325. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1326. udc->remote_wkp = 0;
  1327. /* Enable the suspend, resume and disconnect */
  1328. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1329. intrreg |= XUSB_STATUS_SUSPEND_MASK | XUSB_STATUS_RESUME_MASK |
  1330. XUSB_STATUS_DISCONNECT_MASK;
  1331. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1332. }
  1333. if (intrstatus & XUSB_STATUS_SUSPEND_MASK) {
  1334. dev_dbg(udc->dev, "Suspend\n");
  1335. /* Enable the reset, resume and disconnect */
  1336. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1337. intrreg |= XUSB_STATUS_RESET_MASK | XUSB_STATUS_RESUME_MASK |
  1338. XUSB_STATUS_DISCONNECT_MASK;
  1339. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1340. udc->usb_state = USB_STATE_SUSPENDED;
  1341. if (udc->driver->suspend) {
  1342. spin_unlock(&udc->lock);
  1343. udc->driver->suspend(&udc->gadget);
  1344. spin_lock(&udc->lock);
  1345. }
  1346. }
  1347. if (intrstatus & XUSB_STATUS_RESUME_MASK) {
  1348. bool condition = (udc->usb_state != USB_STATE_SUSPENDED);
  1349. dev_WARN_ONCE(udc->dev, condition,
  1350. "Resume IRQ while not suspended\n");
  1351. dev_dbg(udc->dev, "Resume\n");
  1352. /* Enable the reset, suspend and disconnect */
  1353. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1354. intrreg |= XUSB_STATUS_RESET_MASK | XUSB_STATUS_SUSPEND_MASK |
  1355. XUSB_STATUS_DISCONNECT_MASK;
  1356. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1357. udc->usb_state = 0;
  1358. if (udc->driver->resume) {
  1359. spin_unlock(&udc->lock);
  1360. udc->driver->resume(&udc->gadget);
  1361. spin_lock(&udc->lock);
  1362. }
  1363. }
  1364. if (intrstatus & XUSB_STATUS_DISCONNECT_MASK) {
  1365. dev_dbg(udc->dev, "Disconnect\n");
  1366. /* Enable the reset, resume and suspend */
  1367. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1368. intrreg |= XUSB_STATUS_RESET_MASK | XUSB_STATUS_RESUME_MASK |
  1369. XUSB_STATUS_SUSPEND_MASK;
  1370. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1371. if (udc->driver && udc->driver->disconnect) {
  1372. spin_unlock(&udc->lock);
  1373. udc->driver->disconnect(&udc->gadget);
  1374. spin_lock(&udc->lock);
  1375. }
  1376. }
  1377. }
  1378. /**
  1379. * xudc_ep0_stall - Stall endpoint zero.
  1380. * @udc: pointer to the udc structure.
  1381. *
  1382. * This function stalls endpoint zero.
  1383. */
  1384. static void xudc_ep0_stall(struct xusb_udc *udc)
  1385. {
  1386. u32 epcfgreg;
  1387. struct xusb_ep *ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO];
  1388. epcfgreg = udc->read_fn(udc->addr + ep0->offset);
  1389. epcfgreg |= XUSB_EP_CFG_STALL_MASK;
  1390. udc->write_fn(udc->addr, ep0->offset, epcfgreg);
  1391. }
  1392. /**
  1393. * xudc_setaddress - executes SET_ADDRESS command
  1394. * @udc: pointer to the udc structure.
  1395. *
  1396. * This function executes USB SET_ADDRESS command
  1397. */
  1398. static void xudc_setaddress(struct xusb_udc *udc)
  1399. {
  1400. struct xusb_ep *ep0 = &udc->ep[0];
  1401. struct xusb_req *req = udc->req;
  1402. int ret;
  1403. req->usb_req.length = 0;
  1404. ret = __xudc_ep0_queue(ep0, req);
  1405. if (ret == 0)
  1406. return;
  1407. dev_err(udc->dev, "Can't respond to SET ADDRESS request\n");
  1408. xudc_ep0_stall(udc);
  1409. }
  1410. /**
  1411. * xudc_getstatus - executes GET_STATUS command
  1412. * @udc: pointer to the udc structure.
  1413. *
  1414. * This function executes USB GET_STATUS command
  1415. */
  1416. static void xudc_getstatus(struct xusb_udc *udc)
  1417. {
  1418. struct xusb_ep *ep0 = &udc->ep[0];
  1419. struct xusb_req *req = udc->req;
  1420. struct xusb_ep *target_ep;
  1421. u16 status = 0;
  1422. u32 epcfgreg;
  1423. int epnum;
  1424. u32 halt;
  1425. int ret;
  1426. switch (udc->setup.bRequestType & USB_RECIP_MASK) {
  1427. case USB_RECIP_DEVICE:
  1428. /* Get device status */
  1429. status = 1 << USB_DEVICE_SELF_POWERED;
  1430. if (udc->remote_wkp)
  1431. status |= (1 << USB_DEVICE_REMOTE_WAKEUP);
  1432. break;
  1433. case USB_RECIP_INTERFACE:
  1434. break;
  1435. case USB_RECIP_ENDPOINT:
  1436. epnum = le16_to_cpu(udc->setup.wIndex) & USB_ENDPOINT_NUMBER_MASK;
  1437. if (epnum >= XUSB_MAX_ENDPOINTS)
  1438. goto stall;
  1439. target_ep = &udc->ep[epnum];
  1440. epcfgreg = udc->read_fn(udc->addr + target_ep->offset);
  1441. halt = epcfgreg & XUSB_EP_CFG_STALL_MASK;
  1442. if (le16_to_cpu(udc->setup.wIndex) & USB_DIR_IN) {
  1443. if (!target_ep->is_in)
  1444. goto stall;
  1445. } else {
  1446. if (target_ep->is_in)
  1447. goto stall;
  1448. }
  1449. if (halt)
  1450. status = 1 << USB_ENDPOINT_HALT;
  1451. break;
  1452. default:
  1453. goto stall;
  1454. }
  1455. req->usb_req.length = 2;
  1456. *(__le16 *)req->usb_req.buf = cpu_to_le16(status);
  1457. ret = __xudc_ep0_queue(ep0, req);
  1458. if (ret == 0)
  1459. return;
  1460. stall:
  1461. dev_err(udc->dev, "Can't respond to getstatus request\n");
  1462. xudc_ep0_stall(udc);
  1463. }
  1464. /**
  1465. * xudc_set_clear_feature - Executes the set feature and clear feature commands.
  1466. * @udc: pointer to the usb device controller structure.
  1467. *
  1468. * Processes the SET_FEATURE and CLEAR_FEATURE commands.
  1469. */
  1470. static void xudc_set_clear_feature(struct xusb_udc *udc)
  1471. {
  1472. struct xusb_ep *ep0 = &udc->ep[0];
  1473. struct xusb_req *req = udc->req;
  1474. struct xusb_ep *target_ep;
  1475. u8 endpoint;
  1476. u8 outinbit;
  1477. u32 epcfgreg;
  1478. int flag = (udc->setup.bRequest == USB_REQ_SET_FEATURE ? 1 : 0);
  1479. int ret;
  1480. switch (udc->setup.bRequestType) {
  1481. case USB_RECIP_DEVICE:
  1482. switch (le16_to_cpu(udc->setup.wValue)) {
  1483. case USB_DEVICE_TEST_MODE:
  1484. /*
  1485. * The Test Mode will be executed
  1486. * after the status phase.
  1487. */
  1488. break;
  1489. case USB_DEVICE_REMOTE_WAKEUP:
  1490. if (flag)
  1491. udc->remote_wkp = 1;
  1492. else
  1493. udc->remote_wkp = 0;
  1494. break;
  1495. default:
  1496. xudc_ep0_stall(udc);
  1497. break;
  1498. }
  1499. break;
  1500. case USB_RECIP_ENDPOINT:
  1501. if (!udc->setup.wValue) {
  1502. endpoint = le16_to_cpu(udc->setup.wIndex) &
  1503. USB_ENDPOINT_NUMBER_MASK;
  1504. if (endpoint >= XUSB_MAX_ENDPOINTS) {
  1505. xudc_ep0_stall(udc);
  1506. return;
  1507. }
  1508. target_ep = &udc->ep[endpoint];
  1509. outinbit = le16_to_cpu(udc->setup.wIndex) &
  1510. USB_ENDPOINT_DIR_MASK;
  1511. outinbit = outinbit >> 7;
  1512. /* Make sure direction matches.*/
  1513. if (outinbit != target_ep->is_in) {
  1514. xudc_ep0_stall(udc);
  1515. return;
  1516. }
  1517. epcfgreg = udc->read_fn(udc->addr + target_ep->offset);
  1518. if (!endpoint) {
  1519. /* Clear the stall.*/
  1520. epcfgreg &= ~XUSB_EP_CFG_STALL_MASK;
  1521. udc->write_fn(udc->addr,
  1522. target_ep->offset, epcfgreg);
  1523. } else {
  1524. if (flag) {
  1525. epcfgreg |= XUSB_EP_CFG_STALL_MASK;
  1526. udc->write_fn(udc->addr,
  1527. target_ep->offset,
  1528. epcfgreg);
  1529. } else {
  1530. /* Unstall the endpoint.*/
  1531. epcfgreg &= ~(XUSB_EP_CFG_STALL_MASK |
  1532. XUSB_EP_CFG_DATA_TOGGLE_MASK);
  1533. udc->write_fn(udc->addr,
  1534. target_ep->offset,
  1535. epcfgreg);
  1536. }
  1537. }
  1538. }
  1539. break;
  1540. default:
  1541. xudc_ep0_stall(udc);
  1542. return;
  1543. }
  1544. req->usb_req.length = 0;
  1545. ret = __xudc_ep0_queue(ep0, req);
  1546. if (ret == 0)
  1547. return;
  1548. dev_err(udc->dev, "Can't respond to SET/CLEAR FEATURE\n");
  1549. xudc_ep0_stall(udc);
  1550. }
  1551. /**
  1552. * xudc_handle_setup - Processes the setup packet.
  1553. * @udc: pointer to the usb device controller structure.
  1554. *
  1555. * Process setup packet and delegate to gadget layer.
  1556. */
  1557. static void xudc_handle_setup(struct xusb_udc *udc)
  1558. __must_hold(&udc->lock)
  1559. {
  1560. struct xusb_ep *ep0 = &udc->ep[0];
  1561. struct usb_ctrlrequest setup;
  1562. u32 *ep0rambase;
  1563. /* Load up the chapter 9 command buffer.*/
  1564. ep0rambase = (u32 __force *) (udc->addr + XUSB_SETUP_PKT_ADDR_OFFSET);
  1565. memcpy_toio((void __iomem *)&setup, ep0rambase, 8);
  1566. udc->setup = setup;
  1567. udc->setup.wValue = cpu_to_le16((u16 __force)setup.wValue);
  1568. udc->setup.wIndex = cpu_to_le16((u16 __force)setup.wIndex);
  1569. udc->setup.wLength = cpu_to_le16((u16 __force)setup.wLength);
  1570. /* Clear previous requests */
  1571. xudc_nuke(ep0, -ECONNRESET);
  1572. if (udc->setup.bRequestType & USB_DIR_IN) {
  1573. /* Execute the get command.*/
  1574. udc->setupseqrx = STATUS_PHASE;
  1575. udc->setupseqtx = DATA_PHASE;
  1576. } else {
  1577. /* Execute the put command.*/
  1578. udc->setupseqrx = DATA_PHASE;
  1579. udc->setupseqtx = STATUS_PHASE;
  1580. }
  1581. switch (udc->setup.bRequest) {
  1582. case USB_REQ_GET_STATUS:
  1583. /* Data+Status phase form udc */
  1584. if ((udc->setup.bRequestType &
  1585. (USB_DIR_IN | USB_TYPE_MASK)) !=
  1586. (USB_DIR_IN | USB_TYPE_STANDARD))
  1587. break;
  1588. xudc_getstatus(udc);
  1589. return;
  1590. case USB_REQ_SET_ADDRESS:
  1591. /* Status phase from udc */
  1592. if (udc->setup.bRequestType != (USB_DIR_OUT |
  1593. USB_TYPE_STANDARD | USB_RECIP_DEVICE))
  1594. break;
  1595. xudc_setaddress(udc);
  1596. return;
  1597. case USB_REQ_CLEAR_FEATURE:
  1598. case USB_REQ_SET_FEATURE:
  1599. /* Requests with no data phase, status phase from udc */
  1600. if ((udc->setup.bRequestType & USB_TYPE_MASK)
  1601. != USB_TYPE_STANDARD)
  1602. break;
  1603. xudc_set_clear_feature(udc);
  1604. return;
  1605. default:
  1606. break;
  1607. }
  1608. spin_unlock(&udc->lock);
  1609. if (udc->driver->setup(&udc->gadget, &setup) < 0)
  1610. xudc_ep0_stall(udc);
  1611. spin_lock(&udc->lock);
  1612. }
  1613. /**
  1614. * xudc_ep0_out - Processes the endpoint 0 OUT token.
  1615. * @udc: pointer to the usb device controller structure.
  1616. */
  1617. static void xudc_ep0_out(struct xusb_udc *udc)
  1618. {
  1619. struct xusb_ep *ep0 = &udc->ep[0];
  1620. struct xusb_req *req;
  1621. u8 *ep0rambase;
  1622. unsigned int bytes_to_rx;
  1623. void *buffer;
  1624. req = list_first_entry(&ep0->queue, struct xusb_req, queue);
  1625. switch (udc->setupseqrx) {
  1626. case STATUS_PHASE:
  1627. /*
  1628. * This resets both state machines for the next
  1629. * Setup packet.
  1630. */
  1631. udc->setupseqrx = SETUP_PHASE;
  1632. udc->setupseqtx = SETUP_PHASE;
  1633. req->usb_req.actual = req->usb_req.length;
  1634. xudc_done(ep0, req, 0);
  1635. break;
  1636. case DATA_PHASE:
  1637. bytes_to_rx = udc->read_fn(udc->addr +
  1638. XUSB_EP_BUF0COUNT_OFFSET);
  1639. /* Copy the data to be received from the DPRAM. */
  1640. ep0rambase = (u8 __force *) (udc->addr +
  1641. (ep0->rambase << 2));
  1642. buffer = req->usb_req.buf + req->usb_req.actual;
  1643. req->usb_req.actual = req->usb_req.actual + bytes_to_rx;
  1644. memcpy_toio((void __iomem *)buffer, ep0rambase, bytes_to_rx);
  1645. if (req->usb_req.length == req->usb_req.actual) {
  1646. /* Data transfer completed get ready for Status stage */
  1647. xudc_wrstatus(udc);
  1648. } else {
  1649. /* Enable EP0 buffer to receive data */
  1650. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, 0);
  1651. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  1652. }
  1653. break;
  1654. default:
  1655. break;
  1656. }
  1657. }
  1658. /**
  1659. * xudc_ep0_in - Processes the endpoint 0 IN token.
  1660. * @udc: pointer to the usb device controller structure.
  1661. */
  1662. static void xudc_ep0_in(struct xusb_udc *udc)
  1663. {
  1664. struct xusb_ep *ep0 = &udc->ep[0];
  1665. struct xusb_req *req;
  1666. unsigned int bytes_to_tx;
  1667. void *buffer;
  1668. u32 epcfgreg;
  1669. u16 count = 0;
  1670. u16 length;
  1671. u8 *ep0rambase;
  1672. u8 test_mode = le16_to_cpu(udc->setup.wIndex) >> 8;
  1673. req = list_first_entry(&ep0->queue, struct xusb_req, queue);
  1674. bytes_to_tx = req->usb_req.length - req->usb_req.actual;
  1675. switch (udc->setupseqtx) {
  1676. case STATUS_PHASE:
  1677. switch (udc->setup.bRequest) {
  1678. case USB_REQ_SET_ADDRESS:
  1679. /* Set the address of the device.*/
  1680. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET,
  1681. le16_to_cpu(udc->setup.wValue));
  1682. break;
  1683. case USB_REQ_SET_FEATURE:
  1684. if (udc->setup.bRequestType ==
  1685. USB_RECIP_DEVICE) {
  1686. if (le16_to_cpu(udc->setup.wValue) ==
  1687. USB_DEVICE_TEST_MODE)
  1688. udc->write_fn(udc->addr,
  1689. XUSB_TESTMODE_OFFSET,
  1690. test_mode);
  1691. }
  1692. break;
  1693. }
  1694. req->usb_req.actual = req->usb_req.length;
  1695. xudc_done(ep0, req, 0);
  1696. break;
  1697. case DATA_PHASE:
  1698. if (!bytes_to_tx) {
  1699. /*
  1700. * We're done with data transfer, next
  1701. * will be zero length OUT with data toggle of
  1702. * 1. Setup data_toggle.
  1703. */
  1704. epcfgreg = udc->read_fn(udc->addr + ep0->offset);
  1705. epcfgreg |= XUSB_EP_CFG_DATA_TOGGLE_MASK;
  1706. udc->write_fn(udc->addr, ep0->offset, epcfgreg);
  1707. udc->setupseqtx = STATUS_PHASE;
  1708. } else {
  1709. length = count = min_t(u32, bytes_to_tx,
  1710. EP0_MAX_PACKET);
  1711. /* Copy the data to be transmitted into the DPRAM. */
  1712. ep0rambase = (u8 __force *) (udc->addr +
  1713. (ep0->rambase << 2));
  1714. buffer = req->usb_req.buf + req->usb_req.actual;
  1715. req->usb_req.actual = req->usb_req.actual + length;
  1716. memcpy_toio((void __iomem *)ep0rambase, buffer, length);
  1717. }
  1718. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, count);
  1719. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  1720. break;
  1721. default:
  1722. break;
  1723. }
  1724. }
  1725. /**
  1726. * xudc_ctrl_ep_handler - Endpoint 0 interrupt handler.
  1727. * @udc: pointer to the udc structure.
  1728. * @intrstatus: It's the mask value for the interrupt sources on endpoint 0.
  1729. *
  1730. * Processes the commands received during enumeration phase.
  1731. */
  1732. static void xudc_ctrl_ep_handler(struct xusb_udc *udc, u32 intrstatus)
  1733. {
  1734. if (intrstatus & XUSB_STATUS_SETUP_PACKET_MASK) {
  1735. xudc_handle_setup(udc);
  1736. } else {
  1737. if (intrstatus & XUSB_STATUS_FIFO_BUFF_RDY_MASK)
  1738. xudc_ep0_out(udc);
  1739. else if (intrstatus & XUSB_STATUS_FIFO_BUFF_FREE_MASK)
  1740. xudc_ep0_in(udc);
  1741. }
  1742. }
  1743. /**
  1744. * xudc_nonctrl_ep_handler - Non control endpoint interrupt handler.
  1745. * @udc: pointer to the udc structure.
  1746. * @epnum: End point number for which the interrupt is to be processed
  1747. * @intrstatus: mask value for interrupt sources of endpoints other
  1748. * than endpoint 0.
  1749. *
  1750. * Processes the buffer completion interrupts.
  1751. */
  1752. static void xudc_nonctrl_ep_handler(struct xusb_udc *udc, u8 epnum,
  1753. u32 intrstatus)
  1754. {
  1755. struct xusb_req *req;
  1756. struct xusb_ep *ep;
  1757. ep = &udc->ep[epnum];
  1758. /* Process the End point interrupts.*/
  1759. if (intrstatus & (XUSB_STATUS_EP0_BUFF1_COMP_MASK << epnum))
  1760. ep->buffer0ready = 0;
  1761. if (intrstatus & (XUSB_STATUS_EP0_BUFF2_COMP_MASK << epnum))
  1762. ep->buffer1ready = false;
  1763. if (list_empty(&ep->queue))
  1764. return;
  1765. req = list_first_entry(&ep->queue, struct xusb_req, queue);
  1766. if (ep->is_in)
  1767. xudc_write_fifo(ep, req);
  1768. else
  1769. xudc_read_fifo(ep, req);
  1770. }
  1771. /**
  1772. * xudc_irq - The main interrupt handler.
  1773. * @irq: The interrupt number.
  1774. * @_udc: pointer to the usb device controller structure.
  1775. *
  1776. * Return: IRQ_HANDLED after the interrupt is handled.
  1777. */
  1778. static irqreturn_t xudc_irq(int irq, void *_udc)
  1779. {
  1780. struct xusb_udc *udc = _udc;
  1781. u32 intrstatus;
  1782. u32 ier;
  1783. u8 index;
  1784. u32 bufintr;
  1785. unsigned long flags;
  1786. spin_lock_irqsave(&udc->lock, flags);
  1787. /*
  1788. * Event interrupts are level sensitive hence first disable
  1789. * IER, read ISR and figure out active interrupts.
  1790. */
  1791. ier = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1792. ier &= ~XUSB_STATUS_INTR_EVENT_MASK;
  1793. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  1794. /* Read the Interrupt Status Register.*/
  1795. intrstatus = udc->read_fn(udc->addr + XUSB_STATUS_OFFSET);
  1796. /* Call the handler for the event interrupt.*/
  1797. if (intrstatus & XUSB_STATUS_INTR_EVENT_MASK) {
  1798. /*
  1799. * Check if there is any action to be done for :
  1800. * - USB Reset received {XUSB_STATUS_RESET_MASK}
  1801. * - USB Suspend received {XUSB_STATUS_SUSPEND_MASK}
  1802. * - USB Resume received {XUSB_STATUS_RESUME_MASK}
  1803. * - USB Disconnect received {XUSB_STATUS_DISCONNECT_MASK}
  1804. */
  1805. xudc_startup_handler(udc, intrstatus);
  1806. }
  1807. /* Check the buffer completion interrupts */
  1808. if (intrstatus & XUSB_STATUS_INTR_BUFF_COMP_ALL_MASK) {
  1809. /* Enable Reset, Suspend, Resume and Disconnect */
  1810. ier = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1811. ier |= XUSB_STATUS_INTR_EVENT_MASK;
  1812. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  1813. if (intrstatus & XUSB_STATUS_EP0_BUFF1_COMP_MASK)
  1814. xudc_ctrl_ep_handler(udc, intrstatus);
  1815. for (index = 1; index < 8; index++) {
  1816. bufintr = ((intrstatus &
  1817. (XUSB_STATUS_EP1_BUFF1_COMP_MASK <<
  1818. (index - 1))) || (intrstatus &
  1819. (XUSB_STATUS_EP1_BUFF2_COMP_MASK <<
  1820. (index - 1))));
  1821. if (bufintr) {
  1822. xudc_nonctrl_ep_handler(udc, index,
  1823. intrstatus);
  1824. }
  1825. }
  1826. }
  1827. spin_unlock_irqrestore(&udc->lock, flags);
  1828. return IRQ_HANDLED;
  1829. }
  1830. /**
  1831. * xudc_probe - The device probe function for driver initialization.
  1832. * @pdev: pointer to the platform device structure.
  1833. *
  1834. * Return: 0 for success and error value on failure
  1835. */
  1836. static int xudc_probe(struct platform_device *pdev)
  1837. {
  1838. struct device_node *np = pdev->dev.of_node;
  1839. struct resource *res;
  1840. struct xusb_udc *udc;
  1841. int irq;
  1842. int ret;
  1843. u32 ier;
  1844. u8 *buff;
  1845. udc = devm_kzalloc(&pdev->dev, sizeof(*udc), GFP_KERNEL);
  1846. if (!udc)
  1847. return -ENOMEM;
  1848. /* Create a dummy request for GET_STATUS, SET_ADDRESS */
  1849. udc->req = devm_kzalloc(&pdev->dev, sizeof(struct xusb_req),
  1850. GFP_KERNEL);
  1851. if (!udc->req)
  1852. return -ENOMEM;
  1853. buff = devm_kzalloc(&pdev->dev, STATUSBUFF_SIZE, GFP_KERNEL);
  1854. if (!buff)
  1855. return -ENOMEM;
  1856. udc->req->usb_req.buf = buff;
  1857. /* Map the registers */
  1858. udc->addr = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  1859. if (IS_ERR(udc->addr))
  1860. return PTR_ERR(udc->addr);
  1861. irq = platform_get_irq(pdev, 0);
  1862. if (irq < 0)
  1863. return irq;
  1864. ret = devm_request_irq(&pdev->dev, irq, xudc_irq, 0,
  1865. dev_name(&pdev->dev), udc);
  1866. if (ret < 0) {
  1867. dev_dbg(&pdev->dev, "unable to request irq %d", irq);
  1868. goto fail;
  1869. }
  1870. udc->dma_enabled = of_property_read_bool(np, "xlnx,has-builtin-dma");
  1871. /* Setup gadget structure */
  1872. udc->gadget.ops = &xusb_udc_ops;
  1873. udc->gadget.max_speed = USB_SPEED_HIGH;
  1874. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1875. udc->gadget.ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO].ep_usb;
  1876. udc->gadget.name = driver_name;
  1877. udc->clk = devm_clk_get(&pdev->dev, "s_axi_aclk");
  1878. if (IS_ERR(udc->clk)) {
  1879. if (PTR_ERR(udc->clk) != -ENOENT) {
  1880. ret = PTR_ERR(udc->clk);
  1881. goto fail;
  1882. }
  1883. /*
  1884. * Clock framework support is optional, continue on,
  1885. * anyways if we don't find a matching clock
  1886. */
  1887. dev_warn(&pdev->dev, "s_axi_aclk clock property is not found\n");
  1888. udc->clk = NULL;
  1889. }
  1890. ret = clk_prepare_enable(udc->clk);
  1891. if (ret) {
  1892. dev_err(&pdev->dev, "Unable to enable clock.\n");
  1893. return ret;
  1894. }
  1895. spin_lock_init(&udc->lock);
  1896. /* Check for IP endianness */
  1897. udc->write_fn = xudc_write32_be;
  1898. udc->read_fn = xudc_read32_be;
  1899. udc->write_fn(udc->addr, XUSB_TESTMODE_OFFSET, USB_TEST_J);
  1900. if ((udc->read_fn(udc->addr + XUSB_TESTMODE_OFFSET))
  1901. != USB_TEST_J) {
  1902. udc->write_fn = xudc_write32;
  1903. udc->read_fn = xudc_read32;
  1904. }
  1905. udc->write_fn(udc->addr, XUSB_TESTMODE_OFFSET, 0);
  1906. xudc_eps_init(udc);
  1907. /* Set device address to 0.*/
  1908. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1909. ret = usb_add_gadget_udc(&pdev->dev, &udc->gadget);
  1910. if (ret)
  1911. goto err_disable_unprepare_clk;
  1912. udc->dev = &udc->gadget.dev;
  1913. /* Enable the interrupts.*/
  1914. ier = XUSB_STATUS_GLOBAL_INTR_MASK | XUSB_STATUS_INTR_EVENT_MASK |
  1915. XUSB_STATUS_FIFO_BUFF_RDY_MASK | XUSB_STATUS_FIFO_BUFF_FREE_MASK |
  1916. XUSB_STATUS_SETUP_PACKET_MASK |
  1917. XUSB_STATUS_INTR_BUFF_COMP_ALL_MASK;
  1918. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  1919. platform_set_drvdata(pdev, udc);
  1920. dev_vdbg(&pdev->dev, "%s at 0x%08X mapped to %p %s\n",
  1921. driver_name, (u32)res->start, udc->addr,
  1922. udc->dma_enabled ? "with DMA" : "without DMA");
  1923. return 0;
  1924. err_disable_unprepare_clk:
  1925. clk_disable_unprepare(udc->clk);
  1926. fail:
  1927. dev_err(&pdev->dev, "probe failed, %d\n", ret);
  1928. return ret;
  1929. }
  1930. /**
  1931. * xudc_remove - Releases the resources allocated during the initialization.
  1932. * @pdev: pointer to the platform device structure.
  1933. *
  1934. * Return: 0 always
  1935. */
  1936. static void xudc_remove(struct platform_device *pdev)
  1937. {
  1938. struct xusb_udc *udc = platform_get_drvdata(pdev);
  1939. usb_del_gadget_udc(&udc->gadget);
  1940. clk_disable_unprepare(udc->clk);
  1941. }
  1942. #ifdef CONFIG_PM_SLEEP
  1943. static int xudc_suspend(struct device *dev)
  1944. {
  1945. struct xusb_udc *udc;
  1946. u32 crtlreg;
  1947. unsigned long flags;
  1948. udc = dev_get_drvdata(dev);
  1949. spin_lock_irqsave(&udc->lock, flags);
  1950. crtlreg = udc->read_fn(udc->addr + XUSB_CONTROL_OFFSET);
  1951. crtlreg &= ~XUSB_CONTROL_USB_READY_MASK;
  1952. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1953. spin_unlock_irqrestore(&udc->lock, flags);
  1954. if (udc->driver && udc->driver->suspend)
  1955. udc->driver->suspend(&udc->gadget);
  1956. clk_disable(udc->clk);
  1957. return 0;
  1958. }
  1959. static int xudc_resume(struct device *dev)
  1960. {
  1961. struct xusb_udc *udc;
  1962. u32 crtlreg;
  1963. unsigned long flags;
  1964. int ret;
  1965. udc = dev_get_drvdata(dev);
  1966. ret = clk_enable(udc->clk);
  1967. if (ret < 0)
  1968. return ret;
  1969. spin_lock_irqsave(&udc->lock, flags);
  1970. crtlreg = udc->read_fn(udc->addr + XUSB_CONTROL_OFFSET);
  1971. crtlreg |= XUSB_CONTROL_USB_READY_MASK;
  1972. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1973. spin_unlock_irqrestore(&udc->lock, flags);
  1974. return 0;
  1975. }
  1976. #endif /* CONFIG_PM_SLEEP */
  1977. static const struct dev_pm_ops xudc_pm_ops = {
  1978. SET_SYSTEM_SLEEP_PM_OPS(xudc_suspend, xudc_resume)
  1979. };
  1980. /* Match table for of_platform binding */
  1981. static const struct of_device_id usb_of_match[] = {
  1982. { .compatible = "xlnx,usb2-device-4.00.a", },
  1983. { /* end of list */ },
  1984. };
  1985. MODULE_DEVICE_TABLE(of, usb_of_match);
  1986. static struct platform_driver xudc_driver = {
  1987. .driver = {
  1988. .name = driver_name,
  1989. .of_match_table = usb_of_match,
  1990. .pm = &xudc_pm_ops,
  1991. },
  1992. .probe = xudc_probe,
  1993. .remove_new = xudc_remove,
  1994. };
  1995. module_platform_driver(xudc_driver);
  1996. MODULE_DESCRIPTION("Xilinx udc driver");
  1997. MODULE_AUTHOR("Xilinx, Inc");
  1998. MODULE_LICENSE("GPL");