ehci.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (c) 2001-2002 by David Brownell
  4. */
  5. #ifndef __LINUX_EHCI_HCD_H
  6. #define __LINUX_EHCI_HCD_H
  7. /* definitions used for the EHCI driver */
  8. /*
  9. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  10. * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
  11. * the host controller implementation.
  12. *
  13. * To facilitate the strongest possible byte-order checking from "sparse"
  14. * and so on, we use __leXX unless that's not practical.
  15. */
  16. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  17. typedef __u32 __bitwise __hc32;
  18. typedef __u16 __bitwise __hc16;
  19. #else
  20. #define __hc32 __le32
  21. #define __hc16 __le16
  22. #endif
  23. /* statistics can be kept for tuning/monitoring */
  24. #ifdef CONFIG_DYNAMIC_DEBUG
  25. #define EHCI_STATS
  26. #endif
  27. struct ehci_stats {
  28. /* irq usage */
  29. unsigned long normal;
  30. unsigned long error;
  31. unsigned long iaa;
  32. unsigned long lost_iaa;
  33. /* termination of urbs from core */
  34. unsigned long complete;
  35. unsigned long unlink;
  36. };
  37. /*
  38. * Scheduling and budgeting information for periodic transfers, for both
  39. * high-speed devices and full/low-speed devices lying behind a TT.
  40. */
  41. struct ehci_per_sched {
  42. struct usb_device *udev; /* access to the TT */
  43. struct usb_host_endpoint *ep;
  44. struct list_head ps_list; /* node on ehci_tt's ps_list */
  45. u16 tt_usecs; /* time on the FS/LS bus */
  46. u16 cs_mask; /* C-mask and S-mask bytes */
  47. u16 period; /* actual period in frames */
  48. u16 phase; /* actual phase, frame part */
  49. u8 bw_phase; /* same, for bandwidth
  50. reservation */
  51. u8 phase_uf; /* uframe part of the phase */
  52. u8 usecs, c_usecs; /* times on the HS bus */
  53. u8 bw_uperiod; /* period in microframes, for
  54. bandwidth reservation */
  55. u8 bw_period; /* same, in frames */
  56. };
  57. #define NO_FRAME 29999 /* frame not assigned yet */
  58. /* ehci_hcd->lock guards shared data against other CPUs:
  59. * ehci_hcd: async, unlink, periodic (and shadow), ...
  60. * usb_host_endpoint: hcpriv
  61. * ehci_qh: qh_next, qtd_list
  62. * ehci_qtd: qtd_list
  63. *
  64. * Also, hold this lock when talking to HC registers or
  65. * when updating hw_* fields in shared qh/qtd/... structures.
  66. */
  67. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  68. /*
  69. * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
  70. * controller may be doing DMA. Lower values mean there's no DMA.
  71. */
  72. enum ehci_rh_state {
  73. EHCI_RH_HALTED,
  74. EHCI_RH_SUSPENDED,
  75. EHCI_RH_RUNNING,
  76. EHCI_RH_STOPPING
  77. };
  78. /*
  79. * Timer events, ordered by increasing delay length.
  80. * Always update event_delays_ns[] and event_handlers[] (defined in
  81. * ehci-timer.c) in parallel with this list.
  82. */
  83. enum ehci_hrtimer_event {
  84. EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */
  85. EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
  86. EHCI_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
  87. EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
  88. EHCI_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
  89. EHCI_HRTIMER_ACTIVE_UNLINK, /* Wait while unlinking an active QH */
  90. EHCI_HRTIMER_START_UNLINK_INTR, /* Unlink empty interrupt QHs */
  91. EHCI_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
  92. EHCI_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
  93. EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
  94. EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
  95. EHCI_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
  96. EHCI_HRTIMER_NUM_EVENTS /* Must come last */
  97. };
  98. #define EHCI_HRTIMER_NO_EVENT 99
  99. struct ehci_hcd { /* one per controller */
  100. /* timing support */
  101. enum ehci_hrtimer_event next_hrtimer_event;
  102. unsigned enabled_hrtimer_events;
  103. ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
  104. struct hrtimer hrtimer;
  105. int PSS_poll_count;
  106. int ASS_poll_count;
  107. int died_poll_count;
  108. /* glue to PCI and HCD framework */
  109. struct ehci_caps __iomem *caps;
  110. struct ehci_regs __iomem *regs;
  111. struct ehci_dbg_port __iomem *debug;
  112. __u32 hcs_params; /* cached register copy */
  113. spinlock_t lock;
  114. enum ehci_rh_state rh_state;
  115. /* general schedule support */
  116. bool scanning:1;
  117. bool need_rescan:1;
  118. bool intr_unlinking:1;
  119. bool iaa_in_progress:1;
  120. bool async_unlinking:1;
  121. bool shutdown:1;
  122. struct ehci_qh *qh_scan_next;
  123. /* async schedule support */
  124. struct ehci_qh *async;
  125. struct ehci_qh *dummy; /* For AMD quirk use */
  126. struct list_head async_unlink;
  127. struct list_head async_idle;
  128. unsigned async_unlink_cycle;
  129. unsigned async_count; /* async activity count */
  130. __hc32 old_current; /* Test for QH becoming */
  131. __hc32 old_token; /* inactive during unlink */
  132. /* periodic schedule support */
  133. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  134. unsigned periodic_size;
  135. __hc32 *periodic; /* hw periodic table */
  136. dma_addr_t periodic_dma;
  137. struct list_head intr_qh_list;
  138. unsigned i_thresh; /* uframes HC might cache */
  139. union ehci_shadow *pshadow; /* mirror hw periodic table */
  140. struct list_head intr_unlink_wait;
  141. struct list_head intr_unlink;
  142. unsigned intr_unlink_wait_cycle;
  143. unsigned intr_unlink_cycle;
  144. unsigned now_frame; /* frame from HC hardware */
  145. unsigned last_iso_frame; /* last frame scanned for iso */
  146. unsigned intr_count; /* intr activity count */
  147. unsigned isoc_count; /* isoc activity count */
  148. unsigned periodic_count; /* periodic activity count */
  149. unsigned uframe_periodic_max; /* max periodic time per uframe */
  150. /* list of itds & sitds completed while now_frame was still active */
  151. struct list_head cached_itd_list;
  152. struct ehci_itd *last_itd_to_free;
  153. struct list_head cached_sitd_list;
  154. struct ehci_sitd *last_sitd_to_free;
  155. /* per root hub port */
  156. unsigned long reset_done[EHCI_MAX_ROOT_PORTS];
  157. /* bit vectors (one bit per port) */
  158. unsigned long bus_suspended; /* which ports were
  159. already suspended at the start of a bus suspend */
  160. unsigned long companion_ports; /* which ports are
  161. dedicated to the companion controller */
  162. unsigned long owned_ports; /* which ports are
  163. owned by the companion during a bus suspend */
  164. unsigned long port_c_suspend; /* which ports have
  165. the change-suspend feature turned on */
  166. unsigned long suspended_ports; /* which ports are
  167. suspended */
  168. unsigned long resuming_ports; /* which ports have
  169. started to resume */
  170. /* per-HC memory pools (could be per-bus, but ...) */
  171. struct dma_pool *qh_pool; /* qh per active urb */
  172. struct dma_pool *qtd_pool; /* one or more per qh */
  173. struct dma_pool *itd_pool; /* itd per iso urb */
  174. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  175. unsigned random_frame;
  176. unsigned long next_statechange;
  177. ktime_t last_periodic_enable;
  178. u32 command;
  179. /* SILICON QUIRKS */
  180. unsigned no_selective_suspend:1;
  181. unsigned has_fsl_port_bug:1; /* FreeScale */
  182. unsigned has_fsl_hs_errata:1; /* Freescale HS quirk */
  183. unsigned has_fsl_susp_errata:1; /* NXP SUSP quirk */
  184. unsigned has_ci_pec_bug:1; /* ChipIdea PEC bug */
  185. unsigned big_endian_mmio:1;
  186. unsigned big_endian_desc:1;
  187. unsigned big_endian_capbase:1;
  188. unsigned has_amcc_usb23:1;
  189. unsigned need_io_watchdog:1;
  190. unsigned amd_pll_fix:1;
  191. unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
  192. unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
  193. unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
  194. unsigned need_oc_pp_cycle:1; /* MPC834X port power */
  195. unsigned imx28_write_fix:1; /* For Freescale i.MX28 */
  196. unsigned spurious_oc:1;
  197. unsigned is_aspeed:1;
  198. unsigned zx_wakeup_clear_needed:1;
  199. /* required for usb32 quirk */
  200. #define OHCI_CTRL_HCFS (3 << 6)
  201. #define OHCI_USB_OPER (2 << 6)
  202. #define OHCI_USB_SUSPEND (3 << 6)
  203. #define OHCI_HCCTRL_OFFSET 0x4
  204. #define OHCI_HCCTRL_LEN 0x4
  205. __hc32 *ohci_hcctrl_reg;
  206. unsigned has_hostpc:1;
  207. unsigned has_tdi_phy_lpm:1;
  208. unsigned has_ppcd:1; /* support per-port change bits */
  209. u8 sbrn; /* packed release number */
  210. /* irq statistics */
  211. #ifdef EHCI_STATS
  212. struct ehci_stats stats;
  213. # define INCR(x) ((x)++)
  214. #else
  215. # define INCR(x) do {} while (0)
  216. #endif
  217. /* debug files */
  218. #ifdef CONFIG_DYNAMIC_DEBUG
  219. struct dentry *debug_dir;
  220. #endif
  221. /* bandwidth usage */
  222. #define EHCI_BANDWIDTH_SIZE 64
  223. #define EHCI_BANDWIDTH_FRAMES (EHCI_BANDWIDTH_SIZE >> 3)
  224. u8 bandwidth[EHCI_BANDWIDTH_SIZE];
  225. /* us allocated per uframe */
  226. u8 tt_budget[EHCI_BANDWIDTH_SIZE];
  227. /* us budgeted per uframe */
  228. struct list_head tt_list;
  229. /* platform-specific data -- must come last */
  230. unsigned long priv[] __aligned(sizeof(s64));
  231. };
  232. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  233. static inline struct ehci_hcd *hcd_to_ehci(struct usb_hcd *hcd)
  234. {
  235. return (struct ehci_hcd *) (hcd->hcd_priv);
  236. }
  237. static inline struct usb_hcd *ehci_to_hcd(struct ehci_hcd *ehci)
  238. {
  239. return container_of((void *) ehci, struct usb_hcd, hcd_priv);
  240. }
  241. /*-------------------------------------------------------------------------*/
  242. #include <linux/usb/ehci_def.h>
  243. /*-------------------------------------------------------------------------*/
  244. #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
  245. /*
  246. * EHCI Specification 0.95 Section 3.5
  247. * QTD: describe data transfer components (buffer, direction, ...)
  248. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  249. *
  250. * These are associated only with "QH" (Queue Head) structures,
  251. * used with control, bulk, and interrupt transfers.
  252. */
  253. struct ehci_qtd {
  254. /* first part defined by EHCI spec */
  255. __hc32 hw_next; /* see EHCI 3.5.1 */
  256. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  257. __hc32 hw_token; /* see EHCI 3.5.3 */
  258. #define QTD_TOGGLE (1 << 31) /* data toggle */
  259. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  260. #define QTD_IOC (1 << 15) /* interrupt on complete */
  261. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  262. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  263. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  264. #define QTD_STS_HALT (1 << 6) /* halted on error */
  265. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  266. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  267. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  268. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  269. #define QTD_STS_STS (1 << 1) /* split transaction state */
  270. #define QTD_STS_PING (1 << 0) /* issue PING? */
  271. #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
  272. #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
  273. #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
  274. __hc32 hw_buf[5]; /* see EHCI 3.5.4 */
  275. __hc32 hw_buf_hi[5]; /* Appendix B */
  276. /* the rest is HCD-private */
  277. dma_addr_t qtd_dma; /* qtd address */
  278. struct list_head qtd_list; /* sw qtd list */
  279. struct urb *urb; /* qtd's urb */
  280. size_t length; /* length of buffer */
  281. } __aligned(32);
  282. /* PID Codes that are used here, from EHCI specification, Table 3-16. */
  283. #define PID_CODE_OUT 0
  284. #define PID_CODE_IN 1
  285. #define PID_CODE_SETUP 2
  286. /* mask NakCnt+T in qh->hw_alt_next */
  287. #define QTD_MASK(ehci) cpu_to_hc32(ehci, ~0x1f)
  288. #define IS_SHORT_READ(token) (QTD_LENGTH(token) != 0 && \
  289. QTD_PID(token) == PID_CODE_IN)
  290. /*-------------------------------------------------------------------------*/
  291. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  292. #define Q_NEXT_TYPE(ehci, dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
  293. /*
  294. * Now the following defines are not converted using the
  295. * cpu_to_le32() macro anymore, since we have to support
  296. * "dynamic" switching between be and le support, so that the driver
  297. * can be used on one system with SoC EHCI controller using big-endian
  298. * descriptors as well as a normal little-endian PCI EHCI controller.
  299. */
  300. /* values for that type tag */
  301. #define Q_TYPE_ITD (0 << 1)
  302. #define Q_TYPE_QH (1 << 1)
  303. #define Q_TYPE_SITD (2 << 1)
  304. #define Q_TYPE_FSTN (3 << 1)
  305. /* next async queue entry, or pointer to interrupt/periodic QH */
  306. #define QH_NEXT(ehci, dma) \
  307. (cpu_to_hc32(ehci, (((u32) dma) & ~0x01f) | Q_TYPE_QH))
  308. /* for periodic/async schedules and qtd lists, mark end of list */
  309. #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
  310. /*
  311. * Entries in periodic shadow table are pointers to one of four kinds
  312. * of data structure. That's dictated by the hardware; a type tag is
  313. * encoded in the low bits of the hardware's periodic schedule. Use
  314. * Q_NEXT_TYPE to get the tag.
  315. *
  316. * For entries in the async schedule, the type tag always says "qh".
  317. */
  318. union ehci_shadow {
  319. struct ehci_qh *qh; /* Q_TYPE_QH */
  320. struct ehci_itd *itd; /* Q_TYPE_ITD */
  321. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  322. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  323. __hc32 *hw_next; /* (all types) */
  324. void *ptr;
  325. };
  326. /*-------------------------------------------------------------------------*/
  327. /*
  328. * EHCI Specification 0.95 Section 3.6
  329. * QH: describes control/bulk/interrupt endpoints
  330. * See Fig 3-7 "Queue Head Structure Layout".
  331. *
  332. * These appear in both the async and (for interrupt) periodic schedules.
  333. */
  334. /* first part defined by EHCI spec */
  335. struct ehci_qh_hw {
  336. __hc32 hw_next; /* see EHCI 3.6.1 */
  337. __hc32 hw_info1; /* see EHCI 3.6.2 */
  338. #define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
  339. #define QH_HEAD (1 << 15) /* Head of async reclamation list */
  340. #define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
  341. #define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
  342. #define QH_LOW_SPEED (1 << 12)
  343. #define QH_FULL_SPEED (0 << 12)
  344. #define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
  345. __hc32 hw_info2; /* see EHCI 3.6.2 */
  346. #define QH_SMASK 0x000000ff
  347. #define QH_CMASK 0x0000ff00
  348. #define QH_HUBADDR 0x007f0000
  349. #define QH_HUBPORT 0x3f800000
  350. #define QH_MULT 0xc0000000
  351. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  352. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  353. __hc32 hw_qtd_next;
  354. __hc32 hw_alt_next;
  355. __hc32 hw_token;
  356. __hc32 hw_buf[5];
  357. __hc32 hw_buf_hi[5];
  358. } __aligned(32);
  359. struct ehci_qh {
  360. struct ehci_qh_hw *hw; /* Must come first */
  361. /* the rest is HCD-private */
  362. dma_addr_t qh_dma; /* address of qh */
  363. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  364. struct list_head qtd_list; /* sw qtd list */
  365. struct list_head intr_node; /* list of intr QHs */
  366. struct ehci_qtd *dummy;
  367. struct list_head unlink_node;
  368. struct ehci_per_sched ps; /* scheduling info */
  369. unsigned unlink_cycle;
  370. u8 qh_state;
  371. #define QH_STATE_LINKED 1 /* HC sees this */
  372. #define QH_STATE_UNLINK 2 /* HC may still see this */
  373. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  374. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
  375. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  376. u8 xacterrs; /* XactErr retry counter */
  377. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  378. u8 unlink_reason;
  379. #define QH_UNLINK_HALTED 0x01 /* Halt flag is set */
  380. #define QH_UNLINK_SHORT_READ 0x02 /* Recover from a short read */
  381. #define QH_UNLINK_DUMMY_OVERLAY 0x04 /* QH overlayed the dummy TD */
  382. #define QH_UNLINK_SHUTDOWN 0x08 /* The HC isn't running */
  383. #define QH_UNLINK_QUEUE_EMPTY 0x10 /* Reached end of the queue */
  384. #define QH_UNLINK_REQUESTED 0x20 /* Disable, reset, or dequeue */
  385. u8 gap_uf; /* uframes split/csplit gap */
  386. unsigned is_out:1; /* bulk or intr OUT */
  387. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  388. unsigned dequeue_during_giveback:1;
  389. unsigned should_be_inactive:1;
  390. };
  391. /*-------------------------------------------------------------------------*/
  392. /* description of one iso transaction (up to 3 KB data if highspeed) */
  393. struct ehci_iso_packet {
  394. /* These will be copied to iTD when scheduling */
  395. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  396. __hc32 transaction; /* itd->hw_transaction[i] |= */
  397. u8 cross; /* buf crosses pages */
  398. /* for full speed OUT splits */
  399. u32 buf1;
  400. };
  401. /* temporary schedule data for packets from iso urbs (both speeds)
  402. * each packet is one logical usb transaction to the device (not TT),
  403. * beginning at stream->next_uframe
  404. */
  405. struct ehci_iso_sched {
  406. struct list_head td_list;
  407. unsigned span;
  408. unsigned first_packet;
  409. struct ehci_iso_packet packet[];
  410. };
  411. /*
  412. * ehci_iso_stream - groups all (s)itds for this endpoint.
  413. * acts like a qh would, if EHCI had them for ISO.
  414. */
  415. struct ehci_iso_stream {
  416. /* first field matches ehci_qh, but is NULL */
  417. struct ehci_qh_hw *hw;
  418. u8 bEndpointAddress;
  419. u8 highspeed;
  420. struct list_head td_list; /* queued itds/sitds */
  421. struct list_head free_list; /* list of unused itds/sitds */
  422. /* output of (re)scheduling */
  423. struct ehci_per_sched ps; /* scheduling info */
  424. unsigned next_uframe;
  425. __hc32 splits;
  426. /* the rest is derived from the endpoint descriptor,
  427. * including the extra info for hw_bufp[0..2]
  428. */
  429. u16 uperiod; /* period in uframes */
  430. u16 maxp;
  431. unsigned bandwidth;
  432. /* This is used to initialize iTD's hw_bufp fields */
  433. __hc32 buf0;
  434. __hc32 buf1;
  435. __hc32 buf2;
  436. /* this is used to initialize sITD's tt info */
  437. __hc32 address;
  438. };
  439. /*-------------------------------------------------------------------------*/
  440. /*
  441. * EHCI Specification 0.95 Section 3.3
  442. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  443. *
  444. * Schedule records for high speed iso xfers
  445. */
  446. struct ehci_itd {
  447. /* first part defined by EHCI spec */
  448. __hc32 hw_next; /* see EHCI 3.3.1 */
  449. __hc32 hw_transaction[8]; /* see EHCI 3.3.2 */
  450. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  451. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  452. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  453. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  454. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  455. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  456. #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
  457. __hc32 hw_bufp[7]; /* see EHCI 3.3.3 */
  458. __hc32 hw_bufp_hi[7]; /* Appendix B */
  459. /* the rest is HCD-private */
  460. dma_addr_t itd_dma; /* for this itd */
  461. union ehci_shadow itd_next; /* ptr to periodic q entry */
  462. struct urb *urb;
  463. struct ehci_iso_stream *stream; /* endpoint's queue */
  464. struct list_head itd_list; /* list of stream's itds */
  465. /* any/all hw_transactions here may be used by that urb */
  466. unsigned frame; /* where scheduled */
  467. unsigned pg;
  468. unsigned index[8]; /* in urb->iso_frame_desc */
  469. } __aligned(32);
  470. /*-------------------------------------------------------------------------*/
  471. /*
  472. * EHCI Specification 0.95 Section 3.4
  473. * siTD, aka split-transaction isochronous Transfer Descriptor
  474. * ... describe full speed iso xfers through TT in hubs
  475. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  476. */
  477. struct ehci_sitd {
  478. /* first part defined by EHCI spec */
  479. __hc32 hw_next;
  480. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  481. __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
  482. __hc32 hw_uframe; /* EHCI table 3-10 */
  483. __hc32 hw_results; /* EHCI table 3-11 */
  484. #define SITD_IOC (1 << 31) /* interrupt on completion */
  485. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  486. #define SITD_LENGTH(x) (((x) >> 16) & 0x3ff)
  487. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  488. #define SITD_STS_ERR (1 << 6) /* error from TT */
  489. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  490. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  491. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  492. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  493. #define SITD_STS_STS (1 << 1) /* split transaction state */
  494. #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
  495. __hc32 hw_buf[2]; /* EHCI table 3-12 */
  496. __hc32 hw_backpointer; /* EHCI table 3-13 */
  497. __hc32 hw_buf_hi[2]; /* Appendix B */
  498. /* the rest is HCD-private */
  499. dma_addr_t sitd_dma;
  500. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  501. struct urb *urb;
  502. struct ehci_iso_stream *stream; /* endpoint's queue */
  503. struct list_head sitd_list; /* list of stream's sitds */
  504. unsigned frame;
  505. unsigned index;
  506. } __aligned(32);
  507. /*-------------------------------------------------------------------------*/
  508. /*
  509. * EHCI Specification 0.96 Section 3.7
  510. * Periodic Frame Span Traversal Node (FSTN)
  511. *
  512. * Manages split interrupt transactions (using TT) that span frame boundaries
  513. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  514. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  515. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  516. */
  517. struct ehci_fstn {
  518. __hc32 hw_next; /* any periodic q entry */
  519. __hc32 hw_prev; /* qh or EHCI_LIST_END */
  520. /* the rest is HCD-private */
  521. dma_addr_t fstn_dma;
  522. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  523. } __aligned(32);
  524. /*-------------------------------------------------------------------------*/
  525. /*
  526. * USB-2.0 Specification Sections 11.14 and 11.18
  527. * Scheduling and budgeting split transactions using TTs
  528. *
  529. * A hub can have a single TT for all its ports, or multiple TTs (one for each
  530. * port). The bandwidth and budgeting information for the full/low-speed bus
  531. * below each TT is self-contained and independent of the other TTs or the
  532. * high-speed bus.
  533. *
  534. * "Bandwidth" refers to the number of microseconds on the FS/LS bus allocated
  535. * to an interrupt or isochronous endpoint for each frame. "Budget" refers to
  536. * the best-case estimate of the number of full-speed bytes allocated to an
  537. * endpoint for each microframe within an allocated frame.
  538. *
  539. * Removal of an endpoint invalidates a TT's budget. Instead of trying to
  540. * keep an up-to-date record, we recompute the budget when it is needed.
  541. */
  542. struct ehci_tt {
  543. u16 bandwidth[EHCI_BANDWIDTH_FRAMES];
  544. struct list_head tt_list; /* List of all ehci_tt's */
  545. struct list_head ps_list; /* Items using this TT */
  546. struct usb_tt *usb_tt;
  547. int tt_port; /* TT port number */
  548. };
  549. /*-------------------------------------------------------------------------*/
  550. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  551. #define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
  552. ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup)
  553. #define ehci_prepare_ports_for_controller_resume(ehci) \
  554. ehci_adjust_port_wakeup_flags(ehci, false, false)
  555. /*-------------------------------------------------------------------------*/
  556. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  557. /*
  558. * Some EHCI controllers have a Transaction Translator built into the
  559. * root hub. This is a non-standard feature. Each controller will need
  560. * to add code to the following inline functions, and call them as
  561. * needed (mostly in root hub code).
  562. */
  563. #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
  564. /* Returns the speed of a device attached to a port on the root hub. */
  565. static inline unsigned int
  566. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  567. {
  568. if (ehci_is_TDI(ehci)) {
  569. switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
  570. case 0:
  571. return 0;
  572. case 1:
  573. return USB_PORT_STAT_LOW_SPEED;
  574. case 2:
  575. default:
  576. return USB_PORT_STAT_HIGH_SPEED;
  577. }
  578. }
  579. return USB_PORT_STAT_HIGH_SPEED;
  580. }
  581. #else
  582. #define ehci_is_TDI(e) (0)
  583. #define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
  584. #endif
  585. /*-------------------------------------------------------------------------*/
  586. #ifdef CONFIG_PPC_83xx
  587. /* Some Freescale processors have an erratum in which the TT
  588. * port number in the queue head was 0..N-1 instead of 1..N.
  589. */
  590. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  591. #else
  592. #define ehci_has_fsl_portno_bug(e) (0)
  593. #endif
  594. #define PORTSC_FSL_PFSC 24 /* Port Force Full-Speed Connect */
  595. #if defined(CONFIG_PPC_85xx)
  596. /* Some Freescale processors have an erratum (USB A-005275) in which
  597. * incoming packets get corrupted in HS mode
  598. */
  599. #define ehci_has_fsl_hs_errata(e) ((e)->has_fsl_hs_errata)
  600. #else
  601. #define ehci_has_fsl_hs_errata(e) (0)
  602. #endif
  603. /*
  604. * Some Freescale/NXP processors have an erratum (USB A-005697)
  605. * in which we need to wait for 10ms for bus to enter suspend mode
  606. * after setting SUSP bit.
  607. */
  608. #define ehci_has_fsl_susp_errata(e) ((e)->has_fsl_susp_errata)
  609. /*
  610. * Some Freescale/NXP processors using ChipIdea IP have a bug in which
  611. * disabling the port (PE is cleared) does not cause PEC to be asserted
  612. * when frame babble is detected.
  613. */
  614. #define ehci_has_ci_pec_bug(e, portsc) \
  615. ((e)->has_ci_pec_bug && ((e)->command & CMD_PSE) \
  616. && !(portsc & PORT_PEC) && !(portsc & PORT_PE))
  617. /*
  618. * While most USB host controllers implement their registers in
  619. * little-endian format, a minority (celleb companion chip) implement
  620. * them in big endian format.
  621. *
  622. * This attempts to support either format at compile time without a
  623. * runtime penalty, or both formats with the additional overhead
  624. * of checking a flag bit.
  625. *
  626. * ehci_big_endian_capbase is a special quirk for controllers that
  627. * implement the HC capability registers as separate registers and not
  628. * as fields of a 32-bit register.
  629. */
  630. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  631. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  632. #define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
  633. #else
  634. #define ehci_big_endian_mmio(e) 0
  635. #define ehci_big_endian_capbase(e) 0
  636. #endif
  637. /*
  638. * Big-endian read/write functions are arch-specific.
  639. * Other arches can be added if/when they're needed.
  640. */
  641. #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
  642. #define readl_be(addr) __raw_readl((__force unsigned *)addr)
  643. #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
  644. #endif
  645. static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
  646. __u32 __iomem *regs)
  647. {
  648. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  649. return ehci_big_endian_mmio(ehci) ?
  650. readl_be(regs) :
  651. readl(regs);
  652. #else
  653. return readl(regs);
  654. #endif
  655. }
  656. #ifdef CONFIG_SOC_IMX28
  657. static inline void imx28_ehci_writel(const unsigned int val,
  658. volatile __u32 __iomem *addr)
  659. {
  660. __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
  661. }
  662. #else
  663. static inline void imx28_ehci_writel(const unsigned int val,
  664. volatile __u32 __iomem *addr)
  665. {
  666. }
  667. #endif
  668. static inline void ehci_writel(const struct ehci_hcd *ehci,
  669. const unsigned int val, __u32 __iomem *regs)
  670. {
  671. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  672. ehci_big_endian_mmio(ehci) ?
  673. writel_be(val, regs) :
  674. writel(val, regs);
  675. #else
  676. if (ehci->imx28_write_fix)
  677. imx28_ehci_writel(val, regs);
  678. else
  679. writel(val, regs);
  680. #endif
  681. }
  682. /*
  683. * On certain ppc-44x SoC there is a HW issue, that could only worked around with
  684. * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
  685. * Other common bits are dependent on has_amcc_usb23 quirk flag.
  686. */
  687. #ifdef CONFIG_44x
  688. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  689. {
  690. u32 hc_control;
  691. hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
  692. if (operational)
  693. hc_control |= OHCI_USB_OPER;
  694. else
  695. hc_control |= OHCI_USB_SUSPEND;
  696. writel_be(hc_control, ehci->ohci_hcctrl_reg);
  697. (void) readl_be(ehci->ohci_hcctrl_reg);
  698. }
  699. #else
  700. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  701. { }
  702. #endif
  703. /*-------------------------------------------------------------------------*/
  704. /*
  705. * The AMCC 440EPx not only implements its EHCI registers in big-endian
  706. * format, but also its DMA data structures (descriptors).
  707. *
  708. * EHCI controllers accessed through PCI work normally (little-endian
  709. * everywhere), so we won't bother supporting a BE-only mode for now.
  710. */
  711. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  712. #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
  713. /* cpu to ehci */
  714. static inline __hc32 cpu_to_hc32(const struct ehci_hcd *ehci, const u32 x)
  715. {
  716. return ehci_big_endian_desc(ehci)
  717. ? (__force __hc32)cpu_to_be32(x)
  718. : (__force __hc32)cpu_to_le32(x);
  719. }
  720. /* ehci to cpu */
  721. static inline u32 hc32_to_cpu(const struct ehci_hcd *ehci, const __hc32 x)
  722. {
  723. return ehci_big_endian_desc(ehci)
  724. ? be32_to_cpu((__force __be32)x)
  725. : le32_to_cpu((__force __le32)x);
  726. }
  727. static inline u32 hc32_to_cpup(const struct ehci_hcd *ehci, const __hc32 *x)
  728. {
  729. return ehci_big_endian_desc(ehci)
  730. ? be32_to_cpup((__force __be32 *)x)
  731. : le32_to_cpup((__force __le32 *)x);
  732. }
  733. #else
  734. /* cpu to ehci */
  735. static inline __hc32 cpu_to_hc32(const struct ehci_hcd *ehci, const u32 x)
  736. {
  737. return cpu_to_le32(x);
  738. }
  739. /* ehci to cpu */
  740. static inline u32 hc32_to_cpu(const struct ehci_hcd *ehci, const __hc32 x)
  741. {
  742. return le32_to_cpu(x);
  743. }
  744. static inline u32 hc32_to_cpup(const struct ehci_hcd *ehci, const __hc32 *x)
  745. {
  746. return le32_to_cpup(x);
  747. }
  748. #endif
  749. /*-------------------------------------------------------------------------*/
  750. #define ehci_dbg(ehci, fmt, args...) \
  751. dev_dbg(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
  752. #define ehci_err(ehci, fmt, args...) \
  753. dev_err(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
  754. #define ehci_info(ehci, fmt, args...) \
  755. dev_info(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
  756. #define ehci_warn(ehci, fmt, args...) \
  757. dev_warn(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
  758. /*-------------------------------------------------------------------------*/
  759. /* Declarations of things exported for use by ehci platform drivers */
  760. struct ehci_driver_overrides {
  761. size_t extra_priv_size;
  762. int (*reset)(struct usb_hcd *hcd);
  763. int (*port_power)(struct usb_hcd *hcd,
  764. int portnum, bool enable);
  765. };
  766. extern void ehci_init_driver(struct hc_driver *drv,
  767. const struct ehci_driver_overrides *over);
  768. extern int ehci_setup(struct usb_hcd *hcd);
  769. extern int ehci_handshake(struct ehci_hcd *ehci, void __iomem *ptr,
  770. u32 mask, u32 done, int usec);
  771. extern int ehci_reset(struct ehci_hcd *ehci);
  772. extern int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup);
  773. extern int ehci_resume(struct usb_hcd *hcd, bool force_reset);
  774. extern void ehci_adjust_port_wakeup_flags(struct ehci_hcd *ehci,
  775. bool suspending, bool do_wakeup);
  776. extern int ehci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
  777. u16 wIndex, char *buf, u16 wLength);
  778. #endif /* __LINUX_EHCI_HCD_H */