mtu3_core.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * mtu3_core.c - hardware access layer and gadget init/exit of
  4. * MediaTek usb3 Dual-Role Controller Driver
  5. *
  6. * Copyright (C) 2016 MediaTek Inc.
  7. *
  8. * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
  9. */
  10. #include <linux/dma-mapping.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of_address.h>
  14. #include <linux/of_irq.h>
  15. #include <linux/platform_device.h>
  16. #include "mtu3.h"
  17. #include "mtu3_dr.h"
  18. #include "mtu3_debug.h"
  19. #include "mtu3_trace.h"
  20. static int ep_fifo_alloc(struct mtu3_ep *mep, u32 seg_size)
  21. {
  22. struct mtu3_fifo_info *fifo = mep->fifo;
  23. u32 num_bits = DIV_ROUND_UP(seg_size, MTU3_EP_FIFO_UNIT);
  24. u32 start_bit;
  25. /* ensure that @mep->fifo_seg_size is power of two */
  26. num_bits = roundup_pow_of_two(num_bits);
  27. if (num_bits > fifo->limit)
  28. return -EINVAL;
  29. mep->fifo_seg_size = num_bits * MTU3_EP_FIFO_UNIT;
  30. num_bits = num_bits * (mep->slot + 1);
  31. start_bit = bitmap_find_next_zero_area(fifo->bitmap,
  32. fifo->limit, 0, num_bits, 0);
  33. if (start_bit >= fifo->limit)
  34. return -EOVERFLOW;
  35. bitmap_set(fifo->bitmap, start_bit, num_bits);
  36. mep->fifo_size = num_bits * MTU3_EP_FIFO_UNIT;
  37. mep->fifo_addr = fifo->base + MTU3_EP_FIFO_UNIT * start_bit;
  38. dev_dbg(mep->mtu->dev, "%s fifo:%#x/%#x, start_bit: %d\n",
  39. __func__, mep->fifo_seg_size, mep->fifo_size, start_bit);
  40. return mep->fifo_addr;
  41. }
  42. static void ep_fifo_free(struct mtu3_ep *mep)
  43. {
  44. struct mtu3_fifo_info *fifo = mep->fifo;
  45. u32 addr = mep->fifo_addr;
  46. u32 bits = mep->fifo_size / MTU3_EP_FIFO_UNIT;
  47. u32 start_bit;
  48. if (unlikely(addr < fifo->base || bits > fifo->limit))
  49. return;
  50. start_bit = (addr - fifo->base) / MTU3_EP_FIFO_UNIT;
  51. bitmap_clear(fifo->bitmap, start_bit, bits);
  52. mep->fifo_size = 0;
  53. mep->fifo_seg_size = 0;
  54. dev_dbg(mep->mtu->dev, "%s size:%#x/%#x, start_bit: %d\n",
  55. __func__, mep->fifo_seg_size, mep->fifo_size, start_bit);
  56. }
  57. /* enable/disable U3D SS function */
  58. static inline void mtu3_ss_func_set(struct mtu3 *mtu, bool enable)
  59. {
  60. /* If usb3_en==0, LTSSM will go to SS.Disable state */
  61. if (enable)
  62. mtu3_setbits(mtu->mac_base, U3D_USB3_CONFIG, USB3_EN);
  63. else
  64. mtu3_clrbits(mtu->mac_base, U3D_USB3_CONFIG, USB3_EN);
  65. dev_dbg(mtu->dev, "USB3_EN = %d\n", !!enable);
  66. }
  67. /* set/clear U3D HS device soft connect */
  68. static inline void mtu3_hs_softconn_set(struct mtu3 *mtu, bool enable)
  69. {
  70. if (enable) {
  71. mtu3_setbits(mtu->mac_base, U3D_POWER_MANAGEMENT,
  72. SOFT_CONN | SUSPENDM_ENABLE);
  73. } else {
  74. mtu3_clrbits(mtu->mac_base, U3D_POWER_MANAGEMENT,
  75. SOFT_CONN | SUSPENDM_ENABLE);
  76. }
  77. dev_dbg(mtu->dev, "SOFTCONN = %d\n", !!enable);
  78. }
  79. /* only port0 of U2/U3 supports device mode */
  80. static int mtu3_device_enable(struct mtu3 *mtu)
  81. {
  82. void __iomem *ibase = mtu->ippc_base;
  83. u32 check_clk = 0;
  84. mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  85. if (mtu->u3_capable) {
  86. check_clk = SSUSB_U3_MAC_RST_B_STS;
  87. mtu3_clrbits(ibase, SSUSB_U3_CTRL(0),
  88. (SSUSB_U3_PORT_DIS | SSUSB_U3_PORT_PDN |
  89. SSUSB_U3_PORT_HOST_SEL));
  90. }
  91. mtu3_clrbits(ibase, SSUSB_U2_CTRL(0),
  92. (SSUSB_U2_PORT_DIS | SSUSB_U2_PORT_PDN |
  93. SSUSB_U2_PORT_HOST_SEL));
  94. if (mtu->ssusb->dr_mode == USB_DR_MODE_OTG) {
  95. mtu3_setbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_OTG_SEL);
  96. if (mtu->u3_capable)
  97. mtu3_setbits(ibase, SSUSB_U3_CTRL(0),
  98. SSUSB_U3_PORT_DUAL_MODE);
  99. }
  100. return ssusb_check_clocks(mtu->ssusb, check_clk);
  101. }
  102. static void mtu3_device_disable(struct mtu3 *mtu)
  103. {
  104. void __iomem *ibase = mtu->ippc_base;
  105. if (mtu->u3_capable)
  106. mtu3_setbits(ibase, SSUSB_U3_CTRL(0),
  107. (SSUSB_U3_PORT_DIS | SSUSB_U3_PORT_PDN));
  108. mtu3_setbits(ibase, SSUSB_U2_CTRL(0),
  109. SSUSB_U2_PORT_DIS | SSUSB_U2_PORT_PDN);
  110. if (mtu->ssusb->dr_mode == USB_DR_MODE_OTG) {
  111. mtu3_clrbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_OTG_SEL);
  112. if (mtu->u3_capable)
  113. mtu3_clrbits(ibase, SSUSB_U3_CTRL(0),
  114. SSUSB_U3_PORT_DUAL_MODE);
  115. }
  116. mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  117. }
  118. static void mtu3_dev_power_on(struct mtu3 *mtu)
  119. {
  120. void __iomem *ibase = mtu->ippc_base;
  121. mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  122. if (mtu->u3_capable)
  123. mtu3_clrbits(ibase, SSUSB_U3_CTRL(0), SSUSB_U3_PORT_PDN);
  124. mtu3_clrbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_PDN);
  125. }
  126. static void mtu3_dev_power_down(struct mtu3 *mtu)
  127. {
  128. void __iomem *ibase = mtu->ippc_base;
  129. if (mtu->u3_capable)
  130. mtu3_setbits(ibase, SSUSB_U3_CTRL(0), SSUSB_U3_PORT_PDN);
  131. mtu3_setbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_PDN);
  132. mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  133. }
  134. /* reset U3D's device module. */
  135. static void mtu3_device_reset(struct mtu3 *mtu)
  136. {
  137. void __iomem *ibase = mtu->ippc_base;
  138. mtu3_setbits(ibase, U3D_SSUSB_DEV_RST_CTRL, SSUSB_DEV_SW_RST);
  139. udelay(1);
  140. mtu3_clrbits(ibase, U3D_SSUSB_DEV_RST_CTRL, SSUSB_DEV_SW_RST);
  141. }
  142. static void mtu3_intr_status_clear(struct mtu3 *mtu)
  143. {
  144. void __iomem *mbase = mtu->mac_base;
  145. /* Clear EP0 and Tx/Rx EPn interrupts status */
  146. mtu3_writel(mbase, U3D_EPISR, ~0x0);
  147. /* Clear U2 USB common interrupts status */
  148. mtu3_writel(mbase, U3D_COMMON_USB_INTR, ~0x0);
  149. /* Clear U3 LTSSM interrupts status */
  150. mtu3_writel(mbase, U3D_LTSSM_INTR, ~0x0);
  151. /* Clear speed change interrupt status */
  152. mtu3_writel(mbase, U3D_DEV_LINK_INTR, ~0x0);
  153. /* Clear QMU interrupt status */
  154. mtu3_writel(mbase, U3D_QISAR0, ~0x0);
  155. }
  156. /* disable all interrupts */
  157. static void mtu3_intr_disable(struct mtu3 *mtu)
  158. {
  159. /* Disable level 1 interrupts */
  160. mtu3_writel(mtu->mac_base, U3D_LV1IECR, ~0x0);
  161. /* Disable endpoint interrupts */
  162. mtu3_writel(mtu->mac_base, U3D_EPIECR, ~0x0);
  163. mtu3_intr_status_clear(mtu);
  164. }
  165. /* enable system global interrupt */
  166. static void mtu3_intr_enable(struct mtu3 *mtu)
  167. {
  168. void __iomem *mbase = mtu->mac_base;
  169. u32 value;
  170. /*Enable level 1 interrupts (BMU, QMU, MAC3, DMA, MAC2, EPCTL) */
  171. value = BMU_INTR | QMU_INTR | MAC3_INTR | MAC2_INTR | EP_CTRL_INTR;
  172. mtu3_writel(mbase, U3D_LV1IESR, value);
  173. /* Enable U2 common USB interrupts */
  174. value = SUSPEND_INTR | RESUME_INTR | RESET_INTR;
  175. mtu3_writel(mbase, U3D_COMMON_USB_INTR_ENABLE, value);
  176. if (mtu->u3_capable) {
  177. /* Enable U3 LTSSM interrupts */
  178. value = HOT_RST_INTR | WARM_RST_INTR |
  179. ENTER_U3_INTR | EXIT_U3_INTR;
  180. mtu3_writel(mbase, U3D_LTSSM_INTR_ENABLE, value);
  181. }
  182. /* Enable QMU interrupts. */
  183. value = TXQ_CSERR_INT | TXQ_LENERR_INT | RXQ_CSERR_INT |
  184. RXQ_LENERR_INT | RXQ_ZLPERR_INT;
  185. mtu3_writel(mbase, U3D_QIESR1, value);
  186. /* Enable speed change interrupt */
  187. mtu3_writel(mbase, U3D_DEV_LINK_INTR_ENABLE, SSUSB_DEV_SPEED_CHG_INTR);
  188. }
  189. static void mtu3_set_speed(struct mtu3 *mtu, enum usb_device_speed speed)
  190. {
  191. void __iomem *mbase = mtu->mac_base;
  192. if (speed > mtu->max_speed)
  193. speed = mtu->max_speed;
  194. switch (speed) {
  195. case USB_SPEED_FULL:
  196. /* disable U3 SS function */
  197. mtu3_clrbits(mbase, U3D_USB3_CONFIG, USB3_EN);
  198. /* disable HS function */
  199. mtu3_clrbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  200. break;
  201. case USB_SPEED_HIGH:
  202. mtu3_clrbits(mbase, U3D_USB3_CONFIG, USB3_EN);
  203. /* HS/FS detected by HW */
  204. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  205. break;
  206. case USB_SPEED_SUPER:
  207. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  208. mtu3_clrbits(mtu->ippc_base, SSUSB_U3_CTRL(0),
  209. SSUSB_U3_PORT_SSP_SPEED);
  210. break;
  211. case USB_SPEED_SUPER_PLUS:
  212. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  213. mtu3_setbits(mtu->ippc_base, SSUSB_U3_CTRL(0),
  214. SSUSB_U3_PORT_SSP_SPEED);
  215. break;
  216. default:
  217. dev_err(mtu->dev, "invalid speed: %s\n",
  218. usb_speed_string(speed));
  219. return;
  220. }
  221. mtu->speed = speed;
  222. dev_dbg(mtu->dev, "set speed: %s\n", usb_speed_string(speed));
  223. }
  224. /* CSR registers will be reset to default value if port is disabled */
  225. static void mtu3_csr_init(struct mtu3 *mtu)
  226. {
  227. void __iomem *mbase = mtu->mac_base;
  228. if (mtu->u3_capable) {
  229. /* disable LGO_U1/U2 by default */
  230. mtu3_clrbits(mbase, U3D_LINK_POWER_CONTROL,
  231. SW_U1_REQUEST_ENABLE | SW_U2_REQUEST_ENABLE);
  232. /* enable accept LGO_U1/U2 link command from host */
  233. mtu3_setbits(mbase, U3D_LINK_POWER_CONTROL,
  234. SW_U1_ACCEPT_ENABLE | SW_U2_ACCEPT_ENABLE);
  235. /* device responses to u3_exit from host automatically */
  236. mtu3_clrbits(mbase, U3D_LTSSM_CTRL, SOFT_U3_EXIT_EN);
  237. /* automatically build U2 link when U3 detect fail */
  238. mtu3_setbits(mbase, U3D_USB2_TEST_MODE, U2U3_AUTO_SWITCH);
  239. /* auto clear SOFT_CONN when clear USB3_EN if work as HS */
  240. mtu3_setbits(mbase, U3D_U3U2_SWITCH_CTRL, SOFTCON_CLR_AUTO_EN);
  241. }
  242. /* delay about 0.1us from detecting reset to send chirp-K */
  243. mtu3_clrbits(mbase, U3D_LINK_RESET_INFO, WTCHRP_MSK);
  244. /* enable automatical HWRW from L1 */
  245. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT, LPM_HRWE);
  246. }
  247. /* reset: u2 - data toggle, u3 - SeqN, flow control status etc */
  248. static void mtu3_ep_reset(struct mtu3_ep *mep)
  249. {
  250. struct mtu3 *mtu = mep->mtu;
  251. u32 rst_bit = EP_RST(mep->is_in, mep->epnum);
  252. mtu3_setbits(mtu->mac_base, U3D_EP_RST, rst_bit);
  253. mtu3_clrbits(mtu->mac_base, U3D_EP_RST, rst_bit);
  254. }
  255. /* set/clear the stall and toggle bits for non-ep0 */
  256. void mtu3_ep_stall_set(struct mtu3_ep *mep, bool set)
  257. {
  258. struct mtu3 *mtu = mep->mtu;
  259. void __iomem *mbase = mtu->mac_base;
  260. u8 epnum = mep->epnum;
  261. u32 csr;
  262. if (mep->is_in) { /* TX */
  263. csr = mtu3_readl(mbase, MU3D_EP_TXCR0(epnum)) & TX_W1C_BITS;
  264. if (set)
  265. csr |= TX_SENDSTALL;
  266. else
  267. csr = (csr & (~TX_SENDSTALL)) | TX_SENTSTALL;
  268. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), csr);
  269. } else { /* RX */
  270. csr = mtu3_readl(mbase, MU3D_EP_RXCR0(epnum)) & RX_W1C_BITS;
  271. if (set)
  272. csr |= RX_SENDSTALL;
  273. else
  274. csr = (csr & (~RX_SENDSTALL)) | RX_SENTSTALL;
  275. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), csr);
  276. }
  277. if (!set) {
  278. mtu3_ep_reset(mep);
  279. mep->flags &= ~MTU3_EP_STALL;
  280. } else {
  281. mep->flags |= MTU3_EP_STALL;
  282. }
  283. dev_dbg(mtu->dev, "%s: %s\n", mep->name,
  284. set ? "SEND STALL" : "CLEAR STALL, with EP RESET");
  285. }
  286. void mtu3_dev_on_off(struct mtu3 *mtu, int is_on)
  287. {
  288. if (mtu->u3_capable && mtu->speed >= USB_SPEED_SUPER)
  289. mtu3_ss_func_set(mtu, is_on);
  290. else
  291. mtu3_hs_softconn_set(mtu, is_on);
  292. dev_info(mtu->dev, "gadget (%s) pullup D%s\n",
  293. usb_speed_string(mtu->speed), is_on ? "+" : "-");
  294. }
  295. void mtu3_start(struct mtu3 *mtu)
  296. {
  297. void __iomem *mbase = mtu->mac_base;
  298. dev_dbg(mtu->dev, "%s devctl 0x%x\n", __func__,
  299. mtu3_readl(mbase, U3D_DEVICE_CONTROL));
  300. mtu3_dev_power_on(mtu);
  301. mtu3_csr_init(mtu);
  302. mtu3_set_speed(mtu, mtu->speed);
  303. /* Initialize the default interrupts */
  304. mtu3_intr_enable(mtu);
  305. mtu->is_active = 1;
  306. if (mtu->softconnect)
  307. mtu3_dev_on_off(mtu, 1);
  308. }
  309. void mtu3_stop(struct mtu3 *mtu)
  310. {
  311. dev_dbg(mtu->dev, "%s\n", __func__);
  312. mtu3_intr_disable(mtu);
  313. if (mtu->softconnect)
  314. mtu3_dev_on_off(mtu, 0);
  315. mtu->is_active = 0;
  316. mtu3_dev_power_down(mtu);
  317. }
  318. static void mtu3_dev_suspend(struct mtu3 *mtu)
  319. {
  320. if (!mtu->is_active)
  321. return;
  322. mtu3_intr_disable(mtu);
  323. mtu3_dev_power_down(mtu);
  324. }
  325. static void mtu3_dev_resume(struct mtu3 *mtu)
  326. {
  327. if (!mtu->is_active)
  328. return;
  329. mtu3_dev_power_on(mtu);
  330. mtu3_intr_enable(mtu);
  331. }
  332. /* for non-ep0 */
  333. int mtu3_config_ep(struct mtu3 *mtu, struct mtu3_ep *mep,
  334. int interval, int burst, int mult)
  335. {
  336. void __iomem *mbase = mtu->mac_base;
  337. bool gen2cp = mtu->gen2cp;
  338. int epnum = mep->epnum;
  339. u32 csr0, csr1, csr2;
  340. int fifo_sgsz, fifo_addr;
  341. int num_pkts;
  342. fifo_addr = ep_fifo_alloc(mep, mep->maxp);
  343. if (fifo_addr < 0) {
  344. dev_err(mtu->dev, "alloc ep fifo failed(%d)\n", mep->maxp);
  345. return -ENOMEM;
  346. }
  347. fifo_sgsz = ilog2(mep->fifo_seg_size);
  348. dev_dbg(mtu->dev, "%s fifosz: %x(%x/%x)\n", __func__, fifo_sgsz,
  349. mep->fifo_seg_size, mep->fifo_size);
  350. if (mep->is_in) {
  351. csr0 = TX_TXMAXPKTSZ(mep->maxp);
  352. csr0 |= TX_DMAREQEN;
  353. num_pkts = (burst + 1) * (mult + 1) - 1;
  354. csr1 = TX_SS_BURST(burst) | TX_SLOT(mep->slot);
  355. csr1 |= TX_MAX_PKT(gen2cp, num_pkts) | TX_MULT(gen2cp, mult);
  356. csr2 = TX_FIFOADDR(fifo_addr >> 4);
  357. csr2 |= TX_FIFOSEGSIZE(fifo_sgsz);
  358. switch (mep->type) {
  359. case USB_ENDPOINT_XFER_BULK:
  360. csr1 |= TX_TYPE(TYPE_BULK);
  361. break;
  362. case USB_ENDPOINT_XFER_ISOC:
  363. csr1 |= TX_TYPE(TYPE_ISO);
  364. csr2 |= TX_BINTERVAL(interval);
  365. break;
  366. case USB_ENDPOINT_XFER_INT:
  367. csr1 |= TX_TYPE(TYPE_INT);
  368. csr2 |= TX_BINTERVAL(interval);
  369. break;
  370. }
  371. /* Enable QMU Done interrupt */
  372. mtu3_setbits(mbase, U3D_QIESR0, QMU_TX_DONE_INT(epnum));
  373. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), csr0);
  374. mtu3_writel(mbase, MU3D_EP_TXCR1(epnum), csr1);
  375. mtu3_writel(mbase, MU3D_EP_TXCR2(epnum), csr2);
  376. dev_dbg(mtu->dev, "U3D_TX%d CSR0:%#x, CSR1:%#x, CSR2:%#x\n",
  377. epnum, mtu3_readl(mbase, MU3D_EP_TXCR0(epnum)),
  378. mtu3_readl(mbase, MU3D_EP_TXCR1(epnum)),
  379. mtu3_readl(mbase, MU3D_EP_TXCR2(epnum)));
  380. } else {
  381. csr0 = RX_RXMAXPKTSZ(mep->maxp);
  382. csr0 |= RX_DMAREQEN;
  383. num_pkts = (burst + 1) * (mult + 1) - 1;
  384. csr1 = RX_SS_BURST(burst) | RX_SLOT(mep->slot);
  385. csr1 |= RX_MAX_PKT(gen2cp, num_pkts) | RX_MULT(gen2cp, mult);
  386. csr2 = RX_FIFOADDR(fifo_addr >> 4);
  387. csr2 |= RX_FIFOSEGSIZE(fifo_sgsz);
  388. switch (mep->type) {
  389. case USB_ENDPOINT_XFER_BULK:
  390. csr1 |= RX_TYPE(TYPE_BULK);
  391. break;
  392. case USB_ENDPOINT_XFER_ISOC:
  393. csr1 |= RX_TYPE(TYPE_ISO);
  394. csr2 |= RX_BINTERVAL(interval);
  395. break;
  396. case USB_ENDPOINT_XFER_INT:
  397. csr1 |= RX_TYPE(TYPE_INT);
  398. csr2 |= RX_BINTERVAL(interval);
  399. break;
  400. }
  401. /*Enable QMU Done interrupt */
  402. mtu3_setbits(mbase, U3D_QIESR0, QMU_RX_DONE_INT(epnum));
  403. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), csr0);
  404. mtu3_writel(mbase, MU3D_EP_RXCR1(epnum), csr1);
  405. mtu3_writel(mbase, MU3D_EP_RXCR2(epnum), csr2);
  406. dev_dbg(mtu->dev, "U3D_RX%d CSR0:%#x, CSR1:%#x, CSR2:%#x\n",
  407. epnum, mtu3_readl(mbase, MU3D_EP_RXCR0(epnum)),
  408. mtu3_readl(mbase, MU3D_EP_RXCR1(epnum)),
  409. mtu3_readl(mbase, MU3D_EP_RXCR2(epnum)));
  410. }
  411. dev_dbg(mtu->dev, "csr0:%#x, csr1:%#x, csr2:%#x\n", csr0, csr1, csr2);
  412. dev_dbg(mtu->dev, "%s: %s, fifo-addr:%#x, fifo-size:%#x(%#x/%#x)\n",
  413. __func__, mep->name, mep->fifo_addr, mep->fifo_size,
  414. fifo_sgsz, mep->fifo_seg_size);
  415. return 0;
  416. }
  417. /* for non-ep0 */
  418. void mtu3_deconfig_ep(struct mtu3 *mtu, struct mtu3_ep *mep)
  419. {
  420. void __iomem *mbase = mtu->mac_base;
  421. int epnum = mep->epnum;
  422. if (mep->is_in) {
  423. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), 0);
  424. mtu3_writel(mbase, MU3D_EP_TXCR1(epnum), 0);
  425. mtu3_writel(mbase, MU3D_EP_TXCR2(epnum), 0);
  426. mtu3_setbits(mbase, U3D_QIECR0, QMU_TX_DONE_INT(epnum));
  427. } else {
  428. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), 0);
  429. mtu3_writel(mbase, MU3D_EP_RXCR1(epnum), 0);
  430. mtu3_writel(mbase, MU3D_EP_RXCR2(epnum), 0);
  431. mtu3_setbits(mbase, U3D_QIECR0, QMU_RX_DONE_INT(epnum));
  432. }
  433. mtu3_ep_reset(mep);
  434. ep_fifo_free(mep);
  435. dev_dbg(mtu->dev, "%s: %s\n", __func__, mep->name);
  436. }
  437. /*
  438. * Two scenarios:
  439. * 1. when device IP supports SS, the fifo of EP0, TX EPs, RX EPs
  440. * are separated;
  441. * 2. when supports only HS, the fifo is shared for all EPs, and
  442. * the capability registers of @EPNTXFFSZ or @EPNRXFFSZ indicate
  443. * the total fifo size of non-ep0, and ep0's is fixed to 64B,
  444. * so the total fifo size is 64B + @EPNTXFFSZ;
  445. * Due to the first 64B should be reserved for EP0, non-ep0's fifo
  446. * starts from offset 64 and are divided into two equal parts for
  447. * TX or RX EPs for simplification.
  448. */
  449. static void get_ep_fifo_config(struct mtu3 *mtu)
  450. {
  451. struct mtu3_fifo_info *tx_fifo;
  452. struct mtu3_fifo_info *rx_fifo;
  453. u32 fifosize;
  454. if (mtu->separate_fifo) {
  455. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNTXFFSZ);
  456. tx_fifo = &mtu->tx_fifo;
  457. tx_fifo->base = 0;
  458. tx_fifo->limit = fifosize / MTU3_EP_FIFO_UNIT;
  459. bitmap_zero(tx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  460. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNRXFFSZ);
  461. rx_fifo = &mtu->rx_fifo;
  462. rx_fifo->base = 0;
  463. rx_fifo->limit = fifosize / MTU3_EP_FIFO_UNIT;
  464. bitmap_zero(rx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  465. mtu->slot = MTU3_U3_IP_SLOT_DEFAULT;
  466. } else {
  467. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNTXFFSZ);
  468. tx_fifo = &mtu->tx_fifo;
  469. tx_fifo->base = MTU3_U2_IP_EP0_FIFO_SIZE;
  470. tx_fifo->limit = (fifosize / MTU3_EP_FIFO_UNIT) >> 1;
  471. bitmap_zero(tx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  472. rx_fifo = &mtu->rx_fifo;
  473. rx_fifo->base =
  474. tx_fifo->base + tx_fifo->limit * MTU3_EP_FIFO_UNIT;
  475. rx_fifo->limit = tx_fifo->limit;
  476. bitmap_zero(rx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  477. mtu->slot = MTU3_U2_IP_SLOT_DEFAULT;
  478. }
  479. dev_dbg(mtu->dev, "%s, TX: base-%d, limit-%d; RX: base-%d, limit-%d\n",
  480. __func__, tx_fifo->base, tx_fifo->limit,
  481. rx_fifo->base, rx_fifo->limit);
  482. }
  483. static void mtu3_ep0_setup(struct mtu3 *mtu)
  484. {
  485. u32 maxpacket = mtu->g.ep0->maxpacket;
  486. u32 csr;
  487. dev_dbg(mtu->dev, "%s maxpacket: %d\n", __func__, maxpacket);
  488. csr = mtu3_readl(mtu->mac_base, U3D_EP0CSR);
  489. csr &= ~EP0_MAXPKTSZ_MSK;
  490. csr |= EP0_MAXPKTSZ(maxpacket);
  491. csr &= EP0_W1C_BITS;
  492. mtu3_writel(mtu->mac_base, U3D_EP0CSR, csr);
  493. /* Enable EP0 interrupt */
  494. mtu3_writel(mtu->mac_base, U3D_EPIESR, EP0ISR | SETUPENDISR);
  495. }
  496. static int mtu3_mem_alloc(struct mtu3 *mtu)
  497. {
  498. void __iomem *mbase = mtu->mac_base;
  499. struct mtu3_ep *ep_array;
  500. int in_ep_num, out_ep_num;
  501. u32 cap_epinfo;
  502. int ret;
  503. int i;
  504. cap_epinfo = mtu3_readl(mbase, U3D_CAP_EPINFO);
  505. in_ep_num = CAP_TX_EP_NUM(cap_epinfo);
  506. out_ep_num = CAP_RX_EP_NUM(cap_epinfo);
  507. dev_info(mtu->dev, "fifosz/epnum: Tx=%#x/%d, Rx=%#x/%d\n",
  508. mtu3_readl(mbase, U3D_CAP_EPNTXFFSZ), in_ep_num,
  509. mtu3_readl(mbase, U3D_CAP_EPNRXFFSZ), out_ep_num);
  510. /* one for ep0, another is reserved */
  511. mtu->num_eps = min(in_ep_num, out_ep_num) + 1;
  512. ep_array = kcalloc(mtu->num_eps * 2, sizeof(*ep_array), GFP_KERNEL);
  513. if (ep_array == NULL)
  514. return -ENOMEM;
  515. mtu->ep_array = ep_array;
  516. mtu->in_eps = ep_array;
  517. mtu->out_eps = &ep_array[mtu->num_eps];
  518. /* ep0 uses in_eps[0], out_eps[0] is reserved */
  519. mtu->ep0 = mtu->in_eps;
  520. mtu->ep0->mtu = mtu;
  521. mtu->ep0->epnum = 0;
  522. for (i = 1; i < mtu->num_eps; i++) {
  523. struct mtu3_ep *mep = mtu->in_eps + i;
  524. mep->fifo = &mtu->tx_fifo;
  525. mep = mtu->out_eps + i;
  526. mep->fifo = &mtu->rx_fifo;
  527. }
  528. get_ep_fifo_config(mtu);
  529. ret = mtu3_qmu_init(mtu);
  530. if (ret)
  531. kfree(mtu->ep_array);
  532. return ret;
  533. }
  534. static void mtu3_mem_free(struct mtu3 *mtu)
  535. {
  536. mtu3_qmu_exit(mtu);
  537. kfree(mtu->ep_array);
  538. }
  539. static void mtu3_regs_init(struct mtu3 *mtu)
  540. {
  541. void __iomem *mbase = mtu->mac_base;
  542. /* be sure interrupts are disabled before registration of ISR */
  543. mtu3_intr_disable(mtu);
  544. mtu3_csr_init(mtu);
  545. /* U2/U3 detected by HW */
  546. mtu3_writel(mbase, U3D_DEVICE_CONF, 0);
  547. /* vbus detected by HW */
  548. mtu3_clrbits(mbase, U3D_MISC_CTRL, VBUS_FRC_EN | VBUS_ON);
  549. /* use new QMU format when HW version >= 0x1003 */
  550. if (mtu->gen2cp)
  551. mtu3_writel(mbase, U3D_QFCR, ~0x0);
  552. }
  553. static irqreturn_t mtu3_link_isr(struct mtu3 *mtu)
  554. {
  555. void __iomem *mbase = mtu->mac_base;
  556. enum usb_device_speed udev_speed;
  557. u32 maxpkt = 64;
  558. u32 link;
  559. u32 speed;
  560. link = mtu3_readl(mbase, U3D_DEV_LINK_INTR);
  561. link &= mtu3_readl(mbase, U3D_DEV_LINK_INTR_ENABLE);
  562. mtu3_writel(mbase, U3D_DEV_LINK_INTR, link); /* W1C */
  563. dev_dbg(mtu->dev, "=== LINK[%x] ===\n", link);
  564. if (!(link & SSUSB_DEV_SPEED_CHG_INTR))
  565. return IRQ_NONE;
  566. speed = SSUSB_DEV_SPEED(mtu3_readl(mbase, U3D_DEVICE_CONF));
  567. switch (speed) {
  568. case MTU3_SPEED_FULL:
  569. udev_speed = USB_SPEED_FULL;
  570. /*BESLCK = 4 < BESLCK_U3 = 10 < BESLDCK = 15 */
  571. mtu3_writel(mbase, U3D_USB20_LPM_PARAMETER, LPM_BESLDCK(0xf)
  572. | LPM_BESLCK(4) | LPM_BESLCK_U3(0xa));
  573. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT,
  574. LPM_BESL_STALL | LPM_BESLD_STALL);
  575. break;
  576. case MTU3_SPEED_HIGH:
  577. udev_speed = USB_SPEED_HIGH;
  578. /*BESLCK = 4 < BESLCK_U3 = 10 < BESLDCK = 15 */
  579. mtu3_writel(mbase, U3D_USB20_LPM_PARAMETER, LPM_BESLDCK(0xf)
  580. | LPM_BESLCK(4) | LPM_BESLCK_U3(0xa));
  581. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT,
  582. LPM_BESL_STALL | LPM_BESLD_STALL);
  583. break;
  584. case MTU3_SPEED_SUPER:
  585. udev_speed = USB_SPEED_SUPER;
  586. maxpkt = 512;
  587. break;
  588. case MTU3_SPEED_SUPER_PLUS:
  589. udev_speed = USB_SPEED_SUPER_PLUS;
  590. maxpkt = 512;
  591. break;
  592. default:
  593. udev_speed = USB_SPEED_UNKNOWN;
  594. break;
  595. }
  596. dev_dbg(mtu->dev, "%s: %s\n", __func__, usb_speed_string(udev_speed));
  597. mtu3_dbg_trace(mtu->dev, "link speed %s",
  598. usb_speed_string(udev_speed));
  599. mtu->g.speed = udev_speed;
  600. mtu->g.ep0->maxpacket = maxpkt;
  601. mtu->ep0_state = MU3D_EP0_STATE_SETUP;
  602. mtu->connected = !!(udev_speed != USB_SPEED_UNKNOWN);
  603. if (udev_speed == USB_SPEED_UNKNOWN) {
  604. mtu3_gadget_disconnect(mtu);
  605. pm_runtime_put(mtu->dev);
  606. } else {
  607. pm_runtime_get(mtu->dev);
  608. mtu3_ep0_setup(mtu);
  609. }
  610. return IRQ_HANDLED;
  611. }
  612. static irqreturn_t mtu3_u3_ltssm_isr(struct mtu3 *mtu)
  613. {
  614. void __iomem *mbase = mtu->mac_base;
  615. u32 ltssm;
  616. ltssm = mtu3_readl(mbase, U3D_LTSSM_INTR);
  617. ltssm &= mtu3_readl(mbase, U3D_LTSSM_INTR_ENABLE);
  618. mtu3_writel(mbase, U3D_LTSSM_INTR, ltssm); /* W1C */
  619. dev_dbg(mtu->dev, "=== LTSSM[%x] ===\n", ltssm);
  620. trace_mtu3_u3_ltssm_isr(ltssm);
  621. if (ltssm & (HOT_RST_INTR | WARM_RST_INTR))
  622. mtu3_gadget_reset(mtu);
  623. if (ltssm & VBUS_FALL_INTR) {
  624. mtu3_ss_func_set(mtu, false);
  625. mtu3_gadget_reset(mtu);
  626. }
  627. if (ltssm & VBUS_RISE_INTR)
  628. mtu3_ss_func_set(mtu, true);
  629. if (ltssm & EXIT_U3_INTR)
  630. mtu3_gadget_resume(mtu);
  631. if (ltssm & ENTER_U3_INTR)
  632. mtu3_gadget_suspend(mtu);
  633. return IRQ_HANDLED;
  634. }
  635. static irqreturn_t mtu3_u2_common_isr(struct mtu3 *mtu)
  636. {
  637. void __iomem *mbase = mtu->mac_base;
  638. u32 u2comm;
  639. u2comm = mtu3_readl(mbase, U3D_COMMON_USB_INTR);
  640. u2comm &= mtu3_readl(mbase, U3D_COMMON_USB_INTR_ENABLE);
  641. mtu3_writel(mbase, U3D_COMMON_USB_INTR, u2comm); /* W1C */
  642. dev_dbg(mtu->dev, "=== U2COMM[%x] ===\n", u2comm);
  643. trace_mtu3_u2_common_isr(u2comm);
  644. if (u2comm & SUSPEND_INTR)
  645. mtu3_gadget_suspend(mtu);
  646. if (u2comm & RESUME_INTR)
  647. mtu3_gadget_resume(mtu);
  648. if (u2comm & RESET_INTR)
  649. mtu3_gadget_reset(mtu);
  650. return IRQ_HANDLED;
  651. }
  652. static irqreturn_t mtu3_irq(int irq, void *data)
  653. {
  654. struct mtu3 *mtu = (struct mtu3 *)data;
  655. unsigned long flags;
  656. u32 level1;
  657. spin_lock_irqsave(&mtu->lock, flags);
  658. /* U3D_LV1ISR is RU */
  659. level1 = mtu3_readl(mtu->mac_base, U3D_LV1ISR);
  660. level1 &= mtu3_readl(mtu->mac_base, U3D_LV1IER);
  661. if (level1 & EP_CTRL_INTR)
  662. mtu3_link_isr(mtu);
  663. if (level1 & MAC2_INTR)
  664. mtu3_u2_common_isr(mtu);
  665. if (level1 & MAC3_INTR)
  666. mtu3_u3_ltssm_isr(mtu);
  667. if (level1 & BMU_INTR)
  668. mtu3_ep0_isr(mtu);
  669. if (level1 & QMU_INTR)
  670. mtu3_qmu_isr(mtu);
  671. spin_unlock_irqrestore(&mtu->lock, flags);
  672. return IRQ_HANDLED;
  673. }
  674. static void mtu3_check_params(struct mtu3 *mtu)
  675. {
  676. /* device's u3 port (port0) is disabled */
  677. if (mtu->u3_capable && (mtu->ssusb->u3p_dis_msk & BIT(0)))
  678. mtu->u3_capable = 0;
  679. /* check the max_speed parameter */
  680. switch (mtu->max_speed) {
  681. case USB_SPEED_FULL:
  682. case USB_SPEED_HIGH:
  683. case USB_SPEED_SUPER:
  684. case USB_SPEED_SUPER_PLUS:
  685. break;
  686. default:
  687. dev_err(mtu->dev, "invalid max_speed: %s\n",
  688. usb_speed_string(mtu->max_speed));
  689. fallthrough;
  690. case USB_SPEED_UNKNOWN:
  691. /* default as SSP */
  692. mtu->max_speed = USB_SPEED_SUPER_PLUS;
  693. break;
  694. }
  695. if (!mtu->u3_capable && (mtu->max_speed > USB_SPEED_HIGH))
  696. mtu->max_speed = USB_SPEED_HIGH;
  697. mtu->speed = mtu->max_speed;
  698. dev_info(mtu->dev, "max_speed: %s\n",
  699. usb_speed_string(mtu->max_speed));
  700. }
  701. static int mtu3_hw_init(struct mtu3 *mtu)
  702. {
  703. u32 value;
  704. int ret;
  705. value = mtu3_readl(mtu->ippc_base, U3D_SSUSB_IP_TRUNK_VERS);
  706. mtu->hw_version = IP_TRUNK_VERS(value);
  707. mtu->gen2cp = !!(mtu->hw_version >= MTU3_TRUNK_VERS_1003);
  708. value = mtu3_readl(mtu->ippc_base, U3D_SSUSB_IP_DEV_CAP);
  709. mtu->u3_capable = !!SSUSB_IP_DEV_U3_PORT_NUM(value);
  710. /* usb3 ip uses separate fifo */
  711. mtu->separate_fifo = mtu->u3_capable;
  712. dev_info(mtu->dev, "IP version 0x%x(%s IP)\n", mtu->hw_version,
  713. mtu->u3_capable ? "U3" : "U2");
  714. mtu3_check_params(mtu);
  715. mtu3_device_reset(mtu);
  716. ret = mtu3_device_enable(mtu);
  717. if (ret) {
  718. dev_err(mtu->dev, "device enable failed %d\n", ret);
  719. return ret;
  720. }
  721. ret = mtu3_mem_alloc(mtu);
  722. if (ret)
  723. return -ENOMEM;
  724. mtu3_regs_init(mtu);
  725. return 0;
  726. }
  727. static void mtu3_hw_exit(struct mtu3 *mtu)
  728. {
  729. mtu3_device_disable(mtu);
  730. mtu3_mem_free(mtu);
  731. }
  732. /*
  733. * we set 32-bit DMA mask by default, here check whether the controller
  734. * supports 36-bit DMA or not, if it does, set 36-bit DMA mask.
  735. */
  736. static int mtu3_set_dma_mask(struct mtu3 *mtu)
  737. {
  738. struct device *dev = mtu->dev;
  739. bool is_36bit = false;
  740. int ret = 0;
  741. u32 value;
  742. value = mtu3_readl(mtu->mac_base, U3D_MISC_CTRL);
  743. if (value & DMA_ADDR_36BIT) {
  744. is_36bit = true;
  745. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(36));
  746. /* If set 36-bit DMA mask fails, fall back to 32-bit DMA mask */
  747. if (ret) {
  748. is_36bit = false;
  749. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  750. }
  751. }
  752. dev_info(dev, "dma mask: %s bits\n", is_36bit ? "36" : "32");
  753. return ret;
  754. }
  755. int ssusb_gadget_init(struct ssusb_mtk *ssusb)
  756. {
  757. struct device *dev = ssusb->dev;
  758. struct platform_device *pdev = to_platform_device(dev);
  759. struct mtu3 *mtu = NULL;
  760. int ret = -ENOMEM;
  761. mtu = devm_kzalloc(dev, sizeof(struct mtu3), GFP_KERNEL);
  762. if (mtu == NULL)
  763. return -ENOMEM;
  764. mtu->irq = platform_get_irq_byname_optional(pdev, "device");
  765. if (mtu->irq < 0) {
  766. if (mtu->irq == -EPROBE_DEFER)
  767. return mtu->irq;
  768. /* for backward compatibility */
  769. mtu->irq = platform_get_irq(pdev, 0);
  770. if (mtu->irq < 0)
  771. return mtu->irq;
  772. }
  773. dev_info(dev, "irq %d\n", mtu->irq);
  774. mtu->mac_base = devm_platform_ioremap_resource_byname(pdev, "mac");
  775. if (IS_ERR(mtu->mac_base)) {
  776. dev_err(dev, "error mapping memory for dev mac\n");
  777. return PTR_ERR(mtu->mac_base);
  778. }
  779. spin_lock_init(&mtu->lock);
  780. mtu->dev = dev;
  781. mtu->ippc_base = ssusb->ippc_base;
  782. ssusb->mac_base = mtu->mac_base;
  783. ssusb->u3d = mtu;
  784. mtu->ssusb = ssusb;
  785. mtu->max_speed = usb_get_maximum_speed(dev);
  786. dev_dbg(dev, "mac_base=0x%p, ippc_base=0x%p\n",
  787. mtu->mac_base, mtu->ippc_base);
  788. ret = mtu3_hw_init(mtu);
  789. if (ret) {
  790. dev_err(dev, "mtu3 hw init failed:%d\n", ret);
  791. return ret;
  792. }
  793. ret = mtu3_set_dma_mask(mtu);
  794. if (ret) {
  795. dev_err(dev, "mtu3 set dma_mask failed:%d\n", ret);
  796. goto dma_mask_err;
  797. }
  798. ret = devm_request_threaded_irq(dev, mtu->irq, NULL, mtu3_irq,
  799. IRQF_ONESHOT, dev_name(dev), mtu);
  800. if (ret) {
  801. dev_err(dev, "request irq %d failed!\n", mtu->irq);
  802. goto irq_err;
  803. }
  804. /* power down device IP for power saving by default */
  805. mtu3_stop(mtu);
  806. ret = mtu3_gadget_setup(mtu);
  807. if (ret) {
  808. dev_err(dev, "mtu3 gadget init failed:%d\n", ret);
  809. goto gadget_err;
  810. }
  811. ssusb_dev_debugfs_init(ssusb);
  812. dev_dbg(dev, " %s() done...\n", __func__);
  813. return 0;
  814. gadget_err:
  815. device_init_wakeup(dev, false);
  816. dma_mask_err:
  817. irq_err:
  818. mtu3_hw_exit(mtu);
  819. ssusb->u3d = NULL;
  820. dev_err(dev, " %s() fail...\n", __func__);
  821. return ret;
  822. }
  823. void ssusb_gadget_exit(struct ssusb_mtk *ssusb)
  824. {
  825. struct mtu3 *mtu = ssusb->u3d;
  826. mtu3_gadget_cleanup(mtu);
  827. device_init_wakeup(ssusb->dev, false);
  828. mtu3_hw_exit(mtu);
  829. }
  830. bool ssusb_gadget_ip_sleep_check(struct ssusb_mtk *ssusb)
  831. {
  832. struct mtu3 *mtu = ssusb->u3d;
  833. /* host only, should wait for ip sleep */
  834. if (!mtu)
  835. return true;
  836. /* device is started and pullup D+, ip can sleep */
  837. if (mtu->is_active && mtu->softconnect)
  838. return true;
  839. /* ip can't sleep if not pullup D+ when support device mode */
  840. return false;
  841. }
  842. int ssusb_gadget_suspend(struct ssusb_mtk *ssusb, pm_message_t msg)
  843. {
  844. struct mtu3 *mtu = ssusb->u3d;
  845. if (!mtu->gadget_driver)
  846. return 0;
  847. if (mtu->connected)
  848. return -EBUSY;
  849. mtu3_dev_suspend(mtu);
  850. synchronize_irq(mtu->irq);
  851. return 0;
  852. }
  853. int ssusb_gadget_resume(struct ssusb_mtk *ssusb, pm_message_t msg)
  854. {
  855. struct mtu3 *mtu = ssusb->u3d;
  856. if (!mtu->gadget_driver)
  857. return 0;
  858. mtu3_dev_resume(mtu);
  859. return 0;
  860. }