mtu3_host.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * mtu3_dr.c - dual role switch and host glue layer
  4. *
  5. * Copyright (C) 2016 MediaTek Inc.
  6. *
  7. * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/irq.h>
  11. #include <linux/kernel.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/of.h>
  14. #include <linux/of_platform.h>
  15. #include <linux/regmap.h>
  16. #include "mtu3.h"
  17. #include "mtu3_dr.h"
  18. /* mt8173 etc */
  19. #define PERI_WK_CTRL1 0x4
  20. #define WC1_IS_C(x) (((x) & 0xf) << 26) /* cycle debounce */
  21. #define WC1_IS_EN BIT(25)
  22. #define WC1_IS_P BIT(6) /* polarity for ip sleep */
  23. /* mt8183 */
  24. #define PERI_WK_CTRL0 0x0
  25. #define WC0_IS_C(x) ((u32)(((x) & 0xf) << 28)) /* cycle debounce */
  26. #define WC0_IS_P BIT(12) /* polarity */
  27. #define WC0_IS_EN BIT(6)
  28. /* mt8192 */
  29. #define WC0_SSUSB0_CDEN BIT(6)
  30. #define WC0_IS_SPM_EN BIT(1)
  31. /* mt8195 */
  32. #define PERI_WK_CTRL0_8195 0x04
  33. #define WC0_IS_P_95 BIT(30) /* polarity */
  34. #define WC0_IS_C_95(x) ((u32)(((x) & 0x7) << 27))
  35. #define WC0_IS_EN_P3_95 BIT(26)
  36. #define WC0_IS_EN_P2_95 BIT(25)
  37. #define PERI_WK_CTRL1_8195 0x20
  38. #define WC1_IS_C_95(x) ((u32)(((x) & 0xf) << 28))
  39. #define WC1_IS_P_95 BIT(12)
  40. #define WC1_IS_EN_P0_95 BIT(6)
  41. /* mt2712 etc */
  42. #define PERI_SSUSB_SPM_CTRL 0x0
  43. #define SSC_IP_SLEEP_EN BIT(4)
  44. #define SSC_SPM_INT_EN BIT(1)
  45. enum ssusb_uwk_vers {
  46. SSUSB_UWK_V1 = 1,
  47. SSUSB_UWK_V2,
  48. SSUSB_UWK_V1_1 = 101, /* specific revision 1.01 */
  49. SSUSB_UWK_V1_2, /* specific revision 1.02 */
  50. SSUSB_UWK_V1_3, /* mt8195 IP0 */
  51. SSUSB_UWK_V1_5 = 105, /* mt8195 IP2 */
  52. SSUSB_UWK_V1_6, /* mt8195 IP3 */
  53. };
  54. /*
  55. * ip-sleep wakeup mode:
  56. * all clocks can be turn off, but power domain should be kept on
  57. */
  58. static void ssusb_wakeup_ip_sleep_set(struct ssusb_mtk *ssusb, bool enable)
  59. {
  60. u32 reg, msk, val;
  61. switch (ssusb->uwk_vers) {
  62. case SSUSB_UWK_V1:
  63. reg = ssusb->uwk_reg_base + PERI_WK_CTRL1;
  64. msk = WC1_IS_EN | WC1_IS_C(0xf) | WC1_IS_P;
  65. val = enable ? (WC1_IS_EN | WC1_IS_C(0x8)) : 0;
  66. break;
  67. case SSUSB_UWK_V1_1:
  68. reg = ssusb->uwk_reg_base + PERI_WK_CTRL0;
  69. msk = WC0_IS_EN | WC0_IS_C(0xf) | WC0_IS_P;
  70. val = enable ? (WC0_IS_EN | WC0_IS_C(0x1)) : 0;
  71. break;
  72. case SSUSB_UWK_V1_2:
  73. reg = ssusb->uwk_reg_base + PERI_WK_CTRL0;
  74. msk = WC0_SSUSB0_CDEN | WC0_IS_SPM_EN;
  75. val = enable ? msk : 0;
  76. break;
  77. case SSUSB_UWK_V1_3:
  78. reg = ssusb->uwk_reg_base + PERI_WK_CTRL1_8195;
  79. msk = WC1_IS_EN_P0_95 | WC1_IS_C_95(0xf) | WC1_IS_P_95;
  80. val = enable ? (WC1_IS_EN_P0_95 | WC1_IS_C_95(0x1)) : 0;
  81. break;
  82. case SSUSB_UWK_V1_5:
  83. reg = ssusb->uwk_reg_base + PERI_WK_CTRL0_8195;
  84. msk = WC0_IS_EN_P2_95 | WC0_IS_C_95(0x7) | WC0_IS_P_95;
  85. val = enable ? (WC0_IS_EN_P2_95 | WC0_IS_C_95(0x1)) : 0;
  86. break;
  87. case SSUSB_UWK_V1_6:
  88. reg = ssusb->uwk_reg_base + PERI_WK_CTRL0_8195;
  89. msk = WC0_IS_EN_P3_95 | WC0_IS_C_95(0x7) | WC0_IS_P_95;
  90. val = enable ? (WC0_IS_EN_P3_95 | WC0_IS_C_95(0x1)) : 0;
  91. break;
  92. case SSUSB_UWK_V2:
  93. reg = ssusb->uwk_reg_base + PERI_SSUSB_SPM_CTRL;
  94. msk = SSC_IP_SLEEP_EN | SSC_SPM_INT_EN;
  95. val = enable ? msk : 0;
  96. break;
  97. default:
  98. return;
  99. }
  100. regmap_update_bits(ssusb->uwk, reg, msk, val);
  101. }
  102. int ssusb_wakeup_of_property_parse(struct ssusb_mtk *ssusb,
  103. struct device_node *dn)
  104. {
  105. struct of_phandle_args args;
  106. int ret;
  107. /* wakeup function is optional */
  108. ssusb->uwk_en = of_property_read_bool(dn, "wakeup-source");
  109. if (!ssusb->uwk_en)
  110. return 0;
  111. ret = of_parse_phandle_with_fixed_args(dn,
  112. "mediatek,syscon-wakeup", 2, 0, &args);
  113. if (ret)
  114. return ret;
  115. ssusb->uwk_reg_base = args.args[0];
  116. ssusb->uwk_vers = args.args[1];
  117. ssusb->uwk = syscon_node_to_regmap(args.np);
  118. of_node_put(args.np);
  119. dev_info(ssusb->dev, "uwk - reg:0x%x, version:%d\n",
  120. ssusb->uwk_reg_base, ssusb->uwk_vers);
  121. return PTR_ERR_OR_ZERO(ssusb->uwk);
  122. }
  123. void ssusb_wakeup_set(struct ssusb_mtk *ssusb, bool enable)
  124. {
  125. if (ssusb->uwk_en)
  126. ssusb_wakeup_ip_sleep_set(ssusb, enable);
  127. }
  128. static void host_ports_num_get(struct ssusb_mtk *ssusb)
  129. {
  130. u32 xhci_cap;
  131. xhci_cap = mtu3_readl(ssusb->ippc_base, U3D_SSUSB_IP_XHCI_CAP);
  132. ssusb->u2_ports = SSUSB_IP_XHCI_U2_PORT_NUM(xhci_cap);
  133. ssusb->u3_ports = SSUSB_IP_XHCI_U3_PORT_NUM(xhci_cap);
  134. dev_dbg(ssusb->dev, "host - u2_ports:%d, u3_ports:%d\n",
  135. ssusb->u2_ports, ssusb->u3_ports);
  136. }
  137. /* only configure ports will be used later */
  138. static int ssusb_host_enable(struct ssusb_mtk *ssusb)
  139. {
  140. void __iomem *ibase = ssusb->ippc_base;
  141. int num_u3p = ssusb->u3_ports;
  142. int num_u2p = ssusb->u2_ports;
  143. int u3_ports_disabled;
  144. u32 check_clk;
  145. u32 value;
  146. int i;
  147. /* power on host ip */
  148. mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
  149. /* power on and enable u3 ports except skipped ones */
  150. u3_ports_disabled = 0;
  151. for (i = 0; i < num_u3p; i++) {
  152. if ((0x1 << i) & ssusb->u3p_dis_msk) {
  153. u3_ports_disabled++;
  154. continue;
  155. }
  156. value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
  157. value &= ~(SSUSB_U3_PORT_PDN | SSUSB_U3_PORT_DIS);
  158. value |= SSUSB_U3_PORT_HOST_SEL;
  159. mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
  160. }
  161. /* power on and enable all u2 ports */
  162. for (i = 0; i < num_u2p; i++) {
  163. if ((0x1 << i) & ssusb->u2p_dis_msk)
  164. continue;
  165. value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
  166. value &= ~(SSUSB_U2_PORT_PDN | SSUSB_U2_PORT_DIS);
  167. value |= SSUSB_U2_PORT_HOST_SEL;
  168. mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
  169. }
  170. check_clk = SSUSB_XHCI_RST_B_STS;
  171. if (num_u3p > u3_ports_disabled)
  172. check_clk = SSUSB_U3_MAC_RST_B_STS;
  173. return ssusb_check_clocks(ssusb, check_clk);
  174. }
  175. static int ssusb_host_disable(struct ssusb_mtk *ssusb)
  176. {
  177. void __iomem *ibase = ssusb->ippc_base;
  178. int num_u3p = ssusb->u3_ports;
  179. int num_u2p = ssusb->u2_ports;
  180. u32 value;
  181. int i;
  182. /* power down and disable u3 ports except skipped ones */
  183. for (i = 0; i < num_u3p; i++) {
  184. if ((0x1 << i) & ssusb->u3p_dis_msk)
  185. continue;
  186. value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
  187. value |= SSUSB_U3_PORT_PDN | SSUSB_U3_PORT_DIS;
  188. mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
  189. }
  190. /* power down and disable u2 ports except skipped ones */
  191. for (i = 0; i < num_u2p; i++) {
  192. if ((0x1 << i) & ssusb->u2p_dis_msk)
  193. continue;
  194. value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
  195. value |= SSUSB_U2_PORT_PDN | SSUSB_U2_PORT_DIS;
  196. mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
  197. }
  198. /* power down host ip */
  199. mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
  200. return 0;
  201. }
  202. int ssusb_host_resume(struct ssusb_mtk *ssusb, bool p0_skipped)
  203. {
  204. void __iomem *ibase = ssusb->ippc_base;
  205. int u3p_skip_msk = ssusb->u3p_dis_msk;
  206. int u2p_skip_msk = ssusb->u2p_dis_msk;
  207. int num_u3p = ssusb->u3_ports;
  208. int num_u2p = ssusb->u2_ports;
  209. u32 value;
  210. int i;
  211. if (p0_skipped) {
  212. u2p_skip_msk |= 0x1;
  213. if (ssusb->otg_switch.is_u3_drd)
  214. u3p_skip_msk |= 0x1;
  215. }
  216. /* power on host ip */
  217. mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
  218. /* power on u3 ports except skipped ones */
  219. for (i = 0; i < num_u3p; i++) {
  220. if ((0x1 << i) & u3p_skip_msk)
  221. continue;
  222. value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
  223. value &= ~SSUSB_U3_PORT_PDN;
  224. mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
  225. }
  226. /* power on all u2 ports except skipped ones */
  227. for (i = 0; i < num_u2p; i++) {
  228. if ((0x1 << i) & u2p_skip_msk)
  229. continue;
  230. value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
  231. value &= ~SSUSB_U2_PORT_PDN;
  232. mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
  233. }
  234. return 0;
  235. }
  236. /* here not skip port0 due to PDN can be set repeatedly */
  237. int ssusb_host_suspend(struct ssusb_mtk *ssusb)
  238. {
  239. void __iomem *ibase = ssusb->ippc_base;
  240. int num_u3p = ssusb->u3_ports;
  241. int num_u2p = ssusb->u2_ports;
  242. u32 value;
  243. int i;
  244. /* power down u3 ports except skipped ones */
  245. for (i = 0; i < num_u3p; i++) {
  246. if ((0x1 << i) & ssusb->u3p_dis_msk)
  247. continue;
  248. value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
  249. value |= SSUSB_U3_PORT_PDN;
  250. mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
  251. }
  252. /* power down u2 ports except skipped ones */
  253. for (i = 0; i < num_u2p; i++) {
  254. if ((0x1 << i) & ssusb->u2p_dis_msk)
  255. continue;
  256. value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
  257. value |= SSUSB_U2_PORT_PDN;
  258. mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
  259. }
  260. /* power down host ip */
  261. mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
  262. return 0;
  263. }
  264. static void ssusb_host_setup(struct ssusb_mtk *ssusb)
  265. {
  266. host_ports_num_get(ssusb);
  267. /*
  268. * power on host and power on/enable all ports
  269. * if support OTG, gadget driver will switch port0 to device mode
  270. */
  271. ssusb_host_enable(ssusb);
  272. ssusb_set_force_mode(ssusb, MTU3_DR_FORCE_HOST);
  273. /* if port0 supports dual-role, works as host mode by default */
  274. ssusb_set_vbus(&ssusb->otg_switch, 1);
  275. }
  276. static void ssusb_host_cleanup(struct ssusb_mtk *ssusb)
  277. {
  278. if (ssusb->is_host)
  279. ssusb_set_vbus(&ssusb->otg_switch, 0);
  280. ssusb_host_disable(ssusb);
  281. }
  282. /*
  283. * If host supports multiple ports, the VBUSes(5V) of ports except port0
  284. * which supports OTG are better to be enabled by default in DTS.
  285. * Because the host driver will keep link with devices attached when system
  286. * enters suspend mode, so no need to control VBUSes after initialization.
  287. */
  288. int ssusb_host_init(struct ssusb_mtk *ssusb, struct device_node *parent_dn)
  289. {
  290. struct device *parent_dev = ssusb->dev;
  291. int ret;
  292. ssusb_host_setup(ssusb);
  293. ret = of_platform_populate(parent_dn, NULL, NULL, parent_dev);
  294. if (ret) {
  295. dev_dbg(parent_dev, "failed to create child devices at %pOF\n",
  296. parent_dn);
  297. return ret;
  298. }
  299. dev_info(parent_dev, "xHCI platform device register success...\n");
  300. return 0;
  301. }
  302. void ssusb_host_exit(struct ssusb_mtk *ssusb)
  303. {
  304. of_platform_depopulate(ssusb->dev);
  305. ssusb_host_cleanup(ssusb);
  306. }