musb_gadget.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * MUSB OTG driver peripheral support
  4. *
  5. * Copyright 2005 Mentor Graphics Corporation
  6. * Copyright (C) 2005-2006 by Texas Instruments
  7. * Copyright (C) 2006-2007 Nokia Corporation
  8. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/list.h>
  12. #include <linux/timer.h>
  13. #include <linux/module.h>
  14. #include <linux/smp.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/slab.h>
  19. #include "musb_core.h"
  20. #include "musb_trace.h"
  21. /* ----------------------------------------------------------------------- */
  22. #define is_buffer_mapped(req) (is_dma_capable() && \
  23. (req->map_state != UN_MAPPED))
  24. /* Maps the buffer to dma */
  25. static inline void map_dma_buffer(struct musb_request *request,
  26. struct musb *musb, struct musb_ep *musb_ep)
  27. {
  28. int compatible = true;
  29. struct dma_controller *dma = musb->dma_controller;
  30. request->map_state = UN_MAPPED;
  31. if (!is_dma_capable() || !musb_ep->dma)
  32. return;
  33. /* Check if DMA engine can handle this request.
  34. * DMA code must reject the USB request explicitly.
  35. * Default behaviour is to map the request.
  36. */
  37. if (dma->is_compatible)
  38. compatible = dma->is_compatible(musb_ep->dma,
  39. musb_ep->packet_sz, request->request.buf,
  40. request->request.length);
  41. if (!compatible)
  42. return;
  43. if (request->request.dma == DMA_ADDR_INVALID) {
  44. dma_addr_t dma_addr;
  45. int ret;
  46. dma_addr = dma_map_single(
  47. musb->controller,
  48. request->request.buf,
  49. request->request.length,
  50. request->tx
  51. ? DMA_TO_DEVICE
  52. : DMA_FROM_DEVICE);
  53. ret = dma_mapping_error(musb->controller, dma_addr);
  54. if (ret)
  55. return;
  56. request->request.dma = dma_addr;
  57. request->map_state = MUSB_MAPPED;
  58. } else {
  59. dma_sync_single_for_device(musb->controller,
  60. request->request.dma,
  61. request->request.length,
  62. request->tx
  63. ? DMA_TO_DEVICE
  64. : DMA_FROM_DEVICE);
  65. request->map_state = PRE_MAPPED;
  66. }
  67. }
  68. /* Unmap the buffer from dma and maps it back to cpu */
  69. static inline void unmap_dma_buffer(struct musb_request *request,
  70. struct musb *musb)
  71. {
  72. struct musb_ep *musb_ep = request->ep;
  73. if (!is_buffer_mapped(request) || !musb_ep->dma)
  74. return;
  75. if (request->request.dma == DMA_ADDR_INVALID) {
  76. dev_vdbg(musb->controller,
  77. "not unmapping a never mapped buffer\n");
  78. return;
  79. }
  80. if (request->map_state == MUSB_MAPPED) {
  81. dma_unmap_single(musb->controller,
  82. request->request.dma,
  83. request->request.length,
  84. request->tx
  85. ? DMA_TO_DEVICE
  86. : DMA_FROM_DEVICE);
  87. request->request.dma = DMA_ADDR_INVALID;
  88. } else { /* PRE_MAPPED */
  89. dma_sync_single_for_cpu(musb->controller,
  90. request->request.dma,
  91. request->request.length,
  92. request->tx
  93. ? DMA_TO_DEVICE
  94. : DMA_FROM_DEVICE);
  95. }
  96. request->map_state = UN_MAPPED;
  97. }
  98. /*
  99. * Immediately complete a request.
  100. *
  101. * @param request the request to complete
  102. * @param status the status to complete the request with
  103. * Context: controller locked, IRQs blocked.
  104. */
  105. void musb_g_giveback(
  106. struct musb_ep *ep,
  107. struct usb_request *request,
  108. int status)
  109. __releases(ep->musb->lock)
  110. __acquires(ep->musb->lock)
  111. {
  112. struct musb_request *req;
  113. struct musb *musb;
  114. int busy = ep->busy;
  115. req = to_musb_request(request);
  116. list_del(&req->list);
  117. if (req->request.status == -EINPROGRESS)
  118. req->request.status = status;
  119. musb = req->musb;
  120. ep->busy = 1;
  121. spin_unlock(&musb->lock);
  122. if (!dma_mapping_error(&musb->g.dev, request->dma))
  123. unmap_dma_buffer(req, musb);
  124. trace_musb_req_gb(req);
  125. usb_gadget_giveback_request(&req->ep->end_point, &req->request);
  126. spin_lock(&musb->lock);
  127. ep->busy = busy;
  128. }
  129. /* ----------------------------------------------------------------------- */
  130. /*
  131. * Abort requests queued to an endpoint using the status. Synchronous.
  132. * caller locked controller and blocked irqs, and selected this ep.
  133. */
  134. static void nuke(struct musb_ep *ep, const int status)
  135. {
  136. struct musb *musb = ep->musb;
  137. struct musb_request *req = NULL;
  138. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  139. ep->busy = 1;
  140. if (is_dma_capable() && ep->dma) {
  141. struct dma_controller *c = ep->musb->dma_controller;
  142. int value;
  143. if (ep->is_in) {
  144. /*
  145. * The programming guide says that we must not clear
  146. * the DMAMODE bit before DMAENAB, so we only
  147. * clear it in the second write...
  148. */
  149. musb_writew(epio, MUSB_TXCSR,
  150. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  151. musb_writew(epio, MUSB_TXCSR,
  152. 0 | MUSB_TXCSR_FLUSHFIFO);
  153. } else {
  154. musb_writew(epio, MUSB_RXCSR,
  155. 0 | MUSB_RXCSR_FLUSHFIFO);
  156. musb_writew(epio, MUSB_RXCSR,
  157. 0 | MUSB_RXCSR_FLUSHFIFO);
  158. }
  159. value = c->channel_abort(ep->dma);
  160. musb_dbg(musb, "%s: abort DMA --> %d", ep->name, value);
  161. c->channel_release(ep->dma);
  162. ep->dma = NULL;
  163. }
  164. while (!list_empty(&ep->req_list)) {
  165. req = list_first_entry(&ep->req_list, struct musb_request, list);
  166. musb_g_giveback(ep, &req->request, status);
  167. }
  168. }
  169. /* ----------------------------------------------------------------------- */
  170. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  171. /*
  172. * This assumes the separate CPPI engine is responding to DMA requests
  173. * from the usb core ... sequenced a bit differently from mentor dma.
  174. */
  175. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  176. {
  177. if (can_bulk_split(musb, ep->type))
  178. return ep->hw_ep->max_packet_sz_tx;
  179. else
  180. return ep->packet_sz;
  181. }
  182. /*
  183. * An endpoint is transmitting data. This can be called either from
  184. * the IRQ routine or from ep.queue() to kickstart a request on an
  185. * endpoint.
  186. *
  187. * Context: controller locked, IRQs blocked, endpoint selected
  188. */
  189. static void txstate(struct musb *musb, struct musb_request *req)
  190. {
  191. u8 epnum = req->epnum;
  192. struct musb_ep *musb_ep;
  193. void __iomem *epio = musb->endpoints[epnum].regs;
  194. struct usb_request *request;
  195. u16 fifo_count = 0, csr;
  196. int use_dma = 0;
  197. musb_ep = req->ep;
  198. /* Check if EP is disabled */
  199. if (!musb_ep->desc) {
  200. musb_dbg(musb, "ep:%s disabled - ignore request",
  201. musb_ep->end_point.name);
  202. return;
  203. }
  204. /* we shouldn't get here while DMA is active ... but we do ... */
  205. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  206. musb_dbg(musb, "dma pending...");
  207. return;
  208. }
  209. /* read TXCSR before */
  210. csr = musb_readw(epio, MUSB_TXCSR);
  211. request = &req->request;
  212. fifo_count = min(max_ep_writesize(musb, musb_ep),
  213. (int)(request->length - request->actual));
  214. if (csr & MUSB_TXCSR_TXPKTRDY) {
  215. musb_dbg(musb, "%s old packet still ready , txcsr %03x",
  216. musb_ep->end_point.name, csr);
  217. return;
  218. }
  219. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  220. musb_dbg(musb, "%s stalling, txcsr %03x",
  221. musb_ep->end_point.name, csr);
  222. return;
  223. }
  224. musb_dbg(musb, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x",
  225. epnum, musb_ep->packet_sz, fifo_count,
  226. csr);
  227. #ifndef CONFIG_MUSB_PIO_ONLY
  228. if (is_buffer_mapped(req)) {
  229. struct dma_controller *c = musb->dma_controller;
  230. size_t request_size;
  231. /* setup DMA, then program endpoint CSR */
  232. request_size = min_t(size_t, request->length - request->actual,
  233. musb_ep->dma->max_len);
  234. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  235. /* MUSB_TXCSR_P_ISO is still set correctly */
  236. if (musb_dma_inventra(musb) || musb_dma_ux500(musb)) {
  237. if (request_size < musb_ep->packet_sz)
  238. musb_ep->dma->desired_mode = 0;
  239. else
  240. musb_ep->dma->desired_mode = 1;
  241. use_dma = use_dma && c->channel_program(
  242. musb_ep->dma, musb_ep->packet_sz,
  243. musb_ep->dma->desired_mode,
  244. request->dma + request->actual, request_size);
  245. if (use_dma) {
  246. if (musb_ep->dma->desired_mode == 0) {
  247. /*
  248. * We must not clear the DMAMODE bit
  249. * before the DMAENAB bit -- and the
  250. * latter doesn't always get cleared
  251. * before we get here...
  252. */
  253. csr &= ~(MUSB_TXCSR_AUTOSET
  254. | MUSB_TXCSR_DMAENAB);
  255. musb_writew(epio, MUSB_TXCSR, csr
  256. | MUSB_TXCSR_P_WZC_BITS);
  257. csr &= ~MUSB_TXCSR_DMAMODE;
  258. csr |= (MUSB_TXCSR_DMAENAB |
  259. MUSB_TXCSR_MODE);
  260. /* against programming guide */
  261. } else {
  262. csr |= (MUSB_TXCSR_DMAENAB
  263. | MUSB_TXCSR_DMAMODE
  264. | MUSB_TXCSR_MODE);
  265. /*
  266. * Enable Autoset according to table
  267. * below
  268. * bulk_split hb_mult Autoset_Enable
  269. * 0 0 Yes(Normal)
  270. * 0 >0 No(High BW ISO)
  271. * 1 0 Yes(HS bulk)
  272. * 1 >0 Yes(FS bulk)
  273. */
  274. if (!musb_ep->hb_mult ||
  275. can_bulk_split(musb,
  276. musb_ep->type))
  277. csr |= MUSB_TXCSR_AUTOSET;
  278. }
  279. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  280. musb_writew(epio, MUSB_TXCSR, csr);
  281. }
  282. }
  283. if (is_cppi_enabled(musb)) {
  284. /* program endpoint CSR first, then setup DMA */
  285. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  286. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  287. MUSB_TXCSR_MODE;
  288. musb_writew(epio, MUSB_TXCSR, (MUSB_TXCSR_P_WZC_BITS &
  289. ~MUSB_TXCSR_P_UNDERRUN) | csr);
  290. /* ensure writebuffer is empty */
  291. csr = musb_readw(epio, MUSB_TXCSR);
  292. /*
  293. * NOTE host side sets DMAENAB later than this; both are
  294. * OK since the transfer dma glue (between CPPI and
  295. * Mentor fifos) just tells CPPI it could start. Data
  296. * only moves to the USB TX fifo when both fifos are
  297. * ready.
  298. */
  299. /*
  300. * "mode" is irrelevant here; handle terminating ZLPs
  301. * like PIO does, since the hardware RNDIS mode seems
  302. * unreliable except for the
  303. * last-packet-is-already-short case.
  304. */
  305. use_dma = use_dma && c->channel_program(
  306. musb_ep->dma, musb_ep->packet_sz,
  307. 0,
  308. request->dma + request->actual,
  309. request_size);
  310. if (!use_dma) {
  311. c->channel_release(musb_ep->dma);
  312. musb_ep->dma = NULL;
  313. csr &= ~MUSB_TXCSR_DMAENAB;
  314. musb_writew(epio, MUSB_TXCSR, csr);
  315. /* invariant: prequest->buf is non-null */
  316. }
  317. } else if (tusb_dma_omap(musb))
  318. use_dma = use_dma && c->channel_program(
  319. musb_ep->dma, musb_ep->packet_sz,
  320. request->zero,
  321. request->dma + request->actual,
  322. request_size);
  323. }
  324. #endif
  325. if (!use_dma) {
  326. /*
  327. * Unmap the dma buffer back to cpu if dma channel
  328. * programming fails
  329. */
  330. unmap_dma_buffer(req, musb);
  331. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  332. (u8 *) (request->buf + request->actual));
  333. request->actual += fifo_count;
  334. csr |= MUSB_TXCSR_TXPKTRDY;
  335. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  336. musb_writew(epio, MUSB_TXCSR, csr);
  337. }
  338. /* host may already have the data when this message shows... */
  339. musb_dbg(musb, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d",
  340. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  341. request->actual, request->length,
  342. musb_readw(epio, MUSB_TXCSR),
  343. fifo_count,
  344. musb_readw(epio, MUSB_TXMAXP));
  345. }
  346. /*
  347. * FIFO state update (e.g. data ready).
  348. * Called from IRQ, with controller locked.
  349. */
  350. void musb_g_tx(struct musb *musb, u8 epnum)
  351. {
  352. u16 csr;
  353. struct musb_request *req;
  354. struct usb_request *request;
  355. u8 __iomem *mbase = musb->mregs;
  356. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  357. void __iomem *epio = musb->endpoints[epnum].regs;
  358. struct dma_channel *dma;
  359. musb_ep_select(mbase, epnum);
  360. req = next_request(musb_ep);
  361. request = &req->request;
  362. csr = musb_readw(epio, MUSB_TXCSR);
  363. musb_dbg(musb, "<== %s, txcsr %04x", musb_ep->end_point.name, csr);
  364. dma = is_dma_capable() ? musb_ep->dma : NULL;
  365. /*
  366. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  367. * probably rates reporting as a host error.
  368. */
  369. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  370. csr |= MUSB_TXCSR_P_WZC_BITS;
  371. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  372. musb_writew(epio, MUSB_TXCSR, csr);
  373. return;
  374. }
  375. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  376. /* We NAKed, no big deal... little reason to care. */
  377. csr |= MUSB_TXCSR_P_WZC_BITS;
  378. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  379. musb_writew(epio, MUSB_TXCSR, csr);
  380. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  381. epnum, request);
  382. }
  383. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  384. /*
  385. * SHOULD NOT HAPPEN... has with CPPI though, after
  386. * changing SENDSTALL (and other cases); harmless?
  387. */
  388. musb_dbg(musb, "%s dma still busy?", musb_ep->end_point.name);
  389. return;
  390. }
  391. if (req) {
  392. trace_musb_req_tx(req);
  393. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  394. csr |= MUSB_TXCSR_P_WZC_BITS;
  395. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  396. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  397. musb_writew(epio, MUSB_TXCSR, csr);
  398. /* Ensure writebuffer is empty. */
  399. csr = musb_readw(epio, MUSB_TXCSR);
  400. request->actual += musb_ep->dma->actual_len;
  401. musb_dbg(musb, "TXCSR%d %04x, DMA off, len %zu, req %p",
  402. epnum, csr, musb_ep->dma->actual_len, request);
  403. }
  404. /*
  405. * First, maybe a terminating short packet. Some DMA
  406. * engines might handle this by themselves.
  407. */
  408. if ((request->zero && request->length)
  409. && (request->length % musb_ep->packet_sz == 0)
  410. && (request->actual == request->length)) {
  411. /*
  412. * On DMA completion, FIFO may not be
  413. * available yet...
  414. */
  415. if (csr & MUSB_TXCSR_TXPKTRDY)
  416. return;
  417. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  418. | MUSB_TXCSR_TXPKTRDY);
  419. request->zero = 0;
  420. }
  421. if (request->actual == request->length) {
  422. musb_g_giveback(musb_ep, request, 0);
  423. /*
  424. * In the giveback function the MUSB lock is
  425. * released and acquired after sometime. During
  426. * this time period the INDEX register could get
  427. * changed by the gadget_queue function especially
  428. * on SMP systems. Reselect the INDEX to be sure
  429. * we are reading/modifying the right registers
  430. */
  431. musb_ep_select(mbase, epnum);
  432. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  433. if (!req) {
  434. musb_dbg(musb, "%s idle now",
  435. musb_ep->end_point.name);
  436. return;
  437. }
  438. }
  439. txstate(musb, req);
  440. }
  441. }
  442. /* ------------------------------------------------------------ */
  443. /*
  444. * Context: controller locked, IRQs blocked, endpoint selected
  445. */
  446. static void rxstate(struct musb *musb, struct musb_request *req)
  447. {
  448. const u8 epnum = req->epnum;
  449. struct usb_request *request = &req->request;
  450. struct musb_ep *musb_ep;
  451. void __iomem *epio = musb->endpoints[epnum].regs;
  452. unsigned len = 0;
  453. u16 fifo_count;
  454. u16 csr = musb_readw(epio, MUSB_RXCSR);
  455. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  456. u8 use_mode_1;
  457. if (hw_ep->is_shared_fifo)
  458. musb_ep = &hw_ep->ep_in;
  459. else
  460. musb_ep = &hw_ep->ep_out;
  461. fifo_count = musb_ep->packet_sz;
  462. /* Check if EP is disabled */
  463. if (!musb_ep->desc) {
  464. musb_dbg(musb, "ep:%s disabled - ignore request",
  465. musb_ep->end_point.name);
  466. return;
  467. }
  468. /* We shouldn't get here while DMA is active, but we do... */
  469. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  470. musb_dbg(musb, "DMA pending...");
  471. return;
  472. }
  473. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  474. musb_dbg(musb, "%s stalling, RXCSR %04x",
  475. musb_ep->end_point.name, csr);
  476. return;
  477. }
  478. if (is_cppi_enabled(musb) && is_buffer_mapped(req)) {
  479. struct dma_controller *c = musb->dma_controller;
  480. struct dma_channel *channel = musb_ep->dma;
  481. /* NOTE: CPPI won't actually stop advancing the DMA
  482. * queue after short packet transfers, so this is almost
  483. * always going to run as IRQ-per-packet DMA so that
  484. * faults will be handled correctly.
  485. */
  486. if (c->channel_program(channel,
  487. musb_ep->packet_sz,
  488. !request->short_not_ok,
  489. request->dma + request->actual,
  490. request->length - request->actual)) {
  491. /* make sure that if an rxpkt arrived after the irq,
  492. * the cppi engine will be ready to take it as soon
  493. * as DMA is enabled
  494. */
  495. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  496. | MUSB_RXCSR_DMAMODE);
  497. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  498. musb_writew(epio, MUSB_RXCSR, csr);
  499. return;
  500. }
  501. }
  502. if (csr & MUSB_RXCSR_RXPKTRDY) {
  503. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  504. /*
  505. * Enable Mode 1 on RX transfers only when short_not_ok flag
  506. * is set. Currently short_not_ok flag is set only from
  507. * file_storage and f_mass_storage drivers
  508. */
  509. if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
  510. use_mode_1 = 1;
  511. else
  512. use_mode_1 = 0;
  513. if (request->actual < request->length) {
  514. if (!is_buffer_mapped(req))
  515. goto buffer_aint_mapped;
  516. if (musb_dma_inventra(musb)) {
  517. struct dma_controller *c;
  518. struct dma_channel *channel;
  519. int use_dma = 0;
  520. unsigned int transfer_size;
  521. c = musb->dma_controller;
  522. channel = musb_ep->dma;
  523. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  524. * mode 0 only. So we do not get endpoint interrupts due to DMA
  525. * completion. We only get interrupts from DMA controller.
  526. *
  527. * We could operate in DMA mode 1 if we knew the size of the transfer
  528. * in advance. For mass storage class, request->length = what the host
  529. * sends, so that'd work. But for pretty much everything else,
  530. * request->length is routinely more than what the host sends. For
  531. * most these gadgets, end of is signified either by a short packet,
  532. * or filling the last byte of the buffer. (Sending extra data in
  533. * that last pckate should trigger an overflow fault.) But in mode 1,
  534. * we don't get DMA completion interrupt for short packets.
  535. *
  536. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  537. * to get endpoint interrupt on every DMA req, but that didn't seem
  538. * to work reliably.
  539. *
  540. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  541. * then becomes usable as a runtime "use mode 1" hint...
  542. */
  543. /* Experimental: Mode1 works with mass storage use cases */
  544. if (use_mode_1) {
  545. csr |= MUSB_RXCSR_AUTOCLEAR;
  546. musb_writew(epio, MUSB_RXCSR, csr);
  547. csr |= MUSB_RXCSR_DMAENAB;
  548. musb_writew(epio, MUSB_RXCSR, csr);
  549. /*
  550. * this special sequence (enabling and then
  551. * disabling MUSB_RXCSR_DMAMODE) is required
  552. * to get DMAReq to activate
  553. */
  554. musb_writew(epio, MUSB_RXCSR,
  555. csr | MUSB_RXCSR_DMAMODE);
  556. musb_writew(epio, MUSB_RXCSR, csr);
  557. transfer_size = min_t(unsigned int,
  558. request->length -
  559. request->actual,
  560. channel->max_len);
  561. musb_ep->dma->desired_mode = 1;
  562. } else {
  563. if (!musb_ep->hb_mult &&
  564. musb_ep->hw_ep->rx_double_buffered)
  565. csr |= MUSB_RXCSR_AUTOCLEAR;
  566. csr |= MUSB_RXCSR_DMAENAB;
  567. musb_writew(epio, MUSB_RXCSR, csr);
  568. transfer_size = min(request->length - request->actual,
  569. (unsigned)fifo_count);
  570. musb_ep->dma->desired_mode = 0;
  571. }
  572. use_dma = c->channel_program(
  573. channel,
  574. musb_ep->packet_sz,
  575. channel->desired_mode,
  576. request->dma
  577. + request->actual,
  578. transfer_size);
  579. if (use_dma)
  580. return;
  581. }
  582. if ((musb_dma_ux500(musb)) &&
  583. (request->actual < request->length)) {
  584. struct dma_controller *c;
  585. struct dma_channel *channel;
  586. unsigned int transfer_size = 0;
  587. c = musb->dma_controller;
  588. channel = musb_ep->dma;
  589. /* In case first packet is short */
  590. if (fifo_count < musb_ep->packet_sz)
  591. transfer_size = fifo_count;
  592. else if (request->short_not_ok)
  593. transfer_size = min_t(unsigned int,
  594. request->length -
  595. request->actual,
  596. channel->max_len);
  597. else
  598. transfer_size = min_t(unsigned int,
  599. request->length -
  600. request->actual,
  601. (unsigned)fifo_count);
  602. csr &= ~MUSB_RXCSR_DMAMODE;
  603. csr |= (MUSB_RXCSR_DMAENAB |
  604. MUSB_RXCSR_AUTOCLEAR);
  605. musb_writew(epio, MUSB_RXCSR, csr);
  606. if (transfer_size <= musb_ep->packet_sz) {
  607. musb_ep->dma->desired_mode = 0;
  608. } else {
  609. musb_ep->dma->desired_mode = 1;
  610. /* Mode must be set after DMAENAB */
  611. csr |= MUSB_RXCSR_DMAMODE;
  612. musb_writew(epio, MUSB_RXCSR, csr);
  613. }
  614. if (c->channel_program(channel,
  615. musb_ep->packet_sz,
  616. channel->desired_mode,
  617. request->dma
  618. + request->actual,
  619. transfer_size))
  620. return;
  621. }
  622. len = request->length - request->actual;
  623. musb_dbg(musb, "%s OUT/RX pio fifo %d/%d, maxpacket %d",
  624. musb_ep->end_point.name,
  625. fifo_count, len,
  626. musb_ep->packet_sz);
  627. fifo_count = min_t(unsigned, len, fifo_count);
  628. if (tusb_dma_omap(musb)) {
  629. struct dma_controller *c = musb->dma_controller;
  630. struct dma_channel *channel = musb_ep->dma;
  631. u32 dma_addr = request->dma + request->actual;
  632. int ret;
  633. ret = c->channel_program(channel,
  634. musb_ep->packet_sz,
  635. channel->desired_mode,
  636. dma_addr,
  637. fifo_count);
  638. if (ret)
  639. return;
  640. }
  641. /*
  642. * Unmap the dma buffer back to cpu if dma channel
  643. * programming fails. This buffer is mapped if the
  644. * channel allocation is successful
  645. */
  646. unmap_dma_buffer(req, musb);
  647. /*
  648. * Clear DMAENAB and AUTOCLEAR for the
  649. * PIO mode transfer
  650. */
  651. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  652. musb_writew(epio, MUSB_RXCSR, csr);
  653. buffer_aint_mapped:
  654. fifo_count = min_t(unsigned int,
  655. request->length - request->actual,
  656. (unsigned int)fifo_count);
  657. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  658. (request->buf + request->actual));
  659. request->actual += fifo_count;
  660. /* REVISIT if we left anything in the fifo, flush
  661. * it and report -EOVERFLOW
  662. */
  663. /* ack the read! */
  664. csr |= MUSB_RXCSR_P_WZC_BITS;
  665. csr &= ~MUSB_RXCSR_RXPKTRDY;
  666. musb_writew(epio, MUSB_RXCSR, csr);
  667. }
  668. }
  669. /* reach the end or short packet detected */
  670. if (request->actual == request->length ||
  671. fifo_count < musb_ep->packet_sz)
  672. musb_g_giveback(musb_ep, request, 0);
  673. }
  674. /*
  675. * Data ready for a request; called from IRQ
  676. */
  677. void musb_g_rx(struct musb *musb, u8 epnum)
  678. {
  679. u16 csr;
  680. struct musb_request *req;
  681. struct usb_request *request;
  682. void __iomem *mbase = musb->mregs;
  683. struct musb_ep *musb_ep;
  684. void __iomem *epio = musb->endpoints[epnum].regs;
  685. struct dma_channel *dma;
  686. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  687. if (hw_ep->is_shared_fifo)
  688. musb_ep = &hw_ep->ep_in;
  689. else
  690. musb_ep = &hw_ep->ep_out;
  691. musb_ep_select(mbase, epnum);
  692. req = next_request(musb_ep);
  693. if (!req)
  694. return;
  695. trace_musb_req_rx(req);
  696. request = &req->request;
  697. csr = musb_readw(epio, MUSB_RXCSR);
  698. dma = is_dma_capable() ? musb_ep->dma : NULL;
  699. musb_dbg(musb, "<== %s, rxcsr %04x%s %p", musb_ep->end_point.name,
  700. csr, dma ? " (dma)" : "", request);
  701. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  702. csr |= MUSB_RXCSR_P_WZC_BITS;
  703. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  704. musb_writew(epio, MUSB_RXCSR, csr);
  705. return;
  706. }
  707. if (csr & MUSB_RXCSR_P_OVERRUN) {
  708. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  709. csr &= ~MUSB_RXCSR_P_OVERRUN;
  710. musb_writew(epio, MUSB_RXCSR, csr);
  711. musb_dbg(musb, "%s iso overrun on %p", musb_ep->name, request);
  712. if (request->status == -EINPROGRESS)
  713. request->status = -EOVERFLOW;
  714. }
  715. if (csr & MUSB_RXCSR_INCOMPRX) {
  716. /* REVISIT not necessarily an error */
  717. musb_dbg(musb, "%s, incomprx", musb_ep->end_point.name);
  718. }
  719. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  720. /* "should not happen"; likely RXPKTRDY pending for DMA */
  721. musb_dbg(musb, "%s busy, csr %04x",
  722. musb_ep->end_point.name, csr);
  723. return;
  724. }
  725. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  726. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  727. | MUSB_RXCSR_DMAENAB
  728. | MUSB_RXCSR_DMAMODE);
  729. musb_writew(epio, MUSB_RXCSR,
  730. MUSB_RXCSR_P_WZC_BITS | csr);
  731. request->actual += musb_ep->dma->actual_len;
  732. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  733. defined(CONFIG_USB_UX500_DMA)
  734. /* Autoclear doesn't clear RxPktRdy for short packets */
  735. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  736. || (dma->actual_len
  737. & (musb_ep->packet_sz - 1))) {
  738. /* ack the read! */
  739. csr &= ~MUSB_RXCSR_RXPKTRDY;
  740. musb_writew(epio, MUSB_RXCSR, csr);
  741. }
  742. /* incomplete, and not short? wait for next IN packet */
  743. if ((request->actual < request->length)
  744. && (musb_ep->dma->actual_len
  745. == musb_ep->packet_sz)) {
  746. /* In double buffer case, continue to unload fifo if
  747. * there is Rx packet in FIFO.
  748. **/
  749. csr = musb_readw(epio, MUSB_RXCSR);
  750. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  751. hw_ep->rx_double_buffered)
  752. goto exit;
  753. return;
  754. }
  755. #endif
  756. musb_g_giveback(musb_ep, request, 0);
  757. /*
  758. * In the giveback function the MUSB lock is
  759. * released and acquired after sometime. During
  760. * this time period the INDEX register could get
  761. * changed by the gadget_queue function especially
  762. * on SMP systems. Reselect the INDEX to be sure
  763. * we are reading/modifying the right registers
  764. */
  765. musb_ep_select(mbase, epnum);
  766. req = next_request(musb_ep);
  767. if (!req)
  768. return;
  769. }
  770. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  771. defined(CONFIG_USB_UX500_DMA)
  772. exit:
  773. #endif
  774. /* Analyze request */
  775. rxstate(musb, req);
  776. }
  777. /* ------------------------------------------------------------ */
  778. static int musb_gadget_enable(struct usb_ep *ep,
  779. const struct usb_endpoint_descriptor *desc)
  780. {
  781. unsigned long flags;
  782. struct musb_ep *musb_ep;
  783. struct musb_hw_ep *hw_ep;
  784. void __iomem *regs;
  785. struct musb *musb;
  786. void __iomem *mbase;
  787. u8 epnum;
  788. u16 csr;
  789. unsigned tmp;
  790. int status = -EINVAL;
  791. if (!ep || !desc)
  792. return -EINVAL;
  793. musb_ep = to_musb_ep(ep);
  794. hw_ep = musb_ep->hw_ep;
  795. regs = hw_ep->regs;
  796. musb = musb_ep->musb;
  797. mbase = musb->mregs;
  798. epnum = musb_ep->current_epnum;
  799. spin_lock_irqsave(&musb->lock, flags);
  800. if (musb_ep->desc) {
  801. status = -EBUSY;
  802. goto fail;
  803. }
  804. musb_ep->type = usb_endpoint_type(desc);
  805. /* check direction and (later) maxpacket size against endpoint */
  806. if (usb_endpoint_num(desc) != epnum)
  807. goto fail;
  808. /* REVISIT this rules out high bandwidth periodic transfers */
  809. tmp = usb_endpoint_maxp_mult(desc) - 1;
  810. if (tmp) {
  811. int ok;
  812. if (usb_endpoint_dir_in(desc))
  813. ok = musb->hb_iso_tx;
  814. else
  815. ok = musb->hb_iso_rx;
  816. if (!ok) {
  817. musb_dbg(musb, "no support for high bandwidth ISO");
  818. goto fail;
  819. }
  820. musb_ep->hb_mult = tmp;
  821. } else {
  822. musb_ep->hb_mult = 0;
  823. }
  824. musb_ep->packet_sz = usb_endpoint_maxp(desc);
  825. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  826. /* enable the interrupts for the endpoint, set the endpoint
  827. * packet size (or fail), set the mode, clear the fifo
  828. */
  829. musb_ep_select(mbase, epnum);
  830. if (usb_endpoint_dir_in(desc)) {
  831. if (hw_ep->is_shared_fifo)
  832. musb_ep->is_in = 1;
  833. if (!musb_ep->is_in)
  834. goto fail;
  835. if (tmp > hw_ep->max_packet_sz_tx) {
  836. musb_dbg(musb, "packet size beyond hardware FIFO size");
  837. goto fail;
  838. }
  839. musb->intrtxe |= (1 << epnum);
  840. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  841. /* REVISIT if can_bulk_split(), use by updating "tmp";
  842. * likewise high bandwidth periodic tx
  843. */
  844. /* Set TXMAXP with the FIFO size of the endpoint
  845. * to disable double buffering mode.
  846. */
  847. if (can_bulk_split(musb, musb_ep->type))
  848. musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
  849. musb_ep->packet_sz) - 1;
  850. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  851. | (musb_ep->hb_mult << 11));
  852. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  853. if (musb_readw(regs, MUSB_TXCSR)
  854. & MUSB_TXCSR_FIFONOTEMPTY)
  855. csr |= MUSB_TXCSR_FLUSHFIFO;
  856. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  857. csr |= MUSB_TXCSR_P_ISO;
  858. /* set twice in case of double buffering */
  859. musb_writew(regs, MUSB_TXCSR, csr);
  860. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  861. musb_writew(regs, MUSB_TXCSR, csr);
  862. } else {
  863. if (hw_ep->is_shared_fifo)
  864. musb_ep->is_in = 0;
  865. if (musb_ep->is_in)
  866. goto fail;
  867. if (tmp > hw_ep->max_packet_sz_rx) {
  868. musb_dbg(musb, "packet size beyond hardware FIFO size");
  869. goto fail;
  870. }
  871. musb->intrrxe |= (1 << epnum);
  872. musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
  873. /* REVISIT if can_bulk_combine() use by updating "tmp"
  874. * likewise high bandwidth periodic rx
  875. */
  876. /* Set RXMAXP with the FIFO size of the endpoint
  877. * to disable double buffering mode.
  878. */
  879. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  880. | (musb_ep->hb_mult << 11));
  881. /* force shared fifo to OUT-only mode */
  882. if (hw_ep->is_shared_fifo) {
  883. csr = musb_readw(regs, MUSB_TXCSR);
  884. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  885. musb_writew(regs, MUSB_TXCSR, csr);
  886. }
  887. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  888. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  889. csr |= MUSB_RXCSR_P_ISO;
  890. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  891. csr |= MUSB_RXCSR_DISNYET;
  892. /* set twice in case of double buffering */
  893. musb_writew(regs, MUSB_RXCSR, csr);
  894. musb_writew(regs, MUSB_RXCSR, csr);
  895. }
  896. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  897. * for some reason you run out of channels here.
  898. */
  899. if (is_dma_capable() && musb->dma_controller) {
  900. struct dma_controller *c = musb->dma_controller;
  901. musb_ep->dma = c->channel_alloc(c, hw_ep,
  902. (desc->bEndpointAddress & USB_DIR_IN));
  903. } else
  904. musb_ep->dma = NULL;
  905. musb_ep->desc = desc;
  906. musb_ep->busy = 0;
  907. musb_ep->wedged = 0;
  908. status = 0;
  909. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  910. musb_driver_name, musb_ep->end_point.name,
  911. musb_ep_xfertype_string(musb_ep->type),
  912. musb_ep->is_in ? "IN" : "OUT",
  913. musb_ep->dma ? "dma, " : "",
  914. musb_ep->packet_sz);
  915. schedule_delayed_work(&musb->irq_work, 0);
  916. fail:
  917. spin_unlock_irqrestore(&musb->lock, flags);
  918. return status;
  919. }
  920. /*
  921. * Disable an endpoint flushing all requests queued.
  922. */
  923. static int musb_gadget_disable(struct usb_ep *ep)
  924. {
  925. unsigned long flags;
  926. struct musb *musb;
  927. u8 epnum;
  928. struct musb_ep *musb_ep;
  929. void __iomem *epio;
  930. musb_ep = to_musb_ep(ep);
  931. musb = musb_ep->musb;
  932. epnum = musb_ep->current_epnum;
  933. epio = musb->endpoints[epnum].regs;
  934. spin_lock_irqsave(&musb->lock, flags);
  935. musb_ep_select(musb->mregs, epnum);
  936. /* zero the endpoint sizes */
  937. if (musb_ep->is_in) {
  938. musb->intrtxe &= ~(1 << epnum);
  939. musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
  940. musb_writew(epio, MUSB_TXMAXP, 0);
  941. } else {
  942. musb->intrrxe &= ~(1 << epnum);
  943. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  944. musb_writew(epio, MUSB_RXMAXP, 0);
  945. }
  946. /* abort all pending DMA and requests */
  947. nuke(musb_ep, -ESHUTDOWN);
  948. musb_ep->desc = NULL;
  949. musb_ep->end_point.desc = NULL;
  950. schedule_delayed_work(&musb->irq_work, 0);
  951. spin_unlock_irqrestore(&(musb->lock), flags);
  952. musb_dbg(musb, "%s", musb_ep->end_point.name);
  953. return 0;
  954. }
  955. /*
  956. * Allocate a request for an endpoint.
  957. * Reused by ep0 code.
  958. */
  959. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  960. {
  961. struct musb_ep *musb_ep = to_musb_ep(ep);
  962. struct musb_request *request;
  963. request = kzalloc(sizeof *request, gfp_flags);
  964. if (!request)
  965. return NULL;
  966. request->request.dma = DMA_ADDR_INVALID;
  967. request->epnum = musb_ep->current_epnum;
  968. request->ep = musb_ep;
  969. trace_musb_req_alloc(request);
  970. return &request->request;
  971. }
  972. /*
  973. * Free a request
  974. * Reused by ep0 code.
  975. */
  976. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  977. {
  978. struct musb_request *request = to_musb_request(req);
  979. trace_musb_req_free(request);
  980. kfree(request);
  981. }
  982. /*
  983. * Context: controller locked, IRQs blocked.
  984. */
  985. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  986. {
  987. u16 csr;
  988. void __iomem *epio = req->ep->hw_ep->regs;
  989. trace_musb_req_start(req);
  990. musb_ep_select(musb->mregs, req->epnum);
  991. if (req->tx) {
  992. txstate(musb, req);
  993. } else {
  994. csr = musb_readw(epio, MUSB_RXCSR);
  995. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  996. musb_writew(epio, MUSB_RXCSR, csr);
  997. musb_writew(epio, MUSB_RXCSR, csr);
  998. }
  999. }
  1000. static int musb_ep_restart_resume_work(struct musb *musb, void *data)
  1001. {
  1002. struct musb_request *req = data;
  1003. musb_ep_restart(musb, req);
  1004. return 0;
  1005. }
  1006. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1007. gfp_t gfp_flags)
  1008. {
  1009. struct musb_ep *musb_ep;
  1010. struct musb_request *request;
  1011. struct musb *musb;
  1012. int status;
  1013. unsigned long lockflags;
  1014. if (!ep || !req)
  1015. return -EINVAL;
  1016. if (!req->buf)
  1017. return -ENODATA;
  1018. musb_ep = to_musb_ep(ep);
  1019. musb = musb_ep->musb;
  1020. request = to_musb_request(req);
  1021. request->musb = musb;
  1022. if (request->ep != musb_ep)
  1023. return -EINVAL;
  1024. status = pm_runtime_get(musb->controller);
  1025. if ((status != -EINPROGRESS) && status < 0) {
  1026. dev_err(musb->controller,
  1027. "pm runtime get failed in %s\n",
  1028. __func__);
  1029. pm_runtime_put_noidle(musb->controller);
  1030. return status;
  1031. }
  1032. status = 0;
  1033. trace_musb_req_enq(request);
  1034. /* request is mine now... */
  1035. request->request.actual = 0;
  1036. request->request.status = -EINPROGRESS;
  1037. request->epnum = musb_ep->current_epnum;
  1038. request->tx = musb_ep->is_in;
  1039. map_dma_buffer(request, musb, musb_ep);
  1040. spin_lock_irqsave(&musb->lock, lockflags);
  1041. /* don't queue if the ep is down */
  1042. if (!musb_ep->desc) {
  1043. musb_dbg(musb, "req %p queued to %s while ep %s",
  1044. req, ep->name, "disabled");
  1045. status = -ESHUTDOWN;
  1046. unmap_dma_buffer(request, musb);
  1047. goto unlock;
  1048. }
  1049. /* add request to the list */
  1050. list_add_tail(&request->list, &musb_ep->req_list);
  1051. /* it this is the head of the queue, start i/o ... */
  1052. if (!musb_ep->busy && &request->list == musb_ep->req_list.next) {
  1053. status = musb_queue_resume_work(musb,
  1054. musb_ep_restart_resume_work,
  1055. request);
  1056. if (status < 0) {
  1057. dev_err(musb->controller, "%s resume work: %i\n",
  1058. __func__, status);
  1059. list_del(&request->list);
  1060. }
  1061. }
  1062. unlock:
  1063. spin_unlock_irqrestore(&musb->lock, lockflags);
  1064. pm_runtime_mark_last_busy(musb->controller);
  1065. pm_runtime_put_autosuspend(musb->controller);
  1066. return status;
  1067. }
  1068. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1069. {
  1070. struct musb_ep *musb_ep = to_musb_ep(ep);
  1071. struct musb_request *req = to_musb_request(request);
  1072. struct musb_request *r;
  1073. unsigned long flags;
  1074. int status = 0;
  1075. struct musb *musb = musb_ep->musb;
  1076. if (!ep || !request || req->ep != musb_ep)
  1077. return -EINVAL;
  1078. trace_musb_req_deq(req);
  1079. spin_lock_irqsave(&musb->lock, flags);
  1080. list_for_each_entry(r, &musb_ep->req_list, list) {
  1081. if (r == req)
  1082. break;
  1083. }
  1084. if (r != req) {
  1085. dev_err(musb->controller, "request %p not queued to %s\n",
  1086. request, ep->name);
  1087. status = -EINVAL;
  1088. goto done;
  1089. }
  1090. /* if the hardware doesn't have the request, easy ... */
  1091. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1092. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1093. /* ... else abort the dma transfer ... */
  1094. else if (is_dma_capable() && musb_ep->dma) {
  1095. struct dma_controller *c = musb->dma_controller;
  1096. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1097. if (c->channel_abort)
  1098. status = c->channel_abort(musb_ep->dma);
  1099. else
  1100. status = -EBUSY;
  1101. if (status == 0)
  1102. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1103. } else {
  1104. /* NOTE: by sticking to easily tested hardware/driver states,
  1105. * we leave counting of in-flight packets imprecise.
  1106. */
  1107. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1108. }
  1109. done:
  1110. spin_unlock_irqrestore(&musb->lock, flags);
  1111. return status;
  1112. }
  1113. /*
  1114. * Set or clear the halt bit of an endpoint. A halted endpoint won't tx/rx any
  1115. * data but will queue requests.
  1116. *
  1117. * exported to ep0 code
  1118. */
  1119. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1120. {
  1121. struct musb_ep *musb_ep = to_musb_ep(ep);
  1122. u8 epnum = musb_ep->current_epnum;
  1123. struct musb *musb = musb_ep->musb;
  1124. void __iomem *epio = musb->endpoints[epnum].regs;
  1125. void __iomem *mbase;
  1126. unsigned long flags;
  1127. u16 csr;
  1128. struct musb_request *request;
  1129. int status = 0;
  1130. if (!ep)
  1131. return -EINVAL;
  1132. mbase = musb->mregs;
  1133. spin_lock_irqsave(&musb->lock, flags);
  1134. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1135. status = -EINVAL;
  1136. goto done;
  1137. }
  1138. musb_ep_select(mbase, epnum);
  1139. request = next_request(musb_ep);
  1140. if (value) {
  1141. if (request) {
  1142. musb_dbg(musb, "request in progress, cannot halt %s",
  1143. ep->name);
  1144. status = -EAGAIN;
  1145. goto done;
  1146. }
  1147. /* Cannot portably stall with non-empty FIFO */
  1148. if (musb_ep->is_in) {
  1149. csr = musb_readw(epio, MUSB_TXCSR);
  1150. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1151. musb_dbg(musb, "FIFO busy, cannot halt %s",
  1152. ep->name);
  1153. status = -EAGAIN;
  1154. goto done;
  1155. }
  1156. }
  1157. } else
  1158. musb_ep->wedged = 0;
  1159. /* set/clear the stall and toggle bits */
  1160. musb_dbg(musb, "%s: %s stall", ep->name, value ? "set" : "clear");
  1161. if (musb_ep->is_in) {
  1162. csr = musb_readw(epio, MUSB_TXCSR);
  1163. csr |= MUSB_TXCSR_P_WZC_BITS
  1164. | MUSB_TXCSR_CLRDATATOG;
  1165. if (value)
  1166. csr |= MUSB_TXCSR_P_SENDSTALL;
  1167. else
  1168. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1169. | MUSB_TXCSR_P_SENTSTALL);
  1170. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1171. musb_writew(epio, MUSB_TXCSR, csr);
  1172. } else {
  1173. csr = musb_readw(epio, MUSB_RXCSR);
  1174. csr |= MUSB_RXCSR_P_WZC_BITS
  1175. | MUSB_RXCSR_FLUSHFIFO
  1176. | MUSB_RXCSR_CLRDATATOG;
  1177. if (value)
  1178. csr |= MUSB_RXCSR_P_SENDSTALL;
  1179. else
  1180. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1181. | MUSB_RXCSR_P_SENTSTALL);
  1182. musb_writew(epio, MUSB_RXCSR, csr);
  1183. }
  1184. /* maybe start the first request in the queue */
  1185. if (!musb_ep->busy && !value && request) {
  1186. musb_dbg(musb, "restarting the request");
  1187. musb_ep_restart(musb, request);
  1188. }
  1189. done:
  1190. spin_unlock_irqrestore(&musb->lock, flags);
  1191. return status;
  1192. }
  1193. /*
  1194. * Sets the halt feature with the clear requests ignored
  1195. */
  1196. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1197. {
  1198. struct musb_ep *musb_ep = to_musb_ep(ep);
  1199. if (!ep)
  1200. return -EINVAL;
  1201. musb_ep->wedged = 1;
  1202. return usb_ep_set_halt(ep);
  1203. }
  1204. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1205. {
  1206. struct musb_ep *musb_ep = to_musb_ep(ep);
  1207. void __iomem *epio = musb_ep->hw_ep->regs;
  1208. int retval = -EINVAL;
  1209. if (musb_ep->desc && !musb_ep->is_in) {
  1210. struct musb *musb = musb_ep->musb;
  1211. int epnum = musb_ep->current_epnum;
  1212. void __iomem *mbase = musb->mregs;
  1213. unsigned long flags;
  1214. spin_lock_irqsave(&musb->lock, flags);
  1215. musb_ep_select(mbase, epnum);
  1216. /* FIXME return zero unless RXPKTRDY is set */
  1217. retval = musb_readw(epio, MUSB_RXCOUNT);
  1218. spin_unlock_irqrestore(&musb->lock, flags);
  1219. }
  1220. return retval;
  1221. }
  1222. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1223. {
  1224. struct musb_ep *musb_ep = to_musb_ep(ep);
  1225. struct musb *musb = musb_ep->musb;
  1226. u8 epnum = musb_ep->current_epnum;
  1227. void __iomem *epio = musb->endpoints[epnum].regs;
  1228. void __iomem *mbase;
  1229. unsigned long flags;
  1230. u16 csr;
  1231. mbase = musb->mregs;
  1232. spin_lock_irqsave(&musb->lock, flags);
  1233. musb_ep_select(mbase, (u8) epnum);
  1234. /* disable interrupts */
  1235. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
  1236. if (musb_ep->is_in) {
  1237. csr = musb_readw(epio, MUSB_TXCSR);
  1238. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1239. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1240. /*
  1241. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1242. * to interrupt current FIFO loading, but not flushing
  1243. * the already loaded ones.
  1244. */
  1245. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1246. musb_writew(epio, MUSB_TXCSR, csr);
  1247. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1248. musb_writew(epio, MUSB_TXCSR, csr);
  1249. }
  1250. } else {
  1251. csr = musb_readw(epio, MUSB_RXCSR);
  1252. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1253. musb_writew(epio, MUSB_RXCSR, csr);
  1254. musb_writew(epio, MUSB_RXCSR, csr);
  1255. }
  1256. /* re-enable interrupt */
  1257. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  1258. spin_unlock_irqrestore(&musb->lock, flags);
  1259. }
  1260. static const struct usb_ep_ops musb_ep_ops = {
  1261. .enable = musb_gadget_enable,
  1262. .disable = musb_gadget_disable,
  1263. .alloc_request = musb_alloc_request,
  1264. .free_request = musb_free_request,
  1265. .queue = musb_gadget_queue,
  1266. .dequeue = musb_gadget_dequeue,
  1267. .set_halt = musb_gadget_set_halt,
  1268. .set_wedge = musb_gadget_set_wedge,
  1269. .fifo_status = musb_gadget_fifo_status,
  1270. .fifo_flush = musb_gadget_fifo_flush
  1271. };
  1272. /* ----------------------------------------------------------------------- */
  1273. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1274. {
  1275. struct musb *musb = gadget_to_musb(gadget);
  1276. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1277. }
  1278. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1279. {
  1280. struct musb *musb = gadget_to_musb(gadget);
  1281. void __iomem *mregs = musb->mregs;
  1282. unsigned long flags;
  1283. int status = -EINVAL;
  1284. u8 power, devctl;
  1285. int retries;
  1286. spin_lock_irqsave(&musb->lock, flags);
  1287. switch (musb_get_state(musb)) {
  1288. case OTG_STATE_B_PERIPHERAL:
  1289. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1290. * that's part of the standard usb 1.1 state machine, and
  1291. * doesn't affect OTG transitions.
  1292. */
  1293. if (musb->may_wakeup && musb->is_suspended)
  1294. break;
  1295. goto done;
  1296. case OTG_STATE_B_IDLE:
  1297. /* Start SRP ... OTG not required. */
  1298. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1299. musb_dbg(musb, "Sending SRP: devctl: %02x", devctl);
  1300. devctl |= MUSB_DEVCTL_SESSION;
  1301. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1302. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1303. retries = 100;
  1304. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1305. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1306. if (retries-- < 1)
  1307. break;
  1308. }
  1309. retries = 10000;
  1310. while (devctl & MUSB_DEVCTL_SESSION) {
  1311. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1312. if (retries-- < 1)
  1313. break;
  1314. }
  1315. if (musb->xceiv) {
  1316. spin_unlock_irqrestore(&musb->lock, flags);
  1317. otg_start_srp(musb->xceiv->otg);
  1318. spin_lock_irqsave(&musb->lock, flags);
  1319. }
  1320. /* Block idling for at least 1s */
  1321. musb_platform_try_idle(musb,
  1322. jiffies + msecs_to_jiffies(1 * HZ));
  1323. status = 0;
  1324. goto done;
  1325. default:
  1326. musb_dbg(musb, "Unhandled wake: %s",
  1327. musb_otg_state_string(musb));
  1328. goto done;
  1329. }
  1330. status = 0;
  1331. power = musb_readb(mregs, MUSB_POWER);
  1332. power |= MUSB_POWER_RESUME;
  1333. musb_writeb(mregs, MUSB_POWER, power);
  1334. musb_dbg(musb, "issue wakeup");
  1335. /* FIXME do this next chunk in a timer callback, no udelay */
  1336. mdelay(2);
  1337. power = musb_readb(mregs, MUSB_POWER);
  1338. power &= ~MUSB_POWER_RESUME;
  1339. musb_writeb(mregs, MUSB_POWER, power);
  1340. done:
  1341. spin_unlock_irqrestore(&musb->lock, flags);
  1342. return status;
  1343. }
  1344. static int
  1345. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1346. {
  1347. gadget->is_selfpowered = !!is_selfpowered;
  1348. return 0;
  1349. }
  1350. static void musb_pullup(struct musb *musb, int is_on)
  1351. {
  1352. u8 power;
  1353. power = musb_readb(musb->mregs, MUSB_POWER);
  1354. if (is_on)
  1355. power |= MUSB_POWER_SOFTCONN;
  1356. else
  1357. power &= ~MUSB_POWER_SOFTCONN;
  1358. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1359. musb_dbg(musb, "gadget D+ pullup %s",
  1360. is_on ? "on" : "off");
  1361. musb_writeb(musb->mregs, MUSB_POWER, power);
  1362. }
  1363. #if 0
  1364. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1365. {
  1366. musb_dbg(musb, "<= %s =>\n", __func__);
  1367. /*
  1368. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1369. * though that can clear it), just musb_pullup().
  1370. */
  1371. return -EINVAL;
  1372. }
  1373. #endif
  1374. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1375. {
  1376. struct musb *musb = gadget_to_musb(gadget);
  1377. return usb_phy_set_power(musb->xceiv, mA);
  1378. }
  1379. static void musb_gadget_work(struct work_struct *work)
  1380. {
  1381. struct musb *musb;
  1382. unsigned long flags;
  1383. musb = container_of(work, struct musb, gadget_work.work);
  1384. pm_runtime_get_sync(musb->controller);
  1385. spin_lock_irqsave(&musb->lock, flags);
  1386. musb_pullup(musb, musb->softconnect);
  1387. spin_unlock_irqrestore(&musb->lock, flags);
  1388. pm_runtime_mark_last_busy(musb->controller);
  1389. pm_runtime_put_autosuspend(musb->controller);
  1390. }
  1391. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1392. {
  1393. struct musb *musb = gadget_to_musb(gadget);
  1394. unsigned long flags;
  1395. is_on = !!is_on;
  1396. /* NOTE: this assumes we are sensing vbus; we'd rather
  1397. * not pullup unless the B-session is active.
  1398. */
  1399. spin_lock_irqsave(&musb->lock, flags);
  1400. if (is_on != musb->softconnect) {
  1401. musb->softconnect = is_on;
  1402. schedule_delayed_work(&musb->gadget_work, 0);
  1403. }
  1404. spin_unlock_irqrestore(&musb->lock, flags);
  1405. return 0;
  1406. }
  1407. static int musb_gadget_start(struct usb_gadget *g,
  1408. struct usb_gadget_driver *driver);
  1409. static int musb_gadget_stop(struct usb_gadget *g);
  1410. static const struct usb_gadget_ops musb_gadget_operations = {
  1411. .get_frame = musb_gadget_get_frame,
  1412. .wakeup = musb_gadget_wakeup,
  1413. .set_selfpowered = musb_gadget_set_self_powered,
  1414. /* .vbus_session = musb_gadget_vbus_session, */
  1415. .vbus_draw = musb_gadget_vbus_draw,
  1416. .pullup = musb_gadget_pullup,
  1417. .udc_start = musb_gadget_start,
  1418. .udc_stop = musb_gadget_stop,
  1419. };
  1420. /* ----------------------------------------------------------------------- */
  1421. /* Registration */
  1422. /* Only this registration code "knows" the rule (from USB standards)
  1423. * about there being only one external upstream port. It assumes
  1424. * all peripheral ports are external...
  1425. */
  1426. static void
  1427. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1428. {
  1429. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1430. memset(ep, 0, sizeof *ep);
  1431. ep->current_epnum = epnum;
  1432. ep->musb = musb;
  1433. ep->hw_ep = hw_ep;
  1434. ep->is_in = is_in;
  1435. INIT_LIST_HEAD(&ep->req_list);
  1436. sprintf(ep->name, "ep%d%s", epnum,
  1437. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1438. is_in ? "in" : "out"));
  1439. ep->end_point.name = ep->name;
  1440. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1441. if (!epnum) {
  1442. usb_ep_set_maxpacket_limit(&ep->end_point, 64);
  1443. ep->end_point.caps.type_control = true;
  1444. ep->end_point.ops = &musb_g_ep0_ops;
  1445. musb->g.ep0 = &ep->end_point;
  1446. } else {
  1447. if (is_in)
  1448. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_tx);
  1449. else
  1450. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_rx);
  1451. ep->end_point.caps.type_iso = true;
  1452. ep->end_point.caps.type_bulk = true;
  1453. ep->end_point.caps.type_int = true;
  1454. ep->end_point.ops = &musb_ep_ops;
  1455. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1456. }
  1457. if (!epnum || hw_ep->is_shared_fifo) {
  1458. ep->end_point.caps.dir_in = true;
  1459. ep->end_point.caps.dir_out = true;
  1460. } else if (is_in)
  1461. ep->end_point.caps.dir_in = true;
  1462. else
  1463. ep->end_point.caps.dir_out = true;
  1464. }
  1465. /*
  1466. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1467. * to the rest of the driver state.
  1468. */
  1469. static inline void musb_g_init_endpoints(struct musb *musb)
  1470. {
  1471. u8 epnum;
  1472. struct musb_hw_ep *hw_ep;
  1473. /* initialize endpoint list just once */
  1474. INIT_LIST_HEAD(&(musb->g.ep_list));
  1475. for (epnum = 0, hw_ep = musb->endpoints;
  1476. epnum < musb->nr_endpoints;
  1477. epnum++, hw_ep++) {
  1478. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1479. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1480. } else {
  1481. if (hw_ep->max_packet_sz_tx) {
  1482. init_peripheral_ep(musb, &hw_ep->ep_in,
  1483. epnum, 1);
  1484. }
  1485. if (hw_ep->max_packet_sz_rx) {
  1486. init_peripheral_ep(musb, &hw_ep->ep_out,
  1487. epnum, 0);
  1488. }
  1489. }
  1490. }
  1491. }
  1492. /* called once during driver setup to initialize and link into
  1493. * the driver model; memory is zeroed.
  1494. */
  1495. int musb_gadget_setup(struct musb *musb)
  1496. {
  1497. int status;
  1498. /* REVISIT minor race: if (erroneously) setting up two
  1499. * musb peripherals at the same time, only the bus lock
  1500. * is probably held.
  1501. */
  1502. musb->g.ops = &musb_gadget_operations;
  1503. musb->g.max_speed = USB_SPEED_HIGH;
  1504. musb->g.speed = USB_SPEED_UNKNOWN;
  1505. MUSB_DEV_MODE(musb);
  1506. musb_set_state(musb, OTG_STATE_B_IDLE);
  1507. /* this "gadget" abstracts/virtualizes the controller */
  1508. musb->g.name = musb_driver_name;
  1509. /* don't support otg protocols */
  1510. musb->g.is_otg = 0;
  1511. INIT_DELAYED_WORK(&musb->gadget_work, musb_gadget_work);
  1512. musb_g_init_endpoints(musb);
  1513. musb->is_active = 0;
  1514. musb_platform_try_idle(musb, 0);
  1515. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1516. if (status)
  1517. goto err;
  1518. return 0;
  1519. err:
  1520. musb->g.dev.parent = NULL;
  1521. device_unregister(&musb->g.dev);
  1522. return status;
  1523. }
  1524. void musb_gadget_cleanup(struct musb *musb)
  1525. {
  1526. if (musb->port_mode == MUSB_HOST)
  1527. return;
  1528. cancel_delayed_work_sync(&musb->gadget_work);
  1529. usb_del_gadget_udc(&musb->g);
  1530. }
  1531. /*
  1532. * Register the gadget driver. Used by gadget drivers when
  1533. * registering themselves with the controller.
  1534. *
  1535. * -EINVAL something went wrong (not driver)
  1536. * -EBUSY another gadget is already using the controller
  1537. * -ENOMEM no memory to perform the operation
  1538. *
  1539. * @param driver the gadget driver
  1540. * @return <0 if error, 0 if everything is fine
  1541. */
  1542. static int musb_gadget_start(struct usb_gadget *g,
  1543. struct usb_gadget_driver *driver)
  1544. {
  1545. struct musb *musb = gadget_to_musb(g);
  1546. unsigned long flags;
  1547. int retval = 0;
  1548. if (driver->max_speed < USB_SPEED_HIGH) {
  1549. retval = -EINVAL;
  1550. goto err;
  1551. }
  1552. pm_runtime_get_sync(musb->controller);
  1553. musb->softconnect = 0;
  1554. musb->gadget_driver = driver;
  1555. spin_lock_irqsave(&musb->lock, flags);
  1556. musb->is_active = 1;
  1557. if (musb->xceiv)
  1558. otg_set_peripheral(musb->xceiv->otg, &musb->g);
  1559. else
  1560. phy_set_mode(musb->phy, PHY_MODE_USB_DEVICE);
  1561. musb_set_state(musb, OTG_STATE_B_IDLE);
  1562. spin_unlock_irqrestore(&musb->lock, flags);
  1563. musb_start(musb);
  1564. /* REVISIT: funcall to other code, which also
  1565. * handles power budgeting ... this way also
  1566. * ensures HdrcStart is indirectly called.
  1567. */
  1568. if (musb->xceiv && musb->xceiv->last_event == USB_EVENT_ID)
  1569. musb_platform_set_vbus(musb, 1);
  1570. pm_runtime_mark_last_busy(musb->controller);
  1571. pm_runtime_put_autosuspend(musb->controller);
  1572. return 0;
  1573. err:
  1574. return retval;
  1575. }
  1576. /*
  1577. * Unregister the gadget driver. Used by gadget drivers when
  1578. * unregistering themselves from the controller.
  1579. *
  1580. * @param driver the gadget driver to unregister
  1581. */
  1582. static int musb_gadget_stop(struct usb_gadget *g)
  1583. {
  1584. struct musb *musb = gadget_to_musb(g);
  1585. unsigned long flags;
  1586. pm_runtime_get_sync(musb->controller);
  1587. /*
  1588. * REVISIT always use otg_set_peripheral() here too;
  1589. * this needs to shut down the OTG engine.
  1590. */
  1591. spin_lock_irqsave(&musb->lock, flags);
  1592. musb_hnp_stop(musb);
  1593. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1594. musb_set_state(musb, OTG_STATE_UNDEFINED);
  1595. musb_stop(musb);
  1596. if (musb->xceiv)
  1597. otg_set_peripheral(musb->xceiv->otg, NULL);
  1598. else
  1599. phy_set_mode(musb->phy, PHY_MODE_INVALID);
  1600. musb->is_active = 0;
  1601. musb->gadget_driver = NULL;
  1602. musb_platform_try_idle(musb, 0);
  1603. spin_unlock_irqrestore(&musb->lock, flags);
  1604. /*
  1605. * FIXME we need to be able to register another
  1606. * gadget driver here and have everything work;
  1607. * that currently misbehaves.
  1608. */
  1609. /* Force check of devctl register for PM runtime */
  1610. pm_runtime_mark_last_busy(musb->controller);
  1611. pm_runtime_put_autosuspend(musb->controller);
  1612. return 0;
  1613. }
  1614. /* ----------------------------------------------------------------------- */
  1615. /* lifecycle operations called through plat_uds.c */
  1616. void musb_g_resume(struct musb *musb)
  1617. {
  1618. musb->is_suspended = 0;
  1619. switch (musb_get_state(musb)) {
  1620. case OTG_STATE_B_IDLE:
  1621. break;
  1622. case OTG_STATE_B_WAIT_ACON:
  1623. case OTG_STATE_B_PERIPHERAL:
  1624. musb->is_active = 1;
  1625. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1626. spin_unlock(&musb->lock);
  1627. musb->gadget_driver->resume(&musb->g);
  1628. spin_lock(&musb->lock);
  1629. }
  1630. break;
  1631. default:
  1632. WARNING("unhandled RESUME transition (%s)\n",
  1633. musb_otg_state_string(musb));
  1634. }
  1635. }
  1636. /* called when SOF packets stop for 3+ msec */
  1637. void musb_g_suspend(struct musb *musb)
  1638. {
  1639. u8 devctl;
  1640. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1641. musb_dbg(musb, "musb_g_suspend: devctl %02x", devctl);
  1642. switch (musb_get_state(musb)) {
  1643. case OTG_STATE_B_IDLE:
  1644. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1645. musb_set_state(musb, OTG_STATE_B_PERIPHERAL);
  1646. break;
  1647. case OTG_STATE_B_PERIPHERAL:
  1648. musb->is_suspended = 1;
  1649. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1650. spin_unlock(&musb->lock);
  1651. musb->gadget_driver->suspend(&musb->g);
  1652. spin_lock(&musb->lock);
  1653. }
  1654. break;
  1655. default:
  1656. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1657. * A_PERIPHERAL may need care too
  1658. */
  1659. WARNING("unhandled SUSPEND transition (%s)",
  1660. musb_otg_state_string(musb));
  1661. }
  1662. }
  1663. /* Called during SRP */
  1664. void musb_g_wakeup(struct musb *musb)
  1665. {
  1666. musb_gadget_wakeup(&musb->g);
  1667. }
  1668. /* called when VBUS drops below session threshold, and in other cases */
  1669. void musb_g_disconnect(struct musb *musb)
  1670. {
  1671. void __iomem *mregs = musb->mregs;
  1672. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1673. musb_dbg(musb, "musb_g_disconnect: devctl %02x", devctl);
  1674. /* clear HR */
  1675. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1676. /* don't draw vbus until new b-default session */
  1677. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1678. musb->g.speed = USB_SPEED_UNKNOWN;
  1679. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1680. spin_unlock(&musb->lock);
  1681. musb->gadget_driver->disconnect(&musb->g);
  1682. spin_lock(&musb->lock);
  1683. }
  1684. switch (musb_get_state(musb)) {
  1685. default:
  1686. musb_dbg(musb, "Unhandled disconnect %s, setting a_idle",
  1687. musb_otg_state_string(musb));
  1688. musb_set_state(musb, OTG_STATE_A_IDLE);
  1689. MUSB_HST_MODE(musb);
  1690. break;
  1691. case OTG_STATE_A_PERIPHERAL:
  1692. musb_set_state(musb, OTG_STATE_A_WAIT_BCON);
  1693. MUSB_HST_MODE(musb);
  1694. break;
  1695. case OTG_STATE_B_WAIT_ACON:
  1696. case OTG_STATE_B_HOST:
  1697. case OTG_STATE_B_PERIPHERAL:
  1698. case OTG_STATE_B_IDLE:
  1699. musb_set_state(musb, OTG_STATE_B_IDLE);
  1700. break;
  1701. case OTG_STATE_B_SRP_INIT:
  1702. break;
  1703. }
  1704. musb->is_active = 0;
  1705. }
  1706. void musb_g_reset(struct musb *musb)
  1707. __releases(musb->lock)
  1708. __acquires(musb->lock)
  1709. {
  1710. void __iomem *mbase = musb->mregs;
  1711. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1712. u8 power;
  1713. musb_dbg(musb, "<== %s driver '%s'",
  1714. (devctl & MUSB_DEVCTL_BDEVICE)
  1715. ? "B-Device" : "A-Device",
  1716. musb->gadget_driver
  1717. ? musb->gadget_driver->driver.name
  1718. : NULL
  1719. );
  1720. /* report reset, if we didn't already (flushing EP state) */
  1721. if (musb->gadget_driver && musb->g.speed != USB_SPEED_UNKNOWN) {
  1722. spin_unlock(&musb->lock);
  1723. usb_gadget_udc_reset(&musb->g, musb->gadget_driver);
  1724. spin_lock(&musb->lock);
  1725. }
  1726. /* clear HR */
  1727. else if (devctl & MUSB_DEVCTL_HR)
  1728. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1729. /* what speed did we negotiate? */
  1730. power = musb_readb(mbase, MUSB_POWER);
  1731. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1732. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1733. /* start in USB_STATE_DEFAULT */
  1734. musb->is_active = 1;
  1735. musb->is_suspended = 0;
  1736. MUSB_DEV_MODE(musb);
  1737. musb->address = 0;
  1738. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1739. musb->may_wakeup = 0;
  1740. musb->g.b_hnp_enable = 0;
  1741. musb->g.a_alt_hnp_support = 0;
  1742. musb->g.a_hnp_support = 0;
  1743. musb->g.quirk_zlp_not_supp = 1;
  1744. /* Normal reset, as B-Device;
  1745. * or else after HNP, as A-Device
  1746. */
  1747. if (!musb->g.is_otg) {
  1748. /* USB device controllers that are not OTG compatible
  1749. * may not have DEVCTL register in silicon.
  1750. * In that case, do not rely on devctl for setting
  1751. * peripheral mode.
  1752. */
  1753. musb_set_state(musb, OTG_STATE_B_PERIPHERAL);
  1754. musb->g.is_a_peripheral = 0;
  1755. } else if (devctl & MUSB_DEVCTL_BDEVICE) {
  1756. musb_set_state(musb, OTG_STATE_B_PERIPHERAL);
  1757. musb->g.is_a_peripheral = 0;
  1758. } else {
  1759. musb_set_state(musb, OTG_STATE_A_PERIPHERAL);
  1760. musb->g.is_a_peripheral = 1;
  1761. }
  1762. /* start with default limits on VBUS power draw */
  1763. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1764. }