radeon_pm.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * drivers/video/aty/radeon_pm.c
  4. *
  5. * Copyright 2003,2004 Ben. Herrenschmidt <benh@kernel.crashing.org>
  6. * Copyright 2004 Paul Mackerras <paulus@samba.org>
  7. *
  8. * This is the power management code for ATI radeon chipsets. It contains
  9. * some dynamic clock PM enable/disable code similar to what X.org does,
  10. * some D2-state (APM-style) sleep/wakeup code for use on some PowerMacs,
  11. * and the necessary bits to re-initialize from scratch a few chips found
  12. * on PowerMacs as well. The later could be extended to more platforms
  13. * provided the memory controller configuration code be made more generic,
  14. * and you can get the proper mode register commands for your RAMs.
  15. * Those things may be found in the BIOS image...
  16. */
  17. #include "radeonfb.h"
  18. #include <linux/console.h>
  19. #include <linux/agp_backend.h>
  20. #ifdef CONFIG_PPC_PMAC
  21. #include <asm/machdep.h>
  22. #include <asm/pmac_feature.h>
  23. #endif
  24. #include "ati_ids.h"
  25. /*
  26. * Workarounds for bugs in PC laptops:
  27. * - enable D2 sleep in some IBM Thinkpads
  28. * - special case for Samsung P35
  29. *
  30. * Whitelist by subsystem vendor/device because
  31. * its the subsystem vendor's fault!
  32. */
  33. #if defined(CONFIG_PM) && defined(CONFIG_X86)
  34. static void radeon_reinitialize_M10(struct radeonfb_info *rinfo);
  35. struct radeon_device_id {
  36. const char *ident; /* (arbitrary) Name */
  37. const unsigned short subsystem_vendor; /* Subsystem Vendor ID */
  38. const unsigned short subsystem_device; /* Subsystem Device ID */
  39. const enum radeon_pm_mode pm_mode_modifier; /* modify pm_mode */
  40. const reinit_function_ptr new_reinit_func; /* changed reinit_func */
  41. };
  42. #define BUGFIX(model, sv, sd, pm, fn) { \
  43. .ident = model, \
  44. .subsystem_vendor = sv, \
  45. .subsystem_device = sd, \
  46. .pm_mode_modifier = pm, \
  47. .new_reinit_func = fn \
  48. }
  49. static struct radeon_device_id radeon_workaround_list[] = {
  50. BUGFIX("IBM Thinkpad R32",
  51. PCI_VENDOR_ID_IBM, 0x1905,
  52. radeon_pm_d2, NULL),
  53. BUGFIX("IBM Thinkpad R40",
  54. PCI_VENDOR_ID_IBM, 0x0526,
  55. radeon_pm_d2, NULL),
  56. BUGFIX("IBM Thinkpad R40",
  57. PCI_VENDOR_ID_IBM, 0x0527,
  58. radeon_pm_d2, NULL),
  59. BUGFIX("IBM Thinkpad R50/R51/T40/T41",
  60. PCI_VENDOR_ID_IBM, 0x0531,
  61. radeon_pm_d2, NULL),
  62. BUGFIX("IBM Thinkpad R51/T40/T41/T42",
  63. PCI_VENDOR_ID_IBM, 0x0530,
  64. radeon_pm_d2, NULL),
  65. BUGFIX("IBM Thinkpad T30",
  66. PCI_VENDOR_ID_IBM, 0x0517,
  67. radeon_pm_d2, NULL),
  68. BUGFIX("IBM Thinkpad T40p",
  69. PCI_VENDOR_ID_IBM, 0x054d,
  70. radeon_pm_d2, NULL),
  71. BUGFIX("IBM Thinkpad T42",
  72. PCI_VENDOR_ID_IBM, 0x0550,
  73. radeon_pm_d2, NULL),
  74. BUGFIX("IBM Thinkpad X31/X32",
  75. PCI_VENDOR_ID_IBM, 0x052f,
  76. radeon_pm_d2, NULL),
  77. BUGFIX("Samsung P35",
  78. PCI_VENDOR_ID_SAMSUNG, 0xc00c,
  79. radeon_pm_off, radeon_reinitialize_M10),
  80. BUGFIX("Acer Aspire 2010",
  81. PCI_VENDOR_ID_AI, 0x0061,
  82. radeon_pm_off, radeon_reinitialize_M10),
  83. BUGFIX("Acer Travelmate 290D/292LMi",
  84. PCI_VENDOR_ID_AI, 0x005a,
  85. radeon_pm_off, radeon_reinitialize_M10),
  86. { .ident = NULL }
  87. };
  88. static int radeon_apply_workarounds(struct radeonfb_info *rinfo)
  89. {
  90. struct radeon_device_id *id;
  91. for (id = radeon_workaround_list; id->ident != NULL; id++ )
  92. if ((id->subsystem_vendor == rinfo->pdev->subsystem_vendor ) &&
  93. (id->subsystem_device == rinfo->pdev->subsystem_device )) {
  94. /* we found a device that requires workaround */
  95. printk(KERN_DEBUG "radeonfb: %s detected"
  96. ", enabling workaround\n", id->ident);
  97. rinfo->pm_mode |= id->pm_mode_modifier;
  98. if (id->new_reinit_func != NULL)
  99. rinfo->reinit_func = id->new_reinit_func;
  100. return 1;
  101. }
  102. return 0; /* not found */
  103. }
  104. #else /* defined(CONFIG_PM) && defined(CONFIG_X86) */
  105. static inline int radeon_apply_workarounds(struct radeonfb_info *rinfo)
  106. {
  107. return 0;
  108. }
  109. #endif /* defined(CONFIG_PM) && defined(CONFIG_X86) */
  110. static void radeon_pm_disable_dynamic_mode(struct radeonfb_info *rinfo)
  111. {
  112. u32 tmp;
  113. /* RV100 */
  114. if ((rinfo->family == CHIP_FAMILY_RV100) && (!rinfo->is_mobility)) {
  115. if (rinfo->has_CRTC2) {
  116. tmp = INPLL(pllSCLK_CNTL);
  117. tmp &= ~SCLK_CNTL__DYN_STOP_LAT_MASK;
  118. tmp |= SCLK_CNTL__CP_MAX_DYN_STOP_LAT | SCLK_CNTL__FORCEON_MASK;
  119. OUTPLL(pllSCLK_CNTL, tmp);
  120. }
  121. tmp = INPLL(pllMCLK_CNTL);
  122. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  123. MCLK_CNTL__FORCE_MCLKB |
  124. MCLK_CNTL__FORCE_YCLKA |
  125. MCLK_CNTL__FORCE_YCLKB |
  126. MCLK_CNTL__FORCE_AIC |
  127. MCLK_CNTL__FORCE_MC);
  128. OUTPLL(pllMCLK_CNTL, tmp);
  129. return;
  130. }
  131. /* R100 */
  132. if (!rinfo->has_CRTC2) {
  133. tmp = INPLL(pllSCLK_CNTL);
  134. tmp |= (SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_HDP |
  135. SCLK_CNTL__FORCE_DISP1 | SCLK_CNTL__FORCE_TOP |
  136. SCLK_CNTL__FORCE_E2 | SCLK_CNTL__FORCE_SE |
  137. SCLK_CNTL__FORCE_IDCT | SCLK_CNTL__FORCE_VIP |
  138. SCLK_CNTL__FORCE_RE | SCLK_CNTL__FORCE_PB |
  139. SCLK_CNTL__FORCE_TAM | SCLK_CNTL__FORCE_TDM |
  140. SCLK_CNTL__FORCE_RB);
  141. OUTPLL(pllSCLK_CNTL, tmp);
  142. return;
  143. }
  144. /* RV350 (M10/M11) */
  145. if (rinfo->family == CHIP_FAMILY_RV350) {
  146. /* for RV350/M10/M11, no delays are required. */
  147. tmp = INPLL(pllSCLK_CNTL2);
  148. tmp |= (SCLK_CNTL2__R300_FORCE_TCL |
  149. SCLK_CNTL2__R300_FORCE_GA |
  150. SCLK_CNTL2__R300_FORCE_CBA);
  151. OUTPLL(pllSCLK_CNTL2, tmp);
  152. tmp = INPLL(pllSCLK_CNTL);
  153. tmp |= (SCLK_CNTL__FORCE_DISP2 | SCLK_CNTL__FORCE_CP |
  154. SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  155. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_E2 |
  156. SCLK_CNTL__R300_FORCE_VAP | SCLK_CNTL__FORCE_IDCT |
  157. SCLK_CNTL__FORCE_VIP | SCLK_CNTL__R300_FORCE_SR |
  158. SCLK_CNTL__R300_FORCE_PX | SCLK_CNTL__R300_FORCE_TX |
  159. SCLK_CNTL__R300_FORCE_US | SCLK_CNTL__FORCE_TV_SCLK |
  160. SCLK_CNTL__R300_FORCE_SU | SCLK_CNTL__FORCE_OV0);
  161. OUTPLL(pllSCLK_CNTL, tmp);
  162. tmp = INPLL(pllSCLK_MORE_CNTL);
  163. tmp |= (SCLK_MORE_CNTL__FORCE_DISPREGS | SCLK_MORE_CNTL__FORCE_MC_GUI |
  164. SCLK_MORE_CNTL__FORCE_MC_HOST);
  165. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  166. tmp = INPLL(pllMCLK_CNTL);
  167. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  168. MCLK_CNTL__FORCE_MCLKB |
  169. MCLK_CNTL__FORCE_YCLKA |
  170. MCLK_CNTL__FORCE_YCLKB |
  171. MCLK_CNTL__FORCE_MC);
  172. OUTPLL(pllMCLK_CNTL, tmp);
  173. tmp = INPLL(pllVCLK_ECP_CNTL);
  174. tmp &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  175. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb |
  176. VCLK_ECP_CNTL__R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  177. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  178. tmp = INPLL(pllPIXCLKS_CNTL);
  179. tmp &= ~(PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  180. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb |
  181. PIXCLKS_CNTL__DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  182. PIXCLKS_CNTL__R300_DVOCLK_ALWAYS_ONb |
  183. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb |
  184. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  185. PIXCLKS_CNTL__R300_PIXCLK_DVO_ALWAYS_ONb |
  186. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb |
  187. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb |
  188. PIXCLKS_CNTL__R300_PIXCLK_TRANS_ALWAYS_ONb |
  189. PIXCLKS_CNTL__R300_PIXCLK_TVO_ALWAYS_ONb |
  190. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
  191. PIXCLKS_CNTL__R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  192. OUTPLL(pllPIXCLKS_CNTL, tmp);
  193. return;
  194. }
  195. /* Default */
  196. /* Force Core Clocks */
  197. tmp = INPLL(pllSCLK_CNTL);
  198. tmp |= (SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_E2);
  199. /* XFree doesn't do that case, but we had this code from Apple and it
  200. * seem necessary for proper suspend/resume operations
  201. */
  202. if (rinfo->is_mobility) {
  203. tmp |= SCLK_CNTL__FORCE_HDP|
  204. SCLK_CNTL__FORCE_DISP1|
  205. SCLK_CNTL__FORCE_DISP2|
  206. SCLK_CNTL__FORCE_TOP|
  207. SCLK_CNTL__FORCE_SE|
  208. SCLK_CNTL__FORCE_IDCT|
  209. SCLK_CNTL__FORCE_VIP|
  210. SCLK_CNTL__FORCE_PB|
  211. SCLK_CNTL__FORCE_RE|
  212. SCLK_CNTL__FORCE_TAM|
  213. SCLK_CNTL__FORCE_TDM|
  214. SCLK_CNTL__FORCE_RB|
  215. SCLK_CNTL__FORCE_TV_SCLK|
  216. SCLK_CNTL__FORCE_SUBPIC|
  217. SCLK_CNTL__FORCE_OV0;
  218. }
  219. else if (rinfo->family == CHIP_FAMILY_R300 ||
  220. rinfo->family == CHIP_FAMILY_R350) {
  221. tmp |= SCLK_CNTL__FORCE_HDP |
  222. SCLK_CNTL__FORCE_DISP1 |
  223. SCLK_CNTL__FORCE_DISP2 |
  224. SCLK_CNTL__FORCE_TOP |
  225. SCLK_CNTL__FORCE_IDCT |
  226. SCLK_CNTL__FORCE_VIP;
  227. }
  228. OUTPLL(pllSCLK_CNTL, tmp);
  229. radeon_msleep(16);
  230. if (rinfo->family == CHIP_FAMILY_R300 || rinfo->family == CHIP_FAMILY_R350) {
  231. tmp = INPLL(pllSCLK_CNTL2);
  232. tmp |= SCLK_CNTL2__R300_FORCE_TCL |
  233. SCLK_CNTL2__R300_FORCE_GA |
  234. SCLK_CNTL2__R300_FORCE_CBA;
  235. OUTPLL(pllSCLK_CNTL2, tmp);
  236. radeon_msleep(16);
  237. }
  238. tmp = INPLL(pllCLK_PIN_CNTL);
  239. tmp &= ~CLK_PIN_CNTL__SCLK_DYN_START_CNTL;
  240. OUTPLL(pllCLK_PIN_CNTL, tmp);
  241. radeon_msleep(15);
  242. if (rinfo->is_IGP) {
  243. /* Weird ... X is _un_ forcing clocks here, I think it's
  244. * doing backward. Imitate it for now...
  245. */
  246. tmp = INPLL(pllMCLK_CNTL);
  247. tmp &= ~(MCLK_CNTL__FORCE_MCLKA |
  248. MCLK_CNTL__FORCE_YCLKA);
  249. OUTPLL(pllMCLK_CNTL, tmp);
  250. radeon_msleep(16);
  251. }
  252. /* Hrm... same shit, X doesn't do that but I have to */
  253. else if (rinfo->is_mobility) {
  254. tmp = INPLL(pllMCLK_CNTL);
  255. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  256. MCLK_CNTL__FORCE_MCLKB |
  257. MCLK_CNTL__FORCE_YCLKA |
  258. MCLK_CNTL__FORCE_YCLKB);
  259. OUTPLL(pllMCLK_CNTL, tmp);
  260. radeon_msleep(16);
  261. tmp = INPLL(pllMCLK_MISC);
  262. tmp &= ~(MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT|
  263. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT|
  264. MCLK_MISC__MC_MCLK_DYN_ENABLE|
  265. MCLK_MISC__IO_MCLK_DYN_ENABLE);
  266. OUTPLL(pllMCLK_MISC, tmp);
  267. radeon_msleep(15);
  268. }
  269. if (rinfo->is_mobility) {
  270. tmp = INPLL(pllSCLK_MORE_CNTL);
  271. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS|
  272. SCLK_MORE_CNTL__FORCE_MC_GUI|
  273. SCLK_MORE_CNTL__FORCE_MC_HOST;
  274. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  275. radeon_msleep(16);
  276. }
  277. tmp = INPLL(pllPIXCLKS_CNTL);
  278. tmp &= ~(PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  279. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  280. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb |
  281. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  282. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb|
  283. PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb|
  284. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb);
  285. OUTPLL(pllPIXCLKS_CNTL, tmp);
  286. radeon_msleep(16);
  287. tmp = INPLL( pllVCLK_ECP_CNTL);
  288. tmp &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  289. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  290. OUTPLL( pllVCLK_ECP_CNTL, tmp);
  291. radeon_msleep(16);
  292. }
  293. static void radeon_pm_enable_dynamic_mode(struct radeonfb_info *rinfo)
  294. {
  295. u32 tmp;
  296. /* R100 */
  297. if (!rinfo->has_CRTC2) {
  298. tmp = INPLL(pllSCLK_CNTL);
  299. if ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) > CFG_ATI_REV_A13)
  300. tmp &= ~(SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_RB);
  301. tmp &= ~(SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  302. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_SE |
  303. SCLK_CNTL__FORCE_IDCT | SCLK_CNTL__FORCE_RE |
  304. SCLK_CNTL__FORCE_PB | SCLK_CNTL__FORCE_TAM |
  305. SCLK_CNTL__FORCE_TDM);
  306. OUTPLL(pllSCLK_CNTL, tmp);
  307. return;
  308. }
  309. /* M10/M11 */
  310. if (rinfo->family == CHIP_FAMILY_RV350) {
  311. tmp = INPLL(pllSCLK_CNTL2);
  312. tmp &= ~(SCLK_CNTL2__R300_FORCE_TCL |
  313. SCLK_CNTL2__R300_FORCE_GA |
  314. SCLK_CNTL2__R300_FORCE_CBA);
  315. tmp |= (SCLK_CNTL2__R300_TCL_MAX_DYN_STOP_LAT |
  316. SCLK_CNTL2__R300_GA_MAX_DYN_STOP_LAT |
  317. SCLK_CNTL2__R300_CBA_MAX_DYN_STOP_LAT);
  318. OUTPLL(pllSCLK_CNTL2, tmp);
  319. tmp = INPLL(pllSCLK_CNTL);
  320. tmp &= ~(SCLK_CNTL__FORCE_DISP2 | SCLK_CNTL__FORCE_CP |
  321. SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  322. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_E2 |
  323. SCLK_CNTL__R300_FORCE_VAP | SCLK_CNTL__FORCE_IDCT |
  324. SCLK_CNTL__FORCE_VIP | SCLK_CNTL__R300_FORCE_SR |
  325. SCLK_CNTL__R300_FORCE_PX | SCLK_CNTL__R300_FORCE_TX |
  326. SCLK_CNTL__R300_FORCE_US | SCLK_CNTL__FORCE_TV_SCLK |
  327. SCLK_CNTL__R300_FORCE_SU | SCLK_CNTL__FORCE_OV0);
  328. tmp |= SCLK_CNTL__DYN_STOP_LAT_MASK;
  329. OUTPLL(pllSCLK_CNTL, tmp);
  330. tmp = INPLL(pllSCLK_MORE_CNTL);
  331. tmp &= ~SCLK_MORE_CNTL__FORCEON;
  332. tmp |= SCLK_MORE_CNTL__DISPREGS_MAX_DYN_STOP_LAT |
  333. SCLK_MORE_CNTL__MC_GUI_MAX_DYN_STOP_LAT |
  334. SCLK_MORE_CNTL__MC_HOST_MAX_DYN_STOP_LAT;
  335. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  336. tmp = INPLL(pllVCLK_ECP_CNTL);
  337. tmp |= (VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  338. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  339. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  340. tmp = INPLL(pllPIXCLKS_CNTL);
  341. tmp |= (PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  342. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb |
  343. PIXCLKS_CNTL__DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  344. PIXCLKS_CNTL__R300_DVOCLK_ALWAYS_ONb |
  345. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb |
  346. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  347. PIXCLKS_CNTL__R300_PIXCLK_DVO_ALWAYS_ONb |
  348. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb |
  349. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb |
  350. PIXCLKS_CNTL__R300_PIXCLK_TRANS_ALWAYS_ONb |
  351. PIXCLKS_CNTL__R300_PIXCLK_TVO_ALWAYS_ONb |
  352. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
  353. PIXCLKS_CNTL__R300_P2G2CLK_DAC_ALWAYS_ONb);
  354. OUTPLL(pllPIXCLKS_CNTL, tmp);
  355. tmp = INPLL(pllMCLK_MISC);
  356. tmp |= (MCLK_MISC__MC_MCLK_DYN_ENABLE |
  357. MCLK_MISC__IO_MCLK_DYN_ENABLE);
  358. OUTPLL(pllMCLK_MISC, tmp);
  359. tmp = INPLL(pllMCLK_CNTL);
  360. tmp |= (MCLK_CNTL__FORCE_MCLKA | MCLK_CNTL__FORCE_MCLKB);
  361. tmp &= ~(MCLK_CNTL__FORCE_YCLKA |
  362. MCLK_CNTL__FORCE_YCLKB |
  363. MCLK_CNTL__FORCE_MC);
  364. /* Some releases of vbios have set DISABLE_MC_MCLKA
  365. * and DISABLE_MC_MCLKB bits in the vbios table. Setting these
  366. * bits will cause H/W hang when reading video memory with dynamic
  367. * clocking enabled.
  368. */
  369. if ((tmp & MCLK_CNTL__R300_DISABLE_MC_MCLKA) &&
  370. (tmp & MCLK_CNTL__R300_DISABLE_MC_MCLKB)) {
  371. /* If both bits are set, then check the active channels */
  372. tmp = INPLL(pllMCLK_CNTL);
  373. if (rinfo->vram_width == 64) {
  374. if (INREG(MEM_CNTL) & R300_MEM_USE_CD_CH_ONLY)
  375. tmp &= ~MCLK_CNTL__R300_DISABLE_MC_MCLKB;
  376. else
  377. tmp &= ~MCLK_CNTL__R300_DISABLE_MC_MCLKA;
  378. } else {
  379. tmp &= ~(MCLK_CNTL__R300_DISABLE_MC_MCLKA |
  380. MCLK_CNTL__R300_DISABLE_MC_MCLKB);
  381. }
  382. }
  383. OUTPLL(pllMCLK_CNTL, tmp);
  384. return;
  385. }
  386. /* R300 */
  387. if (rinfo->family == CHIP_FAMILY_R300 || rinfo->family == CHIP_FAMILY_R350) {
  388. tmp = INPLL(pllSCLK_CNTL);
  389. tmp &= ~(SCLK_CNTL__R300_FORCE_VAP);
  390. tmp |= SCLK_CNTL__FORCE_CP;
  391. OUTPLL(pllSCLK_CNTL, tmp);
  392. radeon_msleep(15);
  393. tmp = INPLL(pllSCLK_CNTL2);
  394. tmp &= ~(SCLK_CNTL2__R300_FORCE_TCL |
  395. SCLK_CNTL2__R300_FORCE_GA |
  396. SCLK_CNTL2__R300_FORCE_CBA);
  397. OUTPLL(pllSCLK_CNTL2, tmp);
  398. }
  399. /* Others */
  400. tmp = INPLL( pllCLK_PWRMGT_CNTL);
  401. tmp &= ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK|
  402. CLK_PWRMGT_CNTL__DISP_DYN_STOP_LAT_MASK|
  403. CLK_PWRMGT_CNTL__DYN_STOP_MODE_MASK);
  404. tmp |= CLK_PWRMGT_CNTL__ENGINE_DYNCLK_MODE_MASK |
  405. (0x01 << CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT__SHIFT);
  406. OUTPLL( pllCLK_PWRMGT_CNTL, tmp);
  407. radeon_msleep(15);
  408. tmp = INPLL(pllCLK_PIN_CNTL);
  409. tmp |= CLK_PIN_CNTL__SCLK_DYN_START_CNTL;
  410. OUTPLL(pllCLK_PIN_CNTL, tmp);
  411. radeon_msleep(15);
  412. /* When DRI is enabled, setting DYN_STOP_LAT to zero can cause some R200
  413. * to lockup randomly, leave them as set by BIOS.
  414. */
  415. tmp = INPLL(pllSCLK_CNTL);
  416. tmp &= ~SCLK_CNTL__FORCEON_MASK;
  417. /*RAGE_6::A11 A12 A12N1 A13, RV250::A11 A12, R300*/
  418. if ((rinfo->family == CHIP_FAMILY_RV250 &&
  419. ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13)) ||
  420. ((rinfo->family == CHIP_FAMILY_RV100) &&
  421. ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) <= CFG_ATI_REV_A13))) {
  422. tmp |= SCLK_CNTL__FORCE_CP;
  423. tmp |= SCLK_CNTL__FORCE_VIP;
  424. }
  425. OUTPLL(pllSCLK_CNTL, tmp);
  426. radeon_msleep(15);
  427. if ((rinfo->family == CHIP_FAMILY_RV200) ||
  428. (rinfo->family == CHIP_FAMILY_RV250) ||
  429. (rinfo->family == CHIP_FAMILY_RV280)) {
  430. tmp = INPLL(pllSCLK_MORE_CNTL);
  431. tmp &= ~SCLK_MORE_CNTL__FORCEON;
  432. /* RV200::A11 A12 RV250::A11 A12 */
  433. if (((rinfo->family == CHIP_FAMILY_RV200) ||
  434. (rinfo->family == CHIP_FAMILY_RV250)) &&
  435. ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13))
  436. tmp |= SCLK_MORE_CNTL__FORCEON;
  437. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  438. radeon_msleep(15);
  439. }
  440. /* RV200::A11 A12, RV250::A11 A12 */
  441. if (((rinfo->family == CHIP_FAMILY_RV200) ||
  442. (rinfo->family == CHIP_FAMILY_RV250)) &&
  443. ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13)) {
  444. tmp = INPLL(pllPLL_PWRMGT_CNTL);
  445. tmp |= PLL_PWRMGT_CNTL__TCL_BYPASS_DISABLE;
  446. OUTPLL(pllPLL_PWRMGT_CNTL, tmp);
  447. radeon_msleep(15);
  448. }
  449. tmp = INPLL(pllPIXCLKS_CNTL);
  450. tmp |= PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  451. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb|
  452. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  453. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb|
  454. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb|
  455. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  456. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb;
  457. OUTPLL(pllPIXCLKS_CNTL, tmp);
  458. radeon_msleep(15);
  459. tmp = INPLL(pllVCLK_ECP_CNTL);
  460. tmp |= VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  461. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb;
  462. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  463. /* X doesn't do that ... hrm, we do on mobility && Macs */
  464. #ifdef CONFIG_PPC
  465. if (rinfo->is_mobility) {
  466. tmp = INPLL(pllMCLK_CNTL);
  467. tmp &= ~(MCLK_CNTL__FORCE_MCLKA |
  468. MCLK_CNTL__FORCE_MCLKB |
  469. MCLK_CNTL__FORCE_YCLKA |
  470. MCLK_CNTL__FORCE_YCLKB);
  471. OUTPLL(pllMCLK_CNTL, tmp);
  472. radeon_msleep(15);
  473. tmp = INPLL(pllMCLK_MISC);
  474. tmp |= MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT|
  475. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT|
  476. MCLK_MISC__MC_MCLK_DYN_ENABLE|
  477. MCLK_MISC__IO_MCLK_DYN_ENABLE;
  478. OUTPLL(pllMCLK_MISC, tmp);
  479. radeon_msleep(15);
  480. }
  481. #endif /* CONFIG_PPC */
  482. }
  483. #ifdef CONFIG_PM
  484. static void OUTMC( struct radeonfb_info *rinfo, u8 indx, u32 value)
  485. {
  486. OUTREG( MC_IND_INDEX, indx | MC_IND_INDEX__MC_IND_WR_EN);
  487. OUTREG( MC_IND_DATA, value);
  488. }
  489. static u32 INMC(struct radeonfb_info *rinfo, u8 indx)
  490. {
  491. OUTREG( MC_IND_INDEX, indx);
  492. return INREG( MC_IND_DATA);
  493. }
  494. static void radeon_pm_save_regs(struct radeonfb_info *rinfo, int saving_for_d3)
  495. {
  496. rinfo->save_regs[0] = INPLL(PLL_PWRMGT_CNTL);
  497. rinfo->save_regs[1] = INPLL(CLK_PWRMGT_CNTL);
  498. rinfo->save_regs[2] = INPLL(MCLK_CNTL);
  499. rinfo->save_regs[3] = INPLL(SCLK_CNTL);
  500. rinfo->save_regs[4] = INPLL(CLK_PIN_CNTL);
  501. rinfo->save_regs[5] = INPLL(VCLK_ECP_CNTL);
  502. rinfo->save_regs[6] = INPLL(PIXCLKS_CNTL);
  503. rinfo->save_regs[7] = INPLL(MCLK_MISC);
  504. rinfo->save_regs[8] = INPLL(P2PLL_CNTL);
  505. rinfo->save_regs[9] = INREG(DISP_MISC_CNTL);
  506. rinfo->save_regs[10] = INREG(DISP_PWR_MAN);
  507. rinfo->save_regs[11] = INREG(LVDS_GEN_CNTL);
  508. rinfo->save_regs[13] = INREG(TV_DAC_CNTL);
  509. rinfo->save_regs[14] = INREG(BUS_CNTL1);
  510. rinfo->save_regs[15] = INREG(CRTC_OFFSET_CNTL);
  511. rinfo->save_regs[16] = INREG(AGP_CNTL);
  512. rinfo->save_regs[17] = (INREG(CRTC_GEN_CNTL) & 0xfdffffff) | 0x04000000;
  513. rinfo->save_regs[18] = (INREG(CRTC2_GEN_CNTL) & 0xfdffffff) | 0x04000000;
  514. rinfo->save_regs[19] = INREG(GPIOPAD_A);
  515. rinfo->save_regs[20] = INREG(GPIOPAD_EN);
  516. rinfo->save_regs[21] = INREG(GPIOPAD_MASK);
  517. rinfo->save_regs[22] = INREG(ZV_LCDPAD_A);
  518. rinfo->save_regs[23] = INREG(ZV_LCDPAD_EN);
  519. rinfo->save_regs[24] = INREG(ZV_LCDPAD_MASK);
  520. rinfo->save_regs[25] = INREG(GPIO_VGA_DDC);
  521. rinfo->save_regs[26] = INREG(GPIO_DVI_DDC);
  522. rinfo->save_regs[27] = INREG(GPIO_MONID);
  523. rinfo->save_regs[28] = INREG(GPIO_CRT2_DDC);
  524. rinfo->save_regs[29] = INREG(SURFACE_CNTL);
  525. rinfo->save_regs[30] = INREG(MC_FB_LOCATION);
  526. rinfo->save_regs[31] = INREG(DISPLAY_BASE_ADDR);
  527. rinfo->save_regs[32] = INREG(MC_AGP_LOCATION);
  528. rinfo->save_regs[33] = INREG(CRTC2_DISPLAY_BASE_ADDR);
  529. rinfo->save_regs[34] = INPLL(SCLK_MORE_CNTL);
  530. rinfo->save_regs[35] = INREG(MEM_SDRAM_MODE_REG);
  531. rinfo->save_regs[36] = INREG(BUS_CNTL);
  532. rinfo->save_regs[39] = INREG(RBBM_CNTL);
  533. rinfo->save_regs[40] = INREG(DAC_CNTL);
  534. rinfo->save_regs[41] = INREG(HOST_PATH_CNTL);
  535. rinfo->save_regs[37] = INREG(MPP_TB_CONFIG);
  536. rinfo->save_regs[38] = INREG(FCP_CNTL);
  537. if (rinfo->is_mobility) {
  538. rinfo->save_regs[12] = INREG(LVDS_PLL_CNTL);
  539. rinfo->save_regs[43] = INPLL(pllSSPLL_CNTL);
  540. rinfo->save_regs[44] = INPLL(pllSSPLL_REF_DIV);
  541. rinfo->save_regs[45] = INPLL(pllSSPLL_DIV_0);
  542. rinfo->save_regs[90] = INPLL(pllSS_INT_CNTL);
  543. rinfo->save_regs[91] = INPLL(pllSS_TST_CNTL);
  544. rinfo->save_regs[81] = INREG(LVDS_GEN_CNTL);
  545. }
  546. if (rinfo->family >= CHIP_FAMILY_RV200) {
  547. rinfo->save_regs[42] = INREG(MEM_REFRESH_CNTL);
  548. rinfo->save_regs[46] = INREG(MC_CNTL);
  549. rinfo->save_regs[47] = INREG(MC_INIT_GFX_LAT_TIMER);
  550. rinfo->save_regs[48] = INREG(MC_INIT_MISC_LAT_TIMER);
  551. rinfo->save_regs[49] = INREG(MC_TIMING_CNTL);
  552. rinfo->save_regs[50] = INREG(MC_READ_CNTL_AB);
  553. rinfo->save_regs[51] = INREG(MC_IOPAD_CNTL);
  554. rinfo->save_regs[52] = INREG(MC_CHIP_IO_OE_CNTL_AB);
  555. rinfo->save_regs[53] = INREG(MC_DEBUG);
  556. }
  557. rinfo->save_regs[54] = INREG(PAMAC0_DLY_CNTL);
  558. rinfo->save_regs[55] = INREG(PAMAC1_DLY_CNTL);
  559. rinfo->save_regs[56] = INREG(PAD_CTLR_MISC);
  560. rinfo->save_regs[57] = INREG(FW_CNTL);
  561. if (rinfo->family >= CHIP_FAMILY_R300) {
  562. rinfo->save_regs[58] = INMC(rinfo, ixR300_MC_MC_INIT_WR_LAT_TIMER);
  563. rinfo->save_regs[59] = INMC(rinfo, ixR300_MC_IMP_CNTL);
  564. rinfo->save_regs[60] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_C0);
  565. rinfo->save_regs[61] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_C1);
  566. rinfo->save_regs[62] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_D0);
  567. rinfo->save_regs[63] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_D1);
  568. rinfo->save_regs[64] = INMC(rinfo, ixR300_MC_BIST_CNTL_3);
  569. rinfo->save_regs[65] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A0);
  570. rinfo->save_regs[66] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1);
  571. rinfo->save_regs[67] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B0);
  572. rinfo->save_regs[68] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1);
  573. rinfo->save_regs[69] = INMC(rinfo, ixR300_MC_DEBUG_CNTL);
  574. rinfo->save_regs[70] = INMC(rinfo, ixR300_MC_DLL_CNTL);
  575. rinfo->save_regs[71] = INMC(rinfo, ixR300_MC_IMP_CNTL_0);
  576. rinfo->save_regs[72] = INMC(rinfo, ixR300_MC_ELPIDA_CNTL);
  577. rinfo->save_regs[96] = INMC(rinfo, ixR300_MC_READ_CNTL_CD);
  578. } else {
  579. rinfo->save_regs[59] = INMC(rinfo, ixMC_IMP_CNTL);
  580. rinfo->save_regs[65] = INMC(rinfo, ixMC_CHP_IO_CNTL_A0);
  581. rinfo->save_regs[66] = INMC(rinfo, ixMC_CHP_IO_CNTL_A1);
  582. rinfo->save_regs[67] = INMC(rinfo, ixMC_CHP_IO_CNTL_B0);
  583. rinfo->save_regs[68] = INMC(rinfo, ixMC_CHP_IO_CNTL_B1);
  584. rinfo->save_regs[71] = INMC(rinfo, ixMC_IMP_CNTL_0);
  585. }
  586. rinfo->save_regs[73] = INPLL(pllMPLL_CNTL);
  587. rinfo->save_regs[74] = INPLL(pllSPLL_CNTL);
  588. rinfo->save_regs[75] = INPLL(pllMPLL_AUX_CNTL);
  589. rinfo->save_regs[76] = INPLL(pllSPLL_AUX_CNTL);
  590. rinfo->save_regs[77] = INPLL(pllM_SPLL_REF_FB_DIV);
  591. rinfo->save_regs[78] = INPLL(pllAGP_PLL_CNTL);
  592. rinfo->save_regs[79] = INREG(PAMAC2_DLY_CNTL);
  593. rinfo->save_regs[80] = INREG(OV0_BASE_ADDR);
  594. rinfo->save_regs[82] = INREG(FP_GEN_CNTL);
  595. rinfo->save_regs[83] = INREG(FP2_GEN_CNTL);
  596. rinfo->save_regs[84] = INREG(TMDS_CNTL);
  597. rinfo->save_regs[85] = INREG(TMDS_TRANSMITTER_CNTL);
  598. rinfo->save_regs[86] = INREG(DISP_OUTPUT_CNTL);
  599. rinfo->save_regs[87] = INREG(DISP_HW_DEBUG);
  600. rinfo->save_regs[88] = INREG(TV_MASTER_CNTL);
  601. rinfo->save_regs[89] = INPLL(pllP2PLL_REF_DIV);
  602. rinfo->save_regs[92] = INPLL(pllPPLL_DIV_0);
  603. rinfo->save_regs[93] = INPLL(pllPPLL_CNTL);
  604. rinfo->save_regs[94] = INREG(GRPH_BUFFER_CNTL);
  605. rinfo->save_regs[95] = INREG(GRPH2_BUFFER_CNTL);
  606. rinfo->save_regs[96] = INREG(HDP_DEBUG);
  607. rinfo->save_regs[97] = INPLL(pllMDLL_CKO);
  608. rinfo->save_regs[98] = INPLL(pllMDLL_RDCKA);
  609. rinfo->save_regs[99] = INPLL(pllMDLL_RDCKB);
  610. }
  611. static void radeon_pm_restore_regs(struct radeonfb_info *rinfo)
  612. {
  613. OUTPLL(P2PLL_CNTL, rinfo->save_regs[8] & 0xFFFFFFFE); /* First */
  614. OUTPLL(PLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  615. OUTPLL(CLK_PWRMGT_CNTL, rinfo->save_regs[1]);
  616. OUTPLL(MCLK_CNTL, rinfo->save_regs[2]);
  617. OUTPLL(SCLK_CNTL, rinfo->save_regs[3]);
  618. OUTPLL(CLK_PIN_CNTL, rinfo->save_regs[4]);
  619. OUTPLL(VCLK_ECP_CNTL, rinfo->save_regs[5]);
  620. OUTPLL(PIXCLKS_CNTL, rinfo->save_regs[6]);
  621. OUTPLL(MCLK_MISC, rinfo->save_regs[7]);
  622. if (rinfo->family == CHIP_FAMILY_RV350)
  623. OUTPLL(SCLK_MORE_CNTL, rinfo->save_regs[34]);
  624. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  625. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  626. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  627. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  628. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  629. OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
  630. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  631. OUTREG(DISP_PWR_MAN, rinfo->save_regs[10]);
  632. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11]);
  633. OUTREG(LVDS_PLL_CNTL,rinfo->save_regs[12]);
  634. OUTREG(TV_DAC_CNTL, rinfo->save_regs[13]);
  635. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  636. OUTREG(CRTC_OFFSET_CNTL, rinfo->save_regs[15]);
  637. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  638. OUTREG(CRTC_GEN_CNTL, rinfo->save_regs[17]);
  639. OUTREG(CRTC2_GEN_CNTL, rinfo->save_regs[18]);
  640. OUTPLL(P2PLL_CNTL, rinfo->save_regs[8]);
  641. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  642. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  643. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  644. OUTREG(ZV_LCDPAD_A, rinfo->save_regs[22]);
  645. OUTREG(ZV_LCDPAD_EN, rinfo->save_regs[23]);
  646. OUTREG(ZV_LCDPAD_MASK, rinfo->save_regs[24]);
  647. OUTREG(GPIO_VGA_DDC, rinfo->save_regs[25]);
  648. OUTREG(GPIO_DVI_DDC, rinfo->save_regs[26]);
  649. OUTREG(GPIO_MONID, rinfo->save_regs[27]);
  650. OUTREG(GPIO_CRT2_DDC, rinfo->save_regs[28]);
  651. }
  652. static void radeon_pm_disable_iopad(struct radeonfb_info *rinfo)
  653. {
  654. OUTREG(GPIOPAD_MASK, 0x0001ffff);
  655. OUTREG(GPIOPAD_EN, 0x00000400);
  656. OUTREG(GPIOPAD_A, 0x00000000);
  657. OUTREG(ZV_LCDPAD_MASK, 0x00000000);
  658. OUTREG(ZV_LCDPAD_EN, 0x00000000);
  659. OUTREG(ZV_LCDPAD_A, 0x00000000);
  660. OUTREG(GPIO_VGA_DDC, 0x00030000);
  661. OUTREG(GPIO_DVI_DDC, 0x00000000);
  662. OUTREG(GPIO_MONID, 0x00030000);
  663. OUTREG(GPIO_CRT2_DDC, 0x00000000);
  664. }
  665. static void radeon_pm_program_v2clk(struct radeonfb_info *rinfo)
  666. {
  667. /* Set v2clk to 65MHz */
  668. if (rinfo->family <= CHIP_FAMILY_RV280) {
  669. OUTPLL(pllPIXCLKS_CNTL,
  670. __INPLL(rinfo, pllPIXCLKS_CNTL)
  671. & ~PIXCLKS_CNTL__PIX2CLK_SRC_SEL_MASK);
  672. OUTPLL(pllP2PLL_REF_DIV, 0x0000000c);
  673. OUTPLL(pllP2PLL_CNTL, 0x0000bf00);
  674. } else {
  675. OUTPLL(pllP2PLL_REF_DIV, 0x0000000c);
  676. INPLL(pllP2PLL_REF_DIV);
  677. OUTPLL(pllP2PLL_CNTL, 0x0000a700);
  678. }
  679. OUTPLL(pllP2PLL_DIV_0, 0x00020074 | P2PLL_DIV_0__P2PLL_ATOMIC_UPDATE_W);
  680. OUTPLL(pllP2PLL_CNTL, INPLL(pllP2PLL_CNTL) & ~P2PLL_CNTL__P2PLL_SLEEP);
  681. mdelay(1);
  682. OUTPLL(pllP2PLL_CNTL, INPLL(pllP2PLL_CNTL) & ~P2PLL_CNTL__P2PLL_RESET);
  683. mdelay( 1);
  684. OUTPLL(pllPIXCLKS_CNTL,
  685. (INPLL(pllPIXCLKS_CNTL) & ~PIXCLKS_CNTL__PIX2CLK_SRC_SEL_MASK)
  686. | (0x03 << PIXCLKS_CNTL__PIX2CLK_SRC_SEL__SHIFT));
  687. mdelay( 1);
  688. }
  689. static void radeon_pm_low_current(struct radeonfb_info *rinfo)
  690. {
  691. u32 reg;
  692. reg = INREG(BUS_CNTL1);
  693. if (rinfo->family <= CHIP_FAMILY_RV280) {
  694. reg &= ~BUS_CNTL1_MOBILE_PLATFORM_SEL_MASK;
  695. reg |= BUS_CNTL1_AGPCLK_VALID | (1<<BUS_CNTL1_MOBILE_PLATFORM_SEL_SHIFT);
  696. } else {
  697. reg |= 0x4080;
  698. }
  699. OUTREG(BUS_CNTL1, reg);
  700. reg = INPLL(PLL_PWRMGT_CNTL);
  701. reg |= PLL_PWRMGT_CNTL_SPLL_TURNOFF | PLL_PWRMGT_CNTL_PPLL_TURNOFF |
  702. PLL_PWRMGT_CNTL_P2PLL_TURNOFF | PLL_PWRMGT_CNTL_TVPLL_TURNOFF;
  703. reg &= ~PLL_PWRMGT_CNTL_SU_MCLK_USE_BCLK;
  704. reg &= ~PLL_PWRMGT_CNTL_MOBILE_SU;
  705. OUTPLL(PLL_PWRMGT_CNTL, reg);
  706. reg = INREG(TV_DAC_CNTL);
  707. reg &= ~(TV_DAC_CNTL_BGADJ_MASK |TV_DAC_CNTL_DACADJ_MASK);
  708. reg |=TV_DAC_CNTL_BGSLEEP | TV_DAC_CNTL_RDACPD | TV_DAC_CNTL_GDACPD |
  709. TV_DAC_CNTL_BDACPD |
  710. (8<<TV_DAC_CNTL_BGADJ__SHIFT) | (8<<TV_DAC_CNTL_DACADJ__SHIFT);
  711. OUTREG(TV_DAC_CNTL, reg);
  712. reg = INREG(TMDS_TRANSMITTER_CNTL);
  713. reg &= ~(TMDS_PLL_EN | TMDS_PLLRST);
  714. OUTREG(TMDS_TRANSMITTER_CNTL, reg);
  715. reg = INREG(DAC_CNTL);
  716. reg &= ~DAC_CMP_EN;
  717. OUTREG(DAC_CNTL, reg);
  718. reg = INREG(DAC_CNTL2);
  719. reg &= ~DAC2_CMP_EN;
  720. OUTREG(DAC_CNTL2, reg);
  721. reg = INREG(TV_DAC_CNTL);
  722. reg &= ~TV_DAC_CNTL_DETECT;
  723. OUTREG(TV_DAC_CNTL, reg);
  724. }
  725. static void radeon_pm_setup_for_suspend(struct radeonfb_info *rinfo)
  726. {
  727. u32 sclk_cntl, mclk_cntl, sclk_more_cntl;
  728. u32 pll_pwrmgt_cntl;
  729. u32 clk_pwrmgt_cntl;
  730. u32 clk_pin_cntl;
  731. u32 vclk_ecp_cntl;
  732. u32 pixclks_cntl;
  733. u32 disp_mis_cntl;
  734. u32 disp_pwr_man;
  735. u32 tmp;
  736. /* Force Core Clocks */
  737. sclk_cntl = INPLL( pllSCLK_CNTL);
  738. sclk_cntl |= SCLK_CNTL__IDCT_MAX_DYN_STOP_LAT|
  739. SCLK_CNTL__VIP_MAX_DYN_STOP_LAT|
  740. SCLK_CNTL__RE_MAX_DYN_STOP_LAT|
  741. SCLK_CNTL__PB_MAX_DYN_STOP_LAT|
  742. SCLK_CNTL__TAM_MAX_DYN_STOP_LAT|
  743. SCLK_CNTL__TDM_MAX_DYN_STOP_LAT|
  744. SCLK_CNTL__RB_MAX_DYN_STOP_LAT|
  745. SCLK_CNTL__FORCE_DISP2|
  746. SCLK_CNTL__FORCE_CP|
  747. SCLK_CNTL__FORCE_HDP|
  748. SCLK_CNTL__FORCE_DISP1|
  749. SCLK_CNTL__FORCE_TOP|
  750. SCLK_CNTL__FORCE_E2|
  751. SCLK_CNTL__FORCE_SE|
  752. SCLK_CNTL__FORCE_IDCT|
  753. SCLK_CNTL__FORCE_VIP|
  754. SCLK_CNTL__FORCE_PB|
  755. SCLK_CNTL__FORCE_TAM|
  756. SCLK_CNTL__FORCE_TDM|
  757. SCLK_CNTL__FORCE_RB|
  758. SCLK_CNTL__FORCE_TV_SCLK|
  759. SCLK_CNTL__FORCE_SUBPIC|
  760. SCLK_CNTL__FORCE_OV0;
  761. if (rinfo->family <= CHIP_FAMILY_RV280)
  762. sclk_cntl |= SCLK_CNTL__FORCE_RE;
  763. else
  764. sclk_cntl |= SCLK_CNTL__SE_MAX_DYN_STOP_LAT |
  765. SCLK_CNTL__E2_MAX_DYN_STOP_LAT |
  766. SCLK_CNTL__TV_MAX_DYN_STOP_LAT |
  767. SCLK_CNTL__HDP_MAX_DYN_STOP_LAT |
  768. SCLK_CNTL__CP_MAX_DYN_STOP_LAT;
  769. OUTPLL( pllSCLK_CNTL, sclk_cntl);
  770. sclk_more_cntl = INPLL(pllSCLK_MORE_CNTL);
  771. sclk_more_cntl |= SCLK_MORE_CNTL__FORCE_DISPREGS |
  772. SCLK_MORE_CNTL__FORCE_MC_GUI |
  773. SCLK_MORE_CNTL__FORCE_MC_HOST;
  774. OUTPLL(pllSCLK_MORE_CNTL, sclk_more_cntl);
  775. mclk_cntl = INPLL( pllMCLK_CNTL);
  776. mclk_cntl &= ~( MCLK_CNTL__FORCE_MCLKA |
  777. MCLK_CNTL__FORCE_MCLKB |
  778. MCLK_CNTL__FORCE_YCLKA |
  779. MCLK_CNTL__FORCE_YCLKB |
  780. MCLK_CNTL__FORCE_MC
  781. );
  782. OUTPLL( pllMCLK_CNTL, mclk_cntl);
  783. /* Force Display clocks */
  784. vclk_ecp_cntl = INPLL( pllVCLK_ECP_CNTL);
  785. vclk_ecp_cntl &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb
  786. | VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  787. vclk_ecp_cntl |= VCLK_ECP_CNTL__ECP_FORCE_ON;
  788. OUTPLL( pllVCLK_ECP_CNTL, vclk_ecp_cntl);
  789. pixclks_cntl = INPLL( pllPIXCLKS_CNTL);
  790. pixclks_cntl &= ~( PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  791. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  792. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb |
  793. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  794. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb|
  795. PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb|
  796. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb);
  797. OUTPLL( pllPIXCLKS_CNTL, pixclks_cntl);
  798. /* Switch off LVDS interface */
  799. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) &
  800. ~(LVDS_BLON | LVDS_EN | LVDS_ON | LVDS_DIGON));
  801. /* Enable System power management */
  802. pll_pwrmgt_cntl = INPLL( pllPLL_PWRMGT_CNTL);
  803. pll_pwrmgt_cntl |= PLL_PWRMGT_CNTL__SPLL_TURNOFF |
  804. PLL_PWRMGT_CNTL__MPLL_TURNOFF|
  805. PLL_PWRMGT_CNTL__PPLL_TURNOFF|
  806. PLL_PWRMGT_CNTL__P2PLL_TURNOFF|
  807. PLL_PWRMGT_CNTL__TVPLL_TURNOFF;
  808. OUTPLL( pllPLL_PWRMGT_CNTL, pll_pwrmgt_cntl);
  809. clk_pwrmgt_cntl = INPLL( pllCLK_PWRMGT_CNTL);
  810. clk_pwrmgt_cntl &= ~( CLK_PWRMGT_CNTL__MPLL_PWRMGT_OFF|
  811. CLK_PWRMGT_CNTL__SPLL_PWRMGT_OFF|
  812. CLK_PWRMGT_CNTL__PPLL_PWRMGT_OFF|
  813. CLK_PWRMGT_CNTL__P2PLL_PWRMGT_OFF|
  814. CLK_PWRMGT_CNTL__MCLK_TURNOFF|
  815. CLK_PWRMGT_CNTL__SCLK_TURNOFF|
  816. CLK_PWRMGT_CNTL__PCLK_TURNOFF|
  817. CLK_PWRMGT_CNTL__P2CLK_TURNOFF|
  818. CLK_PWRMGT_CNTL__TVPLL_PWRMGT_OFF|
  819. CLK_PWRMGT_CNTL__GLOBAL_PMAN_EN|
  820. CLK_PWRMGT_CNTL__ENGINE_DYNCLK_MODE|
  821. CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK|
  822. CLK_PWRMGT_CNTL__CG_NO1_DEBUG_MASK
  823. );
  824. clk_pwrmgt_cntl |= CLK_PWRMGT_CNTL__GLOBAL_PMAN_EN
  825. | CLK_PWRMGT_CNTL__DISP_PM;
  826. OUTPLL( pllCLK_PWRMGT_CNTL, clk_pwrmgt_cntl);
  827. clk_pin_cntl = INPLL( pllCLK_PIN_CNTL);
  828. clk_pin_cntl &= ~CLK_PIN_CNTL__ACCESS_REGS_IN_SUSPEND;
  829. /* because both INPLL and OUTPLL take the same lock, that's why. */
  830. tmp = INPLL( pllMCLK_MISC) | MCLK_MISC__EN_MCLK_TRISTATE_IN_SUSPEND;
  831. OUTPLL( pllMCLK_MISC, tmp);
  832. /* BUS_CNTL1__MOBILE_PLATORM_SEL setting is northbridge chipset
  833. * and radeon chip dependent. Thus we only enable it on Mac for
  834. * now (until we get more info on how to compute the correct
  835. * value for various X86 bridges).
  836. */
  837. #ifdef CONFIG_PPC_PMAC
  838. if (machine_is(powermac)) {
  839. /* AGP PLL control */
  840. if (rinfo->family <= CHIP_FAMILY_RV280) {
  841. OUTREG(BUS_CNTL1, INREG(BUS_CNTL1) | BUS_CNTL1__AGPCLK_VALID);
  842. OUTREG(BUS_CNTL1,
  843. (INREG(BUS_CNTL1) & ~BUS_CNTL1__MOBILE_PLATFORM_SEL_MASK)
  844. | (2<<BUS_CNTL1__MOBILE_PLATFORM_SEL__SHIFT)); // 440BX
  845. } else {
  846. OUTREG(BUS_CNTL1, INREG(BUS_CNTL1));
  847. OUTREG(BUS_CNTL1, (INREG(BUS_CNTL1) & ~0x4000) | 0x8000);
  848. }
  849. }
  850. #endif
  851. OUTREG(CRTC_OFFSET_CNTL, (INREG(CRTC_OFFSET_CNTL)
  852. & ~CRTC_OFFSET_CNTL__CRTC_STEREO_SYNC_OUT_EN));
  853. clk_pin_cntl &= ~CLK_PIN_CNTL__CG_CLK_TO_OUTPIN;
  854. clk_pin_cntl |= CLK_PIN_CNTL__XTALIN_ALWAYS_ONb;
  855. OUTPLL( pllCLK_PIN_CNTL, clk_pin_cntl);
  856. /* Solano2M */
  857. OUTREG(AGP_CNTL,
  858. (INREG(AGP_CNTL) & ~(AGP_CNTL__MAX_IDLE_CLK_MASK))
  859. | (0x20<<AGP_CNTL__MAX_IDLE_CLK__SHIFT));
  860. /* ACPI mode */
  861. /* because both INPLL and OUTPLL take the same lock, that's why. */
  862. tmp = INPLL( pllPLL_PWRMGT_CNTL) & ~PLL_PWRMGT_CNTL__PM_MODE_SEL;
  863. OUTPLL( pllPLL_PWRMGT_CNTL, tmp);
  864. disp_mis_cntl = INREG(DISP_MISC_CNTL);
  865. disp_mis_cntl &= ~( DISP_MISC_CNTL__SOFT_RESET_GRPH_PP |
  866. DISP_MISC_CNTL__SOFT_RESET_SUBPIC_PP |
  867. DISP_MISC_CNTL__SOFT_RESET_OV0_PP |
  868. DISP_MISC_CNTL__SOFT_RESET_GRPH_SCLK|
  869. DISP_MISC_CNTL__SOFT_RESET_SUBPIC_SCLK|
  870. DISP_MISC_CNTL__SOFT_RESET_OV0_SCLK|
  871. DISP_MISC_CNTL__SOFT_RESET_GRPH2_PP|
  872. DISP_MISC_CNTL__SOFT_RESET_GRPH2_SCLK|
  873. DISP_MISC_CNTL__SOFT_RESET_LVDS|
  874. DISP_MISC_CNTL__SOFT_RESET_TMDS|
  875. DISP_MISC_CNTL__SOFT_RESET_DIG_TMDS|
  876. DISP_MISC_CNTL__SOFT_RESET_TV);
  877. OUTREG(DISP_MISC_CNTL, disp_mis_cntl);
  878. disp_pwr_man = INREG(DISP_PWR_MAN);
  879. disp_pwr_man &= ~( DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN |
  880. DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN |
  881. DISP_PWR_MAN__DISP_PWR_MAN_DPMS_MASK|
  882. DISP_PWR_MAN__DISP_D3_RST|
  883. DISP_PWR_MAN__DISP_D3_REG_RST
  884. );
  885. disp_pwr_man |= DISP_PWR_MAN__DISP_D3_GRPH_RST|
  886. DISP_PWR_MAN__DISP_D3_SUBPIC_RST|
  887. DISP_PWR_MAN__DISP_D3_OV0_RST|
  888. DISP_PWR_MAN__DISP_D1D2_GRPH_RST|
  889. DISP_PWR_MAN__DISP_D1D2_SUBPIC_RST|
  890. DISP_PWR_MAN__DISP_D1D2_OV0_RST|
  891. DISP_PWR_MAN__DIG_TMDS_ENABLE_RST|
  892. DISP_PWR_MAN__TV_ENABLE_RST|
  893. // DISP_PWR_MAN__AUTO_PWRUP_EN|
  894. 0;
  895. OUTREG(DISP_PWR_MAN, disp_pwr_man);
  896. clk_pwrmgt_cntl = INPLL( pllCLK_PWRMGT_CNTL);
  897. pll_pwrmgt_cntl = INPLL( pllPLL_PWRMGT_CNTL) ;
  898. clk_pin_cntl = INPLL( pllCLK_PIN_CNTL);
  899. disp_pwr_man = INREG(DISP_PWR_MAN);
  900. /* D2 */
  901. clk_pwrmgt_cntl |= CLK_PWRMGT_CNTL__DISP_PM;
  902. pll_pwrmgt_cntl |= PLL_PWRMGT_CNTL__MOBILE_SU | PLL_PWRMGT_CNTL__SU_SCLK_USE_BCLK;
  903. clk_pin_cntl |= CLK_PIN_CNTL__XTALIN_ALWAYS_ONb;
  904. disp_pwr_man &= ~(DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN_MASK
  905. | DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN_MASK);
  906. OUTPLL( pllCLK_PWRMGT_CNTL, clk_pwrmgt_cntl);
  907. OUTPLL( pllPLL_PWRMGT_CNTL, pll_pwrmgt_cntl);
  908. OUTPLL( pllCLK_PIN_CNTL, clk_pin_cntl);
  909. OUTREG(DISP_PWR_MAN, disp_pwr_man);
  910. /* disable display request & disable display */
  911. OUTREG( CRTC_GEN_CNTL, (INREG( CRTC_GEN_CNTL) & ~CRTC_GEN_CNTL__CRTC_EN)
  912. | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B);
  913. OUTREG( CRTC2_GEN_CNTL, (INREG( CRTC2_GEN_CNTL) & ~CRTC2_GEN_CNTL__CRTC2_EN)
  914. | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B);
  915. mdelay(17);
  916. }
  917. static void radeon_pm_yclk_mclk_sync(struct radeonfb_info *rinfo)
  918. {
  919. u32 mc_chp_io_cntl_a1, mc_chp_io_cntl_b1;
  920. mc_chp_io_cntl_a1 = INMC( rinfo, ixMC_CHP_IO_CNTL_A1)
  921. & ~MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA_MASK;
  922. mc_chp_io_cntl_b1 = INMC( rinfo, ixMC_CHP_IO_CNTL_B1)
  923. & ~MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB_MASK;
  924. OUTMC( rinfo, ixMC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1
  925. | (1<<MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA__SHIFT));
  926. OUTMC( rinfo, ixMC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1
  927. | (1<<MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB__SHIFT));
  928. OUTMC( rinfo, ixMC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1);
  929. OUTMC( rinfo, ixMC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1);
  930. mdelay( 1);
  931. }
  932. static void radeon_pm_yclk_mclk_sync_m10(struct radeonfb_info *rinfo)
  933. {
  934. u32 mc_chp_io_cntl_a1, mc_chp_io_cntl_b1;
  935. mc_chp_io_cntl_a1 = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1)
  936. & ~MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA_MASK;
  937. mc_chp_io_cntl_b1 = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1)
  938. & ~MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB_MASK;
  939. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_A1,
  940. mc_chp_io_cntl_a1 | (1<<MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA__SHIFT));
  941. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_B1,
  942. mc_chp_io_cntl_b1 | (1<<MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB__SHIFT));
  943. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1);
  944. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1);
  945. mdelay( 1);
  946. }
  947. static void radeon_pm_program_mode_reg(struct radeonfb_info *rinfo, u16 value,
  948. u8 delay_required)
  949. {
  950. u32 mem_sdram_mode;
  951. mem_sdram_mode = INREG( MEM_SDRAM_MODE_REG);
  952. mem_sdram_mode &= ~MEM_SDRAM_MODE_REG__MEM_MODE_REG_MASK;
  953. mem_sdram_mode |= (value<<MEM_SDRAM_MODE_REG__MEM_MODE_REG__SHIFT)
  954. | MEM_SDRAM_MODE_REG__MEM_CFG_TYPE;
  955. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  956. if (delay_required >= 2)
  957. mdelay(1);
  958. mem_sdram_mode |= MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET;
  959. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  960. if (delay_required >= 2)
  961. mdelay(1);
  962. mem_sdram_mode &= ~MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET;
  963. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  964. if (delay_required >= 2)
  965. mdelay(1);
  966. if (delay_required) {
  967. do {
  968. if (delay_required >= 2)
  969. mdelay(1);
  970. } while ((INREG(MC_STATUS)
  971. & (MC_STATUS__MEM_PWRUP_COMPL_A |
  972. MC_STATUS__MEM_PWRUP_COMPL_B)) == 0);
  973. }
  974. }
  975. static void radeon_pm_m10_program_mode_wait(struct radeonfb_info *rinfo)
  976. {
  977. int cnt;
  978. for (cnt = 0; cnt < 100; ++cnt) {
  979. mdelay(1);
  980. if (INREG(MC_STATUS) & (MC_STATUS__MEM_PWRUP_COMPL_A
  981. | MC_STATUS__MEM_PWRUP_COMPL_B))
  982. break;
  983. }
  984. }
  985. static void radeon_pm_enable_dll(struct radeonfb_info *rinfo)
  986. {
  987. #define DLL_RESET_DELAY 5
  988. #define DLL_SLEEP_DELAY 1
  989. u32 cko = INPLL(pllMDLL_CKO) | MDLL_CKO__MCKOA_SLEEP
  990. | MDLL_CKO__MCKOA_RESET;
  991. u32 cka = INPLL(pllMDLL_RDCKA) | MDLL_RDCKA__MRDCKA0_SLEEP
  992. | MDLL_RDCKA__MRDCKA1_SLEEP | MDLL_RDCKA__MRDCKA0_RESET
  993. | MDLL_RDCKA__MRDCKA1_RESET;
  994. u32 ckb = INPLL(pllMDLL_RDCKB) | MDLL_RDCKB__MRDCKB0_SLEEP
  995. | MDLL_RDCKB__MRDCKB1_SLEEP | MDLL_RDCKB__MRDCKB0_RESET
  996. | MDLL_RDCKB__MRDCKB1_RESET;
  997. /* Setting up the DLL range for write */
  998. OUTPLL(pllMDLL_CKO, cko);
  999. OUTPLL(pllMDLL_RDCKA, cka);
  1000. OUTPLL(pllMDLL_RDCKB, ckb);
  1001. mdelay(DLL_RESET_DELAY*2);
  1002. cko &= ~(MDLL_CKO__MCKOA_SLEEP | MDLL_CKO__MCKOB_SLEEP);
  1003. OUTPLL(pllMDLL_CKO, cko);
  1004. mdelay(DLL_SLEEP_DELAY);
  1005. cko &= ~(MDLL_CKO__MCKOA_RESET | MDLL_CKO__MCKOB_RESET);
  1006. OUTPLL(pllMDLL_CKO, cko);
  1007. mdelay(DLL_RESET_DELAY);
  1008. cka &= ~(MDLL_RDCKA__MRDCKA0_SLEEP | MDLL_RDCKA__MRDCKA1_SLEEP);
  1009. OUTPLL(pllMDLL_RDCKA, cka);
  1010. mdelay(DLL_SLEEP_DELAY);
  1011. cka &= ~(MDLL_RDCKA__MRDCKA0_RESET | MDLL_RDCKA__MRDCKA1_RESET);
  1012. OUTPLL(pllMDLL_RDCKA, cka);
  1013. mdelay(DLL_RESET_DELAY);
  1014. ckb &= ~(MDLL_RDCKB__MRDCKB0_SLEEP | MDLL_RDCKB__MRDCKB1_SLEEP);
  1015. OUTPLL(pllMDLL_RDCKB, ckb);
  1016. mdelay(DLL_SLEEP_DELAY);
  1017. ckb &= ~(MDLL_RDCKB__MRDCKB0_RESET | MDLL_RDCKB__MRDCKB1_RESET);
  1018. OUTPLL(pllMDLL_RDCKB, ckb);
  1019. mdelay(DLL_RESET_DELAY);
  1020. #undef DLL_RESET_DELAY
  1021. #undef DLL_SLEEP_DELAY
  1022. }
  1023. static void radeon_pm_enable_dll_m10(struct radeonfb_info *rinfo)
  1024. {
  1025. u32 dll_value;
  1026. u32 dll_sleep_mask = 0;
  1027. u32 dll_reset_mask = 0;
  1028. u32 mc;
  1029. #define DLL_RESET_DELAY 5
  1030. #define DLL_SLEEP_DELAY 1
  1031. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  1032. mc = INREG(MC_CNTL);
  1033. /* Check which channels are enabled */
  1034. switch (mc & 0x3) {
  1035. case 1:
  1036. if (mc & 0x4)
  1037. break;
  1038. fallthrough;
  1039. case 2:
  1040. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKB_SLEEP;
  1041. dll_reset_mask |= MDLL_R300_RDCK__MRDCKB_RESET;
  1042. fallthrough;
  1043. case 0:
  1044. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKA_SLEEP;
  1045. dll_reset_mask |= MDLL_R300_RDCK__MRDCKA_RESET;
  1046. }
  1047. switch (mc & 0x3) {
  1048. case 1:
  1049. if (!(mc & 0x4))
  1050. break;
  1051. fallthrough;
  1052. case 2:
  1053. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKD_SLEEP;
  1054. dll_reset_mask |= MDLL_R300_RDCK__MRDCKD_RESET;
  1055. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKC_SLEEP;
  1056. dll_reset_mask |= MDLL_R300_RDCK__MRDCKC_RESET;
  1057. }
  1058. dll_value = INPLL(pllMDLL_RDCKA);
  1059. /* Power Up */
  1060. dll_value &= ~(dll_sleep_mask);
  1061. OUTPLL(pllMDLL_RDCKA, dll_value);
  1062. mdelay( DLL_SLEEP_DELAY);
  1063. dll_value &= ~(dll_reset_mask);
  1064. OUTPLL(pllMDLL_RDCKA, dll_value);
  1065. mdelay( DLL_RESET_DELAY);
  1066. #undef DLL_RESET_DELAY
  1067. #undef DLL_SLEEP_DELAY
  1068. }
  1069. static void radeon_pm_full_reset_sdram(struct radeonfb_info *rinfo)
  1070. {
  1071. u32 crtcGenCntl, crtcGenCntl2, memRefreshCntl, crtc_more_cntl,
  1072. fp_gen_cntl, fp2_gen_cntl;
  1073. crtcGenCntl = INREG( CRTC_GEN_CNTL);
  1074. crtcGenCntl2 = INREG( CRTC2_GEN_CNTL);
  1075. crtc_more_cntl = INREG( CRTC_MORE_CNTL);
  1076. fp_gen_cntl = INREG( FP_GEN_CNTL);
  1077. fp2_gen_cntl = INREG( FP2_GEN_CNTL);
  1078. OUTREG( CRTC_MORE_CNTL, 0);
  1079. OUTREG( FP_GEN_CNTL, 0);
  1080. OUTREG( FP2_GEN_CNTL,0);
  1081. OUTREG( CRTC_GEN_CNTL, (crtcGenCntl | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B) );
  1082. OUTREG( CRTC2_GEN_CNTL, (crtcGenCntl2 | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B) );
  1083. /* This is the code for the Aluminium PowerBooks M10 / iBooks M11 */
  1084. if (rinfo->family == CHIP_FAMILY_RV350) {
  1085. u32 sdram_mode_reg = rinfo->save_regs[35];
  1086. static const u32 default_mrtable[] =
  1087. { 0x21320032,
  1088. 0x21321000, 0xa1321000, 0x21321000, 0xffffffff,
  1089. 0x21320032, 0xa1320032, 0x21320032, 0xffffffff,
  1090. 0x21321002, 0xa1321002, 0x21321002, 0xffffffff,
  1091. 0x21320132, 0xa1320132, 0x21320132, 0xffffffff,
  1092. 0x21320032, 0xa1320032, 0x21320032, 0xffffffff,
  1093. 0x31320032 };
  1094. const u32 *mrtable = default_mrtable;
  1095. int i, mrtable_size = ARRAY_SIZE(default_mrtable);
  1096. mdelay(30);
  1097. /* Disable refresh */
  1098. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1099. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1100. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl
  1101. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1102. /* Configure and enable M & SPLLs */
  1103. radeon_pm_enable_dll_m10(rinfo);
  1104. radeon_pm_yclk_mclk_sync_m10(rinfo);
  1105. #ifdef CONFIG_PPC
  1106. if (rinfo->of_node != NULL) {
  1107. int size;
  1108. mrtable = of_get_property(rinfo->of_node, "ATY,MRT", &size);
  1109. if (mrtable)
  1110. mrtable_size = size >> 2;
  1111. else
  1112. mrtable = default_mrtable;
  1113. }
  1114. #endif /* CONFIG_PPC */
  1115. /* Program the SDRAM */
  1116. sdram_mode_reg = mrtable[0];
  1117. OUTREG(MEM_SDRAM_MODE_REG, sdram_mode_reg);
  1118. for (i = 0; i < mrtable_size; i++) {
  1119. if (mrtable[i] == 0xffffffffu)
  1120. radeon_pm_m10_program_mode_wait(rinfo);
  1121. else {
  1122. sdram_mode_reg &= ~(MEM_SDRAM_MODE_REG__MEM_MODE_REG_MASK
  1123. | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE
  1124. | MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET);
  1125. sdram_mode_reg |= mrtable[i];
  1126. OUTREG(MEM_SDRAM_MODE_REG, sdram_mode_reg);
  1127. mdelay(1);
  1128. }
  1129. }
  1130. /* Restore memory refresh */
  1131. OUTREG(MEM_REFRESH_CNTL, memRefreshCntl);
  1132. mdelay(30);
  1133. }
  1134. /* Here come the desktop RV200 "QW" card */
  1135. else if (!rinfo->is_mobility && rinfo->family == CHIP_FAMILY_RV200) {
  1136. /* Disable refresh */
  1137. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1138. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1139. OUTREG(MEM_REFRESH_CNTL, memRefreshCntl
  1140. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1141. mdelay(30);
  1142. /* Reset memory */
  1143. OUTREG(MEM_SDRAM_MODE_REG,
  1144. INREG( MEM_SDRAM_MODE_REG) & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1145. radeon_pm_program_mode_reg(rinfo, 0x2002, 2);
  1146. radeon_pm_program_mode_reg(rinfo, 0x0132, 2);
  1147. radeon_pm_program_mode_reg(rinfo, 0x0032, 2);
  1148. OUTREG(MEM_SDRAM_MODE_REG,
  1149. INREG(MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1150. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl);
  1151. }
  1152. /* The M6 */
  1153. else if (rinfo->is_mobility && rinfo->family == CHIP_FAMILY_RV100) {
  1154. /* Disable refresh */
  1155. memRefreshCntl = INREG(EXT_MEM_CNTL) & ~(1 << 20);
  1156. OUTREG( EXT_MEM_CNTL, memRefreshCntl | (1 << 20));
  1157. /* Reset memory */
  1158. OUTREG( MEM_SDRAM_MODE_REG,
  1159. INREG( MEM_SDRAM_MODE_REG)
  1160. & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1161. /* DLL */
  1162. radeon_pm_enable_dll(rinfo);
  1163. /* MLCK / YCLK sync */
  1164. radeon_pm_yclk_mclk_sync(rinfo);
  1165. /* Program Mode Register */
  1166. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1167. radeon_pm_program_mode_reg(rinfo, 0x2001, 1);
  1168. radeon_pm_program_mode_reg(rinfo, 0x2002, 1);
  1169. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1170. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1171. /* Complete & re-enable refresh */
  1172. OUTREG( MEM_SDRAM_MODE_REG,
  1173. INREG( MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1174. OUTREG(EXT_MEM_CNTL, memRefreshCntl);
  1175. }
  1176. /* And finally, the M7..M9 models, including M9+ (RV280) */
  1177. else if (rinfo->is_mobility) {
  1178. /* Disable refresh */
  1179. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1180. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1181. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl
  1182. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1183. /* Reset memory */
  1184. OUTREG( MEM_SDRAM_MODE_REG,
  1185. INREG( MEM_SDRAM_MODE_REG)
  1186. & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1187. /* DLL */
  1188. radeon_pm_enable_dll(rinfo);
  1189. /* MLCK / YCLK sync */
  1190. radeon_pm_yclk_mclk_sync(rinfo);
  1191. /* M6, M7 and M9 so far ... */
  1192. if (rinfo->family <= CHIP_FAMILY_RV250) {
  1193. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1194. radeon_pm_program_mode_reg(rinfo, 0x2001, 1);
  1195. radeon_pm_program_mode_reg(rinfo, 0x2002, 1);
  1196. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1197. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1198. }
  1199. /* M9+ (iBook G4) */
  1200. else if (rinfo->family == CHIP_FAMILY_RV280) {
  1201. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1202. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1203. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1204. }
  1205. /* Complete & re-enable refresh */
  1206. OUTREG( MEM_SDRAM_MODE_REG,
  1207. INREG( MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1208. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl);
  1209. }
  1210. OUTREG( CRTC_GEN_CNTL, crtcGenCntl);
  1211. OUTREG( CRTC2_GEN_CNTL, crtcGenCntl2);
  1212. OUTREG( FP_GEN_CNTL, fp_gen_cntl);
  1213. OUTREG( FP2_GEN_CNTL, fp2_gen_cntl);
  1214. OUTREG( CRTC_MORE_CNTL, crtc_more_cntl);
  1215. mdelay( 15);
  1216. }
  1217. #if defined(CONFIG_X86) || defined(CONFIG_PPC_PMAC)
  1218. static void radeon_pm_reset_pad_ctlr_strength(struct radeonfb_info *rinfo)
  1219. {
  1220. u32 tmp, tmp2;
  1221. int i,j;
  1222. /* Reset the PAD_CTLR_STRENGTH & wait for it to be stable */
  1223. INREG(PAD_CTLR_STRENGTH);
  1224. OUTREG(PAD_CTLR_STRENGTH, INREG(PAD_CTLR_STRENGTH) & ~PAD_MANUAL_OVERRIDE);
  1225. tmp = INREG(PAD_CTLR_STRENGTH);
  1226. for (i = j = 0; i < 65; ++i) {
  1227. mdelay(1);
  1228. tmp2 = INREG(PAD_CTLR_STRENGTH);
  1229. if (tmp != tmp2) {
  1230. tmp = tmp2;
  1231. i = 0;
  1232. j++;
  1233. if (j > 10) {
  1234. printk(KERN_WARNING "radeon: PAD_CTLR_STRENGTH doesn't "
  1235. "stabilize !\n");
  1236. break;
  1237. }
  1238. }
  1239. }
  1240. }
  1241. static void radeon_pm_all_ppls_off(struct radeonfb_info *rinfo)
  1242. {
  1243. u32 tmp;
  1244. tmp = INPLL(pllPPLL_CNTL);
  1245. OUTPLL(pllPPLL_CNTL, tmp | 0x3);
  1246. tmp = INPLL(pllP2PLL_CNTL);
  1247. OUTPLL(pllP2PLL_CNTL, tmp | 0x3);
  1248. tmp = INPLL(pllSPLL_CNTL);
  1249. OUTPLL(pllSPLL_CNTL, tmp | 0x3);
  1250. tmp = INPLL(pllMPLL_CNTL);
  1251. OUTPLL(pllMPLL_CNTL, tmp | 0x3);
  1252. }
  1253. static void radeon_pm_start_mclk_sclk(struct radeonfb_info *rinfo)
  1254. {
  1255. u32 tmp;
  1256. /* Switch SPLL to PCI source */
  1257. tmp = INPLL(pllSCLK_CNTL);
  1258. OUTPLL(pllSCLK_CNTL, tmp & ~SCLK_CNTL__SCLK_SRC_SEL_MASK);
  1259. /* Reconfigure SPLL charge pump, VCO gain, duty cycle */
  1260. tmp = INPLL(pllSPLL_CNTL);
  1261. OUTREG8(CLOCK_CNTL_INDEX, pllSPLL_CNTL + PLL_WR_EN);
  1262. radeon_pll_errata_after_index(rinfo);
  1263. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1264. radeon_pll_errata_after_data(rinfo);
  1265. /* Set SPLL feedback divider */
  1266. tmp = INPLL(pllM_SPLL_REF_FB_DIV);
  1267. tmp = (tmp & 0xff00fffful) | (rinfo->save_regs[77] & 0x00ff0000ul);
  1268. OUTPLL(pllM_SPLL_REF_FB_DIV, tmp);
  1269. /* Power up SPLL */
  1270. tmp = INPLL(pllSPLL_CNTL);
  1271. OUTPLL(pllSPLL_CNTL, tmp & ~1);
  1272. (void)INPLL(pllSPLL_CNTL);
  1273. mdelay(10);
  1274. /* Release SPLL reset */
  1275. tmp = INPLL(pllSPLL_CNTL);
  1276. OUTPLL(pllSPLL_CNTL, tmp & ~0x2);
  1277. (void)INPLL(pllSPLL_CNTL);
  1278. mdelay(10);
  1279. /* Select SCLK source */
  1280. tmp = INPLL(pllSCLK_CNTL);
  1281. tmp &= ~SCLK_CNTL__SCLK_SRC_SEL_MASK;
  1282. tmp |= rinfo->save_regs[3] & SCLK_CNTL__SCLK_SRC_SEL_MASK;
  1283. OUTPLL(pllSCLK_CNTL, tmp);
  1284. (void)INPLL(pllSCLK_CNTL);
  1285. mdelay(10);
  1286. /* Reconfigure MPLL charge pump, VCO gain, duty cycle */
  1287. tmp = INPLL(pllMPLL_CNTL);
  1288. OUTREG8(CLOCK_CNTL_INDEX, pllMPLL_CNTL + PLL_WR_EN);
  1289. radeon_pll_errata_after_index(rinfo);
  1290. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1291. radeon_pll_errata_after_data(rinfo);
  1292. /* Set MPLL feedback divider */
  1293. tmp = INPLL(pllM_SPLL_REF_FB_DIV);
  1294. tmp = (tmp & 0xffff00fful) | (rinfo->save_regs[77] & 0x0000ff00ul);
  1295. OUTPLL(pllM_SPLL_REF_FB_DIV, tmp);
  1296. /* Power up MPLL */
  1297. tmp = INPLL(pllMPLL_CNTL);
  1298. OUTPLL(pllMPLL_CNTL, tmp & ~0x2);
  1299. (void)INPLL(pllMPLL_CNTL);
  1300. mdelay(10);
  1301. /* Un-reset MPLL */
  1302. tmp = INPLL(pllMPLL_CNTL);
  1303. OUTPLL(pllMPLL_CNTL, tmp & ~0x1);
  1304. (void)INPLL(pllMPLL_CNTL);
  1305. mdelay(10);
  1306. /* Select source for MCLK */
  1307. tmp = INPLL(pllMCLK_CNTL);
  1308. tmp |= rinfo->save_regs[2] & 0xffff;
  1309. OUTPLL(pllMCLK_CNTL, tmp);
  1310. (void)INPLL(pllMCLK_CNTL);
  1311. mdelay(10);
  1312. }
  1313. static void radeon_pm_m10_disable_spread_spectrum(struct radeonfb_info *rinfo)
  1314. {
  1315. u32 r2ec;
  1316. /* GACK ! I though we didn't have a DDA on Radeon's anymore
  1317. * here we rewrite with the same value, ... I suppose we clear
  1318. * some bits that are already clear ? Or maybe this 0x2ec
  1319. * register is something new ?
  1320. */
  1321. mdelay(20);
  1322. r2ec = INREG(VGA_DDA_ON_OFF);
  1323. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1324. mdelay(1);
  1325. /* Spread spectrum PLLL off */
  1326. OUTPLL(pllSSPLL_CNTL, 0xbf03);
  1327. /* Spread spectrum disabled */
  1328. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90] & ~3);
  1329. /* The trace shows read & rewrite of LVDS_PLL_CNTL here with same
  1330. * value, not sure what for...
  1331. */
  1332. r2ec |= 0x3f0;
  1333. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1334. mdelay(1);
  1335. }
  1336. static void radeon_pm_m10_enable_lvds_spread_spectrum(struct radeonfb_info *rinfo)
  1337. {
  1338. u32 r2ec, tmp;
  1339. /* GACK (bis) ! I though we didn't have a DDA on Radeon's anymore
  1340. * here we rewrite with the same value, ... I suppose we clear/set
  1341. * some bits that are already clear/set ?
  1342. */
  1343. r2ec = INREG(VGA_DDA_ON_OFF);
  1344. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1345. mdelay(1);
  1346. /* Enable spread spectrum */
  1347. OUTPLL(pllSSPLL_CNTL, rinfo->save_regs[43] | 3);
  1348. mdelay(3);
  1349. OUTPLL(pllSSPLL_REF_DIV, rinfo->save_regs[44]);
  1350. OUTPLL(pllSSPLL_DIV_0, rinfo->save_regs[45]);
  1351. tmp = INPLL(pllSSPLL_CNTL);
  1352. OUTPLL(pllSSPLL_CNTL, tmp & ~0x2);
  1353. mdelay(6);
  1354. tmp = INPLL(pllSSPLL_CNTL);
  1355. OUTPLL(pllSSPLL_CNTL, tmp & ~0x1);
  1356. mdelay(5);
  1357. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90]);
  1358. r2ec |= 8;
  1359. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1360. mdelay(20);
  1361. /* Enable LVDS interface */
  1362. tmp = INREG(LVDS_GEN_CNTL);
  1363. OUTREG(LVDS_GEN_CNTL, tmp | LVDS_EN);
  1364. /* Enable LVDS_PLL */
  1365. tmp = INREG(LVDS_PLL_CNTL);
  1366. tmp &= ~0x30000;
  1367. tmp |= 0x10000;
  1368. OUTREG(LVDS_PLL_CNTL, tmp);
  1369. OUTPLL(pllSCLK_MORE_CNTL, rinfo->save_regs[34]);
  1370. OUTPLL(pllSS_TST_CNTL, rinfo->save_regs[91]);
  1371. /* The trace reads that one here, waiting for something to settle down ? */
  1372. INREG(RBBM_STATUS);
  1373. /* Ugh ? SS_TST_DEC is supposed to be a read register in the
  1374. * R300 register spec at least...
  1375. */
  1376. tmp = INPLL(pllSS_TST_CNTL);
  1377. tmp |= 0x00400000;
  1378. OUTPLL(pllSS_TST_CNTL, tmp);
  1379. }
  1380. static void radeon_pm_restore_pixel_pll(struct radeonfb_info *rinfo)
  1381. {
  1382. u32 tmp;
  1383. OUTREG8(CLOCK_CNTL_INDEX, pllHTOTAL_CNTL + PLL_WR_EN);
  1384. radeon_pll_errata_after_index(rinfo);
  1385. OUTREG8(CLOCK_CNTL_DATA, 0);
  1386. radeon_pll_errata_after_data(rinfo);
  1387. tmp = INPLL(pllVCLK_ECP_CNTL);
  1388. OUTPLL(pllVCLK_ECP_CNTL, tmp | 0x80);
  1389. mdelay(5);
  1390. tmp = INPLL(pllPPLL_REF_DIV);
  1391. tmp = (tmp & ~PPLL_REF_DIV_MASK) | rinfo->pll.ref_div;
  1392. OUTPLL(pllPPLL_REF_DIV, tmp);
  1393. INPLL(pllPPLL_REF_DIV);
  1394. /* Reconfigure SPLL charge pump, VCO gain, duty cycle,
  1395. * probably useless since we already did it ...
  1396. */
  1397. tmp = INPLL(pllPPLL_CNTL);
  1398. OUTREG8(CLOCK_CNTL_INDEX, pllSPLL_CNTL + PLL_WR_EN);
  1399. radeon_pll_errata_after_index(rinfo);
  1400. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1401. radeon_pll_errata_after_data(rinfo);
  1402. /* Restore our "reference" PPLL divider set by firmware
  1403. * according to proper spread spectrum calculations
  1404. */
  1405. OUTPLL(pllPPLL_DIV_0, rinfo->save_regs[92]);
  1406. tmp = INPLL(pllPPLL_CNTL);
  1407. OUTPLL(pllPPLL_CNTL, tmp & ~0x2);
  1408. mdelay(5);
  1409. tmp = INPLL(pllPPLL_CNTL);
  1410. OUTPLL(pllPPLL_CNTL, tmp & ~0x1);
  1411. mdelay(5);
  1412. tmp = INPLL(pllVCLK_ECP_CNTL);
  1413. OUTPLL(pllVCLK_ECP_CNTL, tmp | 3);
  1414. mdelay(5);
  1415. tmp = INPLL(pllVCLK_ECP_CNTL);
  1416. OUTPLL(pllVCLK_ECP_CNTL, tmp | 3);
  1417. mdelay(5);
  1418. /* Switch pixel clock to firmware default div 0 */
  1419. OUTREG8(CLOCK_CNTL_INDEX+1, 0);
  1420. radeon_pll_errata_after_index(rinfo);
  1421. radeon_pll_errata_after_data(rinfo);
  1422. }
  1423. static void radeon_pm_m10_reconfigure_mc(struct radeonfb_info *rinfo)
  1424. {
  1425. OUTREG(MC_CNTL, rinfo->save_regs[46]);
  1426. OUTREG(MC_INIT_GFX_LAT_TIMER, rinfo->save_regs[47]);
  1427. OUTREG(MC_INIT_MISC_LAT_TIMER, rinfo->save_regs[48]);
  1428. OUTREG(MEM_SDRAM_MODE_REG,
  1429. rinfo->save_regs[35] & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1430. OUTREG(MC_TIMING_CNTL, rinfo->save_regs[49]);
  1431. OUTREG(MEM_REFRESH_CNTL, rinfo->save_regs[42]);
  1432. OUTREG(MC_READ_CNTL_AB, rinfo->save_regs[50]);
  1433. OUTREG(MC_CHIP_IO_OE_CNTL_AB, rinfo->save_regs[52]);
  1434. OUTREG(MC_IOPAD_CNTL, rinfo->save_regs[51]);
  1435. OUTREG(MC_DEBUG, rinfo->save_regs[53]);
  1436. OUTMC(rinfo, ixR300_MC_MC_INIT_WR_LAT_TIMER, rinfo->save_regs[58]);
  1437. OUTMC(rinfo, ixR300_MC_IMP_CNTL, rinfo->save_regs[59]);
  1438. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_C0, rinfo->save_regs[60]);
  1439. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_C1, rinfo->save_regs[61]);
  1440. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_D0, rinfo->save_regs[62]);
  1441. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_D1, rinfo->save_regs[63]);
  1442. OUTMC(rinfo, ixR300_MC_BIST_CNTL_3, rinfo->save_regs[64]);
  1443. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_A0, rinfo->save_regs[65]);
  1444. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1, rinfo->save_regs[66]);
  1445. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_B0, rinfo->save_regs[67]);
  1446. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1, rinfo->save_regs[68]);
  1447. OUTMC(rinfo, ixR300_MC_DEBUG_CNTL, rinfo->save_regs[69]);
  1448. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  1449. OUTMC(rinfo, ixR300_MC_IMP_CNTL_0, rinfo->save_regs[71]);
  1450. OUTMC(rinfo, ixR300_MC_ELPIDA_CNTL, rinfo->save_regs[72]);
  1451. OUTMC(rinfo, ixR300_MC_READ_CNTL_CD, rinfo->save_regs[96]);
  1452. OUTREG(MC_IND_INDEX, 0);
  1453. }
  1454. static void radeon_reinitialize_M10(struct radeonfb_info *rinfo)
  1455. {
  1456. u32 tmp, i;
  1457. /* Restore a bunch of registers first */
  1458. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1459. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1460. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1461. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1462. OUTREG(OV0_BASE_ADDR, rinfo->save_regs[80]);
  1463. OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
  1464. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1465. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  1466. OUTREG(MPP_TB_CONFIG, rinfo->save_regs[37]);
  1467. OUTREG(FCP_CNTL, rinfo->save_regs[38]);
  1468. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1469. OUTREG(DAC_CNTL, rinfo->save_regs[40]);
  1470. OUTREG(DAC_MACRO_CNTL, (INREG(DAC_MACRO_CNTL) & ~0x6) | 8);
  1471. OUTREG(DAC_MACRO_CNTL, (INREG(DAC_MACRO_CNTL) & ~0x6) | 8);
  1472. /* Hrm... */
  1473. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | DAC2_EXPAND_MODE);
  1474. /* Reset the PAD CTLR */
  1475. radeon_pm_reset_pad_ctlr_strength(rinfo);
  1476. /* Some PLLs are Read & written identically in the trace here...
  1477. * I suppose it's actually to switch them all off & reset,
  1478. * let's assume off is what we want. I'm just doing that for all major PLLs now.
  1479. */
  1480. radeon_pm_all_ppls_off(rinfo);
  1481. /* Clear tiling, reset swappers */
  1482. INREG(SURFACE_CNTL);
  1483. OUTREG(SURFACE_CNTL, 0);
  1484. /* Some black magic with TV_DAC_CNTL, we should restore those from backups
  1485. * rather than hard coding...
  1486. */
  1487. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_BGADJ_MASK;
  1488. tmp |= 8 << TV_DAC_CNTL_BGADJ__SHIFT;
  1489. OUTREG(TV_DAC_CNTL, tmp);
  1490. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_DACADJ_MASK;
  1491. tmp |= 7 << TV_DAC_CNTL_DACADJ__SHIFT;
  1492. OUTREG(TV_DAC_CNTL, tmp);
  1493. /* More registers restored */
  1494. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1495. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]);
  1496. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1497. /* Hrmmm ... What is that ? */
  1498. tmp = rinfo->save_regs[1]
  1499. & ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK |
  1500. CLK_PWRMGT_CNTL__MC_BUSY);
  1501. OUTPLL(pllCLK_PWRMGT_CNTL, tmp);
  1502. OUTREG(PAD_CTLR_MISC, rinfo->save_regs[56]);
  1503. OUTREG(FW_CNTL, rinfo->save_regs[57]);
  1504. OUTREG(HDP_DEBUG, rinfo->save_regs[96]);
  1505. OUTREG(PAMAC0_DLY_CNTL, rinfo->save_regs[54]);
  1506. OUTREG(PAMAC1_DLY_CNTL, rinfo->save_regs[55]);
  1507. OUTREG(PAMAC2_DLY_CNTL, rinfo->save_regs[79]);
  1508. /* Restore Memory Controller configuration */
  1509. radeon_pm_m10_reconfigure_mc(rinfo);
  1510. /* Make sure CRTC's dont touch memory */
  1511. OUTREG(CRTC_GEN_CNTL, INREG(CRTC_GEN_CNTL)
  1512. | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B);
  1513. OUTREG(CRTC2_GEN_CNTL, INREG(CRTC2_GEN_CNTL)
  1514. | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B);
  1515. mdelay(30);
  1516. /* Disable SDRAM refresh */
  1517. OUTREG(MEM_REFRESH_CNTL, INREG(MEM_REFRESH_CNTL)
  1518. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1519. /* Restore XTALIN routing (CLK_PIN_CNTL) */
  1520. OUTPLL(pllCLK_PIN_CNTL, rinfo->save_regs[4]);
  1521. /* Switch MCLK, YCLK and SCLK PLLs to PCI source & force them ON */
  1522. tmp = rinfo->save_regs[2] & 0xff000000;
  1523. tmp |= MCLK_CNTL__FORCE_MCLKA |
  1524. MCLK_CNTL__FORCE_MCLKB |
  1525. MCLK_CNTL__FORCE_YCLKA |
  1526. MCLK_CNTL__FORCE_YCLKB |
  1527. MCLK_CNTL__FORCE_MC;
  1528. OUTPLL(pllMCLK_CNTL, tmp);
  1529. /* Force all clocks on in SCLK */
  1530. tmp = INPLL(pllSCLK_CNTL);
  1531. tmp |= SCLK_CNTL__FORCE_DISP2|
  1532. SCLK_CNTL__FORCE_CP|
  1533. SCLK_CNTL__FORCE_HDP|
  1534. SCLK_CNTL__FORCE_DISP1|
  1535. SCLK_CNTL__FORCE_TOP|
  1536. SCLK_CNTL__FORCE_E2|
  1537. SCLK_CNTL__FORCE_SE|
  1538. SCLK_CNTL__FORCE_IDCT|
  1539. SCLK_CNTL__FORCE_VIP|
  1540. SCLK_CNTL__FORCE_PB|
  1541. SCLK_CNTL__FORCE_TAM|
  1542. SCLK_CNTL__FORCE_TDM|
  1543. SCLK_CNTL__FORCE_RB|
  1544. SCLK_CNTL__FORCE_TV_SCLK|
  1545. SCLK_CNTL__FORCE_SUBPIC|
  1546. SCLK_CNTL__FORCE_OV0;
  1547. tmp |= SCLK_CNTL__CP_MAX_DYN_STOP_LAT |
  1548. SCLK_CNTL__HDP_MAX_DYN_STOP_LAT |
  1549. SCLK_CNTL__TV_MAX_DYN_STOP_LAT |
  1550. SCLK_CNTL__E2_MAX_DYN_STOP_LAT |
  1551. SCLK_CNTL__SE_MAX_DYN_STOP_LAT |
  1552. SCLK_CNTL__IDCT_MAX_DYN_STOP_LAT|
  1553. SCLK_CNTL__VIP_MAX_DYN_STOP_LAT |
  1554. SCLK_CNTL__RE_MAX_DYN_STOP_LAT |
  1555. SCLK_CNTL__PB_MAX_DYN_STOP_LAT |
  1556. SCLK_CNTL__TAM_MAX_DYN_STOP_LAT |
  1557. SCLK_CNTL__TDM_MAX_DYN_STOP_LAT |
  1558. SCLK_CNTL__RB_MAX_DYN_STOP_LAT;
  1559. OUTPLL(pllSCLK_CNTL, tmp);
  1560. OUTPLL(pllVCLK_ECP_CNTL, 0);
  1561. OUTPLL(pllPIXCLKS_CNTL, 0);
  1562. OUTPLL(pllMCLK_MISC,
  1563. MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT |
  1564. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT);
  1565. mdelay(5);
  1566. /* Restore the M_SPLL_REF_FB_DIV, MPLL_AUX_CNTL and SPLL_AUX_CNTL values */
  1567. OUTPLL(pllM_SPLL_REF_FB_DIV, rinfo->save_regs[77]);
  1568. OUTPLL(pllMPLL_AUX_CNTL, rinfo->save_regs[75]);
  1569. OUTPLL(pllSPLL_AUX_CNTL, rinfo->save_regs[76]);
  1570. /* Now restore the major PLLs settings, keeping them off & reset though */
  1571. OUTPLL(pllPPLL_CNTL, rinfo->save_regs[93] | 0x3);
  1572. OUTPLL(pllP2PLL_CNTL, rinfo->save_regs[8] | 0x3);
  1573. OUTPLL(pllMPLL_CNTL, rinfo->save_regs[73] | 0x03);
  1574. OUTPLL(pllSPLL_CNTL, rinfo->save_regs[74] | 0x03);
  1575. /* Restore MC DLL state and switch it off/reset too */
  1576. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  1577. /* Switch MDLL off & reset */
  1578. OUTPLL(pllMDLL_RDCKA, rinfo->save_regs[98] | 0xff);
  1579. mdelay(5);
  1580. /* Setup some black magic bits in PLL_PWRMGT_CNTL. Hrm... we saved
  1581. * 0xa1100007... and MacOS writes 0xa1000007 ..
  1582. */
  1583. OUTPLL(pllPLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  1584. /* Restore more stuffs */
  1585. OUTPLL(pllHTOTAL_CNTL, 0);
  1586. OUTPLL(pllHTOTAL2_CNTL, 0);
  1587. /* More PLL initial configuration */
  1588. tmp = INPLL(pllSCLK_CNTL2); /* What for ? */
  1589. OUTPLL(pllSCLK_CNTL2, tmp);
  1590. tmp = INPLL(pllSCLK_MORE_CNTL);
  1591. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS | /* a guess */
  1592. SCLK_MORE_CNTL__FORCE_MC_GUI |
  1593. SCLK_MORE_CNTL__FORCE_MC_HOST;
  1594. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1595. /* Now we actually start MCLK and SCLK */
  1596. radeon_pm_start_mclk_sclk(rinfo);
  1597. /* Full reset sdrams, this also re-inits the MDLL */
  1598. radeon_pm_full_reset_sdram(rinfo);
  1599. /* Fill palettes */
  1600. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x20);
  1601. for (i=0; i<256; i++)
  1602. OUTREG(PALETTE_30_DATA, 0x15555555);
  1603. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~20);
  1604. udelay(20);
  1605. for (i=0; i<256; i++)
  1606. OUTREG(PALETTE_30_DATA, 0x15555555);
  1607. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~0x20);
  1608. mdelay(3);
  1609. /* Restore TMDS */
  1610. OUTREG(FP_GEN_CNTL, rinfo->save_regs[82]);
  1611. OUTREG(FP2_GEN_CNTL, rinfo->save_regs[83]);
  1612. /* Set LVDS registers but keep interface & pll down */
  1613. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11] &
  1614. ~(LVDS_EN | LVDS_ON | LVDS_DIGON | LVDS_BLON | LVDS_BL_MOD_EN));
  1615. OUTREG(LVDS_PLL_CNTL, (rinfo->save_regs[12] & ~0xf0000) | 0x20000);
  1616. OUTREG(DISP_OUTPUT_CNTL, rinfo->save_regs[86]);
  1617. /* Restore GPIOPAD state */
  1618. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  1619. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  1620. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  1621. /* write some stuff to the framebuffer... */
  1622. for (i = 0; i < 0x8000; ++i)
  1623. writeb(0, rinfo->fb_base + i);
  1624. mdelay(40);
  1625. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_DIGON | LVDS_ON);
  1626. mdelay(40);
  1627. /* Restore a few more things */
  1628. OUTREG(GRPH_BUFFER_CNTL, rinfo->save_regs[94]);
  1629. OUTREG(GRPH2_BUFFER_CNTL, rinfo->save_regs[95]);
  1630. /* Take care of spread spectrum & PPLLs now */
  1631. radeon_pm_m10_disable_spread_spectrum(rinfo);
  1632. radeon_pm_restore_pixel_pll(rinfo);
  1633. /* GRRRR... I can't figure out the proper LVDS power sequence, and the
  1634. * code I have for blank/unblank doesn't quite work on some laptop models
  1635. * it seems ... Hrm. What I have here works most of the time ...
  1636. */
  1637. radeon_pm_m10_enable_lvds_spread_spectrum(rinfo);
  1638. }
  1639. #endif
  1640. #ifdef CONFIG_PPC
  1641. #ifdef CONFIG_PPC_PMAC
  1642. static void radeon_pm_m9p_reconfigure_mc(struct radeonfb_info *rinfo)
  1643. {
  1644. OUTREG(MC_CNTL, rinfo->save_regs[46]);
  1645. OUTREG(MC_INIT_GFX_LAT_TIMER, rinfo->save_regs[47]);
  1646. OUTREG(MC_INIT_MISC_LAT_TIMER, rinfo->save_regs[48]);
  1647. OUTREG(MEM_SDRAM_MODE_REG,
  1648. rinfo->save_regs[35] & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1649. OUTREG(MC_TIMING_CNTL, rinfo->save_regs[49]);
  1650. OUTREG(MC_READ_CNTL_AB, rinfo->save_regs[50]);
  1651. OUTREG(MEM_REFRESH_CNTL, rinfo->save_regs[42]);
  1652. OUTREG(MC_IOPAD_CNTL, rinfo->save_regs[51]);
  1653. OUTREG(MC_DEBUG, rinfo->save_regs[53]);
  1654. OUTREG(MC_CHIP_IO_OE_CNTL_AB, rinfo->save_regs[52]);
  1655. OUTMC(rinfo, ixMC_IMP_CNTL, rinfo->save_regs[59] /*0x00f460d6*/);
  1656. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A0, rinfo->save_regs[65] /*0xfecfa666*/);
  1657. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, rinfo->save_regs[66] /*0x141555ff*/);
  1658. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B0, rinfo->save_regs[67] /*0xfecfa666*/);
  1659. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, rinfo->save_regs[68] /*0x141555ff*/);
  1660. OUTMC(rinfo, ixMC_IMP_CNTL_0, rinfo->save_regs[71] /*0x00009249*/);
  1661. OUTREG(MC_IND_INDEX, 0);
  1662. OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
  1663. mdelay(20);
  1664. }
  1665. static void radeon_reinitialize_M9P(struct radeonfb_info *rinfo)
  1666. {
  1667. u32 tmp, i;
  1668. /* Restore a bunch of registers first */
  1669. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  1670. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1671. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1672. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1673. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1674. OUTREG(OV0_BASE_ADDR, rinfo->save_regs[80]);
  1675. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1676. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  1677. OUTREG(MPP_TB_CONFIG, rinfo->save_regs[37]);
  1678. OUTREG(FCP_CNTL, rinfo->save_regs[38]);
  1679. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1680. OUTREG(DAC_CNTL, rinfo->save_regs[40]);
  1681. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | DAC2_EXPAND_MODE);
  1682. /* Reset the PAD CTLR */
  1683. radeon_pm_reset_pad_ctlr_strength(rinfo);
  1684. /* Some PLLs are Read & written identically in the trace here...
  1685. * I suppose it's actually to switch them all off & reset,
  1686. * let's assume off is what we want. I'm just doing that for all major PLLs now.
  1687. */
  1688. radeon_pm_all_ppls_off(rinfo);
  1689. /* Clear tiling, reset swappers */
  1690. INREG(SURFACE_CNTL);
  1691. OUTREG(SURFACE_CNTL, 0);
  1692. /* Some black magic with TV_DAC_CNTL, we should restore those from backups
  1693. * rather than hard coding...
  1694. */
  1695. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_BGADJ_MASK;
  1696. tmp |= 6 << TV_DAC_CNTL_BGADJ__SHIFT;
  1697. OUTREG(TV_DAC_CNTL, tmp);
  1698. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_DACADJ_MASK;
  1699. tmp |= 6 << TV_DAC_CNTL_DACADJ__SHIFT;
  1700. OUTREG(TV_DAC_CNTL, tmp);
  1701. OUTPLL(pllAGP_PLL_CNTL, rinfo->save_regs[78]);
  1702. OUTREG(PAMAC0_DLY_CNTL, rinfo->save_regs[54]);
  1703. OUTREG(PAMAC1_DLY_CNTL, rinfo->save_regs[55]);
  1704. OUTREG(PAMAC2_DLY_CNTL, rinfo->save_regs[79]);
  1705. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1706. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]); /* MacOS sets that to 0 !!! */
  1707. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1708. tmp = rinfo->save_regs[1]
  1709. & ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK |
  1710. CLK_PWRMGT_CNTL__MC_BUSY);
  1711. OUTPLL(pllCLK_PWRMGT_CNTL, tmp);
  1712. OUTREG(FW_CNTL, rinfo->save_regs[57]);
  1713. /* Disable SDRAM refresh */
  1714. OUTREG(MEM_REFRESH_CNTL, INREG(MEM_REFRESH_CNTL)
  1715. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1716. /* Restore XTALIN routing (CLK_PIN_CNTL) */
  1717. OUTPLL(pllCLK_PIN_CNTL, rinfo->save_regs[4]);
  1718. /* Force MCLK to be PCI sourced and forced ON */
  1719. tmp = rinfo->save_regs[2] & 0xff000000;
  1720. tmp |= MCLK_CNTL__FORCE_MCLKA |
  1721. MCLK_CNTL__FORCE_MCLKB |
  1722. MCLK_CNTL__FORCE_YCLKA |
  1723. MCLK_CNTL__FORCE_YCLKB |
  1724. MCLK_CNTL__FORCE_MC |
  1725. MCLK_CNTL__FORCE_AIC;
  1726. OUTPLL(pllMCLK_CNTL, tmp);
  1727. /* Force SCLK to be PCI sourced with a bunch forced */
  1728. tmp = 0 |
  1729. SCLK_CNTL__FORCE_DISP2|
  1730. SCLK_CNTL__FORCE_CP|
  1731. SCLK_CNTL__FORCE_HDP|
  1732. SCLK_CNTL__FORCE_DISP1|
  1733. SCLK_CNTL__FORCE_TOP|
  1734. SCLK_CNTL__FORCE_E2|
  1735. SCLK_CNTL__FORCE_SE|
  1736. SCLK_CNTL__FORCE_IDCT|
  1737. SCLK_CNTL__FORCE_VIP|
  1738. SCLK_CNTL__FORCE_RE|
  1739. SCLK_CNTL__FORCE_PB|
  1740. SCLK_CNTL__FORCE_TAM|
  1741. SCLK_CNTL__FORCE_TDM|
  1742. SCLK_CNTL__FORCE_RB;
  1743. OUTPLL(pllSCLK_CNTL, tmp);
  1744. /* Clear VCLK_ECP_CNTL & PIXCLKS_CNTL */
  1745. OUTPLL(pllVCLK_ECP_CNTL, 0);
  1746. OUTPLL(pllPIXCLKS_CNTL, 0);
  1747. /* Setup MCLK_MISC, non dynamic mode */
  1748. OUTPLL(pllMCLK_MISC,
  1749. MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT |
  1750. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT);
  1751. mdelay(5);
  1752. /* Set back the default clock dividers */
  1753. OUTPLL(pllM_SPLL_REF_FB_DIV, rinfo->save_regs[77]);
  1754. OUTPLL(pllMPLL_AUX_CNTL, rinfo->save_regs[75]);
  1755. OUTPLL(pllSPLL_AUX_CNTL, rinfo->save_regs[76]);
  1756. /* PPLL and P2PLL default values & off */
  1757. OUTPLL(pllPPLL_CNTL, rinfo->save_regs[93] | 0x3);
  1758. OUTPLL(pllP2PLL_CNTL, rinfo->save_regs[8] | 0x3);
  1759. /* S and M PLLs are reset & off, configure them */
  1760. OUTPLL(pllMPLL_CNTL, rinfo->save_regs[73] | 0x03);
  1761. OUTPLL(pllSPLL_CNTL, rinfo->save_regs[74] | 0x03);
  1762. /* Default values for MDLL ... fixme */
  1763. OUTPLL(pllMDLL_CKO, 0x9c009c);
  1764. OUTPLL(pllMDLL_RDCKA, 0x08830883);
  1765. OUTPLL(pllMDLL_RDCKB, 0x08830883);
  1766. mdelay(5);
  1767. /* Restore PLL_PWRMGT_CNTL */ // XXXX
  1768. tmp = rinfo->save_regs[0];
  1769. tmp &= ~PLL_PWRMGT_CNTL_SU_SCLK_USE_BCLK;
  1770. tmp |= PLL_PWRMGT_CNTL_SU_MCLK_USE_BCLK;
  1771. OUTPLL(PLL_PWRMGT_CNTL, tmp);
  1772. /* Clear HTOTAL_CNTL & HTOTAL2_CNTL */
  1773. OUTPLL(pllHTOTAL_CNTL, 0);
  1774. OUTPLL(pllHTOTAL2_CNTL, 0);
  1775. /* All outputs off */
  1776. OUTREG(CRTC_GEN_CNTL, 0x04000000);
  1777. OUTREG(CRTC2_GEN_CNTL, 0x04000000);
  1778. OUTREG(FP_GEN_CNTL, 0x00004008);
  1779. OUTREG(FP2_GEN_CNTL, 0x00000008);
  1780. OUTREG(LVDS_GEN_CNTL, 0x08000008);
  1781. /* Restore Memory Controller configuration */
  1782. radeon_pm_m9p_reconfigure_mc(rinfo);
  1783. /* Now we actually start MCLK and SCLK */
  1784. radeon_pm_start_mclk_sclk(rinfo);
  1785. /* Full reset sdrams, this also re-inits the MDLL */
  1786. radeon_pm_full_reset_sdram(rinfo);
  1787. /* Fill palettes */
  1788. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x20);
  1789. for (i=0; i<256; i++)
  1790. OUTREG(PALETTE_30_DATA, 0x15555555);
  1791. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~20);
  1792. udelay(20);
  1793. for (i=0; i<256; i++)
  1794. OUTREG(PALETTE_30_DATA, 0x15555555);
  1795. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~0x20);
  1796. mdelay(3);
  1797. /* Restore TV stuff, make sure TV DAC is down */
  1798. OUTREG(TV_MASTER_CNTL, rinfo->save_regs[88]);
  1799. OUTREG(TV_DAC_CNTL, rinfo->save_regs[13] | 0x07000000);
  1800. /* Restore GPIOS. MacOS does some magic here with one of the GPIO bits,
  1801. * possibly related to the weird PLL related workarounds and to the
  1802. * fact that CLK_PIN_CNTL is tweaked in ways I don't fully understand,
  1803. * but we keep things the simple way here
  1804. */
  1805. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  1806. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  1807. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  1808. /* Now do things with SCLK_MORE_CNTL. Force bits are already set, copy
  1809. * high bits from backup
  1810. */
  1811. tmp = INPLL(pllSCLK_MORE_CNTL) & 0x0000ffff;
  1812. tmp |= rinfo->save_regs[34] & 0xffff0000;
  1813. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS;
  1814. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1815. tmp = INPLL(pllSCLK_MORE_CNTL) & 0x0000ffff;
  1816. tmp |= rinfo->save_regs[34] & 0xffff0000;
  1817. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS;
  1818. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1819. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11] &
  1820. ~(LVDS_EN | LVDS_ON | LVDS_DIGON | LVDS_BLON | LVDS_BL_MOD_EN));
  1821. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_BLON);
  1822. OUTREG(LVDS_PLL_CNTL, (rinfo->save_regs[12] & ~0xf0000) | 0x20000);
  1823. mdelay(20);
  1824. /* write some stuff to the framebuffer... */
  1825. for (i = 0; i < 0x8000; ++i)
  1826. writeb(0, rinfo->fb_base + i);
  1827. OUTREG(0x2ec, 0x6332a020);
  1828. OUTPLL(pllSSPLL_REF_DIV, rinfo->save_regs[44] /*0x3f */);
  1829. OUTPLL(pllSSPLL_DIV_0, rinfo->save_regs[45] /*0x000081bb */);
  1830. tmp = INPLL(pllSSPLL_CNTL);
  1831. tmp &= ~2;
  1832. OUTPLL(pllSSPLL_CNTL, tmp);
  1833. mdelay(6);
  1834. tmp &= ~1;
  1835. OUTPLL(pllSSPLL_CNTL, tmp);
  1836. mdelay(5);
  1837. tmp |= 3;
  1838. OUTPLL(pllSSPLL_CNTL, tmp);
  1839. mdelay(5);
  1840. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90] & ~3);/*0x0020300c*/
  1841. OUTREG(0x2ec, 0x6332a3f0);
  1842. mdelay(17);
  1843. OUTPLL(pllPPLL_REF_DIV, rinfo->pll.ref_div);
  1844. OUTPLL(pllPPLL_DIV_0, rinfo->save_regs[92]);
  1845. mdelay(40);
  1846. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_DIGON | LVDS_ON);
  1847. mdelay(40);
  1848. /* Restore a few more things */
  1849. OUTREG(GRPH_BUFFER_CNTL, rinfo->save_regs[94]);
  1850. OUTREG(GRPH2_BUFFER_CNTL, rinfo->save_regs[95]);
  1851. /* Restore PPLL, spread spectrum & LVDS */
  1852. radeon_pm_m10_disable_spread_spectrum(rinfo);
  1853. radeon_pm_restore_pixel_pll(rinfo);
  1854. radeon_pm_m10_enable_lvds_spread_spectrum(rinfo);
  1855. }
  1856. #endif
  1857. #if 0 /* Not ready yet */
  1858. static void radeon_reinitialize_QW(struct radeonfb_info *rinfo)
  1859. {
  1860. int i;
  1861. u32 tmp, tmp2;
  1862. u32 cko, cka, ckb;
  1863. u32 cgc, cec, c2gc;
  1864. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1865. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1866. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1867. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1868. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1869. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1870. INREG(PAD_CTLR_STRENGTH);
  1871. OUTREG(PAD_CTLR_STRENGTH, INREG(PAD_CTLR_STRENGTH) & ~0x10000);
  1872. for (i = 0; i < 65; ++i) {
  1873. mdelay(1);
  1874. INREG(PAD_CTLR_STRENGTH);
  1875. }
  1876. OUTREG(DISP_TEST_DEBUG_CNTL, INREG(DISP_TEST_DEBUG_CNTL) | 0x10000000);
  1877. OUTREG(OV0_FLAG_CNTRL, INREG(OV0_FLAG_CNTRL) | 0x100);
  1878. OUTREG(CRTC_GEN_CNTL, INREG(CRTC_GEN_CNTL));
  1879. OUTREG(DAC_CNTL, 0xff00410a);
  1880. OUTREG(CRTC2_GEN_CNTL, INREG(CRTC2_GEN_CNTL));
  1881. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x4000);
  1882. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  1883. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1884. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]);
  1885. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1886. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A0, 0xf7bb4433);
  1887. OUTREG(MC_IND_INDEX, 0);
  1888. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B0, 0xf7bb4433);
  1889. OUTREG(MC_IND_INDEX, 0);
  1890. OUTREG(CRTC_MORE_CNTL, INREG(CRTC_MORE_CNTL));
  1891. tmp = INPLL(pllVCLK_ECP_CNTL);
  1892. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  1893. tmp = INPLL(pllPIXCLKS_CNTL);
  1894. OUTPLL(pllPIXCLKS_CNTL, tmp);
  1895. OUTPLL(MCLK_CNTL, 0xaa3f0000);
  1896. OUTPLL(SCLK_CNTL, 0xffff0000);
  1897. OUTPLL(pllMPLL_AUX_CNTL, 6);
  1898. OUTPLL(pllSPLL_AUX_CNTL, 1);
  1899. OUTPLL(MDLL_CKO, 0x9f009f);
  1900. OUTPLL(MDLL_RDCKA, 0x830083);
  1901. OUTPLL(pllMDLL_RDCKB, 0x830083);
  1902. OUTPLL(PPLL_CNTL, 0xa433);
  1903. OUTPLL(P2PLL_CNTL, 0xa433);
  1904. OUTPLL(MPLL_CNTL, 0x0400a403);
  1905. OUTPLL(SPLL_CNTL, 0x0400a433);
  1906. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1907. OUTPLL(M_SPLL_REF_FB_DIV, tmp);
  1908. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1909. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0xc);
  1910. INPLL(M_SPLL_REF_FB_DIV);
  1911. tmp = INPLL(MPLL_CNTL);
  1912. OUTREG8(CLOCK_CNTL_INDEX, MPLL_CNTL + PLL_WR_EN);
  1913. radeon_pll_errata_after_index(rinfo);
  1914. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1915. radeon_pll_errata_after_data(rinfo);
  1916. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1917. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0x5900);
  1918. tmp = INPLL(MPLL_CNTL);
  1919. OUTPLL(MPLL_CNTL, tmp & ~0x2);
  1920. mdelay(1);
  1921. tmp = INPLL(MPLL_CNTL);
  1922. OUTPLL(MPLL_CNTL, tmp & ~0x1);
  1923. mdelay(10);
  1924. OUTPLL(MCLK_CNTL, 0xaa3f1212);
  1925. mdelay(1);
  1926. INPLL(M_SPLL_REF_FB_DIV);
  1927. INPLL(MCLK_CNTL);
  1928. INPLL(M_SPLL_REF_FB_DIV);
  1929. tmp = INPLL(SPLL_CNTL);
  1930. OUTREG8(CLOCK_CNTL_INDEX, SPLL_CNTL + PLL_WR_EN);
  1931. radeon_pll_errata_after_index(rinfo);
  1932. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1933. radeon_pll_errata_after_data(rinfo);
  1934. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1935. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0x780000);
  1936. tmp = INPLL(SPLL_CNTL);
  1937. OUTPLL(SPLL_CNTL, tmp & ~0x1);
  1938. mdelay(1);
  1939. tmp = INPLL(SPLL_CNTL);
  1940. OUTPLL(SPLL_CNTL, tmp & ~0x2);
  1941. mdelay(10);
  1942. tmp = INPLL(SCLK_CNTL);
  1943. OUTPLL(SCLK_CNTL, tmp | 2);
  1944. mdelay(1);
  1945. cko = INPLL(pllMDLL_CKO);
  1946. cka = INPLL(pllMDLL_RDCKA);
  1947. ckb = INPLL(pllMDLL_RDCKB);
  1948. cko &= ~(MDLL_CKO__MCKOA_SLEEP | MDLL_CKO__MCKOB_SLEEP);
  1949. OUTPLL(pllMDLL_CKO, cko);
  1950. mdelay(1);
  1951. cko &= ~(MDLL_CKO__MCKOA_RESET | MDLL_CKO__MCKOB_RESET);
  1952. OUTPLL(pllMDLL_CKO, cko);
  1953. mdelay(5);
  1954. cka &= ~(MDLL_RDCKA__MRDCKA0_SLEEP | MDLL_RDCKA__MRDCKA1_SLEEP);
  1955. OUTPLL(pllMDLL_RDCKA, cka);
  1956. mdelay(1);
  1957. cka &= ~(MDLL_RDCKA__MRDCKA0_RESET | MDLL_RDCKA__MRDCKA1_RESET);
  1958. OUTPLL(pllMDLL_RDCKA, cka);
  1959. mdelay(5);
  1960. ckb &= ~(MDLL_RDCKB__MRDCKB0_SLEEP | MDLL_RDCKB__MRDCKB1_SLEEP);
  1961. OUTPLL(pllMDLL_RDCKB, ckb);
  1962. mdelay(1);
  1963. ckb &= ~(MDLL_RDCKB__MRDCKB0_RESET | MDLL_RDCKB__MRDCKB1_RESET);
  1964. OUTPLL(pllMDLL_RDCKB, ckb);
  1965. mdelay(5);
  1966. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, 0x151550ff);
  1967. OUTREG(MC_IND_INDEX, 0);
  1968. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, 0x151550ff);
  1969. OUTREG(MC_IND_INDEX, 0);
  1970. mdelay(1);
  1971. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, 0x141550ff);
  1972. OUTREG(MC_IND_INDEX, 0);
  1973. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, 0x141550ff);
  1974. OUTREG(MC_IND_INDEX, 0);
  1975. mdelay(1);
  1976. OUTPLL(pllHTOTAL_CNTL, 0);
  1977. OUTPLL(pllHTOTAL2_CNTL, 0);
  1978. OUTREG(MEM_CNTL, 0x29002901);
  1979. OUTREG(MEM_SDRAM_MODE_REG, 0x45320032); /* XXX use save_regs[35]? */
  1980. OUTREG(EXT_MEM_CNTL, 0x1a394333);
  1981. OUTREG(MEM_IO_CNTL_A1, 0x0aac0aac);
  1982. OUTREG(MEM_INIT_LATENCY_TIMER, 0x34444444);
  1983. OUTREG(MEM_REFRESH_CNTL, 0x1f1f7218); /* XXX or save_regs[42]? */
  1984. OUTREG(MC_DEBUG, 0);
  1985. OUTREG(MEM_IO_OE_CNTL, 0x04300430);
  1986. OUTMC(rinfo, ixMC_IMP_CNTL, 0x00f460d6);
  1987. OUTREG(MC_IND_INDEX, 0);
  1988. OUTMC(rinfo, ixMC_IMP_CNTL_0, 0x00009249);
  1989. OUTREG(MC_IND_INDEX, 0);
  1990. OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
  1991. radeon_pm_full_reset_sdram(rinfo);
  1992. INREG(FP_GEN_CNTL);
  1993. OUTREG(TMDS_CNTL, 0x01000000); /* XXX ? */
  1994. tmp = INREG(FP_GEN_CNTL);
  1995. tmp |= FP_CRTC_DONT_SHADOW_HEND | FP_CRTC_DONT_SHADOW_VPAR | 0x200;
  1996. OUTREG(FP_GEN_CNTL, tmp);
  1997. tmp = INREG(DISP_OUTPUT_CNTL);
  1998. tmp &= ~0x400;
  1999. OUTREG(DISP_OUTPUT_CNTL, tmp);
  2000. OUTPLL(CLK_PIN_CNTL, rinfo->save_regs[4]);
  2001. OUTPLL(CLK_PWRMGT_CNTL, rinfo->save_regs[1]);
  2002. OUTPLL(PLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  2003. tmp = INPLL(MCLK_MISC);
  2004. tmp |= MCLK_MISC__MC_MCLK_DYN_ENABLE | MCLK_MISC__IO_MCLK_DYN_ENABLE;
  2005. OUTPLL(MCLK_MISC, tmp);
  2006. tmp = INPLL(SCLK_CNTL);
  2007. OUTPLL(SCLK_CNTL, tmp);
  2008. OUTREG(CRTC_MORE_CNTL, 0);
  2009. OUTREG8(CRTC_GEN_CNTL+1, 6);
  2010. OUTREG8(CRTC_GEN_CNTL+3, 1);
  2011. OUTREG(CRTC_PITCH, 32);
  2012. tmp = INPLL(VCLK_ECP_CNTL);
  2013. OUTPLL(VCLK_ECP_CNTL, tmp);
  2014. tmp = INPLL(PPLL_CNTL);
  2015. OUTPLL(PPLL_CNTL, tmp);
  2016. /* palette stuff and BIOS_1_SCRATCH... */
  2017. tmp = INREG(FP_GEN_CNTL);
  2018. tmp2 = INREG(TMDS_TRANSMITTER_CNTL);
  2019. tmp |= 2;
  2020. OUTREG(FP_GEN_CNTL, tmp);
  2021. mdelay(5);
  2022. OUTREG(FP_GEN_CNTL, tmp);
  2023. mdelay(5);
  2024. OUTREG(TMDS_TRANSMITTER_CNTL, tmp2);
  2025. OUTREG(CRTC_MORE_CNTL, 0);
  2026. mdelay(20);
  2027. tmp = INREG(CRTC_MORE_CNTL);
  2028. OUTREG(CRTC_MORE_CNTL, tmp);
  2029. cgc = INREG(CRTC_GEN_CNTL);
  2030. cec = INREG(CRTC_EXT_CNTL);
  2031. c2gc = INREG(CRTC2_GEN_CNTL);
  2032. OUTREG(CRTC_H_SYNC_STRT_WID, 0x008e0580);
  2033. OUTREG(CRTC_H_TOTAL_DISP, 0x009f00d2);
  2034. OUTREG8(CLOCK_CNTL_INDEX, HTOTAL_CNTL + PLL_WR_EN);
  2035. radeon_pll_errata_after_index(rinfo);
  2036. OUTREG8(CLOCK_CNTL_DATA, 0);
  2037. radeon_pll_errata_after_data(rinfo);
  2038. OUTREG(CRTC_V_SYNC_STRT_WID, 0x00830403);
  2039. OUTREG(CRTC_V_TOTAL_DISP, 0x03ff0429);
  2040. OUTREG(FP_CRTC_H_TOTAL_DISP, 0x009f0033);
  2041. OUTREG(FP_H_SYNC_STRT_WID, 0x008e0080);
  2042. OUTREG(CRT_CRTC_H_SYNC_STRT_WID, 0x008e0080);
  2043. OUTREG(FP_CRTC_V_TOTAL_DISP, 0x03ff002a);
  2044. OUTREG(FP_V_SYNC_STRT_WID, 0x00830004);
  2045. OUTREG(CRT_CRTC_V_SYNC_STRT_WID, 0x00830004);
  2046. OUTREG(FP_HORZ_VERT_ACTIVE, 0x009f03ff);
  2047. OUTREG(FP_HORZ_STRETCH, 0);
  2048. OUTREG(FP_VERT_STRETCH, 0);
  2049. OUTREG(OVR_CLR, 0);
  2050. OUTREG(OVR_WID_LEFT_RIGHT, 0);
  2051. OUTREG(OVR_WID_TOP_BOTTOM, 0);
  2052. tmp = INPLL(PPLL_REF_DIV);
  2053. tmp = (tmp & ~PPLL_REF_DIV_MASK) | rinfo->pll.ref_div;
  2054. OUTPLL(PPLL_REF_DIV, tmp);
  2055. INPLL(PPLL_REF_DIV);
  2056. OUTREG8(CLOCK_CNTL_INDEX, PPLL_CNTL + PLL_WR_EN);
  2057. radeon_pll_errata_after_index(rinfo);
  2058. OUTREG8(CLOCK_CNTL_DATA + 1, 0xbc);
  2059. radeon_pll_errata_after_data(rinfo);
  2060. tmp = INREG(CLOCK_CNTL_INDEX);
  2061. radeon_pll_errata_after_index(rinfo);
  2062. OUTREG(CLOCK_CNTL_INDEX, tmp & 0xff);
  2063. radeon_pll_errata_after_index(rinfo);
  2064. radeon_pll_errata_after_data(rinfo);
  2065. OUTPLL(PPLL_DIV_0, 0x48090);
  2066. tmp = INPLL(PPLL_CNTL);
  2067. OUTPLL(PPLL_CNTL, tmp & ~0x2);
  2068. mdelay(1);
  2069. tmp = INPLL(PPLL_CNTL);
  2070. OUTPLL(PPLL_CNTL, tmp & ~0x1);
  2071. mdelay(10);
  2072. tmp = INPLL(VCLK_ECP_CNTL);
  2073. OUTPLL(VCLK_ECP_CNTL, tmp | 3);
  2074. mdelay(1);
  2075. tmp = INPLL(VCLK_ECP_CNTL);
  2076. OUTPLL(VCLK_ECP_CNTL, tmp);
  2077. c2gc |= CRTC2_DISP_REQ_EN_B;
  2078. OUTREG(CRTC2_GEN_CNTL, c2gc);
  2079. cgc |= CRTC_EN;
  2080. OUTREG(CRTC_GEN_CNTL, cgc);
  2081. OUTREG(CRTC_EXT_CNTL, cec);
  2082. OUTREG(CRTC_PITCH, 0xa0);
  2083. OUTREG(CRTC_OFFSET, 0);
  2084. OUTREG(CRTC_OFFSET_CNTL, 0);
  2085. OUTREG(GRPH_BUFFER_CNTL, 0x20117c7c);
  2086. OUTREG(GRPH2_BUFFER_CNTL, 0x00205c5c);
  2087. tmp2 = INREG(FP_GEN_CNTL);
  2088. tmp = INREG(TMDS_TRANSMITTER_CNTL);
  2089. OUTREG(0x2a8, 0x0000061b);
  2090. tmp |= TMDS_PLL_EN;
  2091. OUTREG(TMDS_TRANSMITTER_CNTL, tmp);
  2092. mdelay(1);
  2093. tmp &= ~TMDS_PLLRST;
  2094. OUTREG(TMDS_TRANSMITTER_CNTL, tmp);
  2095. tmp2 &= ~2;
  2096. tmp2 |= FP_TMDS_EN;
  2097. OUTREG(FP_GEN_CNTL, tmp2);
  2098. mdelay(5);
  2099. tmp2 |= FP_FPON;
  2100. OUTREG(FP_GEN_CNTL, tmp2);
  2101. OUTREG(CUR_HORZ_VERT_OFF, CUR_LOCK | 1);
  2102. cgc = INREG(CRTC_GEN_CNTL);
  2103. OUTREG(CUR_HORZ_VERT_POSN, 0xbfff0fff);
  2104. cgc |= 0x10000;
  2105. OUTREG(CUR_OFFSET, 0);
  2106. }
  2107. #endif /* 0 */
  2108. #endif /* CONFIG_PPC */
  2109. static void radeonfb_whack_power_state(struct radeonfb_info *rinfo, pci_power_t state)
  2110. {
  2111. u16 pwr_cmd;
  2112. for (;;) {
  2113. pci_read_config_word(rinfo->pdev,
  2114. rinfo->pdev->pm_cap + PCI_PM_CTRL,
  2115. &pwr_cmd);
  2116. if (pwr_cmd & state)
  2117. break;
  2118. pwr_cmd = (pwr_cmd & ~PCI_PM_CTRL_STATE_MASK) | state;
  2119. pci_write_config_word(rinfo->pdev,
  2120. rinfo->pdev->pm_cap + PCI_PM_CTRL,
  2121. pwr_cmd);
  2122. msleep(500);
  2123. }
  2124. rinfo->pdev->current_state = state;
  2125. }
  2126. static void radeon_set_suspend(struct radeonfb_info *rinfo, int suspend)
  2127. {
  2128. u32 tmp;
  2129. if (!rinfo->pdev->pm_cap)
  2130. return;
  2131. /* Set the chip into appropriate suspend mode (we use D2,
  2132. * D3 would require a compete re-initialization of the chip,
  2133. * including PCI config registers, clocks, AGP conf, ...)
  2134. */
  2135. if (suspend) {
  2136. printk(KERN_DEBUG "radeonfb (%s): switching to D2 state...\n",
  2137. pci_name(rinfo->pdev));
  2138. /* Disable dynamic power management of clocks for the
  2139. * duration of the suspend/resume process
  2140. */
  2141. radeon_pm_disable_dynamic_mode(rinfo);
  2142. /* Save some registers */
  2143. radeon_pm_save_regs(rinfo, 0);
  2144. /* Prepare mobility chips for suspend.
  2145. */
  2146. if (rinfo->is_mobility) {
  2147. /* Program V2CLK */
  2148. radeon_pm_program_v2clk(rinfo);
  2149. /* Disable IO PADs */
  2150. radeon_pm_disable_iopad(rinfo);
  2151. /* Set low current */
  2152. radeon_pm_low_current(rinfo);
  2153. /* Prepare chip for power management */
  2154. radeon_pm_setup_for_suspend(rinfo);
  2155. if (rinfo->family <= CHIP_FAMILY_RV280) {
  2156. /* Reset the MDLL */
  2157. /* because both INPLL and OUTPLL take the same
  2158. * lock, that's why. */
  2159. tmp = INPLL( pllMDLL_CKO) | MDLL_CKO__MCKOA_RESET
  2160. | MDLL_CKO__MCKOB_RESET;
  2161. OUTPLL( pllMDLL_CKO, tmp );
  2162. }
  2163. }
  2164. /* Switch PCI power management to D2. */
  2165. pci_disable_device(rinfo->pdev);
  2166. pci_save_state(rinfo->pdev);
  2167. /* The chip seems to need us to whack the PM register
  2168. * repeatedly until it sticks. We do that -prior- to
  2169. * calling pci_set_power_state()
  2170. */
  2171. radeonfb_whack_power_state(rinfo, PCI_D2);
  2172. pci_platform_power_transition(rinfo->pdev, PCI_D2);
  2173. } else {
  2174. printk(KERN_DEBUG "radeonfb (%s): switching to D0 state...\n",
  2175. pci_name(rinfo->pdev));
  2176. if (rinfo->family <= CHIP_FAMILY_RV250) {
  2177. /* Reset the SDRAM controller */
  2178. radeon_pm_full_reset_sdram(rinfo);
  2179. /* Restore some registers */
  2180. radeon_pm_restore_regs(rinfo);
  2181. } else {
  2182. /* Restore registers first */
  2183. radeon_pm_restore_regs(rinfo);
  2184. /* init sdram controller */
  2185. radeon_pm_full_reset_sdram(rinfo);
  2186. }
  2187. }
  2188. }
  2189. static int radeonfb_pci_suspend_late(struct device *dev, pm_message_t mesg)
  2190. {
  2191. struct pci_dev *pdev = to_pci_dev(dev);
  2192. struct fb_info *info = pci_get_drvdata(pdev);
  2193. struct radeonfb_info *rinfo = info->par;
  2194. if (mesg.event == pdev->dev.power.power_state.event)
  2195. return 0;
  2196. printk(KERN_DEBUG "radeonfb (%s): suspending for event: %d...\n",
  2197. pci_name(pdev), mesg.event);
  2198. /* For suspend-to-disk, we cheat here. We don't suspend anything and
  2199. * let fbcon continue drawing until we are all set. That shouldn't
  2200. * really cause any problem at this point, provided that the wakeup
  2201. * code knows that any state in memory may not match the HW
  2202. */
  2203. switch (mesg.event) {
  2204. case PM_EVENT_FREEZE: /* about to take snapshot */
  2205. case PM_EVENT_PRETHAW: /* before restoring snapshot */
  2206. goto done;
  2207. }
  2208. console_lock();
  2209. fb_set_suspend(info, 1);
  2210. if (!(info->flags & FBINFO_HWACCEL_DISABLED)) {
  2211. /* Make sure engine is reset */
  2212. radeon_engine_idle();
  2213. radeonfb_engine_reset(rinfo);
  2214. radeon_engine_idle();
  2215. }
  2216. /* Blank display and LCD */
  2217. radeon_screen_blank(rinfo, FB_BLANK_POWERDOWN, 1);
  2218. /* Sleep */
  2219. rinfo->asleep = 1;
  2220. rinfo->lock_blank = 1;
  2221. del_timer_sync(&rinfo->lvds_timer);
  2222. #ifdef CONFIG_PPC_PMAC
  2223. /* On powermac, we have hooks to properly suspend/resume AGP now,
  2224. * use them here. We'll ultimately need some generic support here,
  2225. * but the generic code isn't quite ready for that yet
  2226. */
  2227. pmac_suspend_agp_for_card(pdev);
  2228. #endif /* CONFIG_PPC_PMAC */
  2229. /* If we support wakeup from poweroff, we save all regs we can including cfg
  2230. * space
  2231. */
  2232. if (rinfo->pm_mode & radeon_pm_off) {
  2233. /* Always disable dynamic clocks or weird things are happening when
  2234. * the chip goes off (basically the panel doesn't shut down properly
  2235. * and we crash on wakeup),
  2236. * also, we want the saved regs context to have no dynamic clocks in
  2237. * it, we'll restore the dynamic clocks state on wakeup
  2238. */
  2239. radeon_pm_disable_dynamic_mode(rinfo);
  2240. msleep(50);
  2241. radeon_pm_save_regs(rinfo, 1);
  2242. if (rinfo->is_mobility && !(rinfo->pm_mode & radeon_pm_d2)) {
  2243. /* Switch off LVDS interface */
  2244. usleep_range(1000, 2000);
  2245. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_BL_MOD_EN));
  2246. usleep_range(1000, 2000);
  2247. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_EN | LVDS_ON));
  2248. OUTREG(LVDS_PLL_CNTL, (INREG(LVDS_PLL_CNTL) & ~30000) | 0x20000);
  2249. msleep(20);
  2250. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_DIGON));
  2251. }
  2252. }
  2253. /* If we support D2, we go to it (should be fixed later with a flag forcing
  2254. * D3 only for some laptops)
  2255. */
  2256. if (rinfo->pm_mode & radeon_pm_d2)
  2257. radeon_set_suspend(rinfo, 1);
  2258. console_unlock();
  2259. done:
  2260. pdev->dev.power.power_state = mesg;
  2261. return 0;
  2262. }
  2263. static int radeonfb_pci_suspend(struct device *dev)
  2264. {
  2265. return radeonfb_pci_suspend_late(dev, PMSG_SUSPEND);
  2266. }
  2267. static int radeonfb_pci_hibernate(struct device *dev)
  2268. {
  2269. return radeonfb_pci_suspend_late(dev, PMSG_HIBERNATE);
  2270. }
  2271. static int radeonfb_pci_freeze(struct device *dev)
  2272. {
  2273. return radeonfb_pci_suspend_late(dev, PMSG_FREEZE);
  2274. }
  2275. static int radeon_check_power_loss(struct radeonfb_info *rinfo)
  2276. {
  2277. return rinfo->save_regs[4] != INPLL(CLK_PIN_CNTL) ||
  2278. rinfo->save_regs[2] != INPLL(MCLK_CNTL) ||
  2279. rinfo->save_regs[3] != INPLL(SCLK_CNTL);
  2280. }
  2281. static int radeonfb_pci_resume(struct device *dev)
  2282. {
  2283. struct pci_dev *pdev = to_pci_dev(dev);
  2284. struct fb_info *info = pci_get_drvdata(pdev);
  2285. struct radeonfb_info *rinfo = info->par;
  2286. int rc = 0;
  2287. if (pdev->dev.power.power_state.event == PM_EVENT_ON)
  2288. return 0;
  2289. if (rinfo->no_schedule) {
  2290. if (!console_trylock())
  2291. return 0;
  2292. } else
  2293. console_lock();
  2294. printk(KERN_DEBUG "radeonfb (%s): resuming from state: %d...\n",
  2295. pci_name(pdev), pdev->dev.power.power_state.event);
  2296. /* PCI state will have been restored by the core, so
  2297. * we should be in D0 now with our config space fully
  2298. * restored
  2299. */
  2300. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  2301. /* Wakeup chip */
  2302. if ((rinfo->pm_mode & radeon_pm_off) && radeon_check_power_loss(rinfo)) {
  2303. if (rinfo->reinit_func != NULL)
  2304. rinfo->reinit_func(rinfo);
  2305. else {
  2306. printk(KERN_ERR "radeonfb (%s): can't resume radeon from"
  2307. " D3 cold, need softboot !", pci_name(pdev));
  2308. rc = -EIO;
  2309. goto bail;
  2310. }
  2311. }
  2312. /* If we support D2, try to resume... we should check what was our
  2313. * state though... (were we really in D2 state ?). Right now, this code
  2314. * is only enable on Macs so it's fine.
  2315. */
  2316. else if (rinfo->pm_mode & radeon_pm_d2)
  2317. radeon_set_suspend(rinfo, 0);
  2318. rinfo->asleep = 0;
  2319. } else
  2320. radeon_engine_idle();
  2321. /* Restore display & engine */
  2322. radeon_write_mode (rinfo, &rinfo->state, 1);
  2323. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  2324. radeonfb_engine_init (rinfo);
  2325. fb_pan_display(info, &info->var);
  2326. fb_set_cmap(&info->cmap, info);
  2327. /* Refresh */
  2328. fb_set_suspend(info, 0);
  2329. /* Unblank */
  2330. rinfo->lock_blank = 0;
  2331. radeon_screen_blank(rinfo, FB_BLANK_UNBLANK, 1);
  2332. #ifdef CONFIG_PPC_PMAC
  2333. /* On powermac, we have hooks to properly suspend/resume AGP now,
  2334. * use them here. We'll ultimately need some generic support here,
  2335. * but the generic code isn't quite ready for that yet
  2336. */
  2337. pmac_resume_agp_for_card(pdev);
  2338. #endif /* CONFIG_PPC_PMAC */
  2339. /* Check status of dynclk */
  2340. if (rinfo->dynclk == 1)
  2341. radeon_pm_enable_dynamic_mode(rinfo);
  2342. else if (rinfo->dynclk == 0)
  2343. radeon_pm_disable_dynamic_mode(rinfo);
  2344. pdev->dev.power.power_state = PMSG_ON;
  2345. bail:
  2346. console_unlock();
  2347. return rc;
  2348. }
  2349. const struct dev_pm_ops radeonfb_pci_pm_ops = {
  2350. .suspend = radeonfb_pci_suspend,
  2351. .resume = radeonfb_pci_resume,
  2352. .freeze = radeonfb_pci_freeze,
  2353. .thaw = radeonfb_pci_resume,
  2354. .poweroff = radeonfb_pci_hibernate,
  2355. .restore = radeonfb_pci_resume,
  2356. };
  2357. #ifdef CONFIG_PPC__disabled
  2358. static void radeonfb_early_resume(void *data)
  2359. {
  2360. struct radeonfb_info *rinfo = data;
  2361. rinfo->no_schedule = 1;
  2362. pci_restore_state(rinfo->pdev);
  2363. radeonfb_pci_resume(rinfo->pdev);
  2364. rinfo->no_schedule = 0;
  2365. }
  2366. #endif /* CONFIG_PPC */
  2367. #endif /* CONFIG_PM */
  2368. void radeonfb_pm_init(struct radeonfb_info *rinfo, int dynclk, int ignore_devlist, int force_sleep)
  2369. {
  2370. /* Enable/Disable dynamic clocks: TODO add sysfs access */
  2371. if (rinfo->family == CHIP_FAMILY_RS480)
  2372. rinfo->dynclk = -1;
  2373. else
  2374. rinfo->dynclk = dynclk;
  2375. if (rinfo->dynclk == 1) {
  2376. radeon_pm_enable_dynamic_mode(rinfo);
  2377. printk("radeonfb: Dynamic Clock Power Management enabled\n");
  2378. } else if (rinfo->dynclk == 0) {
  2379. radeon_pm_disable_dynamic_mode(rinfo);
  2380. printk("radeonfb: Dynamic Clock Power Management disabled\n");
  2381. }
  2382. #if defined(CONFIG_PM)
  2383. #if defined(CONFIG_PPC_PMAC)
  2384. /* Check if we can power manage on suspend/resume. We can do
  2385. * D2 on M6, M7 and M9, and we can resume from D3 cold a few other
  2386. * "Mac" cards, but that's all. We need more infos about what the
  2387. * BIOS does tho. Right now, all this PM stuff is pmac-only for that
  2388. * reason. --BenH
  2389. */
  2390. if (machine_is(powermac) && rinfo->of_node) {
  2391. if (rinfo->is_mobility && rinfo->pdev->pm_cap &&
  2392. rinfo->family <= CHIP_FAMILY_RV250)
  2393. rinfo->pm_mode |= radeon_pm_d2;
  2394. /* We can restart Jasper (M10 chip in albooks), BlueStone (7500 chip
  2395. * in some desktop G4s), Via (M9+ chip on iBook G4) and
  2396. * Snowy (M11 chip on iBook G4 manufactured after July 2005)
  2397. */
  2398. if (of_node_name_eq(rinfo->of_node, "ATY,JasperParent") ||
  2399. of_node_name_eq(rinfo->of_node, "ATY,SnowyParent")) {
  2400. rinfo->reinit_func = radeon_reinitialize_M10;
  2401. rinfo->pm_mode |= radeon_pm_off;
  2402. }
  2403. #if 0 /* Not ready yet */
  2404. if (!strcmp(rinfo->of_node->name, "ATY,BlueStoneParent")) {
  2405. rinfo->reinit_func = radeon_reinitialize_QW;
  2406. rinfo->pm_mode |= radeon_pm_off;
  2407. }
  2408. #endif
  2409. if (of_node_name_eq(rinfo->of_node, "ATY,ViaParent")) {
  2410. rinfo->reinit_func = radeon_reinitialize_M9P;
  2411. rinfo->pm_mode |= radeon_pm_off;
  2412. }
  2413. /* If any of the above is set, we assume the machine can sleep/resume.
  2414. * It's a bit of a "shortcut" but will work fine. Ideally, we need infos
  2415. * from the platform about what happens to the chip...
  2416. * Now we tell the platform about our capability
  2417. */
  2418. if (rinfo->pm_mode != radeon_pm_none) {
  2419. pmac_call_feature(PMAC_FTR_DEVICE_CAN_WAKE, rinfo->of_node, 0, 1);
  2420. #if 0 /* Disable the early video resume hack for now as it's causing problems, among
  2421. * others we now rely on the PCI core restoring the config space for us, which
  2422. * isn't the case with that hack, and that code path causes various things to
  2423. * be called with interrupts off while they shouldn't. I'm leaving the code in
  2424. * as it can be useful for debugging purposes
  2425. */
  2426. pmac_set_early_video_resume(radeonfb_early_resume, rinfo);
  2427. #endif
  2428. }
  2429. #if 0
  2430. /* Power down TV DAC, that saves a significant amount of power,
  2431. * we'll have something better once we actually have some TVOut
  2432. * support
  2433. */
  2434. OUTREG(TV_DAC_CNTL, INREG(TV_DAC_CNTL) | 0x07000000);
  2435. #endif
  2436. }
  2437. #endif /* defined(CONFIG_PPC_PMAC) */
  2438. #endif /* defined(CONFIG_PM) */
  2439. if (ignore_devlist)
  2440. printk(KERN_DEBUG
  2441. "radeonfb: skipping test for device workarounds\n");
  2442. else
  2443. radeon_apply_workarounds(rinfo);
  2444. if (force_sleep) {
  2445. printk(KERN_DEBUG
  2446. "radeonfb: forcefully enabling D2 sleep mode\n");
  2447. rinfo->pm_mode |= radeon_pm_d2;
  2448. }
  2449. }
  2450. void radeonfb_pm_exit(struct radeonfb_info *rinfo)
  2451. {
  2452. #if defined(CONFIG_PM) && defined(CONFIG_PPC_PMAC)
  2453. if (rinfo->pm_mode != radeon_pm_none)
  2454. pmac_set_early_video_resume(NULL, NULL);
  2455. #endif
  2456. }