i740fb.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * i740fb - framebuffer driver for Intel740
  4. * Copyright (c) 2011 Ondrej Zary
  5. *
  6. * Based on old i740fb driver (c) 2001-2002 Andrey Ulanov <drey@rt.mipt.ru>
  7. * which was partially based on:
  8. * VGA 16-color framebuffer driver (c) 1999 Ben Pfaff <pfaffben@debian.org>
  9. * and Petr Vandrovec <VANDROVE@vc.cvut.cz>
  10. * i740 driver from XFree86 (c) 1998-1999 Precision Insight, Inc., Cedar Park,
  11. * Texas.
  12. * i740fb by Patrick LERDA, v0.9
  13. */
  14. #include <linux/aperture.h>
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/errno.h>
  18. #include <linux/string.h>
  19. #include <linux/mm.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/fb.h>
  23. #include <linux/init.h>
  24. #include <linux/pci.h>
  25. #include <linux/pci_ids.h>
  26. #include <linux/i2c.h>
  27. #include <linux/i2c-algo-bit.h>
  28. #include <linux/console.h>
  29. #include <video/vga.h>
  30. #include "i740_reg.h"
  31. static char *mode_option;
  32. static int mtrr = 1;
  33. struct i740fb_par {
  34. unsigned char __iomem *regs;
  35. bool has_sgram;
  36. int wc_cookie;
  37. bool ddc_registered;
  38. struct i2c_adapter ddc_adapter;
  39. struct i2c_algo_bit_data ddc_algo;
  40. u32 pseudo_palette[16];
  41. struct mutex open_lock;
  42. unsigned int ref_count;
  43. u8 crtc[VGA_CRT_C];
  44. u8 atc[VGA_ATT_C];
  45. u8 gdc[VGA_GFX_C];
  46. u8 seq[VGA_SEQ_C];
  47. u8 misc;
  48. u8 vss;
  49. /* i740 specific registers */
  50. u8 display_cntl;
  51. u8 pixelpipe_cfg0;
  52. u8 pixelpipe_cfg1;
  53. u8 pixelpipe_cfg2;
  54. u8 video_clk2_m;
  55. u8 video_clk2_n;
  56. u8 video_clk2_mn_msbs;
  57. u8 video_clk2_div_sel;
  58. u8 pll_cntl;
  59. u8 address_mapping;
  60. u8 io_cntl;
  61. u8 bitblt_cntl;
  62. u8 ext_vert_total;
  63. u8 ext_vert_disp_end;
  64. u8 ext_vert_sync_start;
  65. u8 ext_vert_blank_start;
  66. u8 ext_horiz_total;
  67. u8 ext_horiz_blank;
  68. u8 ext_offset;
  69. u8 interlace_cntl;
  70. u32 lmi_fifo_watermark;
  71. u8 ext_start_addr;
  72. u8 ext_start_addr_hi;
  73. };
  74. #define DACSPEED8 203
  75. #define DACSPEED16 163
  76. #define DACSPEED24_SG 136
  77. #define DACSPEED24_SD 128
  78. #define DACSPEED32 86
  79. static const struct fb_fix_screeninfo i740fb_fix = {
  80. .id = "i740fb",
  81. .type = FB_TYPE_PACKED_PIXELS,
  82. .visual = FB_VISUAL_TRUECOLOR,
  83. .xpanstep = 8,
  84. .ypanstep = 1,
  85. .accel = FB_ACCEL_NONE,
  86. };
  87. static inline void i740outb(struct i740fb_par *par, u16 port, u8 val)
  88. {
  89. vga_mm_w(par->regs, port, val);
  90. }
  91. static inline u8 i740inb(struct i740fb_par *par, u16 port)
  92. {
  93. return vga_mm_r(par->regs, port);
  94. }
  95. static inline void i740outreg(struct i740fb_par *par, u16 port, u8 reg, u8 val)
  96. {
  97. vga_mm_w_fast(par->regs, port, reg, val);
  98. }
  99. static inline u8 i740inreg(struct i740fb_par *par, u16 port, u8 reg)
  100. {
  101. vga_mm_w(par->regs, port, reg);
  102. return vga_mm_r(par->regs, port+1);
  103. }
  104. static inline void i740outreg_mask(struct i740fb_par *par, u16 port, u8 reg,
  105. u8 val, u8 mask)
  106. {
  107. vga_mm_w_fast(par->regs, port, reg, (val & mask)
  108. | (i740inreg(par, port, reg) & ~mask));
  109. }
  110. #define REG_DDC_DRIVE 0x62
  111. #define REG_DDC_STATE 0x63
  112. #define DDC_SCL (1 << 3)
  113. #define DDC_SDA (1 << 2)
  114. static void i740fb_ddc_setscl(void *data, int val)
  115. {
  116. struct i740fb_par *par = data;
  117. i740outreg_mask(par, XRX, REG_DDC_DRIVE, DDC_SCL, DDC_SCL);
  118. i740outreg_mask(par, XRX, REG_DDC_STATE, val ? DDC_SCL : 0, DDC_SCL);
  119. }
  120. static void i740fb_ddc_setsda(void *data, int val)
  121. {
  122. struct i740fb_par *par = data;
  123. i740outreg_mask(par, XRX, REG_DDC_DRIVE, DDC_SDA, DDC_SDA);
  124. i740outreg_mask(par, XRX, REG_DDC_STATE, val ? DDC_SDA : 0, DDC_SDA);
  125. }
  126. static int i740fb_ddc_getscl(void *data)
  127. {
  128. struct i740fb_par *par = data;
  129. i740outreg_mask(par, XRX, REG_DDC_DRIVE, 0, DDC_SCL);
  130. return !!(i740inreg(par, XRX, REG_DDC_STATE) & DDC_SCL);
  131. }
  132. static int i740fb_ddc_getsda(void *data)
  133. {
  134. struct i740fb_par *par = data;
  135. i740outreg_mask(par, XRX, REG_DDC_DRIVE, 0, DDC_SDA);
  136. return !!(i740inreg(par, XRX, REG_DDC_STATE) & DDC_SDA);
  137. }
  138. static int i740fb_setup_ddc_bus(struct fb_info *info)
  139. {
  140. struct i740fb_par *par = info->par;
  141. strscpy(par->ddc_adapter.name, info->fix.id,
  142. sizeof(par->ddc_adapter.name));
  143. par->ddc_adapter.owner = THIS_MODULE;
  144. par->ddc_adapter.algo_data = &par->ddc_algo;
  145. par->ddc_adapter.dev.parent = info->device;
  146. par->ddc_algo.setsda = i740fb_ddc_setsda;
  147. par->ddc_algo.setscl = i740fb_ddc_setscl;
  148. par->ddc_algo.getsda = i740fb_ddc_getsda;
  149. par->ddc_algo.getscl = i740fb_ddc_getscl;
  150. par->ddc_algo.udelay = 10;
  151. par->ddc_algo.timeout = 20;
  152. par->ddc_algo.data = par;
  153. i2c_set_adapdata(&par->ddc_adapter, par);
  154. return i2c_bit_add_bus(&par->ddc_adapter);
  155. }
  156. static int i740fb_open(struct fb_info *info, int user)
  157. {
  158. struct i740fb_par *par = info->par;
  159. mutex_lock(&(par->open_lock));
  160. par->ref_count++;
  161. mutex_unlock(&(par->open_lock));
  162. return 0;
  163. }
  164. static int i740fb_release(struct fb_info *info, int user)
  165. {
  166. struct i740fb_par *par = info->par;
  167. mutex_lock(&(par->open_lock));
  168. if (par->ref_count == 0) {
  169. fb_err(info, "release called with zero refcount\n");
  170. mutex_unlock(&(par->open_lock));
  171. return -EINVAL;
  172. }
  173. par->ref_count--;
  174. mutex_unlock(&(par->open_lock));
  175. return 0;
  176. }
  177. static u32 i740_calc_fifo(struct i740fb_par *par, u32 freq, int bpp)
  178. {
  179. /*
  180. * Would like to calculate these values automatically, but a generic
  181. * algorithm does not seem possible. Note: These FIFO water mark
  182. * values were tested on several cards and seem to eliminate the
  183. * all of the snow and vertical banding, but fine adjustments will
  184. * probably be required for other cards.
  185. */
  186. u32 wm;
  187. switch (bpp) {
  188. case 8:
  189. if (freq > 200)
  190. wm = 0x18120000;
  191. else if (freq > 175)
  192. wm = 0x16110000;
  193. else if (freq > 135)
  194. wm = 0x120E0000;
  195. else
  196. wm = 0x100D0000;
  197. break;
  198. case 15:
  199. case 16:
  200. if (par->has_sgram) {
  201. if (freq > 140)
  202. wm = 0x2C1D0000;
  203. else if (freq > 120)
  204. wm = 0x2C180000;
  205. else if (freq > 100)
  206. wm = 0x24160000;
  207. else if (freq > 90)
  208. wm = 0x18120000;
  209. else if (freq > 50)
  210. wm = 0x16110000;
  211. else if (freq > 32)
  212. wm = 0x13100000;
  213. else
  214. wm = 0x120E0000;
  215. } else {
  216. if (freq > 160)
  217. wm = 0x28200000;
  218. else if (freq > 140)
  219. wm = 0x2A1E0000;
  220. else if (freq > 130)
  221. wm = 0x2B1A0000;
  222. else if (freq > 120)
  223. wm = 0x2C180000;
  224. else if (freq > 100)
  225. wm = 0x24180000;
  226. else if (freq > 90)
  227. wm = 0x18120000;
  228. else if (freq > 50)
  229. wm = 0x16110000;
  230. else if (freq > 32)
  231. wm = 0x13100000;
  232. else
  233. wm = 0x120E0000;
  234. }
  235. break;
  236. case 24:
  237. if (par->has_sgram) {
  238. if (freq > 130)
  239. wm = 0x31200000;
  240. else if (freq > 120)
  241. wm = 0x2E200000;
  242. else if (freq > 100)
  243. wm = 0x2C1D0000;
  244. else if (freq > 80)
  245. wm = 0x25180000;
  246. else if (freq > 64)
  247. wm = 0x24160000;
  248. else if (freq > 49)
  249. wm = 0x18120000;
  250. else if (freq > 32)
  251. wm = 0x16110000;
  252. else
  253. wm = 0x13100000;
  254. } else {
  255. if (freq > 120)
  256. wm = 0x311F0000;
  257. else if (freq > 100)
  258. wm = 0x2C1D0000;
  259. else if (freq > 80)
  260. wm = 0x25180000;
  261. else if (freq > 64)
  262. wm = 0x24160000;
  263. else if (freq > 49)
  264. wm = 0x18120000;
  265. else if (freq > 32)
  266. wm = 0x16110000;
  267. else
  268. wm = 0x13100000;
  269. }
  270. break;
  271. case 32:
  272. if (par->has_sgram) {
  273. if (freq > 80)
  274. wm = 0x2A200000;
  275. else if (freq > 60)
  276. wm = 0x281A0000;
  277. else if (freq > 49)
  278. wm = 0x25180000;
  279. else if (freq > 32)
  280. wm = 0x18120000;
  281. else
  282. wm = 0x16110000;
  283. } else {
  284. if (freq > 80)
  285. wm = 0x29200000;
  286. else if (freq > 60)
  287. wm = 0x281A0000;
  288. else if (freq > 49)
  289. wm = 0x25180000;
  290. else if (freq > 32)
  291. wm = 0x18120000;
  292. else
  293. wm = 0x16110000;
  294. }
  295. break;
  296. }
  297. return wm;
  298. }
  299. /* clock calculation from i740fb by Patrick LERDA */
  300. #define I740_RFREQ 1000000
  301. #define TARGET_MAX_N 30
  302. #define I740_FFIX (1 << 8)
  303. #define I740_RFREQ_FIX (I740_RFREQ / I740_FFIX)
  304. #define I740_REF_FREQ (6667 * I740_FFIX / 100) /* 66.67 MHz */
  305. #define I740_MAX_VCO_FREQ (450 * I740_FFIX) /* 450 MHz */
  306. static void i740_calc_vclk(u32 freq, struct i740fb_par *par)
  307. {
  308. const u32 err_max = freq / (200 * I740_RFREQ / I740_FFIX);
  309. const u32 err_target = freq / (1000 * I740_RFREQ / I740_FFIX);
  310. u32 err_best = 512 * I740_FFIX;
  311. u32 f_err, f_vco;
  312. int m_best = 0, n_best = 0, p_best = 0;
  313. int m, n;
  314. p_best = min(15, ilog2(I740_MAX_VCO_FREQ / (freq / I740_RFREQ_FIX)));
  315. f_vco = (freq * (1 << p_best)) / I740_RFREQ_FIX;
  316. freq = freq / I740_RFREQ_FIX;
  317. n = 2;
  318. do {
  319. n++;
  320. m = ((f_vco * n) / I740_REF_FREQ + 2) / 4;
  321. if (m < 3)
  322. m = 3;
  323. {
  324. u32 f_out = (((m * I740_REF_FREQ * 4)
  325. / n) + ((1 << p_best) / 2)) / (1 << p_best);
  326. f_err = (freq - f_out);
  327. if (abs(f_err) < err_max) {
  328. m_best = m;
  329. n_best = n;
  330. err_best = f_err;
  331. }
  332. }
  333. } while ((abs(f_err) >= err_target) &&
  334. ((n <= TARGET_MAX_N) || (abs(err_best) > err_max)));
  335. if (abs(f_err) < err_target) {
  336. m_best = m;
  337. n_best = n;
  338. }
  339. par->video_clk2_m = (m_best - 2) & 0xFF;
  340. par->video_clk2_n = (n_best - 2) & 0xFF;
  341. par->video_clk2_mn_msbs = ((((n_best - 2) >> 4) & VCO_N_MSBS)
  342. | (((m_best - 2) >> 8) & VCO_M_MSBS));
  343. par->video_clk2_div_sel = ((p_best << 4) | REF_DIV_1);
  344. }
  345. static int i740fb_decode_var(const struct fb_var_screeninfo *var,
  346. struct i740fb_par *par, struct fb_info *info)
  347. {
  348. /*
  349. * Get the video params out of 'var'.
  350. * If a value doesn't fit, round it up, if it's too big, return -EINVAL.
  351. */
  352. u32 xres, right, hslen, left, xtotal;
  353. u32 yres, lower, vslen, upper, ytotal;
  354. u32 vxres, xoffset, vyres, yoffset;
  355. u32 bpp, base, dacspeed24, mem, freq;
  356. u8 r7;
  357. int i;
  358. dev_dbg(info->device, "decode_var: xres: %i, yres: %i, xres_v: %i, xres_v: %i\n",
  359. var->xres, var->yres, var->xres_virtual, var->xres_virtual);
  360. dev_dbg(info->device, " xoff: %i, yoff: %i, bpp: %i, graysc: %i\n",
  361. var->xoffset, var->yoffset, var->bits_per_pixel,
  362. var->grayscale);
  363. dev_dbg(info->device, " activate: %i, nonstd: %i, vmode: %i\n",
  364. var->activate, var->nonstd, var->vmode);
  365. dev_dbg(info->device, " pixclock: %i, hsynclen:%i, vsynclen:%i\n",
  366. var->pixclock, var->hsync_len, var->vsync_len);
  367. dev_dbg(info->device, " left: %i, right: %i, up:%i, lower:%i\n",
  368. var->left_margin, var->right_margin, var->upper_margin,
  369. var->lower_margin);
  370. bpp = var->bits_per_pixel;
  371. switch (bpp) {
  372. case 1 ... 8:
  373. bpp = 8;
  374. if ((1000000 / var->pixclock) > DACSPEED8) {
  375. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 8bpp)\n",
  376. 1000000 / var->pixclock, DACSPEED8);
  377. return -EINVAL;
  378. }
  379. break;
  380. case 9 ... 15:
  381. bpp = 15;
  382. fallthrough;
  383. case 16:
  384. if ((1000000 / var->pixclock) > DACSPEED16) {
  385. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 15/16bpp)\n",
  386. 1000000 / var->pixclock, DACSPEED16);
  387. return -EINVAL;
  388. }
  389. break;
  390. case 17 ... 24:
  391. bpp = 24;
  392. dacspeed24 = par->has_sgram ? DACSPEED24_SG : DACSPEED24_SD;
  393. if ((1000000 / var->pixclock) > dacspeed24) {
  394. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 24bpp)\n",
  395. 1000000 / var->pixclock, dacspeed24);
  396. return -EINVAL;
  397. }
  398. break;
  399. case 25 ... 32:
  400. bpp = 32;
  401. if ((1000000 / var->pixclock) > DACSPEED32) {
  402. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 32bpp)\n",
  403. 1000000 / var->pixclock, DACSPEED32);
  404. return -EINVAL;
  405. }
  406. break;
  407. default:
  408. return -EINVAL;
  409. }
  410. xres = ALIGN(var->xres, 8);
  411. vxres = ALIGN(var->xres_virtual, 16);
  412. if (vxres < xres)
  413. vxres = xres;
  414. xoffset = ALIGN(var->xoffset, 8);
  415. if (xres + xoffset > vxres)
  416. xoffset = vxres - xres;
  417. left = ALIGN(var->left_margin, 8);
  418. right = ALIGN(var->right_margin, 8);
  419. hslen = ALIGN(var->hsync_len, 8);
  420. yres = var->yres;
  421. vyres = var->yres_virtual;
  422. if (yres > vyres)
  423. vyres = yres;
  424. yoffset = var->yoffset;
  425. if (yres + yoffset > vyres)
  426. yoffset = vyres - yres;
  427. lower = var->lower_margin;
  428. vslen = var->vsync_len;
  429. upper = var->upper_margin;
  430. mem = vxres * vyres * ((bpp + 1) / 8);
  431. if (mem > info->screen_size) {
  432. dev_err(info->device, "not enough video memory (%d KB requested, %ld KB available)\n",
  433. mem >> 10, info->screen_size >> 10);
  434. return -ENOMEM;
  435. }
  436. if (yoffset + yres > vyres)
  437. yoffset = vyres - yres;
  438. xtotal = xres + right + hslen + left;
  439. ytotal = yres + lower + vslen + upper;
  440. par->crtc[VGA_CRTC_H_TOTAL] = (xtotal >> 3) - 5;
  441. par->crtc[VGA_CRTC_H_DISP] = (xres >> 3) - 1;
  442. par->crtc[VGA_CRTC_H_BLANK_START] = ((xres + right) >> 3) - 1;
  443. par->crtc[VGA_CRTC_H_SYNC_START] = (xres + right) >> 3;
  444. par->crtc[VGA_CRTC_H_SYNC_END] = (((xres + right + hslen) >> 3) & 0x1F)
  445. | ((((xres + right + hslen) >> 3) & 0x20) << 2);
  446. par->crtc[VGA_CRTC_H_BLANK_END] = ((xres + right + hslen) >> 3 & 0x1F)
  447. | 0x80;
  448. par->crtc[VGA_CRTC_V_TOTAL] = ytotal - 2;
  449. r7 = 0x10; /* disable linecompare */
  450. if (ytotal & 0x100)
  451. r7 |= 0x01;
  452. if (ytotal & 0x200)
  453. r7 |= 0x20;
  454. par->crtc[VGA_CRTC_PRESET_ROW] = 0;
  455. par->crtc[VGA_CRTC_MAX_SCAN] = 0x40; /* 1 scanline, no linecmp */
  456. if (var->vmode & FB_VMODE_DOUBLE)
  457. par->crtc[VGA_CRTC_MAX_SCAN] |= 0x80;
  458. par->crtc[VGA_CRTC_CURSOR_START] = 0x00;
  459. par->crtc[VGA_CRTC_CURSOR_END] = 0x00;
  460. par->crtc[VGA_CRTC_CURSOR_HI] = 0x00;
  461. par->crtc[VGA_CRTC_CURSOR_LO] = 0x00;
  462. par->crtc[VGA_CRTC_V_DISP_END] = yres-1;
  463. if ((yres-1) & 0x100)
  464. r7 |= 0x02;
  465. if ((yres-1) & 0x200)
  466. r7 |= 0x40;
  467. par->crtc[VGA_CRTC_V_BLANK_START] = yres + lower - 1;
  468. par->crtc[VGA_CRTC_V_SYNC_START] = yres + lower - 1;
  469. if ((yres + lower - 1) & 0x100)
  470. r7 |= 0x0C;
  471. if ((yres + lower - 1) & 0x200) {
  472. par->crtc[VGA_CRTC_MAX_SCAN] |= 0x20;
  473. r7 |= 0x80;
  474. }
  475. /* disabled IRQ */
  476. par->crtc[VGA_CRTC_V_SYNC_END] =
  477. ((yres + lower - 1 + vslen) & 0x0F) & ~0x10;
  478. /* 0x7F for VGA, but some SVGA chips require all 8 bits to be set */
  479. par->crtc[VGA_CRTC_V_BLANK_END] = (yres + lower - 1 + vslen) & 0xFF;
  480. par->crtc[VGA_CRTC_UNDERLINE] = 0x00;
  481. par->crtc[VGA_CRTC_MODE] = 0xC3 ;
  482. par->crtc[VGA_CRTC_LINE_COMPARE] = 0xFF;
  483. par->crtc[VGA_CRTC_OVERFLOW] = r7;
  484. par->vss = 0x00; /* 3DA */
  485. for (i = 0x00; i < 0x10; i++)
  486. par->atc[i] = i;
  487. par->atc[VGA_ATC_MODE] = 0x81;
  488. par->atc[VGA_ATC_OVERSCAN] = 0x00; /* 0 for EGA, 0xFF for VGA */
  489. par->atc[VGA_ATC_PLANE_ENABLE] = 0x0F;
  490. par->atc[VGA_ATC_COLOR_PAGE] = 0x00;
  491. par->misc = 0xC3;
  492. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  493. par->misc &= ~0x40;
  494. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  495. par->misc &= ~0x80;
  496. par->seq[VGA_SEQ_CLOCK_MODE] = 0x01;
  497. par->seq[VGA_SEQ_PLANE_WRITE] = 0x0F;
  498. par->seq[VGA_SEQ_CHARACTER_MAP] = 0x00;
  499. par->seq[VGA_SEQ_MEMORY_MODE] = 0x06;
  500. par->gdc[VGA_GFX_SR_VALUE] = 0x00;
  501. par->gdc[VGA_GFX_SR_ENABLE] = 0x00;
  502. par->gdc[VGA_GFX_COMPARE_VALUE] = 0x00;
  503. par->gdc[VGA_GFX_DATA_ROTATE] = 0x00;
  504. par->gdc[VGA_GFX_PLANE_READ] = 0;
  505. par->gdc[VGA_GFX_MODE] = 0x02;
  506. par->gdc[VGA_GFX_MISC] = 0x05;
  507. par->gdc[VGA_GFX_COMPARE_MASK] = 0x0F;
  508. par->gdc[VGA_GFX_BIT_MASK] = 0xFF;
  509. base = (yoffset * vxres + (xoffset & ~7)) >> 2;
  510. switch (bpp) {
  511. case 8:
  512. par->crtc[VGA_CRTC_OFFSET] = vxres >> 3;
  513. par->ext_offset = vxres >> 11;
  514. par->pixelpipe_cfg1 = DISPLAY_8BPP_MODE;
  515. par->bitblt_cntl = COLEXP_8BPP;
  516. break;
  517. case 15: /* 0rrrrrgg gggbbbbb */
  518. case 16: /* rrrrrggg gggbbbbb */
  519. par->pixelpipe_cfg1 = (var->green.length == 6) ?
  520. DISPLAY_16BPP_MODE : DISPLAY_15BPP_MODE;
  521. par->crtc[VGA_CRTC_OFFSET] = vxres >> 2;
  522. par->ext_offset = vxres >> 10;
  523. par->bitblt_cntl = COLEXP_16BPP;
  524. base *= 2;
  525. break;
  526. case 24:
  527. par->crtc[VGA_CRTC_OFFSET] = (vxres * 3) >> 3;
  528. par->ext_offset = (vxres * 3) >> 11;
  529. par->pixelpipe_cfg1 = DISPLAY_24BPP_MODE;
  530. par->bitblt_cntl = COLEXP_24BPP;
  531. base &= 0xFFFFFFFE; /* ...ignore the last bit. */
  532. base *= 3;
  533. break;
  534. case 32:
  535. par->crtc[VGA_CRTC_OFFSET] = vxres >> 1;
  536. par->ext_offset = vxres >> 9;
  537. par->pixelpipe_cfg1 = DISPLAY_32BPP_MODE;
  538. par->bitblt_cntl = COLEXP_RESERVED; /* Unimplemented on i740 */
  539. base *= 4;
  540. break;
  541. }
  542. par->crtc[VGA_CRTC_START_LO] = base & 0x000000FF;
  543. par->crtc[VGA_CRTC_START_HI] = (base & 0x0000FF00) >> 8;
  544. par->ext_start_addr =
  545. ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE;
  546. par->ext_start_addr_hi = (base & 0x3FC00000) >> 22;
  547. par->pixelpipe_cfg0 = DAC_8_BIT;
  548. par->pixelpipe_cfg2 = DISPLAY_GAMMA_ENABLE | OVERLAY_GAMMA_ENABLE;
  549. par->io_cntl = EXTENDED_CRTC_CNTL;
  550. par->address_mapping = LINEAR_MODE_ENABLE | PAGE_MAPPING_ENABLE;
  551. par->display_cntl = HIRES_MODE;
  552. /* Set the MCLK freq */
  553. par->pll_cntl = PLL_MEMCLK_100000KHZ; /* 100 MHz -- use as default */
  554. /* Calculate the extended CRTC regs */
  555. par->ext_vert_total = (ytotal - 2) >> 8;
  556. par->ext_vert_disp_end = (yres - 1) >> 8;
  557. par->ext_vert_sync_start = (yres + lower) >> 8;
  558. par->ext_vert_blank_start = (yres + lower) >> 8;
  559. par->ext_horiz_total = ((xtotal >> 3) - 5) >> 8;
  560. par->ext_horiz_blank = (((xres + right) >> 3) & 0x40) >> 6;
  561. par->interlace_cntl = INTERLACE_DISABLE;
  562. /* Set the overscan color to 0. (NOTE: This only affects >8bpp mode) */
  563. par->atc[VGA_ATC_OVERSCAN] = 0;
  564. /* Calculate VCLK that most closely matches the requested dot clock */
  565. freq = (((u32)1e9) / var->pixclock) * (u32)(1e3);
  566. if (freq < I740_RFREQ_FIX) {
  567. fb_dbg(info, "invalid pixclock\n");
  568. freq = I740_RFREQ_FIX;
  569. }
  570. i740_calc_vclk(freq, par);
  571. /* Since we program the clocks ourselves, always use VCLK2. */
  572. par->misc |= 0x0C;
  573. /* Calculate the FIFO Watermark and Burst Length. */
  574. par->lmi_fifo_watermark =
  575. i740_calc_fifo(par, 1000000 / var->pixclock, bpp);
  576. return 0;
  577. }
  578. static int i740fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  579. {
  580. if (!var->pixclock)
  581. return -EINVAL;
  582. switch (var->bits_per_pixel) {
  583. case 8:
  584. var->red.offset = var->green.offset = var->blue.offset = 0;
  585. var->red.length = var->green.length = var->blue.length = 8;
  586. break;
  587. case 16:
  588. switch (var->green.length) {
  589. default:
  590. case 5:
  591. var->red.offset = 10;
  592. var->green.offset = 5;
  593. var->blue.offset = 0;
  594. var->red.length = 5;
  595. var->green.length = 5;
  596. var->blue.length = 5;
  597. break;
  598. case 6:
  599. var->red.offset = 11;
  600. var->green.offset = 5;
  601. var->blue.offset = 0;
  602. var->red.length = var->blue.length = 5;
  603. break;
  604. }
  605. break;
  606. case 24:
  607. var->red.offset = 16;
  608. var->green.offset = 8;
  609. var->blue.offset = 0;
  610. var->red.length = var->green.length = var->blue.length = 8;
  611. break;
  612. case 32:
  613. var->transp.offset = 24;
  614. var->red.offset = 16;
  615. var->green.offset = 8;
  616. var->blue.offset = 0;
  617. var->transp.length = 8;
  618. var->red.length = var->green.length = var->blue.length = 8;
  619. break;
  620. default:
  621. return -EINVAL;
  622. }
  623. if (var->xres > var->xres_virtual)
  624. var->xres_virtual = var->xres;
  625. if (var->yres > var->yres_virtual)
  626. var->yres_virtual = var->yres;
  627. if (info->monspecs.hfmax && info->monspecs.vfmax &&
  628. info->monspecs.dclkmax && fb_validate_mode(var, info) < 0)
  629. return -EINVAL;
  630. return 0;
  631. }
  632. static void vga_protect(struct i740fb_par *par)
  633. {
  634. /* disable the display */
  635. i740outreg_mask(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE, 0x20, 0x20);
  636. i740inb(par, 0x3DA);
  637. i740outb(par, VGA_ATT_W, 0x00); /* enable palette access */
  638. }
  639. static void vga_unprotect(struct i740fb_par *par)
  640. {
  641. /* reenable display */
  642. i740outreg_mask(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE, 0, 0x20);
  643. i740inb(par, 0x3DA);
  644. i740outb(par, VGA_ATT_W, 0x20); /* disable palette access */
  645. }
  646. static int i740fb_set_par(struct fb_info *info)
  647. {
  648. struct i740fb_par *par = info->par;
  649. u32 itemp;
  650. int i;
  651. i = i740fb_decode_var(&info->var, par, info);
  652. if (i)
  653. return i;
  654. memset_io(info->screen_base, 0, info->screen_size);
  655. vga_protect(par);
  656. i740outreg(par, XRX, DRAM_EXT_CNTL, DRAM_REFRESH_DISABLE);
  657. mdelay(1);
  658. i740outreg(par, XRX, VCLK2_VCO_M, par->video_clk2_m);
  659. i740outreg(par, XRX, VCLK2_VCO_N, par->video_clk2_n);
  660. i740outreg(par, XRX, VCLK2_VCO_MN_MSBS, par->video_clk2_mn_msbs);
  661. i740outreg(par, XRX, VCLK2_VCO_DIV_SEL, par->video_clk2_div_sel);
  662. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_0,
  663. par->pixelpipe_cfg0 & DAC_8_BIT, 0x80);
  664. i740inb(par, 0x3DA);
  665. i740outb(par, 0x3C0, 0x00);
  666. /* update misc output register */
  667. i740outb(par, VGA_MIS_W, par->misc | 0x01);
  668. /* synchronous reset on */
  669. i740outreg(par, VGA_SEQ_I, VGA_SEQ_RESET, 0x01);
  670. /* write sequencer registers */
  671. i740outreg(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE,
  672. par->seq[VGA_SEQ_CLOCK_MODE] | 0x20);
  673. for (i = 2; i < VGA_SEQ_C; i++)
  674. i740outreg(par, VGA_SEQ_I, i, par->seq[i]);
  675. /* synchronous reset off */
  676. i740outreg(par, VGA_SEQ_I, VGA_SEQ_RESET, 0x03);
  677. /* deprotect CRT registers 0-7 */
  678. i740outreg(par, VGA_CRT_IC, VGA_CRTC_V_SYNC_END,
  679. par->crtc[VGA_CRTC_V_SYNC_END]);
  680. /* write CRT registers */
  681. for (i = 0; i < VGA_CRT_C; i++)
  682. i740outreg(par, VGA_CRT_IC, i, par->crtc[i]);
  683. /* write graphics controller registers */
  684. for (i = 0; i < VGA_GFX_C; i++)
  685. i740outreg(par, VGA_GFX_I, i, par->gdc[i]);
  686. /* write attribute controller registers */
  687. for (i = 0; i < VGA_ATT_C; i++) {
  688. i740inb(par, VGA_IS1_RC); /* reset flip-flop */
  689. i740outb(par, VGA_ATT_IW, i);
  690. i740outb(par, VGA_ATT_IW, par->atc[i]);
  691. }
  692. i740inb(par, VGA_IS1_RC);
  693. i740outb(par, VGA_ATT_IW, 0x20);
  694. i740outreg(par, VGA_CRT_IC, EXT_VERT_TOTAL, par->ext_vert_total);
  695. i740outreg(par, VGA_CRT_IC, EXT_VERT_DISPLAY, par->ext_vert_disp_end);
  696. i740outreg(par, VGA_CRT_IC, EXT_VERT_SYNC_START,
  697. par->ext_vert_sync_start);
  698. i740outreg(par, VGA_CRT_IC, EXT_VERT_BLANK_START,
  699. par->ext_vert_blank_start);
  700. i740outreg(par, VGA_CRT_IC, EXT_HORIZ_TOTAL, par->ext_horiz_total);
  701. i740outreg(par, VGA_CRT_IC, EXT_HORIZ_BLANK, par->ext_horiz_blank);
  702. i740outreg(par, VGA_CRT_IC, EXT_OFFSET, par->ext_offset);
  703. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR_HI, par->ext_start_addr_hi);
  704. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR, par->ext_start_addr);
  705. i740outreg_mask(par, VGA_CRT_IC, INTERLACE_CNTL,
  706. par->interlace_cntl, INTERLACE_ENABLE);
  707. i740outreg_mask(par, XRX, ADDRESS_MAPPING, par->address_mapping, 0x1F);
  708. i740outreg_mask(par, XRX, BITBLT_CNTL, par->bitblt_cntl, COLEXP_MODE);
  709. i740outreg_mask(par, XRX, DISPLAY_CNTL,
  710. par->display_cntl, VGA_WRAP_MODE | GUI_MODE);
  711. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_0, par->pixelpipe_cfg0, 0x9B);
  712. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_2, par->pixelpipe_cfg2, 0x0C);
  713. i740outreg(par, XRX, PLL_CNTL, par->pll_cntl);
  714. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_1,
  715. par->pixelpipe_cfg1, DISPLAY_COLOR_MODE);
  716. itemp = readl(par->regs + FWATER_BLC);
  717. itemp &= ~(LMI_BURST_LENGTH | LMI_FIFO_WATERMARK);
  718. itemp |= par->lmi_fifo_watermark;
  719. writel(itemp, par->regs + FWATER_BLC);
  720. i740outreg(par, XRX, DRAM_EXT_CNTL, DRAM_REFRESH_60HZ);
  721. i740outreg_mask(par, MRX, COL_KEY_CNTL_1, 0, BLANK_DISP_OVERLAY);
  722. i740outreg_mask(par, XRX, IO_CTNL,
  723. par->io_cntl, EXTENDED_ATTR_CNTL | EXTENDED_CRTC_CNTL);
  724. if (par->pixelpipe_cfg1 != DISPLAY_8BPP_MODE) {
  725. i740outb(par, VGA_PEL_MSK, 0xFF);
  726. i740outb(par, VGA_PEL_IW, 0x00);
  727. for (i = 0; i < 256; i++) {
  728. itemp = (par->pixelpipe_cfg0 & DAC_8_BIT) ? i : i >> 2;
  729. i740outb(par, VGA_PEL_D, itemp);
  730. i740outb(par, VGA_PEL_D, itemp);
  731. i740outb(par, VGA_PEL_D, itemp);
  732. }
  733. }
  734. /* Wait for screen to stabilize. */
  735. mdelay(50);
  736. vga_unprotect(par);
  737. info->fix.line_length =
  738. info->var.xres_virtual * info->var.bits_per_pixel / 8;
  739. if (info->var.bits_per_pixel == 8)
  740. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  741. else
  742. info->fix.visual = FB_VISUAL_TRUECOLOR;
  743. return 0;
  744. }
  745. static int i740fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  746. unsigned blue, unsigned transp,
  747. struct fb_info *info)
  748. {
  749. u32 r, g, b;
  750. dev_dbg(info->device, "setcolreg: regno: %i, red=%d, green=%d, blue=%d, transp=%d, bpp=%d\n",
  751. regno, red, green, blue, transp, info->var.bits_per_pixel);
  752. switch (info->fix.visual) {
  753. case FB_VISUAL_PSEUDOCOLOR:
  754. if (regno >= 256)
  755. return -EINVAL;
  756. i740outb(info->par, VGA_PEL_IW, regno);
  757. i740outb(info->par, VGA_PEL_D, red >> 8);
  758. i740outb(info->par, VGA_PEL_D, green >> 8);
  759. i740outb(info->par, VGA_PEL_D, blue >> 8);
  760. break;
  761. case FB_VISUAL_TRUECOLOR:
  762. if (regno >= 16)
  763. return -EINVAL;
  764. r = (red >> (16 - info->var.red.length))
  765. << info->var.red.offset;
  766. b = (blue >> (16 - info->var.blue.length))
  767. << info->var.blue.offset;
  768. g = (green >> (16 - info->var.green.length))
  769. << info->var.green.offset;
  770. ((u32 *) info->pseudo_palette)[regno] = r | g | b;
  771. break;
  772. default:
  773. return -EINVAL;
  774. }
  775. return 0;
  776. }
  777. static int i740fb_pan_display(struct fb_var_screeninfo *var,
  778. struct fb_info *info)
  779. {
  780. struct i740fb_par *par = info->par;
  781. u32 base = (var->yoffset * info->var.xres_virtual
  782. + (var->xoffset & ~7)) >> 2;
  783. dev_dbg(info->device, "pan_display: xoffset: %i yoffset: %i base: %i\n",
  784. var->xoffset, var->yoffset, base);
  785. switch (info->var.bits_per_pixel) {
  786. case 8:
  787. break;
  788. case 15:
  789. case 16:
  790. base *= 2;
  791. break;
  792. case 24:
  793. /*
  794. * The last bit does not seem to have any effect on the start
  795. * address register in 24bpp mode, so...
  796. */
  797. base &= 0xFFFFFFFE; /* ...ignore the last bit. */
  798. base *= 3;
  799. break;
  800. case 32:
  801. base *= 4;
  802. break;
  803. }
  804. par->crtc[VGA_CRTC_START_LO] = base & 0x000000FF;
  805. par->crtc[VGA_CRTC_START_HI] = (base & 0x0000FF00) >> 8;
  806. par->ext_start_addr_hi = (base & 0x3FC00000) >> 22;
  807. par->ext_start_addr =
  808. ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE;
  809. i740outreg(par, VGA_CRT_IC, VGA_CRTC_START_LO, base & 0x000000FF);
  810. i740outreg(par, VGA_CRT_IC, VGA_CRTC_START_HI,
  811. (base & 0x0000FF00) >> 8);
  812. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR_HI,
  813. (base & 0x3FC00000) >> 22);
  814. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR,
  815. ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE);
  816. return 0;
  817. }
  818. static int i740fb_blank(int blank_mode, struct fb_info *info)
  819. {
  820. struct i740fb_par *par = info->par;
  821. unsigned char SEQ01;
  822. int DPMSSyncSelect;
  823. switch (blank_mode) {
  824. case FB_BLANK_UNBLANK:
  825. case FB_BLANK_NORMAL:
  826. SEQ01 = 0x00;
  827. DPMSSyncSelect = HSYNC_ON | VSYNC_ON;
  828. break;
  829. case FB_BLANK_VSYNC_SUSPEND:
  830. SEQ01 = 0x20;
  831. DPMSSyncSelect = HSYNC_ON | VSYNC_OFF;
  832. break;
  833. case FB_BLANK_HSYNC_SUSPEND:
  834. SEQ01 = 0x20;
  835. DPMSSyncSelect = HSYNC_OFF | VSYNC_ON;
  836. break;
  837. case FB_BLANK_POWERDOWN:
  838. SEQ01 = 0x20;
  839. DPMSSyncSelect = HSYNC_OFF | VSYNC_OFF;
  840. break;
  841. default:
  842. return -EINVAL;
  843. }
  844. /* Turn the screen on/off */
  845. i740outb(par, SRX, 0x01);
  846. SEQ01 |= i740inb(par, SRX + 1) & ~0x20;
  847. i740outb(par, SRX, 0x01);
  848. i740outb(par, SRX + 1, SEQ01);
  849. /* Set the DPMS mode */
  850. i740outreg(par, XRX, DPMS_SYNC_SELECT, DPMSSyncSelect);
  851. /* Let fbcon do a soft blank for us */
  852. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  853. }
  854. static const struct fb_ops i740fb_ops = {
  855. .owner = THIS_MODULE,
  856. .fb_open = i740fb_open,
  857. .fb_release = i740fb_release,
  858. FB_DEFAULT_IOMEM_OPS,
  859. .fb_check_var = i740fb_check_var,
  860. .fb_set_par = i740fb_set_par,
  861. .fb_setcolreg = i740fb_setcolreg,
  862. .fb_blank = i740fb_blank,
  863. .fb_pan_display = i740fb_pan_display,
  864. };
  865. /* ------------------------------------------------------------------------- */
  866. static int i740fb_probe(struct pci_dev *dev, const struct pci_device_id *ent)
  867. {
  868. struct fb_info *info;
  869. struct i740fb_par *par;
  870. int ret, tmp;
  871. bool found = false;
  872. u8 *edid;
  873. ret = aperture_remove_conflicting_pci_devices(dev, "i740fb");
  874. if (ret)
  875. return ret;
  876. info = framebuffer_alloc(sizeof(struct i740fb_par), &(dev->dev));
  877. if (!info)
  878. return -ENOMEM;
  879. par = info->par;
  880. mutex_init(&par->open_lock);
  881. info->var.activate = FB_ACTIVATE_NOW;
  882. info->var.bits_per_pixel = 8;
  883. info->fbops = &i740fb_ops;
  884. info->pseudo_palette = par->pseudo_palette;
  885. ret = pci_enable_device(dev);
  886. if (ret) {
  887. dev_err(info->device, "cannot enable PCI device\n");
  888. goto err_enable_device;
  889. }
  890. ret = pci_request_regions(dev, info->fix.id);
  891. if (ret) {
  892. dev_err(info->device, "error requesting regions\n");
  893. goto err_request_regions;
  894. }
  895. info->screen_base = pci_ioremap_wc_bar(dev, 0);
  896. if (!info->screen_base) {
  897. dev_err(info->device, "error remapping base\n");
  898. ret = -ENOMEM;
  899. goto err_ioremap_1;
  900. }
  901. par->regs = pci_ioremap_bar(dev, 1);
  902. if (!par->regs) {
  903. dev_err(info->device, "error remapping MMIO\n");
  904. ret = -ENOMEM;
  905. goto err_ioremap_2;
  906. }
  907. /* detect memory size */
  908. if ((i740inreg(par, XRX, DRAM_ROW_TYPE) & DRAM_ROW_1)
  909. == DRAM_ROW_1_SDRAM)
  910. i740outb(par, XRX, DRAM_ROW_BNDRY_1);
  911. else
  912. i740outb(par, XRX, DRAM_ROW_BNDRY_0);
  913. info->screen_size = i740inb(par, XRX + 1) * 1024 * 1024;
  914. /* detect memory type */
  915. tmp = i740inreg(par, XRX, DRAM_ROW_CNTL_LO);
  916. par->has_sgram = !((tmp & DRAM_RAS_TIMING) ||
  917. (tmp & DRAM_RAS_PRECHARGE));
  918. fb_info(info, "Intel740 on %s, %ld KB %s\n",
  919. pci_name(dev), info->screen_size >> 10,
  920. par->has_sgram ? "SGRAM" : "SDRAM");
  921. info->fix = i740fb_fix;
  922. info->fix.mmio_start = pci_resource_start(dev, 1);
  923. info->fix.mmio_len = pci_resource_len(dev, 1);
  924. info->fix.smem_start = pci_resource_start(dev, 0);
  925. info->fix.smem_len = info->screen_size;
  926. info->flags = FBINFO_HWACCEL_YPAN;
  927. if (i740fb_setup_ddc_bus(info) == 0) {
  928. par->ddc_registered = true;
  929. edid = fb_ddc_read(&par->ddc_adapter);
  930. if (edid) {
  931. fb_edid_to_monspecs(edid, &info->monspecs);
  932. kfree(edid);
  933. if (!info->monspecs.modedb)
  934. dev_err(info->device,
  935. "error getting mode database\n");
  936. else {
  937. const struct fb_videomode *m;
  938. fb_videomode_to_modelist(
  939. info->monspecs.modedb,
  940. info->monspecs.modedb_len,
  941. &info->modelist);
  942. m = fb_find_best_display(&info->monspecs,
  943. &info->modelist);
  944. if (m) {
  945. fb_videomode_to_var(&info->var, m);
  946. /* fill all other info->var's fields */
  947. if (!i740fb_check_var(&info->var, info))
  948. found = true;
  949. }
  950. }
  951. }
  952. }
  953. if (!mode_option && !found)
  954. mode_option = "640x480-8@60";
  955. if (mode_option) {
  956. ret = fb_find_mode(&info->var, info, mode_option,
  957. info->monspecs.modedb,
  958. info->monspecs.modedb_len,
  959. NULL, info->var.bits_per_pixel);
  960. if (!ret || ret == 4) {
  961. dev_err(info->device, "mode %s not found\n",
  962. mode_option);
  963. ret = -EINVAL;
  964. }
  965. }
  966. fb_destroy_modedb(info->monspecs.modedb);
  967. info->monspecs.modedb = NULL;
  968. /* maximize virtual vertical size for fast scrolling */
  969. info->var.yres_virtual = info->fix.smem_len * 8 /
  970. (info->var.bits_per_pixel * info->var.xres_virtual);
  971. if (ret == -EINVAL)
  972. goto err_find_mode;
  973. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  974. if (ret) {
  975. dev_err(info->device, "cannot allocate colormap\n");
  976. goto err_alloc_cmap;
  977. }
  978. ret = register_framebuffer(info);
  979. if (ret) {
  980. dev_err(info->device, "error registering framebuffer\n");
  981. goto err_reg_framebuffer;
  982. }
  983. fb_info(info, "%s frame buffer device\n", info->fix.id);
  984. pci_set_drvdata(dev, info);
  985. if (mtrr)
  986. par->wc_cookie = arch_phys_wc_add(info->fix.smem_start,
  987. info->fix.smem_len);
  988. return 0;
  989. err_reg_framebuffer:
  990. fb_dealloc_cmap(&info->cmap);
  991. err_alloc_cmap:
  992. err_find_mode:
  993. if (par->ddc_registered)
  994. i2c_del_adapter(&par->ddc_adapter);
  995. pci_iounmap(dev, par->regs);
  996. err_ioremap_2:
  997. pci_iounmap(dev, info->screen_base);
  998. err_ioremap_1:
  999. pci_release_regions(dev);
  1000. err_request_regions:
  1001. /* pci_disable_device(dev); */
  1002. err_enable_device:
  1003. framebuffer_release(info);
  1004. return ret;
  1005. }
  1006. static void i740fb_remove(struct pci_dev *dev)
  1007. {
  1008. struct fb_info *info = pci_get_drvdata(dev);
  1009. if (info) {
  1010. struct i740fb_par *par = info->par;
  1011. arch_phys_wc_del(par->wc_cookie);
  1012. unregister_framebuffer(info);
  1013. fb_dealloc_cmap(&info->cmap);
  1014. if (par->ddc_registered)
  1015. i2c_del_adapter(&par->ddc_adapter);
  1016. pci_iounmap(dev, par->regs);
  1017. pci_iounmap(dev, info->screen_base);
  1018. pci_release_regions(dev);
  1019. /* pci_disable_device(dev); */
  1020. framebuffer_release(info);
  1021. }
  1022. }
  1023. static int __maybe_unused i740fb_suspend(struct device *dev)
  1024. {
  1025. struct fb_info *info = dev_get_drvdata(dev);
  1026. struct i740fb_par *par = info->par;
  1027. console_lock();
  1028. mutex_lock(&(par->open_lock));
  1029. /* do nothing if framebuffer is not active */
  1030. if (par->ref_count == 0) {
  1031. mutex_unlock(&(par->open_lock));
  1032. console_unlock();
  1033. return 0;
  1034. }
  1035. fb_set_suspend(info, 1);
  1036. mutex_unlock(&(par->open_lock));
  1037. console_unlock();
  1038. return 0;
  1039. }
  1040. static int __maybe_unused i740fb_resume(struct device *dev)
  1041. {
  1042. struct fb_info *info = dev_get_drvdata(dev);
  1043. struct i740fb_par *par = info->par;
  1044. console_lock();
  1045. mutex_lock(&(par->open_lock));
  1046. if (par->ref_count == 0)
  1047. goto fail;
  1048. i740fb_set_par(info);
  1049. fb_set_suspend(info, 0);
  1050. fail:
  1051. mutex_unlock(&(par->open_lock));
  1052. console_unlock();
  1053. return 0;
  1054. }
  1055. static const struct dev_pm_ops i740fb_pm_ops = {
  1056. #ifdef CONFIG_PM_SLEEP
  1057. .suspend = i740fb_suspend,
  1058. .resume = i740fb_resume,
  1059. .freeze = NULL,
  1060. .thaw = i740fb_resume,
  1061. .poweroff = i740fb_suspend,
  1062. .restore = i740fb_resume,
  1063. #endif /* CONFIG_PM_SLEEP */
  1064. };
  1065. #define I740_ID_PCI 0x00d1
  1066. #define I740_ID_AGP 0x7800
  1067. static const struct pci_device_id i740fb_id_table[] = {
  1068. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, I740_ID_PCI) },
  1069. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, I740_ID_AGP) },
  1070. { 0 }
  1071. };
  1072. MODULE_DEVICE_TABLE(pci, i740fb_id_table);
  1073. static struct pci_driver i740fb_driver = {
  1074. .name = "i740fb",
  1075. .id_table = i740fb_id_table,
  1076. .probe = i740fb_probe,
  1077. .remove = i740fb_remove,
  1078. .driver.pm = &i740fb_pm_ops,
  1079. };
  1080. #ifndef MODULE
  1081. static int __init i740fb_setup(char *options)
  1082. {
  1083. char *opt;
  1084. if (!options || !*options)
  1085. return 0;
  1086. while ((opt = strsep(&options, ",")) != NULL) {
  1087. if (!*opt)
  1088. continue;
  1089. else if (!strncmp(opt, "mtrr:", 5))
  1090. mtrr = simple_strtoul(opt + 5, NULL, 0);
  1091. else
  1092. mode_option = opt;
  1093. }
  1094. return 0;
  1095. }
  1096. #endif
  1097. static int __init i740fb_init(void)
  1098. {
  1099. #ifndef MODULE
  1100. char *option = NULL;
  1101. #endif
  1102. if (fb_modesetting_disabled("i740fb"))
  1103. return -ENODEV;
  1104. #ifndef MODULE
  1105. if (fb_get_options("i740fb", &option))
  1106. return -ENODEV;
  1107. i740fb_setup(option);
  1108. #endif
  1109. return pci_register_driver(&i740fb_driver);
  1110. }
  1111. static void __exit i740fb_exit(void)
  1112. {
  1113. pci_unregister_driver(&i740fb_driver);
  1114. }
  1115. module_init(i740fb_init);
  1116. module_exit(i740fb_exit);
  1117. MODULE_AUTHOR("(c) 2011 Ondrej Zary <linux@rainbow-software.org>");
  1118. MODULE_LICENSE("GPL");
  1119. MODULE_DESCRIPTION("fbdev driver for Intel740");
  1120. module_param(mode_option, charp, 0444);
  1121. MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
  1122. module_param(mtrr, int, 0444);
  1123. MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");