offb.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721
  1. /*
  2. * linux/drivers/video/offb.c -- Open Firmware based frame buffer device
  3. *
  4. * Copyright (C) 1997 Geert Uytterhoeven
  5. *
  6. * This driver is partly based on the PowerMac console driver:
  7. *
  8. * Copyright (C) 1996 Paul Mackerras
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file COPYING in the main directory of this archive for
  12. * more details.
  13. */
  14. #include <linux/aperture.h>
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/errno.h>
  18. #include <linux/string.h>
  19. #include <linux/mm.h>
  20. #include <linux/vmalloc.h>
  21. #include <linux/delay.h>
  22. #include <linux/of.h>
  23. #include <linux/of_address.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/fb.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/platform_device.h>
  30. #include <asm/io.h>
  31. #ifdef CONFIG_PPC32
  32. #include <asm/bootx.h>
  33. #endif
  34. #include "macmodes.h"
  35. /* Supported palette hacks */
  36. enum {
  37. cmap_unknown,
  38. cmap_simple, /* ATI Mach64 */
  39. cmap_r128, /* ATI Rage128 */
  40. cmap_M3A, /* ATI Rage Mobility M3 Head A */
  41. cmap_M3B, /* ATI Rage Mobility M3 Head B */
  42. cmap_radeon, /* ATI Radeon */
  43. cmap_gxt2000, /* IBM GXT2000 */
  44. cmap_avivo, /* ATI R5xx */
  45. cmap_qemu, /* qemu vga */
  46. };
  47. struct offb_par {
  48. volatile void __iomem *cmap_adr;
  49. volatile void __iomem *cmap_data;
  50. int cmap_type;
  51. int blanked;
  52. u32 pseudo_palette[16];
  53. resource_size_t base;
  54. resource_size_t size;
  55. };
  56. #ifdef CONFIG_PPC32
  57. extern boot_infos_t *boot_infos;
  58. #endif
  59. /* Definitions used by the Avivo palette hack */
  60. #define AVIVO_DC_LUT_RW_SELECT 0x6480
  61. #define AVIVO_DC_LUT_RW_MODE 0x6484
  62. #define AVIVO_DC_LUT_RW_INDEX 0x6488
  63. #define AVIVO_DC_LUT_SEQ_COLOR 0x648c
  64. #define AVIVO_DC_LUT_PWL_DATA 0x6490
  65. #define AVIVO_DC_LUT_30_COLOR 0x6494
  66. #define AVIVO_DC_LUT_READ_PIPE_SELECT 0x6498
  67. #define AVIVO_DC_LUT_WRITE_EN_MASK 0x649c
  68. #define AVIVO_DC_LUT_AUTOFILL 0x64a0
  69. #define AVIVO_DC_LUTA_CONTROL 0x64c0
  70. #define AVIVO_DC_LUTA_BLACK_OFFSET_BLUE 0x64c4
  71. #define AVIVO_DC_LUTA_BLACK_OFFSET_GREEN 0x64c8
  72. #define AVIVO_DC_LUTA_BLACK_OFFSET_RED 0x64cc
  73. #define AVIVO_DC_LUTA_WHITE_OFFSET_BLUE 0x64d0
  74. #define AVIVO_DC_LUTA_WHITE_OFFSET_GREEN 0x64d4
  75. #define AVIVO_DC_LUTA_WHITE_OFFSET_RED 0x64d8
  76. #define AVIVO_DC_LUTB_CONTROL 0x6cc0
  77. #define AVIVO_DC_LUTB_BLACK_OFFSET_BLUE 0x6cc4
  78. #define AVIVO_DC_LUTB_BLACK_OFFSET_GREEN 0x6cc8
  79. #define AVIVO_DC_LUTB_BLACK_OFFSET_RED 0x6ccc
  80. #define AVIVO_DC_LUTB_WHITE_OFFSET_BLUE 0x6cd0
  81. #define AVIVO_DC_LUTB_WHITE_OFFSET_GREEN 0x6cd4
  82. #define AVIVO_DC_LUTB_WHITE_OFFSET_RED 0x6cd8
  83. /*
  84. * Set a single color register. The values supplied are already
  85. * rounded down to the hardware's capabilities (according to the
  86. * entries in the var structure). Return != 0 for invalid regno.
  87. */
  88. static int offb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  89. u_int transp, struct fb_info *info)
  90. {
  91. struct offb_par *par = (struct offb_par *) info->par;
  92. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  93. u32 *pal = info->pseudo_palette;
  94. u32 cr = red >> (16 - info->var.red.length);
  95. u32 cg = green >> (16 - info->var.green.length);
  96. u32 cb = blue >> (16 - info->var.blue.length);
  97. u32 value;
  98. if (regno >= 16)
  99. return -EINVAL;
  100. value = (cr << info->var.red.offset) |
  101. (cg << info->var.green.offset) |
  102. (cb << info->var.blue.offset);
  103. if (info->var.transp.length > 0) {
  104. u32 mask = (1 << info->var.transp.length) - 1;
  105. mask <<= info->var.transp.offset;
  106. value |= mask;
  107. }
  108. pal[regno] = value;
  109. return 0;
  110. }
  111. if (regno > 255)
  112. return -EINVAL;
  113. red >>= 8;
  114. green >>= 8;
  115. blue >>= 8;
  116. if (!par->cmap_adr)
  117. return 0;
  118. switch (par->cmap_type) {
  119. case cmap_simple:
  120. writeb(regno, par->cmap_adr);
  121. writeb(red, par->cmap_data);
  122. writeb(green, par->cmap_data);
  123. writeb(blue, par->cmap_data);
  124. break;
  125. case cmap_M3A:
  126. /* Clear PALETTE_ACCESS_CNTL in DAC_CNTL */
  127. out_le32(par->cmap_adr + 0x58,
  128. in_le32(par->cmap_adr + 0x58) & ~0x20);
  129. fallthrough;
  130. case cmap_r128:
  131. /* Set palette index & data */
  132. out_8(par->cmap_adr + 0xb0, regno);
  133. out_le32(par->cmap_adr + 0xb4,
  134. (red << 16 | green << 8 | blue));
  135. break;
  136. case cmap_M3B:
  137. /* Set PALETTE_ACCESS_CNTL in DAC_CNTL */
  138. out_le32(par->cmap_adr + 0x58,
  139. in_le32(par->cmap_adr + 0x58) | 0x20);
  140. /* Set palette index & data */
  141. out_8(par->cmap_adr + 0xb0, regno);
  142. out_le32(par->cmap_adr + 0xb4, (red << 16 | green << 8 | blue));
  143. break;
  144. case cmap_radeon:
  145. /* Set palette index & data (could be smarter) */
  146. out_8(par->cmap_adr + 0xb0, regno);
  147. out_le32(par->cmap_adr + 0xb4, (red << 16 | green << 8 | blue));
  148. break;
  149. case cmap_gxt2000:
  150. out_le32(((unsigned __iomem *) par->cmap_adr) + regno,
  151. (red << 16 | green << 8 | blue));
  152. break;
  153. case cmap_avivo:
  154. /* Write to both LUTs for now */
  155. writel(1, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  156. writeb(regno, par->cmap_adr + AVIVO_DC_LUT_RW_INDEX);
  157. writel(((red) << 22) | ((green) << 12) | ((blue) << 2),
  158. par->cmap_adr + AVIVO_DC_LUT_30_COLOR);
  159. writel(0, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  160. writeb(regno, par->cmap_adr + AVIVO_DC_LUT_RW_INDEX);
  161. writel(((red) << 22) | ((green) << 12) | ((blue) << 2),
  162. par->cmap_adr + AVIVO_DC_LUT_30_COLOR);
  163. break;
  164. }
  165. return 0;
  166. }
  167. /*
  168. * Blank the display.
  169. */
  170. static int offb_blank(int blank, struct fb_info *info)
  171. {
  172. struct offb_par *par = (struct offb_par *) info->par;
  173. int i, j;
  174. if (!par->cmap_adr)
  175. return 0;
  176. if (!par->blanked)
  177. if (!blank)
  178. return 0;
  179. par->blanked = blank;
  180. if (blank)
  181. for (i = 0; i < 256; i++) {
  182. switch (par->cmap_type) {
  183. case cmap_simple:
  184. writeb(i, par->cmap_adr);
  185. for (j = 0; j < 3; j++)
  186. writeb(0, par->cmap_data);
  187. break;
  188. case cmap_M3A:
  189. /* Clear PALETTE_ACCESS_CNTL in DAC_CNTL */
  190. out_le32(par->cmap_adr + 0x58,
  191. in_le32(par->cmap_adr + 0x58) & ~0x20);
  192. fallthrough;
  193. case cmap_r128:
  194. /* Set palette index & data */
  195. out_8(par->cmap_adr + 0xb0, i);
  196. out_le32(par->cmap_adr + 0xb4, 0);
  197. break;
  198. case cmap_M3B:
  199. /* Set PALETTE_ACCESS_CNTL in DAC_CNTL */
  200. out_le32(par->cmap_adr + 0x58,
  201. in_le32(par->cmap_adr + 0x58) | 0x20);
  202. /* Set palette index & data */
  203. out_8(par->cmap_adr + 0xb0, i);
  204. out_le32(par->cmap_adr + 0xb4, 0);
  205. break;
  206. case cmap_radeon:
  207. out_8(par->cmap_adr + 0xb0, i);
  208. out_le32(par->cmap_adr + 0xb4, 0);
  209. break;
  210. case cmap_gxt2000:
  211. out_le32(((unsigned __iomem *) par->cmap_adr) + i,
  212. 0);
  213. break;
  214. case cmap_avivo:
  215. writel(1, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  216. writeb(i, par->cmap_adr + AVIVO_DC_LUT_RW_INDEX);
  217. writel(0, par->cmap_adr + AVIVO_DC_LUT_30_COLOR);
  218. writel(0, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  219. writeb(i, par->cmap_adr + AVIVO_DC_LUT_RW_INDEX);
  220. writel(0, par->cmap_adr + AVIVO_DC_LUT_30_COLOR);
  221. break;
  222. }
  223. } else
  224. fb_set_cmap(&info->cmap, info);
  225. return 0;
  226. }
  227. static int offb_set_par(struct fb_info *info)
  228. {
  229. struct offb_par *par = (struct offb_par *) info->par;
  230. /* On avivo, initialize palette control */
  231. if (par->cmap_type == cmap_avivo) {
  232. writel(0, par->cmap_adr + AVIVO_DC_LUTA_CONTROL);
  233. writel(0, par->cmap_adr + AVIVO_DC_LUTA_BLACK_OFFSET_BLUE);
  234. writel(0, par->cmap_adr + AVIVO_DC_LUTA_BLACK_OFFSET_GREEN);
  235. writel(0, par->cmap_adr + AVIVO_DC_LUTA_BLACK_OFFSET_RED);
  236. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTA_WHITE_OFFSET_BLUE);
  237. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTA_WHITE_OFFSET_GREEN);
  238. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTA_WHITE_OFFSET_RED);
  239. writel(0, par->cmap_adr + AVIVO_DC_LUTB_CONTROL);
  240. writel(0, par->cmap_adr + AVIVO_DC_LUTB_BLACK_OFFSET_BLUE);
  241. writel(0, par->cmap_adr + AVIVO_DC_LUTB_BLACK_OFFSET_GREEN);
  242. writel(0, par->cmap_adr + AVIVO_DC_LUTB_BLACK_OFFSET_RED);
  243. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTB_WHITE_OFFSET_BLUE);
  244. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTB_WHITE_OFFSET_GREEN);
  245. writel(0x0000ffff, par->cmap_adr + AVIVO_DC_LUTB_WHITE_OFFSET_RED);
  246. writel(1, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  247. writel(0, par->cmap_adr + AVIVO_DC_LUT_RW_MODE);
  248. writel(0x0000003f, par->cmap_adr + AVIVO_DC_LUT_WRITE_EN_MASK);
  249. writel(0, par->cmap_adr + AVIVO_DC_LUT_RW_SELECT);
  250. writel(0, par->cmap_adr + AVIVO_DC_LUT_RW_MODE);
  251. writel(0x0000003f, par->cmap_adr + AVIVO_DC_LUT_WRITE_EN_MASK);
  252. }
  253. return 0;
  254. }
  255. static void offb_destroy(struct fb_info *info)
  256. {
  257. struct offb_par *par = info->par;
  258. if (info->screen_base)
  259. iounmap(info->screen_base);
  260. release_mem_region(par->base, par->size);
  261. fb_dealloc_cmap(&info->cmap);
  262. framebuffer_release(info);
  263. }
  264. static const struct fb_ops offb_ops = {
  265. .owner = THIS_MODULE,
  266. FB_DEFAULT_IOMEM_OPS,
  267. .fb_destroy = offb_destroy,
  268. .fb_setcolreg = offb_setcolreg,
  269. .fb_set_par = offb_set_par,
  270. .fb_blank = offb_blank,
  271. };
  272. static void __iomem *offb_map_reg(struct device_node *np, int index,
  273. unsigned long offset, unsigned long size)
  274. {
  275. const __be32 *addrp;
  276. u64 asize, taddr;
  277. unsigned int flags;
  278. addrp = of_get_pci_address(np, index, &asize, &flags);
  279. if (addrp == NULL)
  280. addrp = of_get_address(np, index, &asize, &flags);
  281. if (addrp == NULL)
  282. return NULL;
  283. if ((flags & (IORESOURCE_IO | IORESOURCE_MEM)) == 0)
  284. return NULL;
  285. if ((offset + size) > asize)
  286. return NULL;
  287. taddr = of_translate_address(np, addrp);
  288. if (taddr == OF_BAD_ADDR)
  289. return NULL;
  290. return ioremap(taddr + offset, size);
  291. }
  292. static void offb_init_palette_hacks(struct fb_info *info, struct device_node *dp,
  293. unsigned long address)
  294. {
  295. struct offb_par *par = (struct offb_par *) info->par;
  296. if (of_node_name_prefix(dp, "ATY,Rage128")) {
  297. par->cmap_adr = offb_map_reg(dp, 2, 0, 0x1fff);
  298. if (par->cmap_adr)
  299. par->cmap_type = cmap_r128;
  300. } else if (of_node_name_prefix(dp, "ATY,RageM3pA") ||
  301. of_node_name_prefix(dp, "ATY,RageM3p12A")) {
  302. par->cmap_adr = offb_map_reg(dp, 2, 0, 0x1fff);
  303. if (par->cmap_adr)
  304. par->cmap_type = cmap_M3A;
  305. } else if (of_node_name_prefix(dp, "ATY,RageM3pB")) {
  306. par->cmap_adr = offb_map_reg(dp, 2, 0, 0x1fff);
  307. if (par->cmap_adr)
  308. par->cmap_type = cmap_M3B;
  309. } else if (of_node_name_prefix(dp, "ATY,Rage6")) {
  310. par->cmap_adr = offb_map_reg(dp, 1, 0, 0x1fff);
  311. if (par->cmap_adr)
  312. par->cmap_type = cmap_radeon;
  313. } else if (of_node_name_prefix(dp, "ATY,")) {
  314. unsigned long base = address & 0xff000000UL;
  315. par->cmap_adr =
  316. ioremap(base + 0x7ff000, 0x1000) + 0xcc0;
  317. par->cmap_data = par->cmap_adr + 1;
  318. par->cmap_type = cmap_simple;
  319. } else if (dp && (of_device_is_compatible(dp, "pci1014,b7") ||
  320. of_device_is_compatible(dp, "pci1014,21c"))) {
  321. par->cmap_adr = offb_map_reg(dp, 0, 0x6000, 0x1000);
  322. if (par->cmap_adr)
  323. par->cmap_type = cmap_gxt2000;
  324. } else if (of_node_name_prefix(dp, "vga,Display-")) {
  325. /* Look for AVIVO initialized by SLOF */
  326. struct device_node *pciparent __free(device_node) = of_get_parent(dp);
  327. const u32 *vid, *did;
  328. vid = of_get_property(pciparent, "vendor-id", NULL);
  329. did = of_get_property(pciparent, "device-id", NULL);
  330. /* This will match most R5xx */
  331. if (vid && did && *vid == 0x1002 &&
  332. ((*did >= 0x7100 && *did < 0x7800) ||
  333. (*did >= 0x9400))) {
  334. par->cmap_adr = offb_map_reg(pciparent, 2, 0, 0x10000);
  335. if (par->cmap_adr)
  336. par->cmap_type = cmap_avivo;
  337. }
  338. } else if (dp && of_device_is_compatible(dp, "qemu,std-vga")) {
  339. #ifdef __BIG_ENDIAN
  340. const __be32 io_of_addr[3] = { 0x01000000, 0x0, 0x0 };
  341. #else
  342. const __be32 io_of_addr[3] = { 0x00000001, 0x0, 0x0 };
  343. #endif
  344. u64 io_addr = of_translate_address(dp, io_of_addr);
  345. if (io_addr != OF_BAD_ADDR) {
  346. par->cmap_adr = ioremap(io_addr + 0x3c8, 2);
  347. if (par->cmap_adr) {
  348. par->cmap_type = cmap_simple;
  349. par->cmap_data = par->cmap_adr + 1;
  350. }
  351. }
  352. }
  353. info->fix.visual = (par->cmap_type != cmap_unknown) ?
  354. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_STATIC_PSEUDOCOLOR;
  355. }
  356. static void offb_init_fb(struct platform_device *parent, const char *name,
  357. int width, int height, int depth,
  358. int pitch, unsigned long address,
  359. int foreign_endian, struct device_node *dp)
  360. {
  361. unsigned long res_size = pitch * height;
  362. unsigned long res_start = address;
  363. struct fb_fix_screeninfo *fix;
  364. struct fb_var_screeninfo *var;
  365. struct fb_info *info;
  366. struct offb_par *par;
  367. if (!request_mem_region(res_start, res_size, "offb"))
  368. return;
  369. printk(KERN_INFO
  370. "Using unsupported %dx%d %s at %lx, depth=%d, pitch=%d\n",
  371. width, height, name, address, depth, pitch);
  372. if (depth != 8 && depth != 15 && depth != 16 && depth != 32) {
  373. printk(KERN_ERR "%pOF: can't use depth = %d\n", dp, depth);
  374. release_mem_region(res_start, res_size);
  375. return;
  376. }
  377. info = framebuffer_alloc(sizeof(*par), &parent->dev);
  378. if (!info) {
  379. release_mem_region(res_start, res_size);
  380. return;
  381. }
  382. platform_set_drvdata(parent, info);
  383. par = info->par;
  384. fix = &info->fix;
  385. var = &info->var;
  386. if (name)
  387. snprintf(fix->id, sizeof(fix->id), "OFfb %s", name);
  388. else
  389. snprintf(fix->id, sizeof(fix->id), "OFfb %pOFn", dp);
  390. var->xres = var->xres_virtual = width;
  391. var->yres = var->yres_virtual = height;
  392. fix->line_length = pitch;
  393. fix->smem_start = address;
  394. fix->smem_len = pitch * height;
  395. fix->type = FB_TYPE_PACKED_PIXELS;
  396. fix->type_aux = 0;
  397. par->cmap_type = cmap_unknown;
  398. if (depth == 8)
  399. offb_init_palette_hacks(info, dp, address);
  400. else
  401. fix->visual = FB_VISUAL_TRUECOLOR;
  402. var->xoffset = var->yoffset = 0;
  403. switch (depth) {
  404. case 8:
  405. var->bits_per_pixel = 8;
  406. var->red.offset = 0;
  407. var->red.length = 8;
  408. var->green.offset = 0;
  409. var->green.length = 8;
  410. var->blue.offset = 0;
  411. var->blue.length = 8;
  412. var->transp.offset = 0;
  413. var->transp.length = 0;
  414. break;
  415. case 15: /* RGB 555 */
  416. var->bits_per_pixel = 16;
  417. var->red.offset = 10;
  418. var->red.length = 5;
  419. var->green.offset = 5;
  420. var->green.length = 5;
  421. var->blue.offset = 0;
  422. var->blue.length = 5;
  423. var->transp.offset = 0;
  424. var->transp.length = 0;
  425. break;
  426. case 16: /* RGB 565 */
  427. var->bits_per_pixel = 16;
  428. var->red.offset = 11;
  429. var->red.length = 5;
  430. var->green.offset = 5;
  431. var->green.length = 6;
  432. var->blue.offset = 0;
  433. var->blue.length = 5;
  434. var->transp.offset = 0;
  435. var->transp.length = 0;
  436. break;
  437. case 32: /* RGB 888 */
  438. var->bits_per_pixel = 32;
  439. var->red.offset = 16;
  440. var->red.length = 8;
  441. var->green.offset = 8;
  442. var->green.length = 8;
  443. var->blue.offset = 0;
  444. var->blue.length = 8;
  445. var->transp.offset = 24;
  446. var->transp.length = 8;
  447. break;
  448. }
  449. var->red.msb_right = var->green.msb_right = var->blue.msb_right =
  450. var->transp.msb_right = 0;
  451. var->grayscale = 0;
  452. var->nonstd = 0;
  453. var->activate = 0;
  454. var->height = var->width = -1;
  455. var->pixclock = 10000;
  456. var->left_margin = var->right_margin = 16;
  457. var->upper_margin = var->lower_margin = 16;
  458. var->hsync_len = var->vsync_len = 8;
  459. var->sync = 0;
  460. var->vmode = FB_VMODE_NONINTERLACED;
  461. par->base = address;
  462. par->size = fix->smem_len;
  463. info->fbops = &offb_ops;
  464. info->screen_base = ioremap(address, fix->smem_len);
  465. info->pseudo_palette = par->pseudo_palette;
  466. info->flags = foreign_endian;
  467. fb_alloc_cmap(&info->cmap, 256, 0);
  468. if (devm_aperture_acquire_for_platform_device(parent, par->base, par->size) < 0)
  469. goto out_err;
  470. if (register_framebuffer(info) < 0)
  471. goto out_err;
  472. fb_info(info, "Open Firmware frame buffer device on %pOF\n", dp);
  473. return;
  474. out_err:
  475. fb_dealloc_cmap(&info->cmap);
  476. iounmap(info->screen_base);
  477. iounmap(par->cmap_adr);
  478. par->cmap_adr = NULL;
  479. framebuffer_release(info);
  480. release_mem_region(res_start, res_size);
  481. }
  482. static void offb_init_nodriver(struct platform_device *parent, struct device_node *dp,
  483. int no_real_node)
  484. {
  485. unsigned int len;
  486. int i, width = 640, height = 480, depth = 8, pitch = 640;
  487. unsigned int flags, rsize, addr_prop = 0;
  488. unsigned long max_size = 0;
  489. u64 rstart, address = OF_BAD_ADDR;
  490. const __be32 *pp, *addrp, *up;
  491. u64 asize;
  492. int foreign_endian = 0;
  493. #ifdef __BIG_ENDIAN
  494. if (of_property_read_bool(dp, "little-endian"))
  495. foreign_endian = FBINFO_FOREIGN_ENDIAN;
  496. #else
  497. if (of_property_read_bool(dp, "big-endian"))
  498. foreign_endian = FBINFO_FOREIGN_ENDIAN;
  499. #endif
  500. pp = of_get_property(dp, "linux,bootx-depth", &len);
  501. if (pp == NULL)
  502. pp = of_get_property(dp, "depth", &len);
  503. if (pp && len == sizeof(u32))
  504. depth = be32_to_cpup(pp);
  505. pp = of_get_property(dp, "linux,bootx-width", &len);
  506. if (pp == NULL)
  507. pp = of_get_property(dp, "width", &len);
  508. if (pp && len == sizeof(u32))
  509. width = be32_to_cpup(pp);
  510. pp = of_get_property(dp, "linux,bootx-height", &len);
  511. if (pp == NULL)
  512. pp = of_get_property(dp, "height", &len);
  513. if (pp && len == sizeof(u32))
  514. height = be32_to_cpup(pp);
  515. pp = of_get_property(dp, "linux,bootx-linebytes", &len);
  516. if (pp == NULL)
  517. pp = of_get_property(dp, "linebytes", &len);
  518. if (pp && len == sizeof(u32) && (*pp != 0xffffffffu))
  519. pitch = be32_to_cpup(pp);
  520. else
  521. pitch = width * ((depth + 7) / 8);
  522. rsize = (unsigned long)pitch * (unsigned long)height;
  523. /* Ok, now we try to figure out the address of the framebuffer.
  524. *
  525. * Unfortunately, Open Firmware doesn't provide a standard way to do
  526. * so. All we can do is a dodgy heuristic that happens to work in
  527. * practice. On most machines, the "address" property contains what
  528. * we need, though not on Matrox cards found in IBM machines. What I've
  529. * found that appears to give good results is to go through the PCI
  530. * ranges and pick one that is both big enough and if possible encloses
  531. * the "address" property. If none match, we pick the biggest
  532. */
  533. up = of_get_property(dp, "linux,bootx-addr", &len);
  534. if (up == NULL)
  535. up = of_get_property(dp, "address", &len);
  536. if (up && len == sizeof(u32))
  537. addr_prop = *up;
  538. /* Hack for when BootX is passing us */
  539. if (no_real_node)
  540. goto skip_addr;
  541. for (i = 0; (addrp = of_get_address(dp, i, &asize, &flags))
  542. != NULL; i++) {
  543. int match_addrp = 0;
  544. if (!(flags & IORESOURCE_MEM))
  545. continue;
  546. if (asize < rsize)
  547. continue;
  548. rstart = of_translate_address(dp, addrp);
  549. if (rstart == OF_BAD_ADDR)
  550. continue;
  551. if (addr_prop && (rstart <= addr_prop) &&
  552. ((rstart + asize) >= (addr_prop + rsize)))
  553. match_addrp = 1;
  554. if (match_addrp) {
  555. address = addr_prop;
  556. break;
  557. }
  558. if (rsize > max_size) {
  559. max_size = rsize;
  560. address = OF_BAD_ADDR;
  561. }
  562. if (address == OF_BAD_ADDR)
  563. address = rstart;
  564. }
  565. skip_addr:
  566. if (address == OF_BAD_ADDR && addr_prop)
  567. address = (u64)addr_prop;
  568. if (address != OF_BAD_ADDR) {
  569. #ifdef CONFIG_PCI
  570. const __be32 *vidp, *didp;
  571. u32 vid, did;
  572. struct pci_dev *pdev;
  573. vidp = of_get_property(dp, "vendor-id", NULL);
  574. didp = of_get_property(dp, "device-id", NULL);
  575. if (vidp && didp) {
  576. vid = be32_to_cpup(vidp);
  577. did = be32_to_cpup(didp);
  578. pdev = pci_get_device(vid, did, NULL);
  579. if (!pdev || pci_enable_device(pdev))
  580. return;
  581. }
  582. #endif
  583. /* kludge for valkyrie */
  584. if (of_node_name_eq(dp, "valkyrie"))
  585. address += 0x1000;
  586. offb_init_fb(parent, no_real_node ? "bootx" : NULL,
  587. width, height, depth, pitch, address,
  588. foreign_endian, no_real_node ? NULL : dp);
  589. }
  590. }
  591. static void offb_remove(struct platform_device *pdev)
  592. {
  593. struct fb_info *info = platform_get_drvdata(pdev);
  594. if (info)
  595. unregister_framebuffer(info);
  596. }
  597. static int offb_probe_bootx_noscreen(struct platform_device *pdev)
  598. {
  599. offb_init_nodriver(pdev, of_chosen, 1);
  600. return 0;
  601. }
  602. static struct platform_driver offb_driver_bootx_noscreen = {
  603. .driver = {
  604. .name = "bootx-noscreen",
  605. },
  606. .probe = offb_probe_bootx_noscreen,
  607. .remove = offb_remove,
  608. };
  609. static int offb_probe_display(struct platform_device *pdev)
  610. {
  611. offb_init_nodriver(pdev, pdev->dev.of_node, 0);
  612. return 0;
  613. }
  614. static const struct of_device_id offb_of_match_display[] = {
  615. { .compatible = "display", },
  616. { },
  617. };
  618. MODULE_DEVICE_TABLE(of, offb_of_match_display);
  619. static struct platform_driver offb_driver_display = {
  620. .driver = {
  621. .name = "of-display",
  622. .of_match_table = offb_of_match_display,
  623. },
  624. .probe = offb_probe_display,
  625. .remove = offb_remove,
  626. };
  627. static int __init offb_init(void)
  628. {
  629. if (fb_get_options("offb", NULL))
  630. return -ENODEV;
  631. platform_driver_register(&offb_driver_bootx_noscreen);
  632. platform_driver_register(&offb_driver_display);
  633. return 0;
  634. }
  635. module_init(offb_init);
  636. static void __exit offb_exit(void)
  637. {
  638. platform_driver_unregister(&offb_driver_display);
  639. platform_driver_unregister(&offb_driver_bootx_noscreen);
  640. }
  641. module_exit(offb_exit);
  642. MODULE_DESCRIPTION("Open Firmware frame buffer device driver");
  643. MODULE_LICENSE("GPL");