chip.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  4. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  5. */
  6. #ifndef __CHIP_H__
  7. #define __CHIP_H__
  8. #include "global.h"
  9. /***************************************/
  10. /* Definition Graphic Chip Information */
  11. /***************************************/
  12. #define PCI_VIA_VENDOR_ID 0x1106
  13. /* Define VIA Graphic Chip Name */
  14. #define UNICHROME_CLE266 1
  15. #define UNICHROME_CLE266_DID 0x3122
  16. #define CLE266_REVISION_AX 0x0A
  17. #define CLE266_REVISION_CX 0x0C
  18. #define UNICHROME_K400 2
  19. #define UNICHROME_K400_DID 0x7205
  20. #define UNICHROME_K800 3
  21. #define UNICHROME_K800_DID 0x3108
  22. #define UNICHROME_PM800 4
  23. #define UNICHROME_PM800_DID 0x3118
  24. #define UNICHROME_CN700 5
  25. #define UNICHROME_CN700_DID 0x3344
  26. #define UNICHROME_CX700 6
  27. #define UNICHROME_CX700_DID 0x3157
  28. #define CX700_REVISION_700 0x0
  29. #define CX700_REVISION_700M 0x1
  30. #define CX700_REVISION_700M2 0x2
  31. #define UNICHROME_CN750 7
  32. #define UNICHROME_CN750_DID 0x3225
  33. #define UNICHROME_K8M890 8
  34. #define UNICHROME_K8M890_DID 0x3230
  35. #define UNICHROME_P4M890 9
  36. #define UNICHROME_P4M890_DID 0x3343
  37. #define UNICHROME_P4M900 10
  38. #define UNICHROME_P4M900_DID 0x3371
  39. #define UNICHROME_VX800 11
  40. #define UNICHROME_VX800_DID 0x1122
  41. #define UNICHROME_VX855 12
  42. #define UNICHROME_VX855_DID 0x5122
  43. #define UNICHROME_VX900 13
  44. #define UNICHROME_VX900_DID 0x7122
  45. /**************************************************/
  46. /* Definition TMDS Trasmitter Information */
  47. /**************************************************/
  48. /* Definition TMDS Trasmitter Index */
  49. #define NON_TMDS_TRANSMITTER 0x00
  50. #define VT1632_TMDS 0x01
  51. #define INTEGRATED_TMDS 0x42
  52. /* Definition TMDS Trasmitter I2C Target Address */
  53. #define VT1632_TMDS_I2C_ADDR 0x10
  54. /**************************************************/
  55. /* Definition LVDS Trasmitter Information */
  56. /**************************************************/
  57. /* Definition LVDS Trasmitter Index */
  58. #define NON_LVDS_TRANSMITTER 0x00
  59. #define VT1631_LVDS 0x01
  60. #define VT1636_LVDS 0x0E
  61. #define INTEGRATED_LVDS 0x41
  62. /* Definition Digital Transmitter Mode */
  63. #define TX_DATA_12_BITS 0x01
  64. #define TX_DATA_24_BITS 0x02
  65. #define TX_DATA_DDR_MODE 0x04
  66. #define TX_DATA_SDR_MODE 0x08
  67. /* Definition LVDS Trasmitter I2C Target Address */
  68. #define VT1631_LVDS_I2C_ADDR 0x70
  69. #define VT3271_LVDS_I2C_ADDR 0x80
  70. #define VT1636_LVDS_I2C_ADDR 0x80
  71. struct tmds_chip_information {
  72. int tmds_chip_name;
  73. int tmds_chip_target_addr;
  74. int output_interface;
  75. int i2c_port;
  76. };
  77. struct lvds_chip_information {
  78. int lvds_chip_name;
  79. int lvds_chip_target_addr;
  80. int output_interface;
  81. int i2c_port;
  82. };
  83. /* The type of 2D engine */
  84. enum via_2d_engine {
  85. VIA_2D_ENG_H2,
  86. VIA_2D_ENG_H5,
  87. VIA_2D_ENG_M1,
  88. };
  89. struct chip_information {
  90. int gfx_chip_name;
  91. int gfx_chip_revision;
  92. enum via_2d_engine twod_engine;
  93. struct tmds_chip_information tmds_chip_info;
  94. struct lvds_chip_information lvds_chip_info;
  95. struct lvds_chip_information lvds_chip_info2;
  96. };
  97. struct tmds_setting_information {
  98. int iga_path;
  99. int h_active;
  100. int v_active;
  101. int max_pixel_clock;
  102. };
  103. struct lvds_setting_information {
  104. int iga_path;
  105. int lcd_panel_hres;
  106. int lcd_panel_vres;
  107. int display_method;
  108. int device_lcd_dualedge;
  109. int LCDDithering;
  110. int lcd_mode;
  111. u32 vclk; /*panel mode clock value */
  112. };
  113. struct GFX_DPA_SETTING {
  114. int ClkRangeIndex;
  115. u8 DVP0; /* CR96[3:0] */
  116. u8 DVP0DataDri_S1; /* SR2A[5] */
  117. u8 DVP0DataDri_S; /* SR1B[1] */
  118. u8 DVP0ClockDri_S1; /* SR2A[4] */
  119. u8 DVP0ClockDri_S; /* SR1E[2] */
  120. u8 DVP1; /* CR9B[3:0] */
  121. u8 DVP1Driving; /* SR65[3:0], Data and Clock driving */
  122. u8 DFPHigh; /* CR97[3:0] */
  123. u8 DFPLow; /* CR99[3:0] */
  124. };
  125. struct VT1636_DPA_SETTING {
  126. u8 CLK_SEL_ST1;
  127. u8 CLK_SEL_ST2;
  128. };
  129. #endif /* __CHIP_H__ */