lcd.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  4. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  5. */
  6. #include <linux/via-core.h>
  7. #include <linux/via_i2c.h>
  8. #include "global.h"
  9. #define viafb_compact_res(x, y) (((x)<<16)|(y))
  10. /* CLE266 Software Power Sequence */
  11. /* {Mask}, {Data}, {Delay} */
  12. static const int PowerSequenceOn[3][3] = {
  13. {0x10, 0x08, 0x06}, {0x10, 0x08, 0x06}, {0x19, 0x1FE, 0x01}
  14. };
  15. static const int PowerSequenceOff[3][3] = {
  16. {0x06, 0x08, 0x10}, {0x00, 0x00, 0x00}, {0xD2, 0x19, 0x01}
  17. };
  18. static struct _lcd_scaling_factor lcd_scaling_factor = {
  19. /* LCD Horizontal Scaling Factor Register */
  20. {LCD_HOR_SCALING_FACTOR_REG_NUM,
  21. {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
  22. /* LCD Vertical Scaling Factor Register */
  23. {LCD_VER_SCALING_FACTOR_REG_NUM,
  24. {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
  25. };
  26. static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
  27. /* LCD Horizontal Scaling Factor Register */
  28. {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
  29. /* LCD Vertical Scaling Factor Register */
  30. {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
  31. };
  32. static bool lvds_identify_integratedlvds(void);
  33. static void fp_id_to_vindex(int panel_id);
  34. static int lvds_register_read(int index);
  35. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  36. int panel_vres);
  37. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  38. *plvds_setting_info,
  39. struct lvds_chip_information *plvds_chip_info);
  40. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  41. *plvds_setting_info,
  42. struct lvds_chip_information *plvds_chip_info);
  43. static void lcd_patch_skew(struct lvds_setting_information
  44. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
  45. static void integrated_lvds_disable(struct lvds_setting_information
  46. *plvds_setting_info,
  47. struct lvds_chip_information *plvds_chip_info);
  48. static void integrated_lvds_enable(struct lvds_setting_information
  49. *plvds_setting_info,
  50. struct lvds_chip_information *plvds_chip_info);
  51. static void lcd_powersequence_off(void);
  52. static void lcd_powersequence_on(void);
  53. static void fill_lcd_format(void);
  54. static void check_diport_of_integrated_lvds(
  55. struct lvds_chip_information *plvds_chip_info,
  56. struct lvds_setting_information
  57. *plvds_setting_info);
  58. static inline bool check_lvds_chip(int device_id_subaddr, int device_id)
  59. {
  60. return lvds_register_read(device_id_subaddr) == device_id;
  61. }
  62. void viafb_init_lcd_size(void)
  63. {
  64. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
  65. fp_id_to_vindex(viafb_lcd_panel_id);
  66. viaparinfo->lvds_setting_info2->lcd_panel_hres =
  67. viaparinfo->lvds_setting_info->lcd_panel_hres;
  68. viaparinfo->lvds_setting_info2->lcd_panel_vres =
  69. viaparinfo->lvds_setting_info->lcd_panel_vres;
  70. viaparinfo->lvds_setting_info2->device_lcd_dualedge =
  71. viaparinfo->lvds_setting_info->device_lcd_dualedge;
  72. viaparinfo->lvds_setting_info2->LCDDithering =
  73. viaparinfo->lvds_setting_info->LCDDithering;
  74. }
  75. static bool lvds_identify_integratedlvds(void)
  76. {
  77. if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
  78. /* Two dual channel LCD (Internal LVDS + External LVDS): */
  79. /* If we have an external LVDS, such as VT1636, we should
  80. have its chip ID already. */
  81. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  82. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  83. INTEGRATED_LVDS;
  84. DEBUG_MSG(KERN_INFO "Support two dual channel LVDS! "
  85. "(Internal LVDS + External LVDS)\n");
  86. } else {
  87. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  88. INTEGRATED_LVDS;
  89. DEBUG_MSG(KERN_INFO "Not found external LVDS, "
  90. "so can't support two dual channel LVDS!\n");
  91. }
  92. } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
  93. /* Two single channel LCD (Internal LVDS + Internal LVDS): */
  94. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  95. INTEGRATED_LVDS;
  96. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  97. INTEGRATED_LVDS;
  98. DEBUG_MSG(KERN_INFO "Support two single channel LVDS! "
  99. "(Internal LVDS + Internal LVDS)\n");
  100. } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
  101. /* If we have found external LVDS, just use it,
  102. otherwise, we will use internal LVDS as default. */
  103. if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  104. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  105. INTEGRATED_LVDS;
  106. DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
  107. }
  108. } else {
  109. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  110. NON_LVDS_TRANSMITTER;
  111. DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
  112. return false;
  113. }
  114. return true;
  115. }
  116. bool viafb_lvds_trasmitter_identify(void)
  117. {
  118. if (viafb_lvds_identify_vt1636(VIA_PORT_31)) {
  119. viaparinfo->chip_info->lvds_chip_info.i2c_port = VIA_PORT_31;
  120. DEBUG_MSG(KERN_INFO
  121. "Found VIA VT1636 LVDS on port i2c 0x31\n");
  122. } else {
  123. if (viafb_lvds_identify_vt1636(VIA_PORT_2C)) {
  124. viaparinfo->chip_info->lvds_chip_info.i2c_port =
  125. VIA_PORT_2C;
  126. DEBUG_MSG(KERN_INFO
  127. "Found VIA VT1636 LVDS on port gpio 0x2c\n");
  128. }
  129. }
  130. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  131. lvds_identify_integratedlvds();
  132. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  133. return true;
  134. /* Check for VT1631: */
  135. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
  136. viaparinfo->chip_info->lvds_chip_info.lvds_chip_target_addr =
  137. VT1631_LVDS_I2C_ADDR;
  138. if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID)) {
  139. DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
  140. DEBUG_MSG(KERN_INFO "\n %2d",
  141. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  142. DEBUG_MSG(KERN_INFO "\n %2d",
  143. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  144. return true;
  145. }
  146. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  147. NON_LVDS_TRANSMITTER;
  148. viaparinfo->chip_info->lvds_chip_info.lvds_chip_target_addr =
  149. VT1631_LVDS_I2C_ADDR;
  150. return false;
  151. }
  152. static void fp_id_to_vindex(int panel_id)
  153. {
  154. DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
  155. if (panel_id > LCD_PANEL_ID_MAXIMUM)
  156. viafb_lcd_panel_id = panel_id =
  157. viafb_read_reg(VIACR, CR3F) & 0x0F;
  158. switch (panel_id) {
  159. case 0x0:
  160. viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
  161. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  162. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  163. viaparinfo->lvds_setting_info->LCDDithering = 1;
  164. break;
  165. case 0x1:
  166. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  167. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  168. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  169. viaparinfo->lvds_setting_info->LCDDithering = 1;
  170. break;
  171. case 0x2:
  172. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  173. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  174. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  175. viaparinfo->lvds_setting_info->LCDDithering = 1;
  176. break;
  177. case 0x3:
  178. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  179. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  180. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  181. viaparinfo->lvds_setting_info->LCDDithering = 1;
  182. break;
  183. case 0x4:
  184. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  185. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  186. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  187. viaparinfo->lvds_setting_info->LCDDithering = 1;
  188. break;
  189. case 0x5:
  190. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  191. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  192. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  193. viaparinfo->lvds_setting_info->LCDDithering = 1;
  194. break;
  195. case 0x6:
  196. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  197. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  198. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  199. viaparinfo->lvds_setting_info->LCDDithering = 1;
  200. break;
  201. case 0x8:
  202. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  203. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  204. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  205. viaparinfo->lvds_setting_info->LCDDithering = 1;
  206. break;
  207. case 0x9:
  208. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  209. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  210. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  211. viaparinfo->lvds_setting_info->LCDDithering = 1;
  212. break;
  213. case 0xA:
  214. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  215. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  216. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  217. viaparinfo->lvds_setting_info->LCDDithering = 0;
  218. break;
  219. case 0xB:
  220. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  221. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  222. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  223. viaparinfo->lvds_setting_info->LCDDithering = 0;
  224. break;
  225. case 0xC:
  226. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  227. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  228. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  229. viaparinfo->lvds_setting_info->LCDDithering = 0;
  230. break;
  231. case 0xD:
  232. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  233. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  234. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  235. viaparinfo->lvds_setting_info->LCDDithering = 0;
  236. break;
  237. case 0xE:
  238. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  239. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  240. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  241. viaparinfo->lvds_setting_info->LCDDithering = 0;
  242. break;
  243. case 0xF:
  244. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  245. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  246. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  247. viaparinfo->lvds_setting_info->LCDDithering = 0;
  248. break;
  249. case 0x10:
  250. viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
  251. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  252. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  253. viaparinfo->lvds_setting_info->LCDDithering = 0;
  254. break;
  255. case 0x11:
  256. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  257. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  258. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  259. viaparinfo->lvds_setting_info->LCDDithering = 1;
  260. break;
  261. case 0x12:
  262. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  263. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  264. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  265. viaparinfo->lvds_setting_info->LCDDithering = 1;
  266. break;
  267. case 0x13:
  268. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  269. viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
  270. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  271. viaparinfo->lvds_setting_info->LCDDithering = 1;
  272. break;
  273. case 0x14:
  274. viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
  275. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  276. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  277. viaparinfo->lvds_setting_info->LCDDithering = 0;
  278. break;
  279. case 0x15:
  280. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  281. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  282. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  283. viaparinfo->lvds_setting_info->LCDDithering = 0;
  284. break;
  285. case 0x16:
  286. viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
  287. viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
  288. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  289. viaparinfo->lvds_setting_info->LCDDithering = 1;
  290. break;
  291. case 0x17:
  292. /* OLPC XO-1.5 panel */
  293. viaparinfo->lvds_setting_info->lcd_panel_hres = 1200;
  294. viaparinfo->lvds_setting_info->lcd_panel_vres = 900;
  295. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  296. viaparinfo->lvds_setting_info->LCDDithering = 0;
  297. break;
  298. default:
  299. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  300. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  301. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  302. viaparinfo->lvds_setting_info->LCDDithering = 1;
  303. }
  304. }
  305. static int lvds_register_read(int index)
  306. {
  307. u8 data;
  308. viafb_i2c_readbyte(VIA_PORT_2C,
  309. (u8) viaparinfo->chip_info->lvds_chip_info.lvds_chip_target_addr,
  310. (u8) index, &data);
  311. return data;
  312. }
  313. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  314. int panel_vres)
  315. {
  316. int reg_value = 0;
  317. int viafb_load_reg_num;
  318. struct io_register *reg = NULL;
  319. DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
  320. /* LCD Scaling Enable */
  321. viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
  322. /* Check if expansion for horizontal */
  323. if (set_hres < panel_hres) {
  324. /* Load Horizontal Scaling Factor */
  325. switch (viaparinfo->chip_info->gfx_chip_name) {
  326. case UNICHROME_CLE266:
  327. case UNICHROME_K400:
  328. reg_value =
  329. CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  330. viafb_load_reg_num =
  331. lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
  332. reg_num;
  333. reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
  334. viafb_load_reg(reg_value,
  335. viafb_load_reg_num, reg, VIACR);
  336. break;
  337. case UNICHROME_K800:
  338. case UNICHROME_PM800:
  339. case UNICHROME_CN700:
  340. case UNICHROME_CX700:
  341. case UNICHROME_K8M890:
  342. case UNICHROME_P4M890:
  343. case UNICHROME_P4M900:
  344. case UNICHROME_CN750:
  345. case UNICHROME_VX800:
  346. case UNICHROME_VX855:
  347. case UNICHROME_VX900:
  348. reg_value =
  349. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  350. /* Horizontal scaling enabled */
  351. viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
  352. viafb_load_reg_num =
  353. lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
  354. reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
  355. viafb_load_reg(reg_value,
  356. viafb_load_reg_num, reg, VIACR);
  357. break;
  358. }
  359. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
  360. } else {
  361. /* Horizontal scaling disabled */
  362. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
  363. }
  364. /* Check if expansion for vertical */
  365. if (set_vres < panel_vres) {
  366. /* Load Vertical Scaling Factor */
  367. switch (viaparinfo->chip_info->gfx_chip_name) {
  368. case UNICHROME_CLE266:
  369. case UNICHROME_K400:
  370. reg_value =
  371. CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  372. viafb_load_reg_num =
  373. lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
  374. reg_num;
  375. reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
  376. viafb_load_reg(reg_value,
  377. viafb_load_reg_num, reg, VIACR);
  378. break;
  379. case UNICHROME_K800:
  380. case UNICHROME_PM800:
  381. case UNICHROME_CN700:
  382. case UNICHROME_CX700:
  383. case UNICHROME_K8M890:
  384. case UNICHROME_P4M890:
  385. case UNICHROME_P4M900:
  386. case UNICHROME_CN750:
  387. case UNICHROME_VX800:
  388. case UNICHROME_VX855:
  389. case UNICHROME_VX900:
  390. reg_value =
  391. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  392. /* Vertical scaling enabled */
  393. viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
  394. viafb_load_reg_num =
  395. lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
  396. reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
  397. viafb_load_reg(reg_value,
  398. viafb_load_reg_num, reg, VIACR);
  399. break;
  400. }
  401. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
  402. } else {
  403. /* Vertical scaling disabled */
  404. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
  405. }
  406. }
  407. static void via_pitch_alignment_patch_lcd(int iga_path, int hres, int bpp)
  408. {
  409. unsigned char cr13, cr35, cr65, cr66, cr67;
  410. unsigned long dwScreenPitch = 0;
  411. unsigned long dwPitch;
  412. dwPitch = hres * (bpp >> 3);
  413. if (dwPitch & 0x1F) {
  414. dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
  415. if (iga_path == IGA2) {
  416. if (bpp > 8) {
  417. cr66 = (unsigned char)(dwScreenPitch & 0xFF);
  418. viafb_write_reg(CR66, VIACR, cr66);
  419. cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
  420. cr67 |=
  421. (unsigned
  422. char)((dwScreenPitch & 0x300) >> 8);
  423. viafb_write_reg(CR67, VIACR, cr67);
  424. }
  425. /* Fetch Count */
  426. cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
  427. cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
  428. viafb_write_reg(CR67, VIACR, cr67);
  429. cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
  430. cr65 += 2;
  431. viafb_write_reg(CR65, VIACR, cr65);
  432. } else {
  433. if (bpp > 8) {
  434. cr13 = (unsigned char)(dwScreenPitch & 0xFF);
  435. viafb_write_reg(CR13, VIACR, cr13);
  436. cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
  437. cr35 |=
  438. (unsigned
  439. char)((dwScreenPitch & 0x700) >> 3);
  440. viafb_write_reg(CR35, VIACR, cr35);
  441. }
  442. }
  443. }
  444. }
  445. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  446. *plvds_setting_info,
  447. struct lvds_chip_information *plvds_chip_info)
  448. {
  449. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  450. switch (viaparinfo->chip_info->gfx_chip_name) {
  451. case UNICHROME_P4M900:
  452. viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
  453. plvds_chip_info);
  454. break;
  455. case UNICHROME_P4M890:
  456. viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
  457. plvds_chip_info);
  458. break;
  459. }
  460. }
  461. }
  462. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  463. *plvds_setting_info,
  464. struct lvds_chip_information *plvds_chip_info)
  465. {
  466. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  467. switch (viaparinfo->chip_info->gfx_chip_name) {
  468. case UNICHROME_CX700:
  469. viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
  470. plvds_chip_info);
  471. break;
  472. }
  473. }
  474. }
  475. static void lcd_patch_skew(struct lvds_setting_information
  476. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
  477. {
  478. DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
  479. switch (plvds_chip_info->output_interface) {
  480. case INTERFACE_DVP0:
  481. lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
  482. break;
  483. case INTERFACE_DVP1:
  484. lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
  485. break;
  486. case INTERFACE_DFP_LOW:
  487. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  488. viafb_write_reg_mask(CR99, VIACR, 0x08,
  489. BIT0 + BIT1 + BIT2 + BIT3);
  490. }
  491. break;
  492. }
  493. }
  494. /* LCD Set Mode */
  495. void viafb_lcd_set_mode(const struct fb_var_screeninfo *var, u16 cxres,
  496. u16 cyres, struct lvds_setting_information *plvds_setting_info,
  497. struct lvds_chip_information *plvds_chip_info)
  498. {
  499. int set_iga = plvds_setting_info->iga_path;
  500. int mode_bpp = var->bits_per_pixel;
  501. int set_hres = cxres ? cxres : var->xres;
  502. int set_vres = cyres ? cyres : var->yres;
  503. int panel_hres = plvds_setting_info->lcd_panel_hres;
  504. int panel_vres = plvds_setting_info->lcd_panel_vres;
  505. u32 clock;
  506. struct via_display_timing timing;
  507. struct fb_var_screeninfo panel_var;
  508. const struct fb_videomode *panel_crt_table;
  509. DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
  510. /* Get panel table Pointer */
  511. panel_crt_table = viafb_get_best_mode(panel_hres, panel_vres, 60);
  512. viafb_fill_var_timing_info(&panel_var, panel_crt_table);
  513. DEBUG_MSG(KERN_INFO "below viafb_lcd_set_mode!!\n");
  514. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
  515. viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
  516. clock = PICOS2KHZ(panel_crt_table->pixclock) * 1000;
  517. plvds_setting_info->vclk = clock;
  518. if (set_iga == IGA2 && (set_hres < panel_hres || set_vres < panel_vres)
  519. && plvds_setting_info->display_method == LCD_EXPANDSION) {
  520. timing = var_to_timing(&panel_var, panel_hres, panel_vres);
  521. load_lcd_scaling(set_hres, set_vres, panel_hres, panel_vres);
  522. } else {
  523. timing = var_to_timing(&panel_var, set_hres, set_vres);
  524. if (set_iga == IGA2)
  525. /* disable scaling */
  526. via_write_reg_mask(VIACR, 0x79, 0x00,
  527. BIT0 + BIT1 + BIT2);
  528. }
  529. if (set_iga == IGA1)
  530. via_set_primary_timing(&timing);
  531. else if (set_iga == IGA2)
  532. via_set_secondary_timing(&timing);
  533. /* Fetch count for IGA2 only */
  534. viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
  535. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  536. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  537. viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
  538. fill_lcd_format();
  539. viafb_set_vclock(clock, set_iga);
  540. lcd_patch_skew(plvds_setting_info, plvds_chip_info);
  541. /* If K8M800, enable LCD Prefetch Mode. */
  542. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  543. || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
  544. viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
  545. /* Patch for non 32bit alignment mode */
  546. via_pitch_alignment_patch_lcd(plvds_setting_info->iga_path, set_hres,
  547. var->bits_per_pixel);
  548. }
  549. static void integrated_lvds_disable(struct lvds_setting_information
  550. *plvds_setting_info,
  551. struct lvds_chip_information *plvds_chip_info)
  552. {
  553. bool turn_off_first_powersequence = false;
  554. bool turn_off_second_powersequence = false;
  555. if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
  556. turn_off_first_powersequence = true;
  557. if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
  558. turn_off_first_powersequence = true;
  559. if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
  560. turn_off_second_powersequence = true;
  561. if (turn_off_second_powersequence) {
  562. /* Use second power sequence control: */
  563. /* Turn off power sequence. */
  564. viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
  565. /* Turn off back light. */
  566. viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
  567. }
  568. if (turn_off_first_powersequence) {
  569. /* Use first power sequence control: */
  570. /* Turn off power sequence. */
  571. viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
  572. /* Turn off back light. */
  573. viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
  574. }
  575. /* Power off LVDS channel. */
  576. switch (plvds_chip_info->output_interface) {
  577. case INTERFACE_LVDS0:
  578. {
  579. viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
  580. break;
  581. }
  582. case INTERFACE_LVDS1:
  583. {
  584. viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
  585. break;
  586. }
  587. case INTERFACE_LVDS0LVDS1:
  588. {
  589. viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
  590. break;
  591. }
  592. }
  593. }
  594. static void integrated_lvds_enable(struct lvds_setting_information
  595. *plvds_setting_info,
  596. struct lvds_chip_information *plvds_chip_info)
  597. {
  598. DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
  599. plvds_chip_info->output_interface);
  600. if (plvds_setting_info->lcd_mode == LCD_SPWG)
  601. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
  602. else
  603. viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
  604. switch (plvds_chip_info->output_interface) {
  605. case INTERFACE_LVDS0LVDS1:
  606. case INTERFACE_LVDS0:
  607. /* Use first power sequence control: */
  608. /* Use hardware control power sequence. */
  609. viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
  610. /* Turn on back light. */
  611. viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
  612. /* Turn on hardware power sequence. */
  613. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  614. break;
  615. case INTERFACE_LVDS1:
  616. /* Use second power sequence control: */
  617. /* Use hardware control power sequence. */
  618. viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
  619. /* Turn on back light. */
  620. viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
  621. /* Turn on hardware power sequence. */
  622. viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
  623. break;
  624. }
  625. /* Power on LVDS channel. */
  626. switch (plvds_chip_info->output_interface) {
  627. case INTERFACE_LVDS0:
  628. {
  629. viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
  630. break;
  631. }
  632. case INTERFACE_LVDS1:
  633. {
  634. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
  635. break;
  636. }
  637. case INTERFACE_LVDS0LVDS1:
  638. {
  639. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
  640. break;
  641. }
  642. }
  643. }
  644. void viafb_lcd_disable(void)
  645. {
  646. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  647. lcd_powersequence_off();
  648. /* DI1 pad off */
  649. viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
  650. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  651. if (viafb_LCD2_ON
  652. && (INTEGRATED_LVDS ==
  653. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  654. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  655. &viaparinfo->chip_info->lvds_chip_info2);
  656. if (INTEGRATED_LVDS ==
  657. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  658. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  659. &viaparinfo->chip_info->lvds_chip_info);
  660. if (VT1636_LVDS == viaparinfo->chip_info->
  661. lvds_chip_info.lvds_chip_name)
  662. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  663. &viaparinfo->chip_info->lvds_chip_info);
  664. } else if (VT1636_LVDS ==
  665. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  666. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  667. &viaparinfo->chip_info->lvds_chip_info);
  668. } else {
  669. /* Backlight off */
  670. viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
  671. /* 24 bit DI data paht off */
  672. viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
  673. }
  674. /* Disable expansion bit */
  675. viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
  676. /* Simultaneout disabled */
  677. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  678. }
  679. static void set_lcd_output_path(int set_iga, int output_interface)
  680. {
  681. switch (output_interface) {
  682. case INTERFACE_DFP:
  683. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  684. || (UNICHROME_P4M890 ==
  685. viaparinfo->chip_info->gfx_chip_name))
  686. viafb_write_reg_mask(CR97, VIACR, 0x84,
  687. BIT7 + BIT2 + BIT1 + BIT0);
  688. fallthrough;
  689. case INTERFACE_DVP0:
  690. case INTERFACE_DVP1:
  691. case INTERFACE_DFP_HIGH:
  692. case INTERFACE_DFP_LOW:
  693. if (set_iga == IGA2)
  694. viafb_write_reg(CR91, VIACR, 0x00);
  695. break;
  696. }
  697. }
  698. void viafb_lcd_enable(void)
  699. {
  700. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  701. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  702. set_lcd_output_path(viaparinfo->lvds_setting_info->iga_path,
  703. viaparinfo->chip_info->lvds_chip_info.output_interface);
  704. if (viafb_LCD2_ON)
  705. set_lcd_output_path(viaparinfo->lvds_setting_info2->iga_path,
  706. viaparinfo->chip_info->
  707. lvds_chip_info2.output_interface);
  708. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  709. /* DI1 pad on */
  710. viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
  711. lcd_powersequence_on();
  712. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  713. if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
  714. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  715. integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
  716. &viaparinfo->chip_info->lvds_chip_info2);
  717. if (INTEGRATED_LVDS ==
  718. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  719. integrated_lvds_enable(viaparinfo->lvds_setting_info,
  720. &viaparinfo->chip_info->lvds_chip_info);
  721. if (VT1636_LVDS == viaparinfo->chip_info->
  722. lvds_chip_info.lvds_chip_name)
  723. viafb_enable_lvds_vt1636(viaparinfo->
  724. lvds_setting_info, &viaparinfo->chip_info->
  725. lvds_chip_info);
  726. } else if (VT1636_LVDS ==
  727. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  728. viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
  729. &viaparinfo->chip_info->lvds_chip_info);
  730. } else {
  731. /* Backlight on */
  732. viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
  733. /* 24 bit DI data paht on */
  734. viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
  735. /* LCD enabled */
  736. viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
  737. }
  738. }
  739. static void lcd_powersequence_off(void)
  740. {
  741. int i, mask, data;
  742. /* Software control power sequence */
  743. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  744. for (i = 0; i < 3; i++) {
  745. mask = PowerSequenceOff[0][i];
  746. data = PowerSequenceOff[1][i] & mask;
  747. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  748. udelay(PowerSequenceOff[2][i]);
  749. }
  750. /* Disable LCD */
  751. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
  752. }
  753. static void lcd_powersequence_on(void)
  754. {
  755. int i, mask, data;
  756. /* Software control power sequence */
  757. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  758. /* Enable LCD */
  759. viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
  760. for (i = 0; i < 3; i++) {
  761. mask = PowerSequenceOn[0][i];
  762. data = PowerSequenceOn[1][i] & mask;
  763. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  764. udelay(PowerSequenceOn[2][i]);
  765. }
  766. udelay(1);
  767. }
  768. static void fill_lcd_format(void)
  769. {
  770. u8 bdithering = 0, bdual = 0;
  771. if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
  772. bdual = BIT4;
  773. if (viaparinfo->lvds_setting_info->LCDDithering)
  774. bdithering = BIT0;
  775. /* Dual & Dithering */
  776. viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
  777. }
  778. static void check_diport_of_integrated_lvds(
  779. struct lvds_chip_information *plvds_chip_info,
  780. struct lvds_setting_information
  781. *plvds_setting_info)
  782. {
  783. /* Determine LCD DI Port by hardware layout. */
  784. switch (viafb_display_hardware_layout) {
  785. case HW_LAYOUT_LCD_ONLY:
  786. {
  787. if (plvds_setting_info->device_lcd_dualedge) {
  788. plvds_chip_info->output_interface =
  789. INTERFACE_LVDS0LVDS1;
  790. } else {
  791. plvds_chip_info->output_interface =
  792. INTERFACE_LVDS0;
  793. }
  794. break;
  795. }
  796. case HW_LAYOUT_DVI_ONLY:
  797. {
  798. plvds_chip_info->output_interface = INTERFACE_NONE;
  799. break;
  800. }
  801. case HW_LAYOUT_LCD1_LCD2:
  802. case HW_LAYOUT_LCD_EXTERNAL_LCD2:
  803. {
  804. plvds_chip_info->output_interface =
  805. INTERFACE_LVDS0LVDS1;
  806. break;
  807. }
  808. case HW_LAYOUT_LCD_DVI:
  809. {
  810. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  811. break;
  812. }
  813. default:
  814. {
  815. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  816. break;
  817. }
  818. }
  819. DEBUG_MSG(KERN_INFO
  820. "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
  821. viafb_display_hardware_layout,
  822. plvds_chip_info->output_interface);
  823. }
  824. void viafb_init_lvds_output_interface(struct lvds_chip_information
  825. *plvds_chip_info,
  826. struct lvds_setting_information
  827. *plvds_setting_info)
  828. {
  829. if (INTERFACE_NONE != plvds_chip_info->output_interface) {
  830. /*Do nothing, lcd port is specified by module parameter */
  831. return;
  832. }
  833. switch (plvds_chip_info->lvds_chip_name) {
  834. case VT1636_LVDS:
  835. switch (viaparinfo->chip_info->gfx_chip_name) {
  836. case UNICHROME_CX700:
  837. plvds_chip_info->output_interface = INTERFACE_DVP1;
  838. break;
  839. case UNICHROME_CN700:
  840. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  841. break;
  842. default:
  843. plvds_chip_info->output_interface = INTERFACE_DVP0;
  844. break;
  845. }
  846. break;
  847. case INTEGRATED_LVDS:
  848. check_diport_of_integrated_lvds(plvds_chip_info,
  849. plvds_setting_info);
  850. break;
  851. default:
  852. switch (viaparinfo->chip_info->gfx_chip_name) {
  853. case UNICHROME_K8M890:
  854. case UNICHROME_P4M900:
  855. case UNICHROME_P4M890:
  856. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  857. break;
  858. default:
  859. plvds_chip_info->output_interface = INTERFACE_DFP;
  860. break;
  861. }
  862. break;
  863. }
  864. }
  865. bool viafb_lcd_get_mobile_state(bool *mobile)
  866. {
  867. unsigned char __iomem *romptr, *tableptr, *biosptr;
  868. u8 core_base;
  869. /* Rom address */
  870. const u32 romaddr = 0x000C0000;
  871. u16 start_pattern;
  872. biosptr = ioremap(romaddr, 0x10000);
  873. start_pattern = readw(biosptr);
  874. /* Compare pattern */
  875. if (start_pattern == 0xAA55) {
  876. /* Get the start of Table */
  877. /* 0x1B means BIOS offset position */
  878. romptr = biosptr + 0x1B;
  879. tableptr = biosptr + readw(romptr);
  880. /* Get the start of biosver structure */
  881. /* 18 means BIOS version position. */
  882. romptr = tableptr + 18;
  883. romptr = biosptr + readw(romptr);
  884. /* The offset should be 44, but the
  885. actual image is less three char. */
  886. /* pRom += 44; */
  887. romptr += 41;
  888. core_base = readb(romptr);
  889. if (core_base & 0x8)
  890. *mobile = false;
  891. else
  892. *mobile = true;
  893. /* release memory */
  894. iounmap(biosptr);
  895. return true;
  896. } else {
  897. iounmap(biosptr);
  898. return false;
  899. }
  900. }