via_clock.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  4. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  5. * Copyright 2011 Florian Tobias Schandinat <FlorianSchandinat@gmx.de>
  6. */
  7. /*
  8. * clock and PLL management functions
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/via-core.h>
  12. #include "via_clock.h"
  13. #include "global.h"
  14. #include "debug.h"
  15. static const char *via_slap = "Please slap VIA Technologies to motivate them "
  16. "releasing full documentation for your platform!\n";
  17. static inline u32 cle266_encode_pll(struct via_pll_config pll)
  18. {
  19. return (pll.multiplier << 8)
  20. | (pll.rshift << 6)
  21. | pll.divisor;
  22. }
  23. static inline u32 k800_encode_pll(struct via_pll_config pll)
  24. {
  25. return ((pll.divisor - 2) << 16)
  26. | (pll.rshift << 10)
  27. | (pll.multiplier - 2);
  28. }
  29. static inline u32 vx855_encode_pll(struct via_pll_config pll)
  30. {
  31. return (pll.divisor << 16)
  32. | (pll.rshift << 10)
  33. | pll.multiplier;
  34. }
  35. static inline void cle266_set_primary_pll_encoded(u32 data)
  36. {
  37. via_write_reg_mask(VIASR, 0x40, 0x02, 0x02); /* enable reset */
  38. via_write_reg(VIASR, 0x46, data & 0xFF);
  39. via_write_reg(VIASR, 0x47, (data >> 8) & 0xFF);
  40. via_write_reg_mask(VIASR, 0x40, 0x00, 0x02); /* disable reset */
  41. }
  42. static inline void k800_set_primary_pll_encoded(u32 data)
  43. {
  44. via_write_reg_mask(VIASR, 0x40, 0x02, 0x02); /* enable reset */
  45. via_write_reg(VIASR, 0x44, data & 0xFF);
  46. via_write_reg(VIASR, 0x45, (data >> 8) & 0xFF);
  47. via_write_reg(VIASR, 0x46, (data >> 16) & 0xFF);
  48. via_write_reg_mask(VIASR, 0x40, 0x00, 0x02); /* disable reset */
  49. }
  50. static inline void cle266_set_secondary_pll_encoded(u32 data)
  51. {
  52. via_write_reg_mask(VIASR, 0x40, 0x04, 0x04); /* enable reset */
  53. via_write_reg(VIASR, 0x44, data & 0xFF);
  54. via_write_reg(VIASR, 0x45, (data >> 8) & 0xFF);
  55. via_write_reg_mask(VIASR, 0x40, 0x00, 0x04); /* disable reset */
  56. }
  57. static inline void k800_set_secondary_pll_encoded(u32 data)
  58. {
  59. via_write_reg_mask(VIASR, 0x40, 0x04, 0x04); /* enable reset */
  60. via_write_reg(VIASR, 0x4A, data & 0xFF);
  61. via_write_reg(VIASR, 0x4B, (data >> 8) & 0xFF);
  62. via_write_reg(VIASR, 0x4C, (data >> 16) & 0xFF);
  63. via_write_reg_mask(VIASR, 0x40, 0x00, 0x04); /* disable reset */
  64. }
  65. static inline void set_engine_pll_encoded(u32 data)
  66. {
  67. via_write_reg_mask(VIASR, 0x40, 0x01, 0x01); /* enable reset */
  68. via_write_reg(VIASR, 0x47, data & 0xFF);
  69. via_write_reg(VIASR, 0x48, (data >> 8) & 0xFF);
  70. via_write_reg(VIASR, 0x49, (data >> 16) & 0xFF);
  71. via_write_reg_mask(VIASR, 0x40, 0x00, 0x01); /* disable reset */
  72. }
  73. static void cle266_set_primary_pll(struct via_pll_config config)
  74. {
  75. cle266_set_primary_pll_encoded(cle266_encode_pll(config));
  76. }
  77. static void k800_set_primary_pll(struct via_pll_config config)
  78. {
  79. k800_set_primary_pll_encoded(k800_encode_pll(config));
  80. }
  81. static void vx855_set_primary_pll(struct via_pll_config config)
  82. {
  83. k800_set_primary_pll_encoded(vx855_encode_pll(config));
  84. }
  85. static void cle266_set_secondary_pll(struct via_pll_config config)
  86. {
  87. cle266_set_secondary_pll_encoded(cle266_encode_pll(config));
  88. }
  89. static void k800_set_secondary_pll(struct via_pll_config config)
  90. {
  91. k800_set_secondary_pll_encoded(k800_encode_pll(config));
  92. }
  93. static void vx855_set_secondary_pll(struct via_pll_config config)
  94. {
  95. k800_set_secondary_pll_encoded(vx855_encode_pll(config));
  96. }
  97. static void k800_set_engine_pll(struct via_pll_config config)
  98. {
  99. set_engine_pll_encoded(k800_encode_pll(config));
  100. }
  101. static void vx855_set_engine_pll(struct via_pll_config config)
  102. {
  103. set_engine_pll_encoded(vx855_encode_pll(config));
  104. }
  105. static void set_primary_pll_state(u8 state)
  106. {
  107. u8 value;
  108. switch (state) {
  109. case VIA_STATE_ON:
  110. value = 0x20;
  111. break;
  112. case VIA_STATE_OFF:
  113. value = 0x00;
  114. break;
  115. default:
  116. return;
  117. }
  118. via_write_reg_mask(VIASR, 0x2D, value, 0x30);
  119. }
  120. static void set_secondary_pll_state(u8 state)
  121. {
  122. u8 value;
  123. switch (state) {
  124. case VIA_STATE_ON:
  125. value = 0x08;
  126. break;
  127. case VIA_STATE_OFF:
  128. value = 0x00;
  129. break;
  130. default:
  131. return;
  132. }
  133. via_write_reg_mask(VIASR, 0x2D, value, 0x0C);
  134. }
  135. static void set_engine_pll_state(u8 state)
  136. {
  137. u8 value;
  138. switch (state) {
  139. case VIA_STATE_ON:
  140. value = 0x02;
  141. break;
  142. case VIA_STATE_OFF:
  143. value = 0x00;
  144. break;
  145. default:
  146. return;
  147. }
  148. via_write_reg_mask(VIASR, 0x2D, value, 0x03);
  149. }
  150. static void set_primary_clock_state(u8 state)
  151. {
  152. u8 value;
  153. switch (state) {
  154. case VIA_STATE_ON:
  155. value = 0x20;
  156. break;
  157. case VIA_STATE_OFF:
  158. value = 0x00;
  159. break;
  160. default:
  161. return;
  162. }
  163. via_write_reg_mask(VIASR, 0x1B, value, 0x30);
  164. }
  165. static void set_secondary_clock_state(u8 state)
  166. {
  167. u8 value;
  168. switch (state) {
  169. case VIA_STATE_ON:
  170. value = 0x80;
  171. break;
  172. case VIA_STATE_OFF:
  173. value = 0x00;
  174. break;
  175. default:
  176. return;
  177. }
  178. via_write_reg_mask(VIASR, 0x1B, value, 0xC0);
  179. }
  180. static inline u8 set_clock_source_common(enum via_clksrc source, bool use_pll)
  181. {
  182. u8 data = 0;
  183. switch (source) {
  184. case VIA_CLKSRC_X1:
  185. data = 0x00;
  186. break;
  187. case VIA_CLKSRC_TVX1:
  188. data = 0x02;
  189. break;
  190. case VIA_CLKSRC_TVPLL:
  191. data = 0x04; /* 0x06 should be the same */
  192. break;
  193. case VIA_CLKSRC_DVP1TVCLKR:
  194. data = 0x0A;
  195. break;
  196. case VIA_CLKSRC_CAP0:
  197. data = 0xC;
  198. break;
  199. case VIA_CLKSRC_CAP1:
  200. data = 0x0E;
  201. break;
  202. }
  203. if (!use_pll)
  204. data |= 1;
  205. return data;
  206. }
  207. static void set_primary_clock_source(enum via_clksrc source, bool use_pll)
  208. {
  209. u8 data = set_clock_source_common(source, use_pll) << 4;
  210. via_write_reg_mask(VIACR, 0x6C, data, 0xF0);
  211. }
  212. static void set_secondary_clock_source(enum via_clksrc source, bool use_pll)
  213. {
  214. u8 data = set_clock_source_common(source, use_pll);
  215. via_write_reg_mask(VIACR, 0x6C, data, 0x0F);
  216. }
  217. static void dummy_set_clock_state(u8 state)
  218. {
  219. printk(KERN_INFO "Using undocumented set clock state.\n%s", via_slap);
  220. }
  221. static void dummy_set_clock_source(enum via_clksrc source, bool use_pll)
  222. {
  223. printk(KERN_INFO "Using undocumented set clock source.\n%s", via_slap);
  224. }
  225. static void dummy_set_pll_state(u8 state)
  226. {
  227. printk(KERN_INFO "Using undocumented set PLL state.\n%s", via_slap);
  228. }
  229. static void dummy_set_pll(struct via_pll_config config)
  230. {
  231. printk(KERN_INFO "Using undocumented set PLL.\n%s", via_slap);
  232. }
  233. static void noop_set_clock_state(u8 state)
  234. {
  235. }
  236. void via_clock_init(struct via_clock *clock, int gfx_chip)
  237. {
  238. switch (gfx_chip) {
  239. case UNICHROME_CLE266:
  240. case UNICHROME_K400:
  241. clock->set_primary_clock_state = dummy_set_clock_state;
  242. clock->set_primary_clock_source = dummy_set_clock_source;
  243. clock->set_primary_pll_state = dummy_set_pll_state;
  244. clock->set_primary_pll = cle266_set_primary_pll;
  245. clock->set_secondary_clock_state = dummy_set_clock_state;
  246. clock->set_secondary_clock_source = dummy_set_clock_source;
  247. clock->set_secondary_pll_state = dummy_set_pll_state;
  248. clock->set_secondary_pll = cle266_set_secondary_pll;
  249. clock->set_engine_pll_state = dummy_set_pll_state;
  250. clock->set_engine_pll = dummy_set_pll;
  251. break;
  252. case UNICHROME_K800:
  253. case UNICHROME_PM800:
  254. case UNICHROME_CN700:
  255. case UNICHROME_CX700:
  256. case UNICHROME_CN750:
  257. case UNICHROME_K8M890:
  258. case UNICHROME_P4M890:
  259. case UNICHROME_P4M900:
  260. case UNICHROME_VX800:
  261. clock->set_primary_clock_state = set_primary_clock_state;
  262. clock->set_primary_clock_source = set_primary_clock_source;
  263. clock->set_primary_pll_state = set_primary_pll_state;
  264. clock->set_primary_pll = k800_set_primary_pll;
  265. clock->set_secondary_clock_state = set_secondary_clock_state;
  266. clock->set_secondary_clock_source = set_secondary_clock_source;
  267. clock->set_secondary_pll_state = set_secondary_pll_state;
  268. clock->set_secondary_pll = k800_set_secondary_pll;
  269. clock->set_engine_pll_state = set_engine_pll_state;
  270. clock->set_engine_pll = k800_set_engine_pll;
  271. break;
  272. case UNICHROME_VX855:
  273. case UNICHROME_VX900:
  274. clock->set_primary_clock_state = set_primary_clock_state;
  275. clock->set_primary_clock_source = set_primary_clock_source;
  276. clock->set_primary_pll_state = set_primary_pll_state;
  277. clock->set_primary_pll = vx855_set_primary_pll;
  278. clock->set_secondary_clock_state = set_secondary_clock_state;
  279. clock->set_secondary_clock_source = set_secondary_clock_source;
  280. clock->set_secondary_pll_state = set_secondary_pll_state;
  281. clock->set_secondary_pll = vx855_set_secondary_pll;
  282. clock->set_engine_pll_state = set_engine_pll_state;
  283. clock->set_engine_pll = vx855_set_engine_pll;
  284. break;
  285. }
  286. if (machine_is_olpc()) {
  287. /* The OLPC XO-1.5 cannot suspend/resume reliably if the
  288. * IGA1/IGA2 clocks are set as on or off (memory rot
  289. * occasionally happens during suspend under such
  290. * configurations).
  291. *
  292. * The only known stable scenario is to leave this bits as-is,
  293. * which in their default states are documented to enable the
  294. * clock only when it is needed.
  295. */
  296. clock->set_primary_clock_state = noop_set_clock_state;
  297. clock->set_secondary_clock_state = noop_set_clock_state;
  298. }
  299. }