via_modesetting.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  4. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  5. * Copyright 2010 Florian Tobias Schandinat <FlorianSchandinat@gmx.de>
  6. */
  7. /*
  8. * basic modesetting functions
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/via-core.h>
  12. #include "via_modesetting.h"
  13. #include "share.h"
  14. #include "debug.h"
  15. void via_set_primary_timing(const struct via_display_timing *timing)
  16. {
  17. struct via_display_timing raw;
  18. raw.hor_total = timing->hor_total / 8 - 5;
  19. raw.hor_addr = timing->hor_addr / 8 - 1;
  20. raw.hor_blank_start = timing->hor_blank_start / 8 - 1;
  21. raw.hor_blank_end = timing->hor_blank_end / 8 - 1;
  22. raw.hor_sync_start = timing->hor_sync_start / 8;
  23. raw.hor_sync_end = timing->hor_sync_end / 8;
  24. raw.ver_total = timing->ver_total - 2;
  25. raw.ver_addr = timing->ver_addr - 1;
  26. raw.ver_blank_start = timing->ver_blank_start - 1;
  27. raw.ver_blank_end = timing->ver_blank_end - 1;
  28. raw.ver_sync_start = timing->ver_sync_start - 1;
  29. raw.ver_sync_end = timing->ver_sync_end - 1;
  30. /* unlock timing registers */
  31. via_write_reg_mask(VIACR, 0x11, 0x00, 0x80);
  32. via_write_reg(VIACR, 0x00, raw.hor_total & 0xFF);
  33. via_write_reg(VIACR, 0x01, raw.hor_addr & 0xFF);
  34. via_write_reg(VIACR, 0x02, raw.hor_blank_start & 0xFF);
  35. via_write_reg_mask(VIACR, 0x03, raw.hor_blank_end & 0x1F, 0x1F);
  36. via_write_reg(VIACR, 0x04, raw.hor_sync_start & 0xFF);
  37. via_write_reg_mask(VIACR, 0x05, (raw.hor_sync_end & 0x1F)
  38. | (raw.hor_blank_end << (7 - 5) & 0x80), 0x9F);
  39. via_write_reg(VIACR, 0x06, raw.ver_total & 0xFF);
  40. via_write_reg_mask(VIACR, 0x07, (raw.ver_total >> 8 & 0x01)
  41. | (raw.ver_addr >> (8 - 1) & 0x02)
  42. | (raw.ver_sync_start >> (8 - 2) & 0x04)
  43. | (raw.ver_blank_start >> (8 - 3) & 0x08)
  44. | (raw.ver_total >> (9 - 5) & 0x20)
  45. | (raw.ver_addr >> (9 - 6) & 0x40)
  46. | (raw.ver_sync_start >> (9 - 7) & 0x80), 0xEF);
  47. via_write_reg_mask(VIACR, 0x09, raw.ver_blank_start >> (9 - 5) & 0x20,
  48. 0x20);
  49. via_write_reg(VIACR, 0x10, raw.ver_sync_start & 0xFF);
  50. via_write_reg_mask(VIACR, 0x11, raw.ver_sync_end & 0x0F, 0x0F);
  51. via_write_reg(VIACR, 0x12, raw.ver_addr & 0xFF);
  52. via_write_reg(VIACR, 0x15, raw.ver_blank_start & 0xFF);
  53. via_write_reg(VIACR, 0x16, raw.ver_blank_end & 0xFF);
  54. via_write_reg_mask(VIACR, 0x33, (raw.hor_sync_start >> (8 - 4) & 0x10)
  55. | (raw.hor_blank_end >> (6 - 5) & 0x20), 0x30);
  56. via_write_reg_mask(VIACR, 0x35, (raw.ver_total >> 10 & 0x01)
  57. | (raw.ver_sync_start >> (10 - 1) & 0x02)
  58. | (raw.ver_addr >> (10 - 2) & 0x04)
  59. | (raw.ver_blank_start >> (10 - 3) & 0x08), 0x0F);
  60. via_write_reg_mask(VIACR, 0x36, raw.hor_total >> (8 - 3) & 0x08, 0x08);
  61. /* lock timing registers */
  62. via_write_reg_mask(VIACR, 0x11, 0x80, 0x80);
  63. /* reset timing control */
  64. via_write_reg_mask(VIACR, 0x17, 0x00, 0x80);
  65. via_write_reg_mask(VIACR, 0x17, 0x80, 0x80);
  66. }
  67. void via_set_secondary_timing(const struct via_display_timing *timing)
  68. {
  69. struct via_display_timing raw;
  70. raw.hor_total = timing->hor_total - 1;
  71. raw.hor_addr = timing->hor_addr - 1;
  72. raw.hor_blank_start = timing->hor_blank_start - 1;
  73. raw.hor_blank_end = timing->hor_blank_end - 1;
  74. raw.hor_sync_start = timing->hor_sync_start - 1;
  75. raw.hor_sync_end = timing->hor_sync_end - 1;
  76. raw.ver_total = timing->ver_total - 1;
  77. raw.ver_addr = timing->ver_addr - 1;
  78. raw.ver_blank_start = timing->ver_blank_start - 1;
  79. raw.ver_blank_end = timing->ver_blank_end - 1;
  80. raw.ver_sync_start = timing->ver_sync_start - 1;
  81. raw.ver_sync_end = timing->ver_sync_end - 1;
  82. via_write_reg(VIACR, 0x50, raw.hor_total & 0xFF);
  83. via_write_reg(VIACR, 0x51, raw.hor_addr & 0xFF);
  84. via_write_reg(VIACR, 0x52, raw.hor_blank_start & 0xFF);
  85. via_write_reg(VIACR, 0x53, raw.hor_blank_end & 0xFF);
  86. via_write_reg(VIACR, 0x54, (raw.hor_blank_start >> 8 & 0x07)
  87. | (raw.hor_blank_end >> (8 - 3) & 0x38)
  88. | (raw.hor_sync_start >> (8 - 6) & 0xC0));
  89. via_write_reg_mask(VIACR, 0x55, (raw.hor_total >> 8 & 0x0F)
  90. | (raw.hor_addr >> (8 - 4) & 0x70), 0x7F);
  91. via_write_reg(VIACR, 0x56, raw.hor_sync_start & 0xFF);
  92. via_write_reg(VIACR, 0x57, raw.hor_sync_end & 0xFF);
  93. via_write_reg(VIACR, 0x58, raw.ver_total & 0xFF);
  94. via_write_reg(VIACR, 0x59, raw.ver_addr & 0xFF);
  95. via_write_reg(VIACR, 0x5A, raw.ver_blank_start & 0xFF);
  96. via_write_reg(VIACR, 0x5B, raw.ver_blank_end & 0xFF);
  97. via_write_reg(VIACR, 0x5C, (raw.ver_blank_start >> 8 & 0x07)
  98. | (raw.ver_blank_end >> (8 - 3) & 0x38)
  99. | (raw.hor_sync_end >> (8 - 6) & 0x40)
  100. | (raw.hor_sync_start >> (10 - 7) & 0x80));
  101. via_write_reg(VIACR, 0x5D, (raw.ver_total >> 8 & 0x07)
  102. | (raw.ver_addr >> (8 - 3) & 0x38)
  103. | (raw.hor_blank_end >> (11 - 6) & 0x40)
  104. | (raw.hor_sync_start >> (11 - 7) & 0x80));
  105. via_write_reg(VIACR, 0x5E, raw.ver_sync_start & 0xFF);
  106. via_write_reg(VIACR, 0x5F, (raw.ver_sync_end & 0x1F)
  107. | (raw.ver_sync_start >> (8 - 5) & 0xE0));
  108. }
  109. void via_set_primary_address(u32 addr)
  110. {
  111. DEBUG_MSG(KERN_DEBUG "via_set_primary_address(0x%08X)\n", addr);
  112. via_write_reg(VIACR, 0x0D, addr & 0xFF);
  113. via_write_reg(VIACR, 0x0C, (addr >> 8) & 0xFF);
  114. via_write_reg(VIACR, 0x34, (addr >> 16) & 0xFF);
  115. via_write_reg_mask(VIACR, 0x48, (addr >> 24) & 0x1F, 0x1F);
  116. }
  117. void via_set_secondary_address(u32 addr)
  118. {
  119. DEBUG_MSG(KERN_DEBUG "via_set_secondary_address(0x%08X)\n", addr);
  120. /* secondary display supports only quadword aligned memory */
  121. via_write_reg_mask(VIACR, 0x62, (addr >> 2) & 0xFE, 0xFE);
  122. via_write_reg(VIACR, 0x63, (addr >> 10) & 0xFF);
  123. via_write_reg(VIACR, 0x64, (addr >> 18) & 0xFF);
  124. via_write_reg_mask(VIACR, 0xA3, (addr >> 26) & 0x07, 0x07);
  125. }
  126. void via_set_primary_pitch(u32 pitch)
  127. {
  128. DEBUG_MSG(KERN_DEBUG "via_set_primary_pitch(0x%08X)\n", pitch);
  129. /* spec does not say that first adapter skips 3 bits but old
  130. * code did it and seems to be reasonable in analogy to 2nd adapter
  131. */
  132. pitch = pitch >> 3;
  133. via_write_reg(VIACR, 0x13, pitch & 0xFF);
  134. via_write_reg_mask(VIACR, 0x35, (pitch >> (8 - 5)) & 0xE0, 0xE0);
  135. }
  136. void via_set_secondary_pitch(u32 pitch)
  137. {
  138. DEBUG_MSG(KERN_DEBUG "via_set_secondary_pitch(0x%08X)\n", pitch);
  139. pitch = pitch >> 3;
  140. via_write_reg(VIACR, 0x66, pitch & 0xFF);
  141. via_write_reg_mask(VIACR, 0x67, (pitch >> 8) & 0x03, 0x03);
  142. via_write_reg_mask(VIACR, 0x71, (pitch >> (10 - 7)) & 0x80, 0x80);
  143. }
  144. void via_set_primary_color_depth(u8 depth)
  145. {
  146. u8 value;
  147. DEBUG_MSG(KERN_DEBUG "via_set_primary_color_depth(%d)\n", depth);
  148. switch (depth) {
  149. case 8:
  150. value = 0x00;
  151. break;
  152. case 15:
  153. value = 0x04;
  154. break;
  155. case 16:
  156. value = 0x14;
  157. break;
  158. case 24:
  159. value = 0x0C;
  160. break;
  161. case 30:
  162. value = 0x08;
  163. break;
  164. default:
  165. printk(KERN_WARNING "via_set_primary_color_depth: "
  166. "Unsupported depth: %d\n", depth);
  167. return;
  168. }
  169. via_write_reg_mask(VIASR, 0x15, value, 0x1C);
  170. }
  171. void via_set_secondary_color_depth(u8 depth)
  172. {
  173. u8 value;
  174. DEBUG_MSG(KERN_DEBUG "via_set_secondary_color_depth(%d)\n", depth);
  175. switch (depth) {
  176. case 8:
  177. value = 0x00;
  178. break;
  179. case 16:
  180. value = 0x40;
  181. break;
  182. case 24:
  183. value = 0xC0;
  184. break;
  185. case 30:
  186. value = 0x80;
  187. break;
  188. default:
  189. printk(KERN_WARNING "via_set_secondary_color_depth: "
  190. "Unsupported depth: %d\n", depth);
  191. return;
  192. }
  193. via_write_reg_mask(VIACR, 0x67, value, 0xC0);
  194. }