qspinlock_paravirt.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _GEN_PV_LOCK_SLOWPATH
  3. #error "do not include this file"
  4. #endif
  5. #include <linux/hash.h>
  6. #include <linux/memblock.h>
  7. #include <linux/debug_locks.h>
  8. /*
  9. * Implement paravirt qspinlocks; the general idea is to halt the vcpus instead
  10. * of spinning them.
  11. *
  12. * This relies on the architecture to provide two paravirt hypercalls:
  13. *
  14. * pv_wait(u8 *ptr, u8 val) -- suspends the vcpu if *ptr == val
  15. * pv_kick(cpu) -- wakes a suspended vcpu
  16. *
  17. * Using these we implement __pv_queued_spin_lock_slowpath() and
  18. * __pv_queued_spin_unlock() to replace native_queued_spin_lock_slowpath() and
  19. * native_queued_spin_unlock().
  20. */
  21. #define _Q_SLOW_VAL (3U << _Q_LOCKED_OFFSET)
  22. /*
  23. * Queue Node Adaptive Spinning
  24. *
  25. * A queue node vCPU will stop spinning if the vCPU in the previous node is
  26. * not running. The one lock stealing attempt allowed at slowpath entry
  27. * mitigates the slight slowdown for non-overcommitted guest with this
  28. * aggressive wait-early mechanism.
  29. *
  30. * The status of the previous node will be checked at fixed interval
  31. * controlled by PV_PREV_CHECK_MASK. This is to ensure that we won't
  32. * pound on the cacheline of the previous node too heavily.
  33. */
  34. #define PV_PREV_CHECK_MASK 0xff
  35. /*
  36. * Queue node uses: vcpu_running & vcpu_halted.
  37. * Queue head uses: vcpu_running & vcpu_hashed.
  38. */
  39. enum vcpu_state {
  40. vcpu_running = 0,
  41. vcpu_halted, /* Used only in pv_wait_node */
  42. vcpu_hashed, /* = pv_hash'ed + vcpu_halted */
  43. };
  44. struct pv_node {
  45. struct mcs_spinlock mcs;
  46. int cpu;
  47. u8 state;
  48. };
  49. /*
  50. * Hybrid PV queued/unfair lock
  51. *
  52. * By replacing the regular queued_spin_trylock() with the function below,
  53. * it will be called once when a lock waiter enter the PV slowpath before
  54. * being queued.
  55. *
  56. * The pending bit is set by the queue head vCPU of the MCS wait queue in
  57. * pv_wait_head_or_lock() to signal that it is ready to spin on the lock.
  58. * When that bit becomes visible to the incoming waiters, no lock stealing
  59. * is allowed. The function will return immediately to make the waiters
  60. * enter the MCS wait queue. So lock starvation shouldn't happen as long
  61. * as the queued mode vCPUs are actively running to set the pending bit
  62. * and hence disabling lock stealing.
  63. *
  64. * When the pending bit isn't set, the lock waiters will stay in the unfair
  65. * mode spinning on the lock unless the MCS wait queue is empty. In this
  66. * case, the lock waiters will enter the queued mode slowpath trying to
  67. * become the queue head and set the pending bit.
  68. *
  69. * This hybrid PV queued/unfair lock combines the best attributes of a
  70. * queued lock (no lock starvation) and an unfair lock (good performance
  71. * on not heavily contended locks).
  72. */
  73. #define queued_spin_trylock(l) pv_hybrid_queued_unfair_trylock(l)
  74. static inline bool pv_hybrid_queued_unfair_trylock(struct qspinlock *lock)
  75. {
  76. /*
  77. * Stay in unfair lock mode as long as queued mode waiters are
  78. * present in the MCS wait queue but the pending bit isn't set.
  79. */
  80. for (;;) {
  81. int val = atomic_read(&lock->val);
  82. u8 old = 0;
  83. if (!(val & _Q_LOCKED_PENDING_MASK) &&
  84. try_cmpxchg_acquire(&lock->locked, &old, _Q_LOCKED_VAL)) {
  85. lockevent_inc(pv_lock_stealing);
  86. return true;
  87. }
  88. if (!(val & _Q_TAIL_MASK) || (val & _Q_PENDING_MASK))
  89. break;
  90. cpu_relax();
  91. }
  92. return false;
  93. }
  94. /*
  95. * The pending bit is used by the queue head vCPU to indicate that it
  96. * is actively spinning on the lock and no lock stealing is allowed.
  97. */
  98. #if _Q_PENDING_BITS == 8
  99. static __always_inline void set_pending(struct qspinlock *lock)
  100. {
  101. WRITE_ONCE(lock->pending, 1);
  102. }
  103. /*
  104. * The pending bit check in pv_queued_spin_steal_lock() isn't a memory
  105. * barrier. Therefore, an atomic cmpxchg_acquire() is used to acquire the
  106. * lock just to be sure that it will get it.
  107. */
  108. static __always_inline bool trylock_clear_pending(struct qspinlock *lock)
  109. {
  110. u16 old = _Q_PENDING_VAL;
  111. return !READ_ONCE(lock->locked) &&
  112. try_cmpxchg_acquire(&lock->locked_pending, &old, _Q_LOCKED_VAL);
  113. }
  114. #else /* _Q_PENDING_BITS == 8 */
  115. static __always_inline void set_pending(struct qspinlock *lock)
  116. {
  117. atomic_or(_Q_PENDING_VAL, &lock->val);
  118. }
  119. static __always_inline bool trylock_clear_pending(struct qspinlock *lock)
  120. {
  121. int old, new;
  122. old = atomic_read(&lock->val);
  123. do {
  124. if (old & _Q_LOCKED_MASK)
  125. return false;
  126. /*
  127. * Try to clear pending bit & set locked bit
  128. */
  129. new = (old & ~_Q_PENDING_MASK) | _Q_LOCKED_VAL;
  130. } while (!atomic_try_cmpxchg_acquire (&lock->val, &old, new));
  131. return true;
  132. }
  133. #endif /* _Q_PENDING_BITS == 8 */
  134. /*
  135. * Lock and MCS node addresses hash table for fast lookup
  136. *
  137. * Hashing is done on a per-cacheline basis to minimize the need to access
  138. * more than one cacheline.
  139. *
  140. * Dynamically allocate a hash table big enough to hold at least 4X the
  141. * number of possible cpus in the system. Allocation is done on page
  142. * granularity. So the minimum number of hash buckets should be at least
  143. * 256 (64-bit) or 512 (32-bit) to fully utilize a 4k page.
  144. *
  145. * Since we should not be holding locks from NMI context (very rare indeed) the
  146. * max load factor is 0.75, which is around the point where open addressing
  147. * breaks down.
  148. *
  149. */
  150. struct pv_hash_entry {
  151. struct qspinlock *lock;
  152. struct pv_node *node;
  153. };
  154. #define PV_HE_PER_LINE (SMP_CACHE_BYTES / sizeof(struct pv_hash_entry))
  155. #define PV_HE_MIN (PAGE_SIZE / sizeof(struct pv_hash_entry))
  156. static struct pv_hash_entry *pv_lock_hash;
  157. static unsigned int pv_lock_hash_bits __read_mostly;
  158. /*
  159. * Allocate memory for the PV qspinlock hash buckets
  160. *
  161. * This function should be called from the paravirt spinlock initialization
  162. * routine.
  163. */
  164. void __init __pv_init_lock_hash(void)
  165. {
  166. int pv_hash_size = ALIGN(4 * num_possible_cpus(), PV_HE_PER_LINE);
  167. if (pv_hash_size < PV_HE_MIN)
  168. pv_hash_size = PV_HE_MIN;
  169. /*
  170. * Allocate space from bootmem which should be page-size aligned
  171. * and hence cacheline aligned.
  172. */
  173. pv_lock_hash = alloc_large_system_hash("PV qspinlock",
  174. sizeof(struct pv_hash_entry),
  175. pv_hash_size, 0,
  176. HASH_EARLY | HASH_ZERO,
  177. &pv_lock_hash_bits, NULL,
  178. pv_hash_size, pv_hash_size);
  179. }
  180. #define for_each_hash_entry(he, offset, hash) \
  181. for (hash &= ~(PV_HE_PER_LINE - 1), he = &pv_lock_hash[hash], offset = 0; \
  182. offset < (1 << pv_lock_hash_bits); \
  183. offset++, he = &pv_lock_hash[(hash + offset) & ((1 << pv_lock_hash_bits) - 1)])
  184. static struct qspinlock **pv_hash(struct qspinlock *lock, struct pv_node *node)
  185. {
  186. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  187. struct pv_hash_entry *he;
  188. int hopcnt = 0;
  189. for_each_hash_entry(he, offset, hash) {
  190. struct qspinlock *old = NULL;
  191. hopcnt++;
  192. if (try_cmpxchg(&he->lock, &old, lock)) {
  193. WRITE_ONCE(he->node, node);
  194. lockevent_pv_hop(hopcnt);
  195. return &he->lock;
  196. }
  197. }
  198. /*
  199. * Hard assume there is a free entry for us.
  200. *
  201. * This is guaranteed by ensuring every blocked lock only ever consumes
  202. * a single entry, and since we only have 4 nesting levels per CPU
  203. * and allocated 4*nr_possible_cpus(), this must be so.
  204. *
  205. * The single entry is guaranteed by having the lock owner unhash
  206. * before it releases.
  207. */
  208. BUG();
  209. }
  210. static struct pv_node *pv_unhash(struct qspinlock *lock)
  211. {
  212. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  213. struct pv_hash_entry *he;
  214. struct pv_node *node;
  215. for_each_hash_entry(he, offset, hash) {
  216. if (READ_ONCE(he->lock) == lock) {
  217. node = READ_ONCE(he->node);
  218. WRITE_ONCE(he->lock, NULL);
  219. return node;
  220. }
  221. }
  222. /*
  223. * Hard assume we'll find an entry.
  224. *
  225. * This guarantees a limited lookup time and is itself guaranteed by
  226. * having the lock owner do the unhash -- IFF the unlock sees the
  227. * SLOW flag, there MUST be a hash entry.
  228. */
  229. BUG();
  230. }
  231. /*
  232. * Return true if when it is time to check the previous node which is not
  233. * in a running state.
  234. */
  235. static inline bool
  236. pv_wait_early(struct pv_node *prev, int loop)
  237. {
  238. if ((loop & PV_PREV_CHECK_MASK) != 0)
  239. return false;
  240. return READ_ONCE(prev->state) != vcpu_running;
  241. }
  242. /*
  243. * Initialize the PV part of the mcs_spinlock node.
  244. */
  245. static void pv_init_node(struct mcs_spinlock *node)
  246. {
  247. struct pv_node *pn = (struct pv_node *)node;
  248. BUILD_BUG_ON(sizeof(struct pv_node) > sizeof(struct qnode));
  249. pn->cpu = smp_processor_id();
  250. pn->state = vcpu_running;
  251. }
  252. /*
  253. * Wait for node->locked to become true, halt the vcpu after a short spin.
  254. * pv_kick_node() is used to set _Q_SLOW_VAL and fill in hash table on its
  255. * behalf.
  256. */
  257. static void pv_wait_node(struct mcs_spinlock *node, struct mcs_spinlock *prev)
  258. {
  259. struct pv_node *pn = (struct pv_node *)node;
  260. struct pv_node *pp = (struct pv_node *)prev;
  261. bool wait_early;
  262. int loop;
  263. for (;;) {
  264. for (wait_early = false, loop = SPIN_THRESHOLD; loop; loop--) {
  265. if (READ_ONCE(node->locked))
  266. return;
  267. if (pv_wait_early(pp, loop)) {
  268. wait_early = true;
  269. break;
  270. }
  271. cpu_relax();
  272. }
  273. /*
  274. * Order pn->state vs pn->locked thusly:
  275. *
  276. * [S] pn->state = vcpu_halted [S] next->locked = 1
  277. * MB MB
  278. * [L] pn->locked [RmW] pn->state = vcpu_hashed
  279. *
  280. * Matches the cmpxchg() from pv_kick_node().
  281. */
  282. smp_store_mb(pn->state, vcpu_halted);
  283. if (!READ_ONCE(node->locked)) {
  284. lockevent_inc(pv_wait_node);
  285. lockevent_cond_inc(pv_wait_early, wait_early);
  286. pv_wait(&pn->state, vcpu_halted);
  287. }
  288. /*
  289. * If pv_kick_node() changed us to vcpu_hashed, retain that
  290. * value so that pv_wait_head_or_lock() knows to not also try
  291. * to hash this lock.
  292. */
  293. cmpxchg(&pn->state, vcpu_halted, vcpu_running);
  294. /*
  295. * If the locked flag is still not set after wakeup, it is a
  296. * spurious wakeup and the vCPU should wait again. However,
  297. * there is a pretty high overhead for CPU halting and kicking.
  298. * So it is better to spin for a while in the hope that the
  299. * MCS lock will be released soon.
  300. */
  301. lockevent_cond_inc(pv_spurious_wakeup,
  302. !READ_ONCE(node->locked));
  303. }
  304. /*
  305. * By now our node->locked should be 1 and our caller will not actually
  306. * spin-wait for it. We do however rely on our caller to do a
  307. * load-acquire for us.
  308. */
  309. }
  310. /*
  311. * Called after setting next->locked = 1 when we're the lock owner.
  312. *
  313. * Instead of waking the waiters stuck in pv_wait_node() advance their state
  314. * such that they're waiting in pv_wait_head_or_lock(), this avoids a
  315. * wake/sleep cycle.
  316. */
  317. static void pv_kick_node(struct qspinlock *lock, struct mcs_spinlock *node)
  318. {
  319. struct pv_node *pn = (struct pv_node *)node;
  320. u8 old = vcpu_halted;
  321. /*
  322. * If the vCPU is indeed halted, advance its state to match that of
  323. * pv_wait_node(). If OTOH this fails, the vCPU was running and will
  324. * observe its next->locked value and advance itself.
  325. *
  326. * Matches with smp_store_mb() and cmpxchg() in pv_wait_node()
  327. *
  328. * The write to next->locked in arch_mcs_spin_unlock_contended()
  329. * must be ordered before the read of pn->state in the cmpxchg()
  330. * below for the code to work correctly. To guarantee full ordering
  331. * irrespective of the success or failure of the cmpxchg(),
  332. * a relaxed version with explicit barrier is used. The control
  333. * dependency will order the reading of pn->state before any
  334. * subsequent writes.
  335. */
  336. smp_mb__before_atomic();
  337. if (!try_cmpxchg_relaxed(&pn->state, &old, vcpu_hashed))
  338. return;
  339. /*
  340. * Put the lock into the hash table and set the _Q_SLOW_VAL.
  341. *
  342. * As this is the same vCPU that will check the _Q_SLOW_VAL value and
  343. * the hash table later on at unlock time, no atomic instruction is
  344. * needed.
  345. */
  346. WRITE_ONCE(lock->locked, _Q_SLOW_VAL);
  347. (void)pv_hash(lock, pn);
  348. }
  349. /*
  350. * Wait for l->locked to become clear and acquire the lock;
  351. * halt the vcpu after a short spin.
  352. * __pv_queued_spin_unlock() will wake us.
  353. *
  354. * The current value of the lock will be returned for additional processing.
  355. */
  356. static u32
  357. pv_wait_head_or_lock(struct qspinlock *lock, struct mcs_spinlock *node)
  358. {
  359. struct pv_node *pn = (struct pv_node *)node;
  360. struct qspinlock **lp = NULL;
  361. int waitcnt = 0;
  362. int loop;
  363. /*
  364. * If pv_kick_node() already advanced our state, we don't need to
  365. * insert ourselves into the hash table anymore.
  366. */
  367. if (READ_ONCE(pn->state) == vcpu_hashed)
  368. lp = (struct qspinlock **)1;
  369. /*
  370. * Tracking # of slowpath locking operations
  371. */
  372. lockevent_inc(lock_slowpath);
  373. for (;; waitcnt++) {
  374. /*
  375. * Set correct vCPU state to be used by queue node wait-early
  376. * mechanism.
  377. */
  378. WRITE_ONCE(pn->state, vcpu_running);
  379. /*
  380. * Set the pending bit in the active lock spinning loop to
  381. * disable lock stealing before attempting to acquire the lock.
  382. */
  383. set_pending(lock);
  384. for (loop = SPIN_THRESHOLD; loop; loop--) {
  385. if (trylock_clear_pending(lock))
  386. goto gotlock;
  387. cpu_relax();
  388. }
  389. clear_pending(lock);
  390. if (!lp) { /* ONCE */
  391. lp = pv_hash(lock, pn);
  392. /*
  393. * We must hash before setting _Q_SLOW_VAL, such that
  394. * when we observe _Q_SLOW_VAL in __pv_queued_spin_unlock()
  395. * we'll be sure to be able to observe our hash entry.
  396. *
  397. * [S] <hash> [Rmw] l->locked == _Q_SLOW_VAL
  398. * MB RMB
  399. * [RmW] l->locked = _Q_SLOW_VAL [L] <unhash>
  400. *
  401. * Matches the smp_rmb() in __pv_queued_spin_unlock().
  402. */
  403. if (xchg(&lock->locked, _Q_SLOW_VAL) == 0) {
  404. /*
  405. * The lock was free and now we own the lock.
  406. * Change the lock value back to _Q_LOCKED_VAL
  407. * and unhash the table.
  408. */
  409. WRITE_ONCE(lock->locked, _Q_LOCKED_VAL);
  410. WRITE_ONCE(*lp, NULL);
  411. goto gotlock;
  412. }
  413. }
  414. WRITE_ONCE(pn->state, vcpu_hashed);
  415. lockevent_inc(pv_wait_head);
  416. lockevent_cond_inc(pv_wait_again, waitcnt);
  417. pv_wait(&lock->locked, _Q_SLOW_VAL);
  418. /*
  419. * Because of lock stealing, the queue head vCPU may not be
  420. * able to acquire the lock before it has to wait again.
  421. */
  422. }
  423. /*
  424. * The cmpxchg() or xchg() call before coming here provides the
  425. * acquire semantics for locking. The dummy ORing of _Q_LOCKED_VAL
  426. * here is to indicate to the compiler that the value will always
  427. * be nozero to enable better code optimization.
  428. */
  429. gotlock:
  430. return (u32)(atomic_read(&lock->val) | _Q_LOCKED_VAL);
  431. }
  432. /*
  433. * Include the architecture specific callee-save thunk of the
  434. * __pv_queued_spin_unlock(). This thunk is put together with
  435. * __pv_queued_spin_unlock() to make the callee-save thunk and the real unlock
  436. * function close to each other sharing consecutive instruction cachelines.
  437. * Alternatively, architecture specific version of __pv_queued_spin_unlock()
  438. * can be defined.
  439. */
  440. #include <asm/qspinlock_paravirt.h>
  441. /*
  442. * PV versions of the unlock fastpath and slowpath functions to be used
  443. * instead of queued_spin_unlock().
  444. */
  445. __visible __lockfunc void
  446. __pv_queued_spin_unlock_slowpath(struct qspinlock *lock, u8 locked)
  447. {
  448. struct pv_node *node;
  449. if (unlikely(locked != _Q_SLOW_VAL)) {
  450. WARN(!debug_locks_silent,
  451. "pvqspinlock: lock 0x%lx has corrupted value 0x%x!\n",
  452. (unsigned long)lock, atomic_read(&lock->val));
  453. return;
  454. }
  455. /*
  456. * A failed cmpxchg doesn't provide any memory-ordering guarantees,
  457. * so we need a barrier to order the read of the node data in
  458. * pv_unhash *after* we've read the lock being _Q_SLOW_VAL.
  459. *
  460. * Matches the cmpxchg() in pv_wait_head_or_lock() setting _Q_SLOW_VAL.
  461. */
  462. smp_rmb();
  463. /*
  464. * Since the above failed to release, this must be the SLOW path.
  465. * Therefore start by looking up the blocked node and unhashing it.
  466. */
  467. node = pv_unhash(lock);
  468. /*
  469. * Now that we have a reference to the (likely) blocked pv_node,
  470. * release the lock.
  471. */
  472. smp_store_release(&lock->locked, 0);
  473. /*
  474. * At this point the memory pointed at by lock can be freed/reused,
  475. * however we can still use the pv_node to kick the CPU.
  476. * The other vCPU may not really be halted, but kicking an active
  477. * vCPU is harmless other than the additional latency in completing
  478. * the unlock.
  479. */
  480. lockevent_inc(pv_kick_unlock);
  481. pv_kick(node->cpu);
  482. }
  483. #ifndef __pv_queued_spin_unlock
  484. __visible __lockfunc void __pv_queued_spin_unlock(struct qspinlock *lock)
  485. {
  486. u8 locked = _Q_LOCKED_VAL;
  487. /*
  488. * We must not unlock if SLOW, because in that case we must first
  489. * unhash. Otherwise it would be possible to have multiple @lock
  490. * entries, which would be BAD.
  491. */
  492. if (try_cmpxchg_release(&lock->locked, &locked, 0))
  493. return;
  494. __pv_queued_spin_unlock_slowpath(lock, locked);
  495. }
  496. #endif /* __pv_queued_spin_unlock */