wss_lib.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
  4. * Routines for control of CS4231(A)/CS4232/InterWave & compatible chips
  5. *
  6. * Bugs:
  7. * - sometimes record brokes playback with WSS portion of
  8. * Yamaha OPL3-SA3 chip
  9. * - CS4231 (GUS MAX) - still trouble with occasional noises
  10. * - broken initialization?
  11. */
  12. #include <linux/delay.h>
  13. #include <linux/pm.h>
  14. #include <linux/init.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/slab.h>
  17. #include <linux/ioport.h>
  18. #include <linux/module.h>
  19. #include <linux/io.h>
  20. #include <sound/core.h>
  21. #include <sound/wss.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/tlv.h>
  24. #include <asm/dma.h>
  25. #include <asm/irq.h>
  26. MODULE_AUTHOR("Jaroslav Kysela <perex@perex.cz>");
  27. MODULE_DESCRIPTION("Routines for control of CS4231(A)/CS4232/InterWave & compatible chips");
  28. MODULE_LICENSE("GPL");
  29. #if 0
  30. #define SNDRV_DEBUG_MCE
  31. #endif
  32. /*
  33. * Some variables
  34. */
  35. static const unsigned char freq_bits[14] = {
  36. /* 5510 */ 0x00 | CS4231_XTAL2,
  37. /* 6620 */ 0x0E | CS4231_XTAL2,
  38. /* 8000 */ 0x00 | CS4231_XTAL1,
  39. /* 9600 */ 0x0E | CS4231_XTAL1,
  40. /* 11025 */ 0x02 | CS4231_XTAL2,
  41. /* 16000 */ 0x02 | CS4231_XTAL1,
  42. /* 18900 */ 0x04 | CS4231_XTAL2,
  43. /* 22050 */ 0x06 | CS4231_XTAL2,
  44. /* 27042 */ 0x04 | CS4231_XTAL1,
  45. /* 32000 */ 0x06 | CS4231_XTAL1,
  46. /* 33075 */ 0x0C | CS4231_XTAL2,
  47. /* 37800 */ 0x08 | CS4231_XTAL2,
  48. /* 44100 */ 0x0A | CS4231_XTAL2,
  49. /* 48000 */ 0x0C | CS4231_XTAL1
  50. };
  51. static const unsigned int rates[14] = {
  52. 5510, 6620, 8000, 9600, 11025, 16000, 18900, 22050,
  53. 27042, 32000, 33075, 37800, 44100, 48000
  54. };
  55. static const struct snd_pcm_hw_constraint_list hw_constraints_rates = {
  56. .count = ARRAY_SIZE(rates),
  57. .list = rates,
  58. .mask = 0,
  59. };
  60. static int snd_wss_xrate(struct snd_pcm_runtime *runtime)
  61. {
  62. return snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
  63. &hw_constraints_rates);
  64. }
  65. static const unsigned char snd_wss_original_image[32] =
  66. {
  67. 0x00, /* 00/00 - lic */
  68. 0x00, /* 01/01 - ric */
  69. 0x9f, /* 02/02 - la1ic */
  70. 0x9f, /* 03/03 - ra1ic */
  71. 0x9f, /* 04/04 - la2ic */
  72. 0x9f, /* 05/05 - ra2ic */
  73. 0xbf, /* 06/06 - loc */
  74. 0xbf, /* 07/07 - roc */
  75. 0x20, /* 08/08 - pdfr */
  76. CS4231_AUTOCALIB, /* 09/09 - ic */
  77. 0x00, /* 0a/10 - pc */
  78. 0x00, /* 0b/11 - ti */
  79. CS4231_MODE2, /* 0c/12 - mi */
  80. 0xfc, /* 0d/13 - lbc */
  81. 0x00, /* 0e/14 - pbru */
  82. 0x00, /* 0f/15 - pbrl */
  83. 0x80, /* 10/16 - afei */
  84. 0x01, /* 11/17 - afeii */
  85. 0x9f, /* 12/18 - llic */
  86. 0x9f, /* 13/19 - rlic */
  87. 0x00, /* 14/20 - tlb */
  88. 0x00, /* 15/21 - thb */
  89. 0x00, /* 16/22 - la3mic/reserved */
  90. 0x00, /* 17/23 - ra3mic/reserved */
  91. 0x00, /* 18/24 - afs */
  92. 0x00, /* 19/25 - lamoc/version */
  93. 0xcf, /* 1a/26 - mioc */
  94. 0x00, /* 1b/27 - ramoc/reserved */
  95. 0x20, /* 1c/28 - cdfr */
  96. 0x00, /* 1d/29 - res4 */
  97. 0x00, /* 1e/30 - cbru */
  98. 0x00, /* 1f/31 - cbrl */
  99. };
  100. static const unsigned char snd_opti93x_original_image[32] =
  101. {
  102. 0x00, /* 00/00 - l_mixout_outctrl */
  103. 0x00, /* 01/01 - r_mixout_outctrl */
  104. 0x88, /* 02/02 - l_cd_inctrl */
  105. 0x88, /* 03/03 - r_cd_inctrl */
  106. 0x88, /* 04/04 - l_a1/fm_inctrl */
  107. 0x88, /* 05/05 - r_a1/fm_inctrl */
  108. 0x80, /* 06/06 - l_dac_inctrl */
  109. 0x80, /* 07/07 - r_dac_inctrl */
  110. 0x00, /* 08/08 - ply_dataform_reg */
  111. 0x00, /* 09/09 - if_conf */
  112. 0x00, /* 0a/10 - pin_ctrl */
  113. 0x00, /* 0b/11 - err_init_reg */
  114. 0x0a, /* 0c/12 - id_reg */
  115. 0x00, /* 0d/13 - reserved */
  116. 0x00, /* 0e/14 - ply_upcount_reg */
  117. 0x00, /* 0f/15 - ply_lowcount_reg */
  118. 0x88, /* 10/16 - reserved/l_a1_inctrl */
  119. 0x88, /* 11/17 - reserved/r_a1_inctrl */
  120. 0x88, /* 12/18 - l_line_inctrl */
  121. 0x88, /* 13/19 - r_line_inctrl */
  122. 0x88, /* 14/20 - l_mic_inctrl */
  123. 0x88, /* 15/21 - r_mic_inctrl */
  124. 0x80, /* 16/22 - l_out_outctrl */
  125. 0x80, /* 17/23 - r_out_outctrl */
  126. 0x00, /* 18/24 - reserved */
  127. 0x00, /* 19/25 - reserved */
  128. 0x00, /* 1a/26 - reserved */
  129. 0x00, /* 1b/27 - reserved */
  130. 0x00, /* 1c/28 - cap_dataform_reg */
  131. 0x00, /* 1d/29 - reserved */
  132. 0x00, /* 1e/30 - cap_upcount_reg */
  133. 0x00 /* 1f/31 - cap_lowcount_reg */
  134. };
  135. /*
  136. * Basic I/O functions
  137. */
  138. static inline void wss_outb(struct snd_wss *chip, u8 offset, u8 val)
  139. {
  140. outb(val, chip->port + offset);
  141. }
  142. static inline u8 wss_inb(struct snd_wss *chip, u8 offset)
  143. {
  144. return inb(chip->port + offset);
  145. }
  146. static void snd_wss_wait(struct snd_wss *chip)
  147. {
  148. int timeout;
  149. for (timeout = 250;
  150. timeout > 0 && (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT);
  151. timeout--)
  152. udelay(100);
  153. }
  154. static void snd_wss_dout(struct snd_wss *chip, unsigned char reg,
  155. unsigned char value)
  156. {
  157. int timeout;
  158. for (timeout = 250;
  159. timeout > 0 && (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT);
  160. timeout--)
  161. udelay(10);
  162. wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | reg);
  163. wss_outb(chip, CS4231P(REG), value);
  164. mb();
  165. }
  166. void snd_wss_out(struct snd_wss *chip, unsigned char reg, unsigned char value)
  167. {
  168. snd_wss_wait(chip);
  169. #ifdef CONFIG_SND_DEBUG
  170. if (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT)
  171. dev_dbg(chip->card->dev,
  172. "out: auto calibration time out - reg = 0x%x, value = 0x%x\n",
  173. reg, value);
  174. #endif
  175. wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | reg);
  176. wss_outb(chip, CS4231P(REG), value);
  177. chip->image[reg] = value;
  178. mb();
  179. dev_dbg(chip->card->dev, "codec out - reg 0x%x = 0x%x\n",
  180. chip->mce_bit | reg, value);
  181. }
  182. EXPORT_SYMBOL(snd_wss_out);
  183. unsigned char snd_wss_in(struct snd_wss *chip, unsigned char reg)
  184. {
  185. snd_wss_wait(chip);
  186. #ifdef CONFIG_SND_DEBUG
  187. if (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT)
  188. dev_dbg(chip->card->dev,
  189. "in: auto calibration time out - reg = 0x%x\n", reg);
  190. #endif
  191. wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | reg);
  192. mb();
  193. return wss_inb(chip, CS4231P(REG));
  194. }
  195. EXPORT_SYMBOL(snd_wss_in);
  196. void snd_cs4236_ext_out(struct snd_wss *chip, unsigned char reg,
  197. unsigned char val)
  198. {
  199. wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | 0x17);
  200. wss_outb(chip, CS4231P(REG),
  201. reg | (chip->image[CS4236_EXT_REG] & 0x01));
  202. wss_outb(chip, CS4231P(REG), val);
  203. chip->eimage[CS4236_REG(reg)] = val;
  204. #if 0
  205. dev_dbg(chip->card->dev, "ext out : reg = 0x%x, val = 0x%x\n", reg, val);
  206. #endif
  207. }
  208. EXPORT_SYMBOL(snd_cs4236_ext_out);
  209. unsigned char snd_cs4236_ext_in(struct snd_wss *chip, unsigned char reg)
  210. {
  211. wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | 0x17);
  212. wss_outb(chip, CS4231P(REG),
  213. reg | (chip->image[CS4236_EXT_REG] & 0x01));
  214. #if 1
  215. return wss_inb(chip, CS4231P(REG));
  216. #else
  217. {
  218. unsigned char res;
  219. res = wss_inb(chip, CS4231P(REG));
  220. dev_dbg(chip->card->dev, "ext in : reg = 0x%x, val = 0x%x\n",
  221. reg, res);
  222. return res;
  223. }
  224. #endif
  225. }
  226. EXPORT_SYMBOL(snd_cs4236_ext_in);
  227. #if 0
  228. static void snd_wss_debug(struct snd_wss *chip)
  229. {
  230. dev_dbg(chip->card->dev,
  231. "CS4231 REGS: INDEX = 0x%02x "
  232. " STATUS = 0x%02x\n",
  233. wss_inb(chip, CS4231P(REGSEL)),
  234. wss_inb(chip, CS4231P(STATUS)));
  235. dev_dbg(chip->card->dev,
  236. " 0x00: left input = 0x%02x "
  237. " 0x10: alt 1 (CFIG 2) = 0x%02x\n",
  238. snd_wss_in(chip, 0x00),
  239. snd_wss_in(chip, 0x10));
  240. dev_dbg(chip->card->dev,
  241. " 0x01: right input = 0x%02x "
  242. " 0x11: alt 2 (CFIG 3) = 0x%02x\n",
  243. snd_wss_in(chip, 0x01),
  244. snd_wss_in(chip, 0x11));
  245. dev_dbg(chip->card->dev,
  246. " 0x02: GF1 left input = 0x%02x "
  247. " 0x12: left line in = 0x%02x\n",
  248. snd_wss_in(chip, 0x02),
  249. snd_wss_in(chip, 0x12));
  250. dev_dbg(chip->card->dev,
  251. " 0x03: GF1 right input = 0x%02x "
  252. " 0x13: right line in = 0x%02x\n",
  253. snd_wss_in(chip, 0x03),
  254. snd_wss_in(chip, 0x13));
  255. dev_dbg(chip->card->dev,
  256. " 0x04: CD left input = 0x%02x "
  257. " 0x14: timer low = 0x%02x\n",
  258. snd_wss_in(chip, 0x04),
  259. snd_wss_in(chip, 0x14));
  260. dev_dbg(chip->card->dev,
  261. " 0x05: CD right input = 0x%02x "
  262. " 0x15: timer high = 0x%02x\n",
  263. snd_wss_in(chip, 0x05),
  264. snd_wss_in(chip, 0x15));
  265. dev_dbg(chip->card->dev,
  266. " 0x06: left output = 0x%02x "
  267. " 0x16: left MIC (PnP) = 0x%02x\n",
  268. snd_wss_in(chip, 0x06),
  269. snd_wss_in(chip, 0x16));
  270. dev_dbg(chip->card->dev,
  271. " 0x07: right output = 0x%02x "
  272. " 0x17: right MIC (PnP) = 0x%02x\n",
  273. snd_wss_in(chip, 0x07),
  274. snd_wss_in(chip, 0x17));
  275. dev_dbg(chip->card->dev,
  276. " 0x08: playback format = 0x%02x "
  277. " 0x18: IRQ status = 0x%02x\n",
  278. snd_wss_in(chip, 0x08),
  279. snd_wss_in(chip, 0x18));
  280. dev_dbg(chip->card->dev,
  281. " 0x09: iface (CFIG 1) = 0x%02x "
  282. " 0x19: left line out = 0x%02x\n",
  283. snd_wss_in(chip, 0x09),
  284. snd_wss_in(chip, 0x19));
  285. dev_dbg(chip->card->dev,
  286. " 0x0a: pin control = 0x%02x "
  287. " 0x1a: mono control = 0x%02x\n",
  288. snd_wss_in(chip, 0x0a),
  289. snd_wss_in(chip, 0x1a));
  290. dev_dbg(chip->card->dev,
  291. " 0x0b: init & status = 0x%02x "
  292. " 0x1b: right line out = 0x%02x\n",
  293. snd_wss_in(chip, 0x0b),
  294. snd_wss_in(chip, 0x1b));
  295. dev_dbg(chip->card->dev,
  296. " 0x0c: revision & mode = 0x%02x "
  297. " 0x1c: record format = 0x%02x\n",
  298. snd_wss_in(chip, 0x0c),
  299. snd_wss_in(chip, 0x1c));
  300. dev_dbg(chip->card->dev,
  301. " 0x0d: loopback = 0x%02x "
  302. " 0x1d: var freq (PnP) = 0x%02x\n",
  303. snd_wss_in(chip, 0x0d),
  304. snd_wss_in(chip, 0x1d));
  305. dev_dbg(chip->card->dev,
  306. " 0x0e: ply upr count = 0x%02x "
  307. " 0x1e: ply lwr count = 0x%02x\n",
  308. snd_wss_in(chip, 0x0e),
  309. snd_wss_in(chip, 0x1e));
  310. dev_dbg(chip->card->dev,
  311. " 0x0f: rec upr count = 0x%02x "
  312. " 0x1f: rec lwr count = 0x%02x\n",
  313. snd_wss_in(chip, 0x0f),
  314. snd_wss_in(chip, 0x1f));
  315. }
  316. #endif
  317. /*
  318. * CS4231 detection / MCE routines
  319. */
  320. static void snd_wss_busy_wait(struct snd_wss *chip)
  321. {
  322. int timeout;
  323. /* huh.. looks like this sequence is proper for CS4231A chip (GUS MAX) */
  324. for (timeout = 5; timeout > 0; timeout--)
  325. wss_inb(chip, CS4231P(REGSEL));
  326. /* end of cleanup sequence */
  327. for (timeout = 25000;
  328. timeout > 0 && (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT);
  329. timeout--)
  330. udelay(10);
  331. }
  332. void snd_wss_mce_up(struct snd_wss *chip)
  333. {
  334. unsigned long flags;
  335. int timeout;
  336. snd_wss_wait(chip);
  337. #ifdef CONFIG_SND_DEBUG
  338. if (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT)
  339. dev_dbg(chip->card->dev,
  340. "mce_up - auto calibration time out (0)\n");
  341. #endif
  342. spin_lock_irqsave(&chip->reg_lock, flags);
  343. chip->mce_bit |= CS4231_MCE;
  344. timeout = wss_inb(chip, CS4231P(REGSEL));
  345. if (timeout == 0x80)
  346. dev_dbg(chip->card->dev,
  347. "mce_up [0x%lx]: serious init problem - codec still busy\n",
  348. chip->port);
  349. if (!(timeout & CS4231_MCE))
  350. wss_outb(chip, CS4231P(REGSEL),
  351. chip->mce_bit | (timeout & 0x1f));
  352. spin_unlock_irqrestore(&chip->reg_lock, flags);
  353. }
  354. EXPORT_SYMBOL(snd_wss_mce_up);
  355. void snd_wss_mce_down(struct snd_wss *chip)
  356. {
  357. unsigned long flags;
  358. unsigned long end_time;
  359. int timeout;
  360. int hw_mask = WSS_HW_CS4231_MASK | WSS_HW_CS4232_MASK | WSS_HW_AD1848;
  361. snd_wss_busy_wait(chip);
  362. #ifdef CONFIG_SND_DEBUG
  363. if (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT)
  364. dev_dbg(chip->card->dev,
  365. "mce_down [0x%lx] - auto calibration time out (0)\n",
  366. (long)CS4231P(REGSEL));
  367. #endif
  368. spin_lock_irqsave(&chip->reg_lock, flags);
  369. chip->mce_bit &= ~CS4231_MCE;
  370. timeout = wss_inb(chip, CS4231P(REGSEL));
  371. wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | (timeout & 0x1f));
  372. spin_unlock_irqrestore(&chip->reg_lock, flags);
  373. if (timeout == 0x80)
  374. dev_dbg(chip->card->dev,
  375. "mce_down [0x%lx]: serious init problem - codec still busy\n",
  376. chip->port);
  377. if ((timeout & CS4231_MCE) == 0 || !(chip->hardware & hw_mask))
  378. return;
  379. /*
  380. * Wait for (possible -- during init auto-calibration may not be set)
  381. * calibration process to start. Needs up to 5 sample periods on AD1848
  382. * which at the slowest possible rate of 5.5125 kHz means 907 us.
  383. */
  384. msleep(1);
  385. dev_dbg(chip->card->dev, "(1) jiffies = %lu\n", jiffies);
  386. /* check condition up to 250 ms */
  387. end_time = jiffies + msecs_to_jiffies(250);
  388. while (snd_wss_in(chip, CS4231_TEST_INIT) &
  389. CS4231_CALIB_IN_PROGRESS) {
  390. if (time_after(jiffies, end_time)) {
  391. dev_err(chip->card->dev,
  392. "mce_down - auto calibration time out (2)\n");
  393. return;
  394. }
  395. msleep(1);
  396. }
  397. dev_dbg(chip->card->dev, "(2) jiffies = %lu\n", jiffies);
  398. /* check condition up to 100 ms */
  399. end_time = jiffies + msecs_to_jiffies(100);
  400. while (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT) {
  401. if (time_after(jiffies, end_time)) {
  402. dev_err(chip->card->dev,
  403. "mce_down - auto calibration time out (3)\n");
  404. return;
  405. }
  406. msleep(1);
  407. }
  408. dev_dbg(chip->card->dev, "(3) jiffies = %lu\n", jiffies);
  409. dev_dbg(chip->card->dev, "mce_down - exit = 0x%x\n",
  410. wss_inb(chip, CS4231P(REGSEL)));
  411. }
  412. EXPORT_SYMBOL(snd_wss_mce_down);
  413. static unsigned int snd_wss_get_count(unsigned char format, unsigned int size)
  414. {
  415. switch (format & 0xe0) {
  416. case CS4231_LINEAR_16:
  417. case CS4231_LINEAR_16_BIG:
  418. size >>= 1;
  419. break;
  420. case CS4231_ADPCM_16:
  421. return size >> 2;
  422. }
  423. if (format & CS4231_STEREO)
  424. size >>= 1;
  425. return size;
  426. }
  427. static int snd_wss_trigger(struct snd_pcm_substream *substream,
  428. int cmd)
  429. {
  430. struct snd_wss *chip = snd_pcm_substream_chip(substream);
  431. int result = 0;
  432. unsigned int what;
  433. struct snd_pcm_substream *s;
  434. int do_start;
  435. switch (cmd) {
  436. case SNDRV_PCM_TRIGGER_START:
  437. case SNDRV_PCM_TRIGGER_RESUME:
  438. do_start = 1; break;
  439. case SNDRV_PCM_TRIGGER_STOP:
  440. case SNDRV_PCM_TRIGGER_SUSPEND:
  441. do_start = 0; break;
  442. default:
  443. return -EINVAL;
  444. }
  445. what = 0;
  446. snd_pcm_group_for_each_entry(s, substream) {
  447. if (s == chip->playback_substream) {
  448. what |= CS4231_PLAYBACK_ENABLE;
  449. snd_pcm_trigger_done(s, substream);
  450. } else if (s == chip->capture_substream) {
  451. what |= CS4231_RECORD_ENABLE;
  452. snd_pcm_trigger_done(s, substream);
  453. }
  454. }
  455. spin_lock(&chip->reg_lock);
  456. if (do_start) {
  457. chip->image[CS4231_IFACE_CTRL] |= what;
  458. if (chip->trigger)
  459. chip->trigger(chip, what, 1);
  460. } else {
  461. chip->image[CS4231_IFACE_CTRL] &= ~what;
  462. if (chip->trigger)
  463. chip->trigger(chip, what, 0);
  464. }
  465. snd_wss_out(chip, CS4231_IFACE_CTRL, chip->image[CS4231_IFACE_CTRL]);
  466. spin_unlock(&chip->reg_lock);
  467. #if 0
  468. snd_wss_debug(chip);
  469. #endif
  470. return result;
  471. }
  472. /*
  473. * CODEC I/O
  474. */
  475. static unsigned char snd_wss_get_rate(unsigned int rate)
  476. {
  477. int i;
  478. for (i = 0; i < ARRAY_SIZE(rates); i++)
  479. if (rate == rates[i])
  480. return freq_bits[i];
  481. // snd_BUG();
  482. return freq_bits[ARRAY_SIZE(rates) - 1];
  483. }
  484. static unsigned char snd_wss_get_format(struct snd_wss *chip,
  485. snd_pcm_format_t format,
  486. int channels)
  487. {
  488. unsigned char rformat;
  489. rformat = CS4231_LINEAR_8;
  490. switch (format) {
  491. case SNDRV_PCM_FORMAT_MU_LAW: rformat = CS4231_ULAW_8; break;
  492. case SNDRV_PCM_FORMAT_A_LAW: rformat = CS4231_ALAW_8; break;
  493. case SNDRV_PCM_FORMAT_S16_LE: rformat = CS4231_LINEAR_16; break;
  494. case SNDRV_PCM_FORMAT_S16_BE: rformat = CS4231_LINEAR_16_BIG; break;
  495. case SNDRV_PCM_FORMAT_IMA_ADPCM: rformat = CS4231_ADPCM_16; break;
  496. }
  497. if (channels > 1)
  498. rformat |= CS4231_STEREO;
  499. #if 0
  500. dev_dbg(chip->card->dev, "get_format: 0x%x (mode=0x%x)\n", format, mode);
  501. #endif
  502. return rformat;
  503. }
  504. static void snd_wss_calibrate_mute(struct snd_wss *chip, int mute)
  505. {
  506. unsigned long flags;
  507. mute = mute ? 0x80 : 0;
  508. spin_lock_irqsave(&chip->reg_lock, flags);
  509. if (chip->calibrate_mute == mute) {
  510. spin_unlock_irqrestore(&chip->reg_lock, flags);
  511. return;
  512. }
  513. if (!mute) {
  514. snd_wss_dout(chip, CS4231_LEFT_INPUT,
  515. chip->image[CS4231_LEFT_INPUT]);
  516. snd_wss_dout(chip, CS4231_RIGHT_INPUT,
  517. chip->image[CS4231_RIGHT_INPUT]);
  518. snd_wss_dout(chip, CS4231_LOOPBACK,
  519. chip->image[CS4231_LOOPBACK]);
  520. } else {
  521. snd_wss_dout(chip, CS4231_LEFT_INPUT,
  522. 0);
  523. snd_wss_dout(chip, CS4231_RIGHT_INPUT,
  524. 0);
  525. snd_wss_dout(chip, CS4231_LOOPBACK,
  526. 0xfd);
  527. }
  528. snd_wss_dout(chip, CS4231_AUX1_LEFT_INPUT,
  529. mute | chip->image[CS4231_AUX1_LEFT_INPUT]);
  530. snd_wss_dout(chip, CS4231_AUX1_RIGHT_INPUT,
  531. mute | chip->image[CS4231_AUX1_RIGHT_INPUT]);
  532. snd_wss_dout(chip, CS4231_AUX2_LEFT_INPUT,
  533. mute | chip->image[CS4231_AUX2_LEFT_INPUT]);
  534. snd_wss_dout(chip, CS4231_AUX2_RIGHT_INPUT,
  535. mute | chip->image[CS4231_AUX2_RIGHT_INPUT]);
  536. snd_wss_dout(chip, CS4231_LEFT_OUTPUT,
  537. mute | chip->image[CS4231_LEFT_OUTPUT]);
  538. snd_wss_dout(chip, CS4231_RIGHT_OUTPUT,
  539. mute | chip->image[CS4231_RIGHT_OUTPUT]);
  540. if (!(chip->hardware & WSS_HW_AD1848_MASK)) {
  541. snd_wss_dout(chip, CS4231_LEFT_LINE_IN,
  542. mute | chip->image[CS4231_LEFT_LINE_IN]);
  543. snd_wss_dout(chip, CS4231_RIGHT_LINE_IN,
  544. mute | chip->image[CS4231_RIGHT_LINE_IN]);
  545. snd_wss_dout(chip, CS4231_MONO_CTRL,
  546. mute ? 0xc0 : chip->image[CS4231_MONO_CTRL]);
  547. }
  548. if (chip->hardware == WSS_HW_INTERWAVE) {
  549. snd_wss_dout(chip, CS4231_LEFT_MIC_INPUT,
  550. mute | chip->image[CS4231_LEFT_MIC_INPUT]);
  551. snd_wss_dout(chip, CS4231_RIGHT_MIC_INPUT,
  552. mute | chip->image[CS4231_RIGHT_MIC_INPUT]);
  553. snd_wss_dout(chip, CS4231_LINE_LEFT_OUTPUT,
  554. mute | chip->image[CS4231_LINE_LEFT_OUTPUT]);
  555. snd_wss_dout(chip, CS4231_LINE_RIGHT_OUTPUT,
  556. mute | chip->image[CS4231_LINE_RIGHT_OUTPUT]);
  557. }
  558. chip->calibrate_mute = mute;
  559. spin_unlock_irqrestore(&chip->reg_lock, flags);
  560. }
  561. static void snd_wss_playback_format(struct snd_wss *chip,
  562. struct snd_pcm_hw_params *params,
  563. unsigned char pdfr)
  564. {
  565. unsigned long flags;
  566. int full_calib = 1;
  567. mutex_lock(&chip->mce_mutex);
  568. if (chip->hardware == WSS_HW_CS4231A ||
  569. (chip->hardware & WSS_HW_CS4232_MASK)) {
  570. spin_lock_irqsave(&chip->reg_lock, flags);
  571. if ((chip->image[CS4231_PLAYBK_FORMAT] & 0x0f) == (pdfr & 0x0f)) { /* rate is same? */
  572. snd_wss_out(chip, CS4231_ALT_FEATURE_1,
  573. chip->image[CS4231_ALT_FEATURE_1] | 0x10);
  574. chip->image[CS4231_PLAYBK_FORMAT] = pdfr;
  575. snd_wss_out(chip, CS4231_PLAYBK_FORMAT,
  576. chip->image[CS4231_PLAYBK_FORMAT]);
  577. snd_wss_out(chip, CS4231_ALT_FEATURE_1,
  578. chip->image[CS4231_ALT_FEATURE_1] &= ~0x10);
  579. udelay(100); /* Fixes audible clicks at least on GUS MAX */
  580. full_calib = 0;
  581. }
  582. spin_unlock_irqrestore(&chip->reg_lock, flags);
  583. } else if (chip->hardware == WSS_HW_AD1845) {
  584. unsigned rate = params_rate(params);
  585. /*
  586. * Program the AD1845 correctly for the playback stream.
  587. * Note that we do NOT need to toggle the MCE bit because
  588. * the PLAYBACK_ENABLE bit of the Interface Configuration
  589. * register is set.
  590. *
  591. * NOTE: We seem to need to write to the MSB before the LSB
  592. * to get the correct sample frequency.
  593. */
  594. spin_lock_irqsave(&chip->reg_lock, flags);
  595. snd_wss_out(chip, CS4231_PLAYBK_FORMAT, (pdfr & 0xf0));
  596. snd_wss_out(chip, AD1845_UPR_FREQ_SEL, (rate >> 8) & 0xff);
  597. snd_wss_out(chip, AD1845_LWR_FREQ_SEL, rate & 0xff);
  598. full_calib = 0;
  599. spin_unlock_irqrestore(&chip->reg_lock, flags);
  600. }
  601. if (full_calib) {
  602. snd_wss_mce_up(chip);
  603. spin_lock_irqsave(&chip->reg_lock, flags);
  604. if (chip->hardware != WSS_HW_INTERWAVE && !chip->single_dma) {
  605. if (chip->image[CS4231_IFACE_CTRL] & CS4231_RECORD_ENABLE)
  606. pdfr = (pdfr & 0xf0) |
  607. (chip->image[CS4231_REC_FORMAT] & 0x0f);
  608. } else {
  609. chip->image[CS4231_PLAYBK_FORMAT] = pdfr;
  610. }
  611. snd_wss_out(chip, CS4231_PLAYBK_FORMAT, pdfr);
  612. spin_unlock_irqrestore(&chip->reg_lock, flags);
  613. if (chip->hardware == WSS_HW_OPL3SA2)
  614. udelay(100); /* this seems to help */
  615. snd_wss_mce_down(chip);
  616. }
  617. mutex_unlock(&chip->mce_mutex);
  618. }
  619. static void snd_wss_capture_format(struct snd_wss *chip,
  620. struct snd_pcm_hw_params *params,
  621. unsigned char cdfr)
  622. {
  623. unsigned long flags;
  624. int full_calib = 1;
  625. mutex_lock(&chip->mce_mutex);
  626. if (chip->hardware == WSS_HW_CS4231A ||
  627. (chip->hardware & WSS_HW_CS4232_MASK)) {
  628. spin_lock_irqsave(&chip->reg_lock, flags);
  629. if ((chip->image[CS4231_PLAYBK_FORMAT] & 0x0f) == (cdfr & 0x0f) || /* rate is same? */
  630. (chip->image[CS4231_IFACE_CTRL] & CS4231_PLAYBACK_ENABLE)) {
  631. snd_wss_out(chip, CS4231_ALT_FEATURE_1,
  632. chip->image[CS4231_ALT_FEATURE_1] | 0x20);
  633. snd_wss_out(chip, CS4231_REC_FORMAT,
  634. chip->image[CS4231_REC_FORMAT] = cdfr);
  635. snd_wss_out(chip, CS4231_ALT_FEATURE_1,
  636. chip->image[CS4231_ALT_FEATURE_1] &= ~0x20);
  637. full_calib = 0;
  638. }
  639. spin_unlock_irqrestore(&chip->reg_lock, flags);
  640. } else if (chip->hardware == WSS_HW_AD1845) {
  641. unsigned rate = params_rate(params);
  642. /*
  643. * Program the AD1845 correctly for the capture stream.
  644. * Note that we do NOT need to toggle the MCE bit because
  645. * the PLAYBACK_ENABLE bit of the Interface Configuration
  646. * register is set.
  647. *
  648. * NOTE: We seem to need to write to the MSB before the LSB
  649. * to get the correct sample frequency.
  650. */
  651. spin_lock_irqsave(&chip->reg_lock, flags);
  652. snd_wss_out(chip, CS4231_REC_FORMAT, (cdfr & 0xf0));
  653. snd_wss_out(chip, AD1845_UPR_FREQ_SEL, (rate >> 8) & 0xff);
  654. snd_wss_out(chip, AD1845_LWR_FREQ_SEL, rate & 0xff);
  655. full_calib = 0;
  656. spin_unlock_irqrestore(&chip->reg_lock, flags);
  657. }
  658. if (full_calib) {
  659. snd_wss_mce_up(chip);
  660. spin_lock_irqsave(&chip->reg_lock, flags);
  661. if (chip->hardware != WSS_HW_INTERWAVE &&
  662. !(chip->image[CS4231_IFACE_CTRL] & CS4231_PLAYBACK_ENABLE)) {
  663. if (chip->single_dma)
  664. snd_wss_out(chip, CS4231_PLAYBK_FORMAT, cdfr);
  665. else
  666. snd_wss_out(chip, CS4231_PLAYBK_FORMAT,
  667. (chip->image[CS4231_PLAYBK_FORMAT] & 0xf0) |
  668. (cdfr & 0x0f));
  669. spin_unlock_irqrestore(&chip->reg_lock, flags);
  670. snd_wss_mce_down(chip);
  671. snd_wss_mce_up(chip);
  672. spin_lock_irqsave(&chip->reg_lock, flags);
  673. }
  674. if (chip->hardware & WSS_HW_AD1848_MASK)
  675. snd_wss_out(chip, CS4231_PLAYBK_FORMAT, cdfr);
  676. else
  677. snd_wss_out(chip, CS4231_REC_FORMAT, cdfr);
  678. spin_unlock_irqrestore(&chip->reg_lock, flags);
  679. snd_wss_mce_down(chip);
  680. }
  681. mutex_unlock(&chip->mce_mutex);
  682. }
  683. /*
  684. * Timer interface
  685. */
  686. static unsigned long snd_wss_timer_resolution(struct snd_timer *timer)
  687. {
  688. struct snd_wss *chip = snd_timer_chip(timer);
  689. if (chip->hardware & WSS_HW_CS4236B_MASK)
  690. return 14467;
  691. else
  692. return chip->image[CS4231_PLAYBK_FORMAT] & 1 ? 9969 : 9920;
  693. }
  694. static int snd_wss_timer_start(struct snd_timer *timer)
  695. {
  696. unsigned long flags;
  697. unsigned int ticks;
  698. struct snd_wss *chip = snd_timer_chip(timer);
  699. spin_lock_irqsave(&chip->reg_lock, flags);
  700. ticks = timer->sticks;
  701. if ((chip->image[CS4231_ALT_FEATURE_1] & CS4231_TIMER_ENABLE) == 0 ||
  702. (unsigned char)(ticks >> 8) != chip->image[CS4231_TIMER_HIGH] ||
  703. (unsigned char)ticks != chip->image[CS4231_TIMER_LOW]) {
  704. chip->image[CS4231_TIMER_HIGH] = (unsigned char) (ticks >> 8);
  705. snd_wss_out(chip, CS4231_TIMER_HIGH,
  706. chip->image[CS4231_TIMER_HIGH]);
  707. chip->image[CS4231_TIMER_LOW] = (unsigned char) ticks;
  708. snd_wss_out(chip, CS4231_TIMER_LOW,
  709. chip->image[CS4231_TIMER_LOW]);
  710. snd_wss_out(chip, CS4231_ALT_FEATURE_1,
  711. chip->image[CS4231_ALT_FEATURE_1] |
  712. CS4231_TIMER_ENABLE);
  713. }
  714. spin_unlock_irqrestore(&chip->reg_lock, flags);
  715. return 0;
  716. }
  717. static int snd_wss_timer_stop(struct snd_timer *timer)
  718. {
  719. unsigned long flags;
  720. struct snd_wss *chip = snd_timer_chip(timer);
  721. spin_lock_irqsave(&chip->reg_lock, flags);
  722. chip->image[CS4231_ALT_FEATURE_1] &= ~CS4231_TIMER_ENABLE;
  723. snd_wss_out(chip, CS4231_ALT_FEATURE_1,
  724. chip->image[CS4231_ALT_FEATURE_1]);
  725. spin_unlock_irqrestore(&chip->reg_lock, flags);
  726. return 0;
  727. }
  728. static void snd_wss_init(struct snd_wss *chip)
  729. {
  730. unsigned long flags;
  731. snd_wss_calibrate_mute(chip, 1);
  732. snd_wss_mce_down(chip);
  733. #ifdef SNDRV_DEBUG_MCE
  734. dev_dbg(chip->card->dev, "init: (1)\n");
  735. #endif
  736. snd_wss_mce_up(chip);
  737. spin_lock_irqsave(&chip->reg_lock, flags);
  738. chip->image[CS4231_IFACE_CTRL] &= ~(CS4231_PLAYBACK_ENABLE |
  739. CS4231_PLAYBACK_PIO |
  740. CS4231_RECORD_ENABLE |
  741. CS4231_RECORD_PIO |
  742. CS4231_CALIB_MODE);
  743. chip->image[CS4231_IFACE_CTRL] |= CS4231_AUTOCALIB;
  744. snd_wss_out(chip, CS4231_IFACE_CTRL, chip->image[CS4231_IFACE_CTRL]);
  745. spin_unlock_irqrestore(&chip->reg_lock, flags);
  746. snd_wss_mce_down(chip);
  747. #ifdef SNDRV_DEBUG_MCE
  748. dev_dbg(chip->card->dev, "init: (2)\n");
  749. #endif
  750. snd_wss_mce_up(chip);
  751. spin_lock_irqsave(&chip->reg_lock, flags);
  752. chip->image[CS4231_IFACE_CTRL] &= ~CS4231_AUTOCALIB;
  753. snd_wss_out(chip, CS4231_IFACE_CTRL, chip->image[CS4231_IFACE_CTRL]);
  754. snd_wss_out(chip,
  755. CS4231_ALT_FEATURE_1, chip->image[CS4231_ALT_FEATURE_1]);
  756. spin_unlock_irqrestore(&chip->reg_lock, flags);
  757. snd_wss_mce_down(chip);
  758. #ifdef SNDRV_DEBUG_MCE
  759. dev_dbg(chip->card->dev, "init: (3) - afei = 0x%x\n",
  760. chip->image[CS4231_ALT_FEATURE_1]);
  761. #endif
  762. spin_lock_irqsave(&chip->reg_lock, flags);
  763. snd_wss_out(chip, CS4231_ALT_FEATURE_2,
  764. chip->image[CS4231_ALT_FEATURE_2]);
  765. spin_unlock_irqrestore(&chip->reg_lock, flags);
  766. snd_wss_mce_up(chip);
  767. spin_lock_irqsave(&chip->reg_lock, flags);
  768. snd_wss_out(chip, CS4231_PLAYBK_FORMAT,
  769. chip->image[CS4231_PLAYBK_FORMAT]);
  770. spin_unlock_irqrestore(&chip->reg_lock, flags);
  771. snd_wss_mce_down(chip);
  772. #ifdef SNDRV_DEBUG_MCE
  773. dev_dbg(chip->card->dev, "init: (4)\n");
  774. #endif
  775. snd_wss_mce_up(chip);
  776. spin_lock_irqsave(&chip->reg_lock, flags);
  777. if (!(chip->hardware & WSS_HW_AD1848_MASK))
  778. snd_wss_out(chip, CS4231_REC_FORMAT,
  779. chip->image[CS4231_REC_FORMAT]);
  780. spin_unlock_irqrestore(&chip->reg_lock, flags);
  781. snd_wss_mce_down(chip);
  782. snd_wss_calibrate_mute(chip, 0);
  783. #ifdef SNDRV_DEBUG_MCE
  784. dev_dbg(chip->card->dev, "init: (5)\n");
  785. #endif
  786. }
  787. static int snd_wss_open(struct snd_wss *chip, unsigned int mode)
  788. {
  789. unsigned long flags;
  790. mutex_lock(&chip->open_mutex);
  791. if ((chip->mode & mode) ||
  792. ((chip->mode & WSS_MODE_OPEN) && chip->single_dma)) {
  793. mutex_unlock(&chip->open_mutex);
  794. return -EAGAIN;
  795. }
  796. if (chip->mode & WSS_MODE_OPEN) {
  797. chip->mode |= mode;
  798. mutex_unlock(&chip->open_mutex);
  799. return 0;
  800. }
  801. /* ok. now enable and ack CODEC IRQ */
  802. spin_lock_irqsave(&chip->reg_lock, flags);
  803. if (!(chip->hardware & WSS_HW_AD1848_MASK)) {
  804. snd_wss_out(chip, CS4231_IRQ_STATUS,
  805. CS4231_PLAYBACK_IRQ |
  806. CS4231_RECORD_IRQ |
  807. CS4231_TIMER_IRQ);
  808. snd_wss_out(chip, CS4231_IRQ_STATUS, 0);
  809. }
  810. wss_outb(chip, CS4231P(STATUS), 0); /* clear IRQ */
  811. wss_outb(chip, CS4231P(STATUS), 0); /* clear IRQ */
  812. chip->image[CS4231_PIN_CTRL] |= CS4231_IRQ_ENABLE;
  813. snd_wss_out(chip, CS4231_PIN_CTRL, chip->image[CS4231_PIN_CTRL]);
  814. if (!(chip->hardware & WSS_HW_AD1848_MASK)) {
  815. snd_wss_out(chip, CS4231_IRQ_STATUS,
  816. CS4231_PLAYBACK_IRQ |
  817. CS4231_RECORD_IRQ |
  818. CS4231_TIMER_IRQ);
  819. snd_wss_out(chip, CS4231_IRQ_STATUS, 0);
  820. }
  821. spin_unlock_irqrestore(&chip->reg_lock, flags);
  822. chip->mode = mode;
  823. mutex_unlock(&chip->open_mutex);
  824. return 0;
  825. }
  826. static void snd_wss_close(struct snd_wss *chip, unsigned int mode)
  827. {
  828. unsigned long flags;
  829. mutex_lock(&chip->open_mutex);
  830. chip->mode &= ~mode;
  831. if (chip->mode & WSS_MODE_OPEN) {
  832. mutex_unlock(&chip->open_mutex);
  833. return;
  834. }
  835. /* disable IRQ */
  836. spin_lock_irqsave(&chip->reg_lock, flags);
  837. if (!(chip->hardware & WSS_HW_AD1848_MASK))
  838. snd_wss_out(chip, CS4231_IRQ_STATUS, 0);
  839. wss_outb(chip, CS4231P(STATUS), 0); /* clear IRQ */
  840. wss_outb(chip, CS4231P(STATUS), 0); /* clear IRQ */
  841. chip->image[CS4231_PIN_CTRL] &= ~CS4231_IRQ_ENABLE;
  842. snd_wss_out(chip, CS4231_PIN_CTRL, chip->image[CS4231_PIN_CTRL]);
  843. /* now disable record & playback */
  844. if (chip->image[CS4231_IFACE_CTRL] & (CS4231_PLAYBACK_ENABLE | CS4231_PLAYBACK_PIO |
  845. CS4231_RECORD_ENABLE | CS4231_RECORD_PIO)) {
  846. spin_unlock_irqrestore(&chip->reg_lock, flags);
  847. snd_wss_mce_up(chip);
  848. spin_lock_irqsave(&chip->reg_lock, flags);
  849. chip->image[CS4231_IFACE_CTRL] &= ~(CS4231_PLAYBACK_ENABLE | CS4231_PLAYBACK_PIO |
  850. CS4231_RECORD_ENABLE | CS4231_RECORD_PIO);
  851. snd_wss_out(chip, CS4231_IFACE_CTRL,
  852. chip->image[CS4231_IFACE_CTRL]);
  853. spin_unlock_irqrestore(&chip->reg_lock, flags);
  854. snd_wss_mce_down(chip);
  855. spin_lock_irqsave(&chip->reg_lock, flags);
  856. }
  857. /* clear IRQ again */
  858. if (!(chip->hardware & WSS_HW_AD1848_MASK))
  859. snd_wss_out(chip, CS4231_IRQ_STATUS, 0);
  860. wss_outb(chip, CS4231P(STATUS), 0); /* clear IRQ */
  861. wss_outb(chip, CS4231P(STATUS), 0); /* clear IRQ */
  862. spin_unlock_irqrestore(&chip->reg_lock, flags);
  863. chip->mode = 0;
  864. mutex_unlock(&chip->open_mutex);
  865. }
  866. /*
  867. * timer open/close
  868. */
  869. static int snd_wss_timer_open(struct snd_timer *timer)
  870. {
  871. struct snd_wss *chip = snd_timer_chip(timer);
  872. snd_wss_open(chip, WSS_MODE_TIMER);
  873. return 0;
  874. }
  875. static int snd_wss_timer_close(struct snd_timer *timer)
  876. {
  877. struct snd_wss *chip = snd_timer_chip(timer);
  878. snd_wss_close(chip, WSS_MODE_TIMER);
  879. return 0;
  880. }
  881. static const struct snd_timer_hardware snd_wss_timer_table =
  882. {
  883. .flags = SNDRV_TIMER_HW_AUTO,
  884. .resolution = 9945,
  885. .ticks = 65535,
  886. .open = snd_wss_timer_open,
  887. .close = snd_wss_timer_close,
  888. .c_resolution = snd_wss_timer_resolution,
  889. .start = snd_wss_timer_start,
  890. .stop = snd_wss_timer_stop,
  891. };
  892. /*
  893. * ok.. exported functions..
  894. */
  895. static int snd_wss_playback_hw_params(struct snd_pcm_substream *substream,
  896. struct snd_pcm_hw_params *hw_params)
  897. {
  898. struct snd_wss *chip = snd_pcm_substream_chip(substream);
  899. unsigned char new_pdfr;
  900. new_pdfr = snd_wss_get_format(chip, params_format(hw_params),
  901. params_channels(hw_params)) |
  902. snd_wss_get_rate(params_rate(hw_params));
  903. chip->set_playback_format(chip, hw_params, new_pdfr);
  904. return 0;
  905. }
  906. static int snd_wss_playback_prepare(struct snd_pcm_substream *substream)
  907. {
  908. struct snd_wss *chip = snd_pcm_substream_chip(substream);
  909. struct snd_pcm_runtime *runtime = substream->runtime;
  910. unsigned long flags;
  911. unsigned int size = snd_pcm_lib_buffer_bytes(substream);
  912. unsigned int count = snd_pcm_lib_period_bytes(substream);
  913. spin_lock_irqsave(&chip->reg_lock, flags);
  914. chip->p_dma_size = size;
  915. chip->image[CS4231_IFACE_CTRL] &= ~(CS4231_PLAYBACK_ENABLE | CS4231_PLAYBACK_PIO);
  916. snd_dma_program(chip->dma1, runtime->dma_addr, size, DMA_MODE_WRITE | DMA_AUTOINIT);
  917. count = snd_wss_get_count(chip->image[CS4231_PLAYBK_FORMAT], count) - 1;
  918. snd_wss_out(chip, CS4231_PLY_LWR_CNT, (unsigned char) count);
  919. snd_wss_out(chip, CS4231_PLY_UPR_CNT, (unsigned char) (count >> 8));
  920. spin_unlock_irqrestore(&chip->reg_lock, flags);
  921. #if 0
  922. snd_wss_debug(chip);
  923. #endif
  924. return 0;
  925. }
  926. static int snd_wss_capture_hw_params(struct snd_pcm_substream *substream,
  927. struct snd_pcm_hw_params *hw_params)
  928. {
  929. struct snd_wss *chip = snd_pcm_substream_chip(substream);
  930. unsigned char new_cdfr;
  931. new_cdfr = snd_wss_get_format(chip, params_format(hw_params),
  932. params_channels(hw_params)) |
  933. snd_wss_get_rate(params_rate(hw_params));
  934. chip->set_capture_format(chip, hw_params, new_cdfr);
  935. return 0;
  936. }
  937. static int snd_wss_capture_prepare(struct snd_pcm_substream *substream)
  938. {
  939. struct snd_wss *chip = snd_pcm_substream_chip(substream);
  940. struct snd_pcm_runtime *runtime = substream->runtime;
  941. unsigned long flags;
  942. unsigned int size = snd_pcm_lib_buffer_bytes(substream);
  943. unsigned int count = snd_pcm_lib_period_bytes(substream);
  944. spin_lock_irqsave(&chip->reg_lock, flags);
  945. chip->c_dma_size = size;
  946. chip->image[CS4231_IFACE_CTRL] &= ~(CS4231_RECORD_ENABLE | CS4231_RECORD_PIO);
  947. snd_dma_program(chip->dma2, runtime->dma_addr, size, DMA_MODE_READ | DMA_AUTOINIT);
  948. if (chip->hardware & WSS_HW_AD1848_MASK)
  949. count = snd_wss_get_count(chip->image[CS4231_PLAYBK_FORMAT],
  950. count);
  951. else
  952. count = snd_wss_get_count(chip->image[CS4231_REC_FORMAT],
  953. count);
  954. count--;
  955. if (chip->single_dma && chip->hardware != WSS_HW_INTERWAVE) {
  956. snd_wss_out(chip, CS4231_PLY_LWR_CNT, (unsigned char) count);
  957. snd_wss_out(chip, CS4231_PLY_UPR_CNT,
  958. (unsigned char) (count >> 8));
  959. } else {
  960. snd_wss_out(chip, CS4231_REC_LWR_CNT, (unsigned char) count);
  961. snd_wss_out(chip, CS4231_REC_UPR_CNT,
  962. (unsigned char) (count >> 8));
  963. }
  964. spin_unlock_irqrestore(&chip->reg_lock, flags);
  965. return 0;
  966. }
  967. void snd_wss_overrange(struct snd_wss *chip)
  968. {
  969. unsigned long flags;
  970. unsigned char res;
  971. spin_lock_irqsave(&chip->reg_lock, flags);
  972. res = snd_wss_in(chip, CS4231_TEST_INIT);
  973. spin_unlock_irqrestore(&chip->reg_lock, flags);
  974. if (res & (0x08 | 0x02)) /* detect overrange only above 0dB; may be user selectable? */
  975. chip->capture_substream->runtime->overrange++;
  976. }
  977. EXPORT_SYMBOL(snd_wss_overrange);
  978. irqreturn_t snd_wss_interrupt(int irq, void *dev_id)
  979. {
  980. struct snd_wss *chip = dev_id;
  981. unsigned char status;
  982. if (chip->hardware & WSS_HW_AD1848_MASK)
  983. /* pretend it was the only possible irq for AD1848 */
  984. status = CS4231_PLAYBACK_IRQ;
  985. else
  986. status = snd_wss_in(chip, CS4231_IRQ_STATUS);
  987. if (status & CS4231_TIMER_IRQ) {
  988. if (chip->timer)
  989. snd_timer_interrupt(chip->timer, chip->timer->sticks);
  990. }
  991. if (chip->single_dma && chip->hardware != WSS_HW_INTERWAVE) {
  992. if (status & CS4231_PLAYBACK_IRQ) {
  993. if (chip->mode & WSS_MODE_PLAY) {
  994. if (chip->playback_substream)
  995. snd_pcm_period_elapsed(chip->playback_substream);
  996. }
  997. if (chip->mode & WSS_MODE_RECORD) {
  998. if (chip->capture_substream) {
  999. snd_wss_overrange(chip);
  1000. snd_pcm_period_elapsed(chip->capture_substream);
  1001. }
  1002. }
  1003. }
  1004. } else {
  1005. if (status & CS4231_PLAYBACK_IRQ) {
  1006. if (chip->playback_substream)
  1007. snd_pcm_period_elapsed(chip->playback_substream);
  1008. }
  1009. if (status & CS4231_RECORD_IRQ) {
  1010. if (chip->capture_substream) {
  1011. snd_wss_overrange(chip);
  1012. snd_pcm_period_elapsed(chip->capture_substream);
  1013. }
  1014. }
  1015. }
  1016. spin_lock(&chip->reg_lock);
  1017. status = ~CS4231_ALL_IRQS | ~status;
  1018. if (chip->hardware & WSS_HW_AD1848_MASK)
  1019. wss_outb(chip, CS4231P(STATUS), 0);
  1020. else
  1021. snd_wss_out(chip, CS4231_IRQ_STATUS, status);
  1022. spin_unlock(&chip->reg_lock);
  1023. return IRQ_HANDLED;
  1024. }
  1025. EXPORT_SYMBOL(snd_wss_interrupt);
  1026. static snd_pcm_uframes_t snd_wss_playback_pointer(struct snd_pcm_substream *substream)
  1027. {
  1028. struct snd_wss *chip = snd_pcm_substream_chip(substream);
  1029. size_t ptr;
  1030. if (!(chip->image[CS4231_IFACE_CTRL] & CS4231_PLAYBACK_ENABLE))
  1031. return 0;
  1032. ptr = snd_dma_pointer(chip->dma1, chip->p_dma_size);
  1033. return bytes_to_frames(substream->runtime, ptr);
  1034. }
  1035. static snd_pcm_uframes_t snd_wss_capture_pointer(struct snd_pcm_substream *substream)
  1036. {
  1037. struct snd_wss *chip = snd_pcm_substream_chip(substream);
  1038. size_t ptr;
  1039. if (!(chip->image[CS4231_IFACE_CTRL] & CS4231_RECORD_ENABLE))
  1040. return 0;
  1041. ptr = snd_dma_pointer(chip->dma2, chip->c_dma_size);
  1042. return bytes_to_frames(substream->runtime, ptr);
  1043. }
  1044. /*
  1045. */
  1046. static int snd_ad1848_probe(struct snd_wss *chip)
  1047. {
  1048. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  1049. unsigned long flags;
  1050. unsigned char r;
  1051. unsigned short hardware = 0;
  1052. int err = 0;
  1053. int i;
  1054. while (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT) {
  1055. if (time_after(jiffies, timeout))
  1056. return -ENODEV;
  1057. cond_resched();
  1058. }
  1059. spin_lock_irqsave(&chip->reg_lock, flags);
  1060. /* set CS423x MODE 1 */
  1061. snd_wss_dout(chip, CS4231_MISC_INFO, 0);
  1062. snd_wss_dout(chip, CS4231_RIGHT_INPUT, 0x45); /* 0x55 & ~0x10 */
  1063. r = snd_wss_in(chip, CS4231_RIGHT_INPUT);
  1064. if (r != 0x45) {
  1065. /* RMGE always high on AD1847 */
  1066. if ((r & ~CS4231_ENABLE_MIC_GAIN) != 0x45) {
  1067. err = -ENODEV;
  1068. goto out;
  1069. }
  1070. hardware = WSS_HW_AD1847;
  1071. } else {
  1072. snd_wss_dout(chip, CS4231_LEFT_INPUT, 0xaa);
  1073. r = snd_wss_in(chip, CS4231_LEFT_INPUT);
  1074. /* L/RMGE always low on AT2320 */
  1075. if ((r | CS4231_ENABLE_MIC_GAIN) != 0xaa) {
  1076. err = -ENODEV;
  1077. goto out;
  1078. }
  1079. }
  1080. /* clear pending IRQ */
  1081. wss_inb(chip, CS4231P(STATUS));
  1082. wss_outb(chip, CS4231P(STATUS), 0);
  1083. mb();
  1084. if ((chip->hardware & WSS_HW_TYPE_MASK) != WSS_HW_DETECT)
  1085. goto out;
  1086. if (hardware) {
  1087. chip->hardware = hardware;
  1088. goto out;
  1089. }
  1090. r = snd_wss_in(chip, CS4231_MISC_INFO);
  1091. /* set CS423x MODE 2 */
  1092. snd_wss_dout(chip, CS4231_MISC_INFO, CS4231_MODE2);
  1093. for (i = 0; i < 16; i++) {
  1094. if (snd_wss_in(chip, i) != snd_wss_in(chip, 16 + i)) {
  1095. /* we have more than 16 registers: check ID */
  1096. if ((r & 0xf) != 0xa)
  1097. goto out_mode;
  1098. /*
  1099. * on CMI8330, CS4231_VERSION is volume control and
  1100. * can be set to 0
  1101. */
  1102. snd_wss_dout(chip, CS4231_VERSION, 0);
  1103. r = snd_wss_in(chip, CS4231_VERSION) & 0xe7;
  1104. if (!r)
  1105. chip->hardware = WSS_HW_CMI8330;
  1106. goto out_mode;
  1107. }
  1108. }
  1109. if (r & 0x80)
  1110. chip->hardware = WSS_HW_CS4248;
  1111. else
  1112. chip->hardware = WSS_HW_AD1848;
  1113. out_mode:
  1114. snd_wss_dout(chip, CS4231_MISC_INFO, 0);
  1115. out:
  1116. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1117. return err;
  1118. }
  1119. static int snd_wss_probe(struct snd_wss *chip)
  1120. {
  1121. unsigned long flags;
  1122. int i, id, rev, regnum;
  1123. unsigned char *ptr;
  1124. unsigned int hw;
  1125. id = snd_ad1848_probe(chip);
  1126. if (id < 0)
  1127. return id;
  1128. hw = chip->hardware;
  1129. if ((hw & WSS_HW_TYPE_MASK) == WSS_HW_DETECT) {
  1130. for (i = 0; i < 50; i++) {
  1131. mb();
  1132. if (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT)
  1133. msleep(2);
  1134. else {
  1135. spin_lock_irqsave(&chip->reg_lock, flags);
  1136. snd_wss_out(chip, CS4231_MISC_INFO,
  1137. CS4231_MODE2);
  1138. id = snd_wss_in(chip, CS4231_MISC_INFO) & 0x0f;
  1139. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1140. if (id == 0x0a)
  1141. break; /* this is valid value */
  1142. }
  1143. }
  1144. dev_dbg(chip->card->dev, "wss: port = 0x%lx, id = 0x%x\n",
  1145. chip->port, id);
  1146. if (id != 0x0a)
  1147. return -ENODEV; /* no valid device found */
  1148. rev = snd_wss_in(chip, CS4231_VERSION) & 0xe7;
  1149. dev_dbg(chip->card->dev, "CS4231: VERSION (I25) = 0x%x\n", rev);
  1150. if (rev == 0x80) {
  1151. unsigned char tmp = snd_wss_in(chip, 23);
  1152. snd_wss_out(chip, 23, ~tmp);
  1153. if (snd_wss_in(chip, 23) != tmp)
  1154. chip->hardware = WSS_HW_AD1845;
  1155. else
  1156. chip->hardware = WSS_HW_CS4231;
  1157. } else if (rev == 0xa0) {
  1158. chip->hardware = WSS_HW_CS4231A;
  1159. } else if (rev == 0xa2) {
  1160. chip->hardware = WSS_HW_CS4232;
  1161. } else if (rev == 0xb2) {
  1162. chip->hardware = WSS_HW_CS4232A;
  1163. } else if (rev == 0x83) {
  1164. chip->hardware = WSS_HW_CS4236;
  1165. } else if (rev == 0x03) {
  1166. chip->hardware = WSS_HW_CS4236B;
  1167. } else {
  1168. dev_err(chip->card->dev,
  1169. "unknown CS chip with version 0x%x\n", rev);
  1170. return -ENODEV; /* unknown CS4231 chip? */
  1171. }
  1172. }
  1173. spin_lock_irqsave(&chip->reg_lock, flags);
  1174. wss_inb(chip, CS4231P(STATUS)); /* clear any pendings IRQ */
  1175. wss_outb(chip, CS4231P(STATUS), 0);
  1176. mb();
  1177. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1178. if (!(chip->hardware & WSS_HW_AD1848_MASK))
  1179. chip->image[CS4231_MISC_INFO] = CS4231_MODE2;
  1180. switch (chip->hardware) {
  1181. case WSS_HW_INTERWAVE:
  1182. chip->image[CS4231_MISC_INFO] = CS4231_IW_MODE3;
  1183. break;
  1184. case WSS_HW_CS4235:
  1185. case WSS_HW_CS4236B:
  1186. case WSS_HW_CS4237B:
  1187. case WSS_HW_CS4238B:
  1188. case WSS_HW_CS4239:
  1189. if (hw == WSS_HW_DETECT3)
  1190. chip->image[CS4231_MISC_INFO] = CS4231_4236_MODE3;
  1191. else
  1192. chip->hardware = WSS_HW_CS4236;
  1193. break;
  1194. }
  1195. chip->image[CS4231_IFACE_CTRL] =
  1196. (chip->image[CS4231_IFACE_CTRL] & ~CS4231_SINGLE_DMA) |
  1197. (chip->single_dma ? CS4231_SINGLE_DMA : 0);
  1198. if (chip->hardware != WSS_HW_OPTI93X) {
  1199. chip->image[CS4231_ALT_FEATURE_1] = 0x80;
  1200. chip->image[CS4231_ALT_FEATURE_2] =
  1201. chip->hardware == WSS_HW_INTERWAVE ? 0xc2 : 0x01;
  1202. }
  1203. /* enable fine grained frequency selection */
  1204. if (chip->hardware == WSS_HW_AD1845)
  1205. chip->image[AD1845_PWR_DOWN] = 8;
  1206. ptr = (unsigned char *) &chip->image;
  1207. regnum = (chip->hardware & WSS_HW_AD1848_MASK) ? 16 : 32;
  1208. snd_wss_mce_down(chip);
  1209. spin_lock_irqsave(&chip->reg_lock, flags);
  1210. for (i = 0; i < regnum; i++) /* ok.. fill all registers */
  1211. snd_wss_out(chip, i, *ptr++);
  1212. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1213. snd_wss_mce_up(chip);
  1214. snd_wss_mce_down(chip);
  1215. mdelay(2);
  1216. /* ok.. try check hardware version for CS4236+ chips */
  1217. if ((hw & WSS_HW_TYPE_MASK) == WSS_HW_DETECT) {
  1218. if (chip->hardware == WSS_HW_CS4236B) {
  1219. rev = snd_cs4236_ext_in(chip, CS4236_VERSION);
  1220. snd_cs4236_ext_out(chip, CS4236_VERSION, 0xff);
  1221. id = snd_cs4236_ext_in(chip, CS4236_VERSION);
  1222. snd_cs4236_ext_out(chip, CS4236_VERSION, rev);
  1223. dev_dbg(chip->card->dev,
  1224. "CS4231: ext version; rev = 0x%x, id = 0x%x\n",
  1225. rev, id);
  1226. if ((id & 0x1f) == 0x1d) { /* CS4235 */
  1227. chip->hardware = WSS_HW_CS4235;
  1228. switch (id >> 5) {
  1229. case 4:
  1230. case 5:
  1231. case 6:
  1232. break;
  1233. default:
  1234. dev_warn(chip->card->dev,
  1235. "unknown CS4235 chip (enhanced version = 0x%x)\n",
  1236. id);
  1237. }
  1238. } else if ((id & 0x1f) == 0x0b) { /* CS4236/B */
  1239. switch (id >> 5) {
  1240. case 4:
  1241. case 5:
  1242. case 6:
  1243. case 7:
  1244. chip->hardware = WSS_HW_CS4236B;
  1245. break;
  1246. default:
  1247. dev_warn(chip->card->dev,
  1248. "unknown CS4236 chip (enhanced version = 0x%x)\n",
  1249. id);
  1250. }
  1251. } else if ((id & 0x1f) == 0x08) { /* CS4237B */
  1252. chip->hardware = WSS_HW_CS4237B;
  1253. switch (id >> 5) {
  1254. case 4:
  1255. case 5:
  1256. case 6:
  1257. case 7:
  1258. break;
  1259. default:
  1260. dev_warn(chip->card->dev,
  1261. "unknown CS4237B chip (enhanced version = 0x%x)\n",
  1262. id);
  1263. }
  1264. } else if ((id & 0x1f) == 0x09) { /* CS4238B */
  1265. chip->hardware = WSS_HW_CS4238B;
  1266. switch (id >> 5) {
  1267. case 5:
  1268. case 6:
  1269. case 7:
  1270. break;
  1271. default:
  1272. dev_warn(chip->card->dev,
  1273. "unknown CS4238B chip (enhanced version = 0x%x)\n",
  1274. id);
  1275. }
  1276. } else if ((id & 0x1f) == 0x1e) { /* CS4239 */
  1277. chip->hardware = WSS_HW_CS4239;
  1278. switch (id >> 5) {
  1279. case 4:
  1280. case 5:
  1281. case 6:
  1282. break;
  1283. default:
  1284. dev_warn(chip->card->dev,
  1285. "unknown CS4239 chip (enhanced version = 0x%x)\n",
  1286. id);
  1287. }
  1288. } else {
  1289. dev_warn(chip->card->dev,
  1290. "unknown CS4236/CS423xB chip (enhanced version = 0x%x)\n",
  1291. id);
  1292. }
  1293. }
  1294. }
  1295. return 0; /* all things are ok.. */
  1296. }
  1297. /*
  1298. */
  1299. static const struct snd_pcm_hardware snd_wss_playback =
  1300. {
  1301. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  1302. SNDRV_PCM_INFO_MMAP_VALID |
  1303. SNDRV_PCM_INFO_SYNC_START),
  1304. .formats = (SNDRV_PCM_FMTBIT_MU_LAW | SNDRV_PCM_FMTBIT_A_LAW | SNDRV_PCM_FMTBIT_IMA_ADPCM |
  1305. SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S16_BE),
  1306. .rates = SNDRV_PCM_RATE_KNOT | SNDRV_PCM_RATE_8000_48000,
  1307. .rate_min = 5510,
  1308. .rate_max = 48000,
  1309. .channels_min = 1,
  1310. .channels_max = 2,
  1311. .buffer_bytes_max = (128*1024),
  1312. .period_bytes_min = 64,
  1313. .period_bytes_max = (128*1024),
  1314. .periods_min = 1,
  1315. .periods_max = 1024,
  1316. .fifo_size = 0,
  1317. };
  1318. static const struct snd_pcm_hardware snd_wss_capture =
  1319. {
  1320. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  1321. SNDRV_PCM_INFO_MMAP_VALID |
  1322. SNDRV_PCM_INFO_RESUME |
  1323. SNDRV_PCM_INFO_SYNC_START),
  1324. .formats = (SNDRV_PCM_FMTBIT_MU_LAW | SNDRV_PCM_FMTBIT_A_LAW | SNDRV_PCM_FMTBIT_IMA_ADPCM |
  1325. SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S16_BE),
  1326. .rates = SNDRV_PCM_RATE_KNOT | SNDRV_PCM_RATE_8000_48000,
  1327. .rate_min = 5510,
  1328. .rate_max = 48000,
  1329. .channels_min = 1,
  1330. .channels_max = 2,
  1331. .buffer_bytes_max = (128*1024),
  1332. .period_bytes_min = 64,
  1333. .period_bytes_max = (128*1024),
  1334. .periods_min = 1,
  1335. .periods_max = 1024,
  1336. .fifo_size = 0,
  1337. };
  1338. /*
  1339. */
  1340. static int snd_wss_playback_open(struct snd_pcm_substream *substream)
  1341. {
  1342. struct snd_wss *chip = snd_pcm_substream_chip(substream);
  1343. struct snd_pcm_runtime *runtime = substream->runtime;
  1344. int err;
  1345. runtime->hw = snd_wss_playback;
  1346. /* hardware limitation of older chipsets */
  1347. if (chip->hardware & WSS_HW_AD1848_MASK)
  1348. runtime->hw.formats &= ~(SNDRV_PCM_FMTBIT_IMA_ADPCM |
  1349. SNDRV_PCM_FMTBIT_S16_BE);
  1350. /* hardware bug in InterWave chipset */
  1351. if (chip->hardware == WSS_HW_INTERWAVE && chip->dma1 > 3)
  1352. runtime->hw.formats &= ~SNDRV_PCM_FMTBIT_MU_LAW;
  1353. /* hardware limitation of cheap chips */
  1354. if (chip->hardware == WSS_HW_CS4235 ||
  1355. chip->hardware == WSS_HW_CS4239)
  1356. runtime->hw.formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE;
  1357. snd_pcm_limit_isa_dma_size(chip->dma1, &runtime->hw.buffer_bytes_max);
  1358. snd_pcm_limit_isa_dma_size(chip->dma1, &runtime->hw.period_bytes_max);
  1359. if (chip->claim_dma) {
  1360. err = chip->claim_dma(chip, chip->dma_private_data, chip->dma1);
  1361. if (err < 0)
  1362. return err;
  1363. }
  1364. err = snd_wss_open(chip, WSS_MODE_PLAY);
  1365. if (err < 0) {
  1366. if (chip->release_dma)
  1367. chip->release_dma(chip, chip->dma_private_data, chip->dma1);
  1368. return err;
  1369. }
  1370. chip->playback_substream = substream;
  1371. snd_pcm_set_sync(substream);
  1372. chip->rate_constraint(runtime);
  1373. return 0;
  1374. }
  1375. static int snd_wss_capture_open(struct snd_pcm_substream *substream)
  1376. {
  1377. struct snd_wss *chip = snd_pcm_substream_chip(substream);
  1378. struct snd_pcm_runtime *runtime = substream->runtime;
  1379. int err;
  1380. runtime->hw = snd_wss_capture;
  1381. /* hardware limitation of older chipsets */
  1382. if (chip->hardware & WSS_HW_AD1848_MASK)
  1383. runtime->hw.formats &= ~(SNDRV_PCM_FMTBIT_IMA_ADPCM |
  1384. SNDRV_PCM_FMTBIT_S16_BE);
  1385. /* hardware limitation of cheap chips */
  1386. if (chip->hardware == WSS_HW_CS4235 ||
  1387. chip->hardware == WSS_HW_CS4239 ||
  1388. chip->hardware == WSS_HW_OPTI93X)
  1389. runtime->hw.formats = SNDRV_PCM_FMTBIT_U8 |
  1390. SNDRV_PCM_FMTBIT_S16_LE;
  1391. snd_pcm_limit_isa_dma_size(chip->dma2, &runtime->hw.buffer_bytes_max);
  1392. snd_pcm_limit_isa_dma_size(chip->dma2, &runtime->hw.period_bytes_max);
  1393. if (chip->claim_dma) {
  1394. err = chip->claim_dma(chip, chip->dma_private_data, chip->dma2);
  1395. if (err < 0)
  1396. return err;
  1397. }
  1398. err = snd_wss_open(chip, WSS_MODE_RECORD);
  1399. if (err < 0) {
  1400. if (chip->release_dma)
  1401. chip->release_dma(chip, chip->dma_private_data, chip->dma2);
  1402. return err;
  1403. }
  1404. chip->capture_substream = substream;
  1405. snd_pcm_set_sync(substream);
  1406. chip->rate_constraint(runtime);
  1407. return 0;
  1408. }
  1409. static int snd_wss_playback_close(struct snd_pcm_substream *substream)
  1410. {
  1411. struct snd_wss *chip = snd_pcm_substream_chip(substream);
  1412. chip->playback_substream = NULL;
  1413. snd_wss_close(chip, WSS_MODE_PLAY);
  1414. return 0;
  1415. }
  1416. static int snd_wss_capture_close(struct snd_pcm_substream *substream)
  1417. {
  1418. struct snd_wss *chip = snd_pcm_substream_chip(substream);
  1419. chip->capture_substream = NULL;
  1420. snd_wss_close(chip, WSS_MODE_RECORD);
  1421. return 0;
  1422. }
  1423. static void snd_wss_thinkpad_twiddle(struct snd_wss *chip, int on)
  1424. {
  1425. int tmp;
  1426. if (!chip->thinkpad_flag)
  1427. return;
  1428. outb(0x1c, AD1848_THINKPAD_CTL_PORT1);
  1429. tmp = inb(AD1848_THINKPAD_CTL_PORT2);
  1430. if (on)
  1431. /* turn it on */
  1432. tmp |= AD1848_THINKPAD_CS4248_ENABLE_BIT;
  1433. else
  1434. /* turn it off */
  1435. tmp &= ~AD1848_THINKPAD_CS4248_ENABLE_BIT;
  1436. outb(tmp, AD1848_THINKPAD_CTL_PORT2);
  1437. }
  1438. #ifdef CONFIG_PM
  1439. /* lowlevel suspend callback for CS4231 */
  1440. static void snd_wss_suspend(struct snd_wss *chip)
  1441. {
  1442. int reg;
  1443. unsigned long flags;
  1444. spin_lock_irqsave(&chip->reg_lock, flags);
  1445. for (reg = 0; reg < 32; reg++)
  1446. chip->image[reg] = snd_wss_in(chip, reg);
  1447. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1448. if (chip->thinkpad_flag)
  1449. snd_wss_thinkpad_twiddle(chip, 0);
  1450. }
  1451. /* lowlevel resume callback for CS4231 */
  1452. static void snd_wss_resume(struct snd_wss *chip)
  1453. {
  1454. int reg;
  1455. unsigned long flags;
  1456. /* int timeout; */
  1457. if (chip->thinkpad_flag)
  1458. snd_wss_thinkpad_twiddle(chip, 1);
  1459. snd_wss_mce_up(chip);
  1460. spin_lock_irqsave(&chip->reg_lock, flags);
  1461. for (reg = 0; reg < 32; reg++) {
  1462. switch (reg) {
  1463. case CS4231_VERSION:
  1464. break;
  1465. default:
  1466. snd_wss_out(chip, reg, chip->image[reg]);
  1467. break;
  1468. }
  1469. }
  1470. /* Yamaha needs this to resume properly */
  1471. if (chip->hardware == WSS_HW_OPL3SA2)
  1472. snd_wss_out(chip, CS4231_PLAYBK_FORMAT,
  1473. chip->image[CS4231_PLAYBK_FORMAT]);
  1474. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1475. #if 1
  1476. snd_wss_mce_down(chip);
  1477. #else
  1478. /* The following is a workaround to avoid freeze after resume on TP600E.
  1479. This is the first half of copy of snd_wss_mce_down(), but doesn't
  1480. include rescheduling. -- iwai
  1481. */
  1482. snd_wss_busy_wait(chip);
  1483. spin_lock_irqsave(&chip->reg_lock, flags);
  1484. chip->mce_bit &= ~CS4231_MCE;
  1485. timeout = wss_inb(chip, CS4231P(REGSEL));
  1486. wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | (timeout & 0x1f));
  1487. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1488. if (timeout == 0x80)
  1489. dev_err(chip->card->dev
  1490. "down [0x%lx]: serious init problem - codec still busy\n",
  1491. chip->port);
  1492. if ((timeout & CS4231_MCE) == 0 ||
  1493. !(chip->hardware & (WSS_HW_CS4231_MASK | WSS_HW_CS4232_MASK))) {
  1494. return;
  1495. }
  1496. snd_wss_busy_wait(chip);
  1497. #endif
  1498. }
  1499. #endif /* CONFIG_PM */
  1500. const char *snd_wss_chip_id(struct snd_wss *chip)
  1501. {
  1502. switch (chip->hardware) {
  1503. case WSS_HW_CS4231:
  1504. return "CS4231";
  1505. case WSS_HW_CS4231A:
  1506. return "CS4231A";
  1507. case WSS_HW_CS4232:
  1508. return "CS4232";
  1509. case WSS_HW_CS4232A:
  1510. return "CS4232A";
  1511. case WSS_HW_CS4235:
  1512. return "CS4235";
  1513. case WSS_HW_CS4236:
  1514. return "CS4236";
  1515. case WSS_HW_CS4236B:
  1516. return "CS4236B";
  1517. case WSS_HW_CS4237B:
  1518. return "CS4237B";
  1519. case WSS_HW_CS4238B:
  1520. return "CS4238B";
  1521. case WSS_HW_CS4239:
  1522. return "CS4239";
  1523. case WSS_HW_INTERWAVE:
  1524. return "AMD InterWave";
  1525. case WSS_HW_OPL3SA2:
  1526. return chip->card->shortname;
  1527. case WSS_HW_AD1845:
  1528. return "AD1845";
  1529. case WSS_HW_OPTI93X:
  1530. return "OPTi 93x";
  1531. case WSS_HW_AD1847:
  1532. return "AD1847";
  1533. case WSS_HW_AD1848:
  1534. return "AD1848";
  1535. case WSS_HW_CS4248:
  1536. return "CS4248";
  1537. case WSS_HW_CMI8330:
  1538. return "CMI8330/C3D";
  1539. default:
  1540. return "???";
  1541. }
  1542. }
  1543. EXPORT_SYMBOL(snd_wss_chip_id);
  1544. static int snd_wss_new(struct snd_card *card,
  1545. unsigned short hardware,
  1546. unsigned short hwshare,
  1547. struct snd_wss **rchip)
  1548. {
  1549. struct snd_wss *chip;
  1550. *rchip = NULL;
  1551. chip = devm_kzalloc(card->dev, sizeof(*chip), GFP_KERNEL);
  1552. if (chip == NULL)
  1553. return -ENOMEM;
  1554. chip->hardware = hardware;
  1555. chip->hwshare = hwshare;
  1556. spin_lock_init(&chip->reg_lock);
  1557. mutex_init(&chip->mce_mutex);
  1558. mutex_init(&chip->open_mutex);
  1559. chip->card = card;
  1560. chip->rate_constraint = snd_wss_xrate;
  1561. chip->set_playback_format = snd_wss_playback_format;
  1562. chip->set_capture_format = snd_wss_capture_format;
  1563. if (chip->hardware == WSS_HW_OPTI93X)
  1564. memcpy(&chip->image, &snd_opti93x_original_image,
  1565. sizeof(snd_opti93x_original_image));
  1566. else
  1567. memcpy(&chip->image, &snd_wss_original_image,
  1568. sizeof(snd_wss_original_image));
  1569. if (chip->hardware & WSS_HW_AD1848_MASK) {
  1570. chip->image[CS4231_PIN_CTRL] = 0;
  1571. chip->image[CS4231_TEST_INIT] = 0;
  1572. }
  1573. *rchip = chip;
  1574. return 0;
  1575. }
  1576. int snd_wss_create(struct snd_card *card,
  1577. unsigned long port,
  1578. unsigned long cport,
  1579. int irq, int dma1, int dma2,
  1580. unsigned short hardware,
  1581. unsigned short hwshare,
  1582. struct snd_wss **rchip)
  1583. {
  1584. struct snd_wss *chip;
  1585. int err;
  1586. err = snd_wss_new(card, hardware, hwshare, &chip);
  1587. if (err < 0)
  1588. return err;
  1589. chip->irq = -1;
  1590. chip->dma1 = -1;
  1591. chip->dma2 = -1;
  1592. chip->res_port = devm_request_region(card->dev, port, 4, "WSS");
  1593. if (!chip->res_port) {
  1594. dev_err(chip->card->dev, "wss: can't grab port 0x%lx\n", port);
  1595. return -EBUSY;
  1596. }
  1597. chip->port = port;
  1598. if ((long)cport >= 0) {
  1599. chip->res_cport = devm_request_region(card->dev, cport, 8,
  1600. "CS4232 Control");
  1601. if (!chip->res_cport) {
  1602. dev_err(chip->card->dev,
  1603. "wss: can't grab control port 0x%lx\n", cport);
  1604. return -ENODEV;
  1605. }
  1606. }
  1607. chip->cport = cport;
  1608. if (!(hwshare & WSS_HWSHARE_IRQ))
  1609. if (devm_request_irq(card->dev, irq, snd_wss_interrupt, 0,
  1610. "WSS", (void *) chip)) {
  1611. dev_err(chip->card->dev, "wss: can't grab IRQ %d\n", irq);
  1612. return -EBUSY;
  1613. }
  1614. chip->irq = irq;
  1615. card->sync_irq = chip->irq;
  1616. if (!(hwshare & WSS_HWSHARE_DMA1) &&
  1617. snd_devm_request_dma(card->dev, dma1, "WSS - 1")) {
  1618. dev_err(chip->card->dev, "wss: can't grab DMA1 %d\n", dma1);
  1619. return -EBUSY;
  1620. }
  1621. chip->dma1 = dma1;
  1622. if (!(hwshare & WSS_HWSHARE_DMA2) && dma1 != dma2 && dma2 >= 0 &&
  1623. snd_devm_request_dma(card->dev, dma2, "WSS - 2")) {
  1624. dev_err(chip->card->dev, "wss: can't grab DMA2 %d\n", dma2);
  1625. return -EBUSY;
  1626. }
  1627. if (dma1 == dma2 || dma2 < 0) {
  1628. chip->single_dma = 1;
  1629. chip->dma2 = chip->dma1;
  1630. } else
  1631. chip->dma2 = dma2;
  1632. if (hardware == WSS_HW_THINKPAD) {
  1633. chip->thinkpad_flag = 1;
  1634. chip->hardware = WSS_HW_DETECT; /* reset */
  1635. snd_wss_thinkpad_twiddle(chip, 1);
  1636. }
  1637. /* global setup */
  1638. if (snd_wss_probe(chip) < 0)
  1639. return -ENODEV;
  1640. snd_wss_init(chip);
  1641. #if 0
  1642. if (chip->hardware & WSS_HW_CS4232_MASK) {
  1643. if (chip->res_cport == NULL)
  1644. dev_err(chip->card->dev,
  1645. "CS4232 control port features are not accessible\n");
  1646. }
  1647. #endif
  1648. #ifdef CONFIG_PM
  1649. /* Power Management */
  1650. chip->suspend = snd_wss_suspend;
  1651. chip->resume = snd_wss_resume;
  1652. #endif
  1653. *rchip = chip;
  1654. return 0;
  1655. }
  1656. EXPORT_SYMBOL(snd_wss_create);
  1657. static const struct snd_pcm_ops snd_wss_playback_ops = {
  1658. .open = snd_wss_playback_open,
  1659. .close = snd_wss_playback_close,
  1660. .hw_params = snd_wss_playback_hw_params,
  1661. .prepare = snd_wss_playback_prepare,
  1662. .trigger = snd_wss_trigger,
  1663. .pointer = snd_wss_playback_pointer,
  1664. };
  1665. static const struct snd_pcm_ops snd_wss_capture_ops = {
  1666. .open = snd_wss_capture_open,
  1667. .close = snd_wss_capture_close,
  1668. .hw_params = snd_wss_capture_hw_params,
  1669. .prepare = snd_wss_capture_prepare,
  1670. .trigger = snd_wss_trigger,
  1671. .pointer = snd_wss_capture_pointer,
  1672. };
  1673. int snd_wss_pcm(struct snd_wss *chip, int device)
  1674. {
  1675. struct snd_pcm *pcm;
  1676. int err;
  1677. err = snd_pcm_new(chip->card, "WSS", device, 1, 1, &pcm);
  1678. if (err < 0)
  1679. return err;
  1680. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_wss_playback_ops);
  1681. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_wss_capture_ops);
  1682. /* global setup */
  1683. pcm->private_data = chip;
  1684. pcm->info_flags = 0;
  1685. if (chip->single_dma)
  1686. pcm->info_flags |= SNDRV_PCM_INFO_HALF_DUPLEX;
  1687. if (chip->hardware != WSS_HW_INTERWAVE)
  1688. pcm->info_flags |= SNDRV_PCM_INFO_JOINT_DUPLEX;
  1689. strcpy(pcm->name, snd_wss_chip_id(chip));
  1690. snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV, chip->card->dev,
  1691. 64*1024, chip->dma1 > 3 || chip->dma2 > 3 ? 128*1024 : 64*1024);
  1692. chip->pcm = pcm;
  1693. return 0;
  1694. }
  1695. EXPORT_SYMBOL(snd_wss_pcm);
  1696. static void snd_wss_timer_free(struct snd_timer *timer)
  1697. {
  1698. struct snd_wss *chip = timer->private_data;
  1699. chip->timer = NULL;
  1700. }
  1701. int snd_wss_timer(struct snd_wss *chip, int device)
  1702. {
  1703. struct snd_timer *timer;
  1704. struct snd_timer_id tid;
  1705. int err;
  1706. /* Timer initialization */
  1707. tid.dev_class = SNDRV_TIMER_CLASS_CARD;
  1708. tid.dev_sclass = SNDRV_TIMER_SCLASS_NONE;
  1709. tid.card = chip->card->number;
  1710. tid.device = device;
  1711. tid.subdevice = 0;
  1712. err = snd_timer_new(chip->card, "CS4231", &tid, &timer);
  1713. if (err < 0)
  1714. return err;
  1715. strcpy(timer->name, snd_wss_chip_id(chip));
  1716. timer->private_data = chip;
  1717. timer->private_free = snd_wss_timer_free;
  1718. timer->hw = snd_wss_timer_table;
  1719. chip->timer = timer;
  1720. return 0;
  1721. }
  1722. EXPORT_SYMBOL(snd_wss_timer);
  1723. /*
  1724. * MIXER part
  1725. */
  1726. static int snd_wss_info_mux(struct snd_kcontrol *kcontrol,
  1727. struct snd_ctl_elem_info *uinfo)
  1728. {
  1729. static const char * const texts[4] = {
  1730. "Line", "Aux", "Mic", "Mix"
  1731. };
  1732. static const char * const opl3sa_texts[4] = {
  1733. "Line", "CD", "Mic", "Mix"
  1734. };
  1735. static const char * const gusmax_texts[4] = {
  1736. "Line", "Synth", "Mic", "Mix"
  1737. };
  1738. const char * const *ptexts = texts;
  1739. struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
  1740. if (snd_BUG_ON(!chip->card))
  1741. return -EINVAL;
  1742. if (!strcmp(chip->card->driver, "GUS MAX"))
  1743. ptexts = gusmax_texts;
  1744. switch (chip->hardware) {
  1745. case WSS_HW_INTERWAVE:
  1746. ptexts = gusmax_texts;
  1747. break;
  1748. case WSS_HW_OPTI93X:
  1749. case WSS_HW_OPL3SA2:
  1750. ptexts = opl3sa_texts;
  1751. break;
  1752. }
  1753. return snd_ctl_enum_info(uinfo, 2, 4, ptexts);
  1754. }
  1755. static int snd_wss_get_mux(struct snd_kcontrol *kcontrol,
  1756. struct snd_ctl_elem_value *ucontrol)
  1757. {
  1758. struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
  1759. unsigned long flags;
  1760. spin_lock_irqsave(&chip->reg_lock, flags);
  1761. ucontrol->value.enumerated.item[0] = (chip->image[CS4231_LEFT_INPUT] & CS4231_MIXS_ALL) >> 6;
  1762. ucontrol->value.enumerated.item[1] = (chip->image[CS4231_RIGHT_INPUT] & CS4231_MIXS_ALL) >> 6;
  1763. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1764. return 0;
  1765. }
  1766. static int snd_wss_put_mux(struct snd_kcontrol *kcontrol,
  1767. struct snd_ctl_elem_value *ucontrol)
  1768. {
  1769. struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
  1770. unsigned long flags;
  1771. unsigned short left, right;
  1772. int change;
  1773. if (ucontrol->value.enumerated.item[0] > 3 ||
  1774. ucontrol->value.enumerated.item[1] > 3)
  1775. return -EINVAL;
  1776. left = ucontrol->value.enumerated.item[0] << 6;
  1777. right = ucontrol->value.enumerated.item[1] << 6;
  1778. spin_lock_irqsave(&chip->reg_lock, flags);
  1779. left = (chip->image[CS4231_LEFT_INPUT] & ~CS4231_MIXS_ALL) | left;
  1780. right = (chip->image[CS4231_RIGHT_INPUT] & ~CS4231_MIXS_ALL) | right;
  1781. change = left != chip->image[CS4231_LEFT_INPUT] ||
  1782. right != chip->image[CS4231_RIGHT_INPUT];
  1783. snd_wss_out(chip, CS4231_LEFT_INPUT, left);
  1784. snd_wss_out(chip, CS4231_RIGHT_INPUT, right);
  1785. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1786. return change;
  1787. }
  1788. int snd_wss_info_single(struct snd_kcontrol *kcontrol,
  1789. struct snd_ctl_elem_info *uinfo)
  1790. {
  1791. int mask = (kcontrol->private_value >> 16) & 0xff;
  1792. uinfo->type = mask == 1 ? SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER;
  1793. uinfo->count = 1;
  1794. uinfo->value.integer.min = 0;
  1795. uinfo->value.integer.max = mask;
  1796. return 0;
  1797. }
  1798. EXPORT_SYMBOL(snd_wss_info_single);
  1799. int snd_wss_get_single(struct snd_kcontrol *kcontrol,
  1800. struct snd_ctl_elem_value *ucontrol)
  1801. {
  1802. struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
  1803. unsigned long flags;
  1804. int reg = kcontrol->private_value & 0xff;
  1805. int shift = (kcontrol->private_value >> 8) & 0xff;
  1806. int mask = (kcontrol->private_value >> 16) & 0xff;
  1807. int invert = (kcontrol->private_value >> 24) & 0xff;
  1808. spin_lock_irqsave(&chip->reg_lock, flags);
  1809. ucontrol->value.integer.value[0] = (chip->image[reg] >> shift) & mask;
  1810. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1811. if (invert)
  1812. ucontrol->value.integer.value[0] = mask - ucontrol->value.integer.value[0];
  1813. return 0;
  1814. }
  1815. EXPORT_SYMBOL(snd_wss_get_single);
  1816. int snd_wss_put_single(struct snd_kcontrol *kcontrol,
  1817. struct snd_ctl_elem_value *ucontrol)
  1818. {
  1819. struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
  1820. unsigned long flags;
  1821. int reg = kcontrol->private_value & 0xff;
  1822. int shift = (kcontrol->private_value >> 8) & 0xff;
  1823. int mask = (kcontrol->private_value >> 16) & 0xff;
  1824. int invert = (kcontrol->private_value >> 24) & 0xff;
  1825. int change;
  1826. unsigned short val;
  1827. val = (ucontrol->value.integer.value[0] & mask);
  1828. if (invert)
  1829. val = mask - val;
  1830. val <<= shift;
  1831. spin_lock_irqsave(&chip->reg_lock, flags);
  1832. val = (chip->image[reg] & ~(mask << shift)) | val;
  1833. change = val != chip->image[reg];
  1834. snd_wss_out(chip, reg, val);
  1835. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1836. return change;
  1837. }
  1838. EXPORT_SYMBOL(snd_wss_put_single);
  1839. int snd_wss_info_double(struct snd_kcontrol *kcontrol,
  1840. struct snd_ctl_elem_info *uinfo)
  1841. {
  1842. int mask = (kcontrol->private_value >> 24) & 0xff;
  1843. uinfo->type = mask == 1 ? SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER;
  1844. uinfo->count = 2;
  1845. uinfo->value.integer.min = 0;
  1846. uinfo->value.integer.max = mask;
  1847. return 0;
  1848. }
  1849. EXPORT_SYMBOL(snd_wss_info_double);
  1850. int snd_wss_get_double(struct snd_kcontrol *kcontrol,
  1851. struct snd_ctl_elem_value *ucontrol)
  1852. {
  1853. struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
  1854. unsigned long flags;
  1855. int left_reg = kcontrol->private_value & 0xff;
  1856. int right_reg = (kcontrol->private_value >> 8) & 0xff;
  1857. int shift_left = (kcontrol->private_value >> 16) & 0x07;
  1858. int shift_right = (kcontrol->private_value >> 19) & 0x07;
  1859. int mask = (kcontrol->private_value >> 24) & 0xff;
  1860. int invert = (kcontrol->private_value >> 22) & 1;
  1861. spin_lock_irqsave(&chip->reg_lock, flags);
  1862. ucontrol->value.integer.value[0] = (chip->image[left_reg] >> shift_left) & mask;
  1863. ucontrol->value.integer.value[1] = (chip->image[right_reg] >> shift_right) & mask;
  1864. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1865. if (invert) {
  1866. ucontrol->value.integer.value[0] = mask - ucontrol->value.integer.value[0];
  1867. ucontrol->value.integer.value[1] = mask - ucontrol->value.integer.value[1];
  1868. }
  1869. return 0;
  1870. }
  1871. EXPORT_SYMBOL(snd_wss_get_double);
  1872. int snd_wss_put_double(struct snd_kcontrol *kcontrol,
  1873. struct snd_ctl_elem_value *ucontrol)
  1874. {
  1875. struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
  1876. unsigned long flags;
  1877. int left_reg = kcontrol->private_value & 0xff;
  1878. int right_reg = (kcontrol->private_value >> 8) & 0xff;
  1879. int shift_left = (kcontrol->private_value >> 16) & 0x07;
  1880. int shift_right = (kcontrol->private_value >> 19) & 0x07;
  1881. int mask = (kcontrol->private_value >> 24) & 0xff;
  1882. int invert = (kcontrol->private_value >> 22) & 1;
  1883. int change;
  1884. unsigned short val1, val2;
  1885. val1 = ucontrol->value.integer.value[0] & mask;
  1886. val2 = ucontrol->value.integer.value[1] & mask;
  1887. if (invert) {
  1888. val1 = mask - val1;
  1889. val2 = mask - val2;
  1890. }
  1891. val1 <<= shift_left;
  1892. val2 <<= shift_right;
  1893. spin_lock_irqsave(&chip->reg_lock, flags);
  1894. if (left_reg != right_reg) {
  1895. val1 = (chip->image[left_reg] & ~(mask << shift_left)) | val1;
  1896. val2 = (chip->image[right_reg] & ~(mask << shift_right)) | val2;
  1897. change = val1 != chip->image[left_reg] ||
  1898. val2 != chip->image[right_reg];
  1899. snd_wss_out(chip, left_reg, val1);
  1900. snd_wss_out(chip, right_reg, val2);
  1901. } else {
  1902. mask = (mask << shift_left) | (mask << shift_right);
  1903. val1 = (chip->image[left_reg] & ~mask) | val1 | val2;
  1904. change = val1 != chip->image[left_reg];
  1905. snd_wss_out(chip, left_reg, val1);
  1906. }
  1907. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1908. return change;
  1909. }
  1910. EXPORT_SYMBOL(snd_wss_put_double);
  1911. static const DECLARE_TLV_DB_SCALE(db_scale_6bit, -9450, 150, 0);
  1912. static const DECLARE_TLV_DB_SCALE(db_scale_5bit_12db_max, -3450, 150, 0);
  1913. static const DECLARE_TLV_DB_SCALE(db_scale_rec_gain, 0, 150, 0);
  1914. static const DECLARE_TLV_DB_SCALE(db_scale_4bit, -4500, 300, 0);
  1915. static const struct snd_kcontrol_new snd_wss_controls[] = {
  1916. WSS_DOUBLE("PCM Playback Switch", 0,
  1917. CS4231_LEFT_OUTPUT, CS4231_RIGHT_OUTPUT, 7, 7, 1, 1),
  1918. WSS_DOUBLE_TLV("PCM Playback Volume", 0,
  1919. CS4231_LEFT_OUTPUT, CS4231_RIGHT_OUTPUT, 0, 0, 63, 1,
  1920. db_scale_6bit),
  1921. WSS_DOUBLE("Aux Playback Switch", 0,
  1922. CS4231_AUX1_LEFT_INPUT, CS4231_AUX1_RIGHT_INPUT, 7, 7, 1, 1),
  1923. WSS_DOUBLE_TLV("Aux Playback Volume", 0,
  1924. CS4231_AUX1_LEFT_INPUT, CS4231_AUX1_RIGHT_INPUT, 0, 0, 31, 1,
  1925. db_scale_5bit_12db_max),
  1926. WSS_DOUBLE("Aux Playback Switch", 1,
  1927. CS4231_AUX2_LEFT_INPUT, CS4231_AUX2_RIGHT_INPUT, 7, 7, 1, 1),
  1928. WSS_DOUBLE_TLV("Aux Playback Volume", 1,
  1929. CS4231_AUX2_LEFT_INPUT, CS4231_AUX2_RIGHT_INPUT, 0, 0, 31, 1,
  1930. db_scale_5bit_12db_max),
  1931. WSS_DOUBLE_TLV("Capture Volume", 0, CS4231_LEFT_INPUT, CS4231_RIGHT_INPUT,
  1932. 0, 0, 15, 0, db_scale_rec_gain),
  1933. {
  1934. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  1935. .name = "Capture Source",
  1936. .info = snd_wss_info_mux,
  1937. .get = snd_wss_get_mux,
  1938. .put = snd_wss_put_mux,
  1939. },
  1940. WSS_DOUBLE("Mic Boost (+20dB)", 0,
  1941. CS4231_LEFT_INPUT, CS4231_RIGHT_INPUT, 5, 5, 1, 0),
  1942. WSS_SINGLE("Loopback Capture Switch", 0,
  1943. CS4231_LOOPBACK, 0, 1, 0),
  1944. WSS_SINGLE_TLV("Loopback Capture Volume", 0, CS4231_LOOPBACK, 2, 63, 1,
  1945. db_scale_6bit),
  1946. WSS_DOUBLE("Line Playback Switch", 0,
  1947. CS4231_LEFT_LINE_IN, CS4231_RIGHT_LINE_IN, 7, 7, 1, 1),
  1948. WSS_DOUBLE_TLV("Line Playback Volume", 0,
  1949. CS4231_LEFT_LINE_IN, CS4231_RIGHT_LINE_IN, 0, 0, 31, 1,
  1950. db_scale_5bit_12db_max),
  1951. WSS_SINGLE("Beep Playback Switch", 0,
  1952. CS4231_MONO_CTRL, 7, 1, 1),
  1953. WSS_SINGLE_TLV("Beep Playback Volume", 0,
  1954. CS4231_MONO_CTRL, 0, 15, 1,
  1955. db_scale_4bit),
  1956. WSS_SINGLE("Mono Output Playback Switch", 0,
  1957. CS4231_MONO_CTRL, 6, 1, 1),
  1958. WSS_SINGLE("Beep Bypass Playback Switch", 0,
  1959. CS4231_MONO_CTRL, 5, 1, 0),
  1960. };
  1961. int snd_wss_mixer(struct snd_wss *chip)
  1962. {
  1963. struct snd_card *card;
  1964. unsigned int idx;
  1965. int err;
  1966. int count = ARRAY_SIZE(snd_wss_controls);
  1967. if (snd_BUG_ON(!chip || !chip->pcm))
  1968. return -EINVAL;
  1969. card = chip->card;
  1970. strcpy(card->mixername, chip->pcm->name);
  1971. /* Use only the first 11 entries on AD1848 */
  1972. if (chip->hardware & WSS_HW_AD1848_MASK)
  1973. count = 11;
  1974. /* There is no loopback on OPTI93X */
  1975. else if (chip->hardware == WSS_HW_OPTI93X)
  1976. count = 9;
  1977. for (idx = 0; idx < count; idx++) {
  1978. err = snd_ctl_add(card,
  1979. snd_ctl_new1(&snd_wss_controls[idx],
  1980. chip));
  1981. if (err < 0)
  1982. return err;
  1983. }
  1984. return 0;
  1985. }
  1986. EXPORT_SYMBOL(snd_wss_mixer);
  1987. const struct snd_pcm_ops *snd_wss_get_pcm_ops(int direction)
  1988. {
  1989. return direction == SNDRV_PCM_STREAM_PLAYBACK ?
  1990. &snd_wss_playback_ops : &snd_wss_capture_ops;
  1991. }
  1992. EXPORT_SYMBOL(snd_wss_get_pcm_ops);