wm8776.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * ALSA driver for ICEnsemble VT17xx
  4. *
  5. * Lowlevel functions for WM8776 codec
  6. *
  7. * Copyright (c) 2012 Ondrej Zary <linux@rainbow-software.org>
  8. */
  9. #include <linux/delay.h>
  10. #include <sound/core.h>
  11. #include <sound/control.h>
  12. #include <sound/tlv.h>
  13. #include "wm8776.h"
  14. /* low-level access */
  15. static void snd_wm8776_write(struct snd_wm8776 *wm, u16 addr, u16 data)
  16. {
  17. u8 bus_addr = addr << 1 | data >> 8; /* addr + 9th data bit */
  18. u8 bus_data = data & 0xff; /* remaining 8 data bits */
  19. if (addr < WM8776_REG_RESET)
  20. wm->regs[addr] = data;
  21. wm->ops.write(wm, bus_addr, bus_data);
  22. }
  23. /* register-level functions */
  24. static void snd_wm8776_activate_ctl(struct snd_wm8776 *wm,
  25. const char *ctl_name,
  26. bool active)
  27. {
  28. struct snd_card *card = wm->card;
  29. struct snd_kcontrol *kctl;
  30. struct snd_kcontrol_volatile *vd;
  31. unsigned int index_offset;
  32. kctl = snd_ctl_find_id_mixer(card, ctl_name);
  33. if (!kctl)
  34. return;
  35. index_offset = snd_ctl_get_ioff(kctl, &kctl->id);
  36. vd = &kctl->vd[index_offset];
  37. if (active)
  38. vd->access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  39. else
  40. vd->access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  41. snd_ctl_notify(card, SNDRV_CTL_EVENT_MASK_INFO, &kctl->id);
  42. }
  43. static void snd_wm8776_update_agc_ctl(struct snd_wm8776 *wm)
  44. {
  45. int i, flags_on = 0, flags_off = 0;
  46. switch (wm->agc_mode) {
  47. case WM8776_AGC_OFF:
  48. flags_off = WM8776_FLAG_LIM | WM8776_FLAG_ALC;
  49. break;
  50. case WM8776_AGC_LIM:
  51. flags_off = WM8776_FLAG_ALC;
  52. flags_on = WM8776_FLAG_LIM;
  53. break;
  54. case WM8776_AGC_ALC_R:
  55. case WM8776_AGC_ALC_L:
  56. case WM8776_AGC_ALC_STEREO:
  57. flags_off = WM8776_FLAG_LIM;
  58. flags_on = WM8776_FLAG_ALC;
  59. break;
  60. }
  61. for (i = 0; i < WM8776_CTL_COUNT; i++)
  62. if (wm->ctl[i].flags & flags_off)
  63. snd_wm8776_activate_ctl(wm, wm->ctl[i].name, false);
  64. else if (wm->ctl[i].flags & flags_on)
  65. snd_wm8776_activate_ctl(wm, wm->ctl[i].name, true);
  66. }
  67. static void snd_wm8776_set_agc(struct snd_wm8776 *wm, u16 agc, u16 nothing)
  68. {
  69. u16 alc1 = wm->regs[WM8776_REG_ALCCTRL1] & ~WM8776_ALC1_LCT_MASK;
  70. u16 alc2 = wm->regs[WM8776_REG_ALCCTRL2] & ~WM8776_ALC2_LCEN;
  71. switch (agc) {
  72. case 0: /* Off */
  73. wm->agc_mode = WM8776_AGC_OFF;
  74. break;
  75. case 1: /* Limiter */
  76. alc2 |= WM8776_ALC2_LCEN;
  77. wm->agc_mode = WM8776_AGC_LIM;
  78. break;
  79. case 2: /* ALC Right */
  80. alc1 |= WM8776_ALC1_LCSEL_ALCR;
  81. alc2 |= WM8776_ALC2_LCEN;
  82. wm->agc_mode = WM8776_AGC_ALC_R;
  83. break;
  84. case 3: /* ALC Left */
  85. alc1 |= WM8776_ALC1_LCSEL_ALCL;
  86. alc2 |= WM8776_ALC2_LCEN;
  87. wm->agc_mode = WM8776_AGC_ALC_L;
  88. break;
  89. case 4: /* ALC Stereo */
  90. alc1 |= WM8776_ALC1_LCSEL_ALCSTEREO;
  91. alc2 |= WM8776_ALC2_LCEN;
  92. wm->agc_mode = WM8776_AGC_ALC_STEREO;
  93. break;
  94. }
  95. snd_wm8776_write(wm, WM8776_REG_ALCCTRL1, alc1);
  96. snd_wm8776_write(wm, WM8776_REG_ALCCTRL2, alc2);
  97. snd_wm8776_update_agc_ctl(wm);
  98. }
  99. static void snd_wm8776_get_agc(struct snd_wm8776 *wm, u16 *mode, u16 *nothing)
  100. {
  101. *mode = wm->agc_mode;
  102. }
  103. /* mixer controls */
  104. static const DECLARE_TLV_DB_SCALE(wm8776_hp_tlv, -7400, 100, 1);
  105. static const DECLARE_TLV_DB_SCALE(wm8776_dac_tlv, -12750, 50, 1);
  106. static const DECLARE_TLV_DB_SCALE(wm8776_adc_tlv, -10350, 50, 1);
  107. static const DECLARE_TLV_DB_SCALE(wm8776_lct_tlv, -1600, 100, 0);
  108. static const DECLARE_TLV_DB_SCALE(wm8776_maxgain_tlv, 0, 400, 0);
  109. static const DECLARE_TLV_DB_SCALE(wm8776_ngth_tlv, -7800, 600, 0);
  110. static const DECLARE_TLV_DB_SCALE(wm8776_maxatten_lim_tlv, -1200, 100, 0);
  111. static const DECLARE_TLV_DB_SCALE(wm8776_maxatten_alc_tlv, -2100, 400, 0);
  112. static const struct snd_wm8776_ctl snd_wm8776_default_ctl[WM8776_CTL_COUNT] = {
  113. [WM8776_CTL_DAC_VOL] = {
  114. .name = "Master Playback Volume",
  115. .type = SNDRV_CTL_ELEM_TYPE_INTEGER,
  116. .tlv = wm8776_dac_tlv,
  117. .reg1 = WM8776_REG_DACLVOL,
  118. .reg2 = WM8776_REG_DACRVOL,
  119. .mask1 = WM8776_DACVOL_MASK,
  120. .mask2 = WM8776_DACVOL_MASK,
  121. .max = 0xff,
  122. .flags = WM8776_FLAG_STEREO | WM8776_FLAG_VOL_UPDATE,
  123. },
  124. [WM8776_CTL_DAC_SW] = {
  125. .name = "Master Playback Switch",
  126. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  127. .reg1 = WM8776_REG_DACCTRL1,
  128. .reg2 = WM8776_REG_DACCTRL1,
  129. .mask1 = WM8776_DAC_PL_LL,
  130. .mask2 = WM8776_DAC_PL_RR,
  131. .flags = WM8776_FLAG_STEREO,
  132. },
  133. [WM8776_CTL_DAC_ZC_SW] = {
  134. .name = "Master Zero Cross Detect Playback Switch",
  135. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  136. .reg1 = WM8776_REG_DACCTRL1,
  137. .mask1 = WM8776_DAC_DZCEN,
  138. },
  139. [WM8776_CTL_HP_VOL] = {
  140. .name = "Headphone Playback Volume",
  141. .type = SNDRV_CTL_ELEM_TYPE_INTEGER,
  142. .tlv = wm8776_hp_tlv,
  143. .reg1 = WM8776_REG_HPLVOL,
  144. .reg2 = WM8776_REG_HPRVOL,
  145. .mask1 = WM8776_HPVOL_MASK,
  146. .mask2 = WM8776_HPVOL_MASK,
  147. .min = 0x2f,
  148. .max = 0x7f,
  149. .flags = WM8776_FLAG_STEREO | WM8776_FLAG_VOL_UPDATE,
  150. },
  151. [WM8776_CTL_HP_SW] = {
  152. .name = "Headphone Playback Switch",
  153. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  154. .reg1 = WM8776_REG_PWRDOWN,
  155. .mask1 = WM8776_PWR_HPPD,
  156. .flags = WM8776_FLAG_INVERT,
  157. },
  158. [WM8776_CTL_HP_ZC_SW] = {
  159. .name = "Headphone Zero Cross Detect Playback Switch",
  160. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  161. .reg1 = WM8776_REG_HPLVOL,
  162. .reg2 = WM8776_REG_HPRVOL,
  163. .mask1 = WM8776_VOL_HPZCEN,
  164. .mask2 = WM8776_VOL_HPZCEN,
  165. .flags = WM8776_FLAG_STEREO,
  166. },
  167. [WM8776_CTL_AUX_SW] = {
  168. .name = "AUX Playback Switch",
  169. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  170. .reg1 = WM8776_REG_OUTMUX,
  171. .mask1 = WM8776_OUTMUX_AUX,
  172. },
  173. [WM8776_CTL_BYPASS_SW] = {
  174. .name = "Bypass Playback Switch",
  175. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  176. .reg1 = WM8776_REG_OUTMUX,
  177. .mask1 = WM8776_OUTMUX_BYPASS,
  178. },
  179. [WM8776_CTL_DAC_IZD_SW] = {
  180. .name = "Infinite Zero Detect Playback Switch",
  181. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  182. .reg1 = WM8776_REG_DACCTRL1,
  183. .mask1 = WM8776_DAC_IZD,
  184. },
  185. [WM8776_CTL_PHASE_SW] = {
  186. .name = "Phase Invert Playback Switch",
  187. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  188. .reg1 = WM8776_REG_PHASESWAP,
  189. .reg2 = WM8776_REG_PHASESWAP,
  190. .mask1 = WM8776_PHASE_INVERTL,
  191. .mask2 = WM8776_PHASE_INVERTR,
  192. .flags = WM8776_FLAG_STEREO,
  193. },
  194. [WM8776_CTL_DEEMPH_SW] = {
  195. .name = "Deemphasis Playback Switch",
  196. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  197. .reg1 = WM8776_REG_DACCTRL2,
  198. .mask1 = WM8776_DAC2_DEEMPH,
  199. },
  200. [WM8776_CTL_ADC_VOL] = {
  201. .name = "Input Capture Volume",
  202. .type = SNDRV_CTL_ELEM_TYPE_INTEGER,
  203. .tlv = wm8776_adc_tlv,
  204. .reg1 = WM8776_REG_ADCLVOL,
  205. .reg2 = WM8776_REG_ADCRVOL,
  206. .mask1 = WM8776_ADC_GAIN_MASK,
  207. .mask2 = WM8776_ADC_GAIN_MASK,
  208. .max = 0xff,
  209. .flags = WM8776_FLAG_STEREO | WM8776_FLAG_VOL_UPDATE,
  210. },
  211. [WM8776_CTL_ADC_SW] = {
  212. .name = "Input Capture Switch",
  213. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  214. .reg1 = WM8776_REG_ADCMUX,
  215. .reg2 = WM8776_REG_ADCMUX,
  216. .mask1 = WM8776_ADC_MUTEL,
  217. .mask2 = WM8776_ADC_MUTER,
  218. .flags = WM8776_FLAG_STEREO | WM8776_FLAG_INVERT,
  219. },
  220. [WM8776_CTL_INPUT1_SW] = {
  221. .name = "AIN1 Capture Switch",
  222. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  223. .reg1 = WM8776_REG_ADCMUX,
  224. .mask1 = WM8776_ADC_MUX_AIN1,
  225. },
  226. [WM8776_CTL_INPUT2_SW] = {
  227. .name = "AIN2 Capture Switch",
  228. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  229. .reg1 = WM8776_REG_ADCMUX,
  230. .mask1 = WM8776_ADC_MUX_AIN2,
  231. },
  232. [WM8776_CTL_INPUT3_SW] = {
  233. .name = "AIN3 Capture Switch",
  234. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  235. .reg1 = WM8776_REG_ADCMUX,
  236. .mask1 = WM8776_ADC_MUX_AIN3,
  237. },
  238. [WM8776_CTL_INPUT4_SW] = {
  239. .name = "AIN4 Capture Switch",
  240. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  241. .reg1 = WM8776_REG_ADCMUX,
  242. .mask1 = WM8776_ADC_MUX_AIN4,
  243. },
  244. [WM8776_CTL_INPUT5_SW] = {
  245. .name = "AIN5 Capture Switch",
  246. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  247. .reg1 = WM8776_REG_ADCMUX,
  248. .mask1 = WM8776_ADC_MUX_AIN5,
  249. },
  250. [WM8776_CTL_AGC_SEL] = {
  251. .name = "AGC Select Capture Enum",
  252. .type = SNDRV_CTL_ELEM_TYPE_ENUMERATED,
  253. .enum_names = { "Off", "Limiter", "ALC Right", "ALC Left",
  254. "ALC Stereo" },
  255. .max = 5, /* .enum_names item count */
  256. .set = snd_wm8776_set_agc,
  257. .get = snd_wm8776_get_agc,
  258. },
  259. [WM8776_CTL_LIM_THR] = {
  260. .name = "Limiter Threshold Capture Volume",
  261. .type = SNDRV_CTL_ELEM_TYPE_INTEGER,
  262. .tlv = wm8776_lct_tlv,
  263. .reg1 = WM8776_REG_ALCCTRL1,
  264. .mask1 = WM8776_ALC1_LCT_MASK,
  265. .max = 15,
  266. .flags = WM8776_FLAG_LIM,
  267. },
  268. [WM8776_CTL_LIM_ATK] = {
  269. .name = "Limiter Attack Time Capture Enum",
  270. .type = SNDRV_CTL_ELEM_TYPE_ENUMERATED,
  271. .enum_names = { "0.25 ms", "0.5 ms", "1 ms", "2 ms", "4 ms",
  272. "8 ms", "16 ms", "32 ms", "64 ms", "128 ms", "256 ms" },
  273. .max = 11, /* .enum_names item count */
  274. .reg1 = WM8776_REG_ALCCTRL3,
  275. .mask1 = WM8776_ALC3_ATK_MASK,
  276. .flags = WM8776_FLAG_LIM,
  277. },
  278. [WM8776_CTL_LIM_DCY] = {
  279. .name = "Limiter Decay Time Capture Enum",
  280. .type = SNDRV_CTL_ELEM_TYPE_ENUMERATED,
  281. .enum_names = { "1.2 ms", "2.4 ms", "4.8 ms", "9.6 ms",
  282. "19.2 ms", "38.4 ms", "76.8 ms", "154 ms", "307 ms",
  283. "614 ms", "1.23 s" },
  284. .max = 11, /* .enum_names item count */
  285. .reg1 = WM8776_REG_ALCCTRL3,
  286. .mask1 = WM8776_ALC3_DCY_MASK,
  287. .flags = WM8776_FLAG_LIM,
  288. },
  289. [WM8776_CTL_LIM_TRANWIN] = {
  290. .name = "Limiter Transient Window Capture Enum",
  291. .type = SNDRV_CTL_ELEM_TYPE_ENUMERATED,
  292. .enum_names = { "0 us", "62.5 us", "125 us", "250 us", "500 us",
  293. "1 ms", "2 ms", "4 ms" },
  294. .max = 8, /* .enum_names item count */
  295. .reg1 = WM8776_REG_LIMITER,
  296. .mask1 = WM8776_LIM_TRANWIN_MASK,
  297. .flags = WM8776_FLAG_LIM,
  298. },
  299. [WM8776_CTL_LIM_MAXATTN] = {
  300. .name = "Limiter Maximum Attenuation Capture Volume",
  301. .type = SNDRV_CTL_ELEM_TYPE_INTEGER,
  302. .tlv = wm8776_maxatten_lim_tlv,
  303. .reg1 = WM8776_REG_LIMITER,
  304. .mask1 = WM8776_LIM_MAXATTEN_MASK,
  305. .min = 3,
  306. .max = 12,
  307. .flags = WM8776_FLAG_LIM | WM8776_FLAG_INVERT,
  308. },
  309. [WM8776_CTL_ALC_TGT] = {
  310. .name = "ALC Target Level Capture Volume",
  311. .type = SNDRV_CTL_ELEM_TYPE_INTEGER,
  312. .tlv = wm8776_lct_tlv,
  313. .reg1 = WM8776_REG_ALCCTRL1,
  314. .mask1 = WM8776_ALC1_LCT_MASK,
  315. .max = 15,
  316. .flags = WM8776_FLAG_ALC,
  317. },
  318. [WM8776_CTL_ALC_ATK] = {
  319. .name = "ALC Attack Time Capture Enum",
  320. .type = SNDRV_CTL_ELEM_TYPE_ENUMERATED,
  321. .enum_names = { "8.40 ms", "16.8 ms", "33.6 ms", "67.2 ms",
  322. "134 ms", "269 ms", "538 ms", "1.08 s", "2.15 s",
  323. "4.3 s", "8.6 s" },
  324. .max = 11, /* .enum_names item count */
  325. .reg1 = WM8776_REG_ALCCTRL3,
  326. .mask1 = WM8776_ALC3_ATK_MASK,
  327. .flags = WM8776_FLAG_ALC,
  328. },
  329. [WM8776_CTL_ALC_DCY] = {
  330. .name = "ALC Decay Time Capture Enum",
  331. .type = SNDRV_CTL_ELEM_TYPE_ENUMERATED,
  332. .enum_names = { "33.5 ms", "67.0 ms", "134 ms", "268 ms",
  333. "536 ms", "1.07 s", "2.14 s", "4.29 s", "8.58 s",
  334. "17.2 s", "34.3 s" },
  335. .max = 11, /* .enum_names item count */
  336. .reg1 = WM8776_REG_ALCCTRL3,
  337. .mask1 = WM8776_ALC3_DCY_MASK,
  338. .flags = WM8776_FLAG_ALC,
  339. },
  340. [WM8776_CTL_ALC_MAXGAIN] = {
  341. .name = "ALC Maximum Gain Capture Volume",
  342. .type = SNDRV_CTL_ELEM_TYPE_INTEGER,
  343. .tlv = wm8776_maxgain_tlv,
  344. .reg1 = WM8776_REG_ALCCTRL1,
  345. .mask1 = WM8776_ALC1_MAXGAIN_MASK,
  346. .min = 1,
  347. .max = 7,
  348. .flags = WM8776_FLAG_ALC,
  349. },
  350. [WM8776_CTL_ALC_MAXATTN] = {
  351. .name = "ALC Maximum Attenuation Capture Volume",
  352. .type = SNDRV_CTL_ELEM_TYPE_INTEGER,
  353. .tlv = wm8776_maxatten_alc_tlv,
  354. .reg1 = WM8776_REG_LIMITER,
  355. .mask1 = WM8776_LIM_MAXATTEN_MASK,
  356. .min = 10,
  357. .max = 15,
  358. .flags = WM8776_FLAG_ALC | WM8776_FLAG_INVERT,
  359. },
  360. [WM8776_CTL_ALC_HLD] = {
  361. .name = "ALC Hold Time Capture Enum",
  362. .type = SNDRV_CTL_ELEM_TYPE_ENUMERATED,
  363. .enum_names = { "0 ms", "2.67 ms", "5.33 ms", "10.6 ms",
  364. "21.3 ms", "42.7 ms", "85.3 ms", "171 ms", "341 ms",
  365. "683 ms", "1.37 s", "2.73 s", "5.46 s", "10.9 s",
  366. "21.8 s", "43.7 s" },
  367. .max = 16, /* .enum_names item count */
  368. .reg1 = WM8776_REG_ALCCTRL2,
  369. .mask1 = WM8776_ALC2_HOLD_MASK,
  370. .flags = WM8776_FLAG_ALC,
  371. },
  372. [WM8776_CTL_NGT_SW] = {
  373. .name = "Noise Gate Capture Switch",
  374. .type = SNDRV_CTL_ELEM_TYPE_BOOLEAN,
  375. .reg1 = WM8776_REG_NOISEGATE,
  376. .mask1 = WM8776_NGAT_ENABLE,
  377. .flags = WM8776_FLAG_ALC,
  378. },
  379. [WM8776_CTL_NGT_THR] = {
  380. .name = "Noise Gate Threshold Capture Volume",
  381. .type = SNDRV_CTL_ELEM_TYPE_INTEGER,
  382. .tlv = wm8776_ngth_tlv,
  383. .reg1 = WM8776_REG_NOISEGATE,
  384. .mask1 = WM8776_NGAT_THR_MASK,
  385. .max = 7,
  386. .flags = WM8776_FLAG_ALC,
  387. },
  388. };
  389. /* exported functions */
  390. void snd_wm8776_init(struct snd_wm8776 *wm)
  391. {
  392. int i;
  393. static const u16 default_values[] = {
  394. 0x000, 0x100, 0x000,
  395. 0x000, 0x100, 0x000,
  396. 0x000, 0x090, 0x000, 0x000,
  397. 0x022, 0x022, 0x022,
  398. 0x008, 0x0cf, 0x0cf, 0x07b, 0x000,
  399. 0x032, 0x000, 0x0a6, 0x001, 0x001
  400. };
  401. memcpy(wm->ctl, snd_wm8776_default_ctl, sizeof(wm->ctl));
  402. snd_wm8776_write(wm, WM8776_REG_RESET, 0x00); /* reset */
  403. udelay(10);
  404. /* load defaults */
  405. for (i = 0; i < ARRAY_SIZE(default_values); i++)
  406. snd_wm8776_write(wm, i, default_values[i]);
  407. }
  408. void snd_wm8776_resume(struct snd_wm8776 *wm)
  409. {
  410. int i;
  411. for (i = 0; i < WM8776_REG_COUNT; i++)
  412. snd_wm8776_write(wm, i, wm->regs[i]);
  413. }
  414. void snd_wm8776_set_power(struct snd_wm8776 *wm, u16 power)
  415. {
  416. snd_wm8776_write(wm, WM8776_REG_PWRDOWN, power);
  417. }
  418. void snd_wm8776_volume_restore(struct snd_wm8776 *wm)
  419. {
  420. u16 val = wm->regs[WM8776_REG_DACRVOL];
  421. /* restore volume after MCLK stopped */
  422. snd_wm8776_write(wm, WM8776_REG_DACRVOL, val | WM8776_VOL_UPDATE);
  423. }
  424. /* mixer callbacks */
  425. static int snd_wm8776_volume_info(struct snd_kcontrol *kcontrol,
  426. struct snd_ctl_elem_info *uinfo)
  427. {
  428. struct snd_wm8776 *wm = snd_kcontrol_chip(kcontrol);
  429. int n = kcontrol->private_value;
  430. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  431. uinfo->count = (wm->ctl[n].flags & WM8776_FLAG_STEREO) ? 2 : 1;
  432. uinfo->value.integer.min = wm->ctl[n].min;
  433. uinfo->value.integer.max = wm->ctl[n].max;
  434. return 0;
  435. }
  436. static int snd_wm8776_enum_info(struct snd_kcontrol *kcontrol,
  437. struct snd_ctl_elem_info *uinfo)
  438. {
  439. struct snd_wm8776 *wm = snd_kcontrol_chip(kcontrol);
  440. int n = kcontrol->private_value;
  441. return snd_ctl_enum_info(uinfo, 1, wm->ctl[n].max,
  442. wm->ctl[n].enum_names);
  443. }
  444. static int snd_wm8776_ctl_get(struct snd_kcontrol *kcontrol,
  445. struct snd_ctl_elem_value *ucontrol)
  446. {
  447. struct snd_wm8776 *wm = snd_kcontrol_chip(kcontrol);
  448. int n = kcontrol->private_value;
  449. u16 val1, val2;
  450. if (wm->ctl[n].get)
  451. wm->ctl[n].get(wm, &val1, &val2);
  452. else {
  453. val1 = wm->regs[wm->ctl[n].reg1] & wm->ctl[n].mask1;
  454. val1 >>= __ffs(wm->ctl[n].mask1);
  455. if (wm->ctl[n].flags & WM8776_FLAG_STEREO) {
  456. val2 = wm->regs[wm->ctl[n].reg2] & wm->ctl[n].mask2;
  457. val2 >>= __ffs(wm->ctl[n].mask2);
  458. if (wm->ctl[n].flags & WM8776_FLAG_VOL_UPDATE)
  459. val2 &= ~WM8776_VOL_UPDATE;
  460. }
  461. }
  462. if (wm->ctl[n].flags & WM8776_FLAG_INVERT) {
  463. val1 = wm->ctl[n].max - (val1 - wm->ctl[n].min);
  464. if (wm->ctl[n].flags & WM8776_FLAG_STEREO)
  465. val2 = wm->ctl[n].max - (val2 - wm->ctl[n].min);
  466. }
  467. ucontrol->value.integer.value[0] = val1;
  468. if (wm->ctl[n].flags & WM8776_FLAG_STEREO)
  469. ucontrol->value.integer.value[1] = val2;
  470. return 0;
  471. }
  472. static int snd_wm8776_ctl_put(struct snd_kcontrol *kcontrol,
  473. struct snd_ctl_elem_value *ucontrol)
  474. {
  475. struct snd_wm8776 *wm = snd_kcontrol_chip(kcontrol);
  476. int n = kcontrol->private_value;
  477. u16 val, regval1, regval2;
  478. /* this also works for enum because value is a union */
  479. regval1 = ucontrol->value.integer.value[0];
  480. regval2 = ucontrol->value.integer.value[1];
  481. if (wm->ctl[n].flags & WM8776_FLAG_INVERT) {
  482. regval1 = wm->ctl[n].max - (regval1 - wm->ctl[n].min);
  483. regval2 = wm->ctl[n].max - (regval2 - wm->ctl[n].min);
  484. }
  485. if (wm->ctl[n].set)
  486. wm->ctl[n].set(wm, regval1, regval2);
  487. else {
  488. val = wm->regs[wm->ctl[n].reg1] & ~wm->ctl[n].mask1;
  489. val |= regval1 << __ffs(wm->ctl[n].mask1);
  490. /* both stereo controls in one register */
  491. if (wm->ctl[n].flags & WM8776_FLAG_STEREO &&
  492. wm->ctl[n].reg1 == wm->ctl[n].reg2) {
  493. val &= ~wm->ctl[n].mask2;
  494. val |= regval2 << __ffs(wm->ctl[n].mask2);
  495. }
  496. snd_wm8776_write(wm, wm->ctl[n].reg1, val);
  497. /* stereo controls in different registers */
  498. if (wm->ctl[n].flags & WM8776_FLAG_STEREO &&
  499. wm->ctl[n].reg1 != wm->ctl[n].reg2) {
  500. val = wm->regs[wm->ctl[n].reg2] & ~wm->ctl[n].mask2;
  501. val |= regval2 << __ffs(wm->ctl[n].mask2);
  502. if (wm->ctl[n].flags & WM8776_FLAG_VOL_UPDATE)
  503. val |= WM8776_VOL_UPDATE;
  504. snd_wm8776_write(wm, wm->ctl[n].reg2, val);
  505. }
  506. }
  507. return 0;
  508. }
  509. static int snd_wm8776_add_control(struct snd_wm8776 *wm, int num)
  510. {
  511. struct snd_kcontrol_new cont;
  512. struct snd_kcontrol *ctl;
  513. memset(&cont, 0, sizeof(cont));
  514. cont.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  515. cont.private_value = num;
  516. cont.name = wm->ctl[num].name;
  517. cont.access = SNDRV_CTL_ELEM_ACCESS_READWRITE;
  518. if (wm->ctl[num].flags & WM8776_FLAG_LIM ||
  519. wm->ctl[num].flags & WM8776_FLAG_ALC)
  520. cont.access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  521. cont.tlv.p = NULL;
  522. cont.get = snd_wm8776_ctl_get;
  523. cont.put = snd_wm8776_ctl_put;
  524. switch (wm->ctl[num].type) {
  525. case SNDRV_CTL_ELEM_TYPE_INTEGER:
  526. cont.info = snd_wm8776_volume_info;
  527. cont.access |= SNDRV_CTL_ELEM_ACCESS_TLV_READ;
  528. cont.tlv.p = wm->ctl[num].tlv;
  529. break;
  530. case SNDRV_CTL_ELEM_TYPE_BOOLEAN:
  531. wm->ctl[num].max = 1;
  532. if (wm->ctl[num].flags & WM8776_FLAG_STEREO)
  533. cont.info = snd_ctl_boolean_stereo_info;
  534. else
  535. cont.info = snd_ctl_boolean_mono_info;
  536. break;
  537. case SNDRV_CTL_ELEM_TYPE_ENUMERATED:
  538. cont.info = snd_wm8776_enum_info;
  539. break;
  540. default:
  541. return -EINVAL;
  542. }
  543. ctl = snd_ctl_new1(&cont, wm);
  544. if (!ctl)
  545. return -ENOMEM;
  546. return snd_ctl_add(wm->card, ctl);
  547. }
  548. int snd_wm8776_build_controls(struct snd_wm8776 *wm)
  549. {
  550. int err, i;
  551. for (i = 0; i < WM8776_CTL_COUNT; i++)
  552. if (wm->ctl[i].name) {
  553. err = snd_wm8776_add_control(wm, i);
  554. if (err < 0)
  555. return err;
  556. }
  557. return 0;
  558. }