lx_defs.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /* -*- linux-c -*- *
  3. *
  4. * ALSA driver for the digigram lx6464es interface
  5. * adapted upstream headers
  6. *
  7. * Copyright (c) 2009 Tim Blechmann <tim@klingt.org>
  8. */
  9. #ifndef LX_DEFS_H
  10. #define LX_DEFS_H
  11. /* code adapted from ethersound.h */
  12. #define XES_FREQ_COUNT8_MASK 0x00001FFF /* compteur 25MHz entre 8 ech. */
  13. #define XES_FREQ_COUNT8_44_MIN 0x00001288 /* 25M /
  14. * [ 44k - ( 44.1k + 48k ) / 2 ]
  15. * * 8 */
  16. #define XES_FREQ_COUNT8_44_MAX 0x000010F0 /* 25M / [ ( 44.1k + 48k ) / 2 ]
  17. * * 8 */
  18. #define XES_FREQ_COUNT8_48_MAX 0x00000F08 /* 25M /
  19. * [ 48k + ( 44.1k + 48k ) / 2 ]
  20. * * 8 */
  21. /* code adapted from LXES_registers.h */
  22. #define IOCR_OUTPUTS_OFFSET 0 /* (rw) offset for the number of OUTs in the
  23. * ConfES register. */
  24. #define IOCR_INPUTS_OFFSET 8 /* (rw) offset for the number of INs in the
  25. * ConfES register. */
  26. #define FREQ_RATIO_OFFSET 19 /* (rw) offset for frequency ratio in the
  27. * ConfES register. */
  28. #define FREQ_RATIO_SINGLE_MODE 0x01 /* value for single mode frequency ratio:
  29. * sample rate = frequency rate. */
  30. #define CONFES_READ_PART_MASK 0x00070000
  31. #define CONFES_WRITE_PART_MASK 0x00F80000
  32. /* code adapted from if_drv_mb.h */
  33. #define MASK_SYS_STATUS_ERROR (1L << 31) /* events that lead to a PCI irq if
  34. * not yet pending */
  35. #define MASK_SYS_STATUS_URUN (1L << 30)
  36. #define MASK_SYS_STATUS_ORUN (1L << 29)
  37. #define MASK_SYS_STATUS_EOBO (1L << 28)
  38. #define MASK_SYS_STATUS_EOBI (1L << 27)
  39. #define MASK_SYS_STATUS_FREQ (1L << 26)
  40. #define MASK_SYS_STATUS_ESA (1L << 25) /* reserved, this is set by the
  41. * XES */
  42. #define MASK_SYS_STATUS_TIMER (1L << 24)
  43. #define MASK_SYS_ASYNC_EVENTS (MASK_SYS_STATUS_ERROR | \
  44. MASK_SYS_STATUS_URUN | \
  45. MASK_SYS_STATUS_ORUN | \
  46. MASK_SYS_STATUS_EOBO | \
  47. MASK_SYS_STATUS_EOBI | \
  48. MASK_SYS_STATUS_FREQ | \
  49. MASK_SYS_STATUS_ESA)
  50. #define MASK_SYS_PCI_EVENTS (MASK_SYS_ASYNC_EVENTS | \
  51. MASK_SYS_STATUS_TIMER)
  52. #define MASK_SYS_TIMER_COUNT 0x0000FFFF
  53. #define MASK_SYS_STATUS_EOT_PLX (1L << 22) /* event that remains
  54. * internal: reserved fo end
  55. * of plx dma */
  56. #define MASK_SYS_STATUS_XES (1L << 21) /* event that remains
  57. * internal: pending XES
  58. * IRQ */
  59. #define MASK_SYS_STATUS_CMD_DONE (1L << 20) /* alternate command
  60. * management: notify driver
  61. * instead of polling */
  62. #define MAX_STREAM_BUFFER 5 /* max amount of stream buffers. */
  63. #define MICROBLAZE_IBL_MIN 32
  64. #define MICROBLAZE_IBL_DEFAULT 128
  65. #define MICROBLAZE_IBL_MAX 512
  66. /* #define MASK_GRANULARITY (2*MICROBLAZE_IBL_MAX-1) */
  67. /* command opcodes, see reference for details */
  68. /*
  69. the capture bit position in the object_id field in driver commands
  70. depends upon the number of managed channels. For now, 64 IN + 64 OUT are
  71. supported. HOwever, the communication protocol forsees 1024 channels, hence
  72. bit 10 indicates a capture (input) object).
  73. */
  74. #define ID_IS_CAPTURE (1L << 10)
  75. #define ID_OFFSET 13 /* object ID is at the 13th bit in the
  76. * 1st command word.*/
  77. #define ID_CH_MASK 0x3F
  78. #define OPCODE_OFFSET 24 /* offset of the command opcode in the first
  79. * command word.*/
  80. enum cmd_mb_opcodes {
  81. CMD_00_INFO_DEBUG = 0x00,
  82. CMD_01_GET_SYS_CFG = 0x01,
  83. CMD_02_SET_GRANULARITY = 0x02,
  84. CMD_03_SET_TIMER_IRQ = 0x03,
  85. CMD_04_GET_EVENT = 0x04,
  86. CMD_05_GET_PIPES = 0x05,
  87. CMD_06_ALLOCATE_PIPE = 0x06,
  88. CMD_07_RELEASE_PIPE = 0x07,
  89. CMD_08_ASK_BUFFERS = 0x08,
  90. CMD_09_STOP_PIPE = 0x09,
  91. CMD_0A_GET_PIPE_SPL_COUNT = 0x0a,
  92. CMD_0B_TOGGLE_PIPE_STATE = 0x0b,
  93. CMD_0C_DEF_STREAM = 0x0c,
  94. CMD_0D_SET_MUTE = 0x0d,
  95. CMD_0E_GET_STREAM_SPL_COUNT = 0x0e,
  96. CMD_0F_UPDATE_BUFFER = 0x0f,
  97. CMD_10_GET_BUFFER = 0x10,
  98. CMD_11_CANCEL_BUFFER = 0x11,
  99. CMD_12_GET_PEAK = 0x12,
  100. CMD_13_SET_STREAM_STATE = 0x13,
  101. CMD_14_INVALID = 0x14,
  102. };
  103. /* pipe states */
  104. enum pipe_state_t {
  105. PSTATE_IDLE = 0, /* the pipe is not processed in the XES_IRQ
  106. * (free or stopped, or paused). */
  107. PSTATE_RUN = 1, /* sustained play/record state. */
  108. PSTATE_PURGE = 2, /* the ES channels are now off, render pipes do
  109. * not DMA, record pipe do a last DMA. */
  110. PSTATE_ACQUIRE = 3, /* the ES channels are now on, render pipes do
  111. * not yet increase their sample count, record
  112. * pipes do not DMA. */
  113. PSTATE_CLOSING = 4, /* the pipe is releasing, and may not yet
  114. * receive an "alloc" command. */
  115. };
  116. /* stream states */
  117. enum stream_state_t {
  118. SSTATE_STOP = 0x00, /* setting to stop resets the stream spl
  119. * count.*/
  120. SSTATE_RUN = (0x01 << 0), /* start DMA and spl count handling. */
  121. SSTATE_PAUSE = (0x01 << 1), /* pause DMA and spl count handling. */
  122. };
  123. /* buffer flags */
  124. enum buffer_flags {
  125. BF_VALID = 0x80, /* set if the buffer is valid, clear if free.*/
  126. BF_CURRENT = 0x40, /* set if this is the current buffer (there is
  127. * always a current buffer).*/
  128. BF_NOTIFY_EOB = 0x20, /* set if this buffer must cause a PCI event
  129. * when finished.*/
  130. BF_CIRCULAR = 0x10, /* set if buffer[1] must be copied to buffer[0]
  131. * by the end of this buffer.*/
  132. BF_64BITS_ADR = 0x08, /* set if the hi part of the address is valid.*/
  133. BF_xx = 0x04, /* future extension.*/
  134. BF_EOB = 0x02, /* set if finished, but not yet free.*/
  135. BF_PAUSE = 0x01, /* pause stream at buffer end.*/
  136. BF_ZERO = 0x00, /* no flags (init).*/
  137. };
  138. /*
  139. * Stream Flags definitions
  140. */
  141. enum stream_flags {
  142. SF_ZERO = 0x00000000, /* no flags (stream invalid). */
  143. SF_VALID = 0x10000000, /* the stream has a valid DMA_conf
  144. * info (setstreamformat). */
  145. SF_XRUN = 0x20000000, /* the stream is un x-run state. */
  146. SF_START = 0x40000000, /* the DMA is running.*/
  147. SF_ASIO = 0x80000000, /* ASIO.*/
  148. };
  149. #define MASK_SPL_COUNT_HI 0x00FFFFFF /* 4 MSBits are status bits */
  150. #define PSTATE_OFFSET 28 /* 4 MSBits are status bits */
  151. #define MASK_STREAM_HAS_MAPPING (1L << 12)
  152. #define MASK_STREAM_IS_ASIO (1L << 9)
  153. #define STREAM_FMT_OFFSET 10 /* the stream fmt bits start at the 10th
  154. * bit in the command word. */
  155. #define STREAM_FMT_16b 0x02
  156. #define STREAM_FMT_intel 0x01
  157. #define FREQ_FIELD_OFFSET 15 /* offset of the freq field in the response
  158. * word */
  159. #define BUFF_FLAGS_OFFSET 24 /* offset of the buffer flags in the
  160. * response word. */
  161. #define MASK_DATA_SIZE 0x00FFFFFF /* this must match the field size of
  162. * datasize in the buffer_t structure. */
  163. #define MASK_BUFFER_ID 0xFF /* the cancel command awaits a buffer ID,
  164. * may be 0xFF for "current". */
  165. /* code adapted from PcxErr_e.h */
  166. /* Bits masks */
  167. #define ERROR_MASK 0x8000
  168. #define SOURCE_MASK 0x7800
  169. #define E_SOURCE_BOARD 0x4000 /* 8 >> 1 */
  170. #define E_SOURCE_DRV 0x2000 /* 4 >> 1 */
  171. #define E_SOURCE_API 0x1000 /* 2 >> 1 */
  172. /* Error tools */
  173. #define E_SOURCE_TOOLS 0x0800 /* 1 >> 1 */
  174. /* Error pcxaudio */
  175. #define E_SOURCE_AUDIO 0x1800 /* 3 >> 1 */
  176. /* Error virtual pcx */
  177. #define E_SOURCE_VPCX 0x2800 /* 5 >> 1 */
  178. /* Error dispatcher */
  179. #define E_SOURCE_DISPATCHER 0x3000 /* 6 >> 1 */
  180. /* Error from CobraNet firmware */
  181. #define E_SOURCE_COBRANET 0x3800 /* 7 >> 1 */
  182. #define E_SOURCE_USER 0x7800
  183. #define CLASS_MASK 0x0700
  184. #define CODE_MASK 0x00FF
  185. /* Bits values */
  186. /* Values for the error/warning bit */
  187. #define ERROR_VALUE 0x8000
  188. #define WARNING_VALUE 0x0000
  189. /* Class values */
  190. #define E_CLASS_GENERAL 0x0000
  191. #define E_CLASS_INVALID_CMD 0x0100
  192. #define E_CLASS_INVALID_STD_OBJECT 0x0200
  193. #define E_CLASS_RSRC_IMPOSSIBLE 0x0300
  194. #define E_CLASS_WRONG_CONTEXT 0x0400
  195. #define E_CLASS_BAD_SPECIFIC_PARAMETER 0x0500
  196. #define E_CLASS_REAL_TIME_ERROR 0x0600
  197. #define E_CLASS_DIRECTSHOW 0x0700
  198. #define E_CLASS_FREE 0x0700
  199. /* Complete DRV error code for the general class */
  200. #define ED_GN (ERROR_VALUE | E_SOURCE_DRV | E_CLASS_GENERAL)
  201. #define ED_CONCURRENCY (ED_GN | 0x01)
  202. #define ED_DSP_CRASHED (ED_GN | 0x02)
  203. #define ED_UNKNOWN_BOARD (ED_GN | 0x03)
  204. #define ED_NOT_INSTALLED (ED_GN | 0x04)
  205. #define ED_CANNOT_OPEN_SVC_MANAGER (ED_GN | 0x05)
  206. #define ED_CANNOT_READ_REGISTRY (ED_GN | 0x06)
  207. #define ED_DSP_VERSION_MISMATCH (ED_GN | 0x07)
  208. #define ED_UNAVAILABLE_FEATURE (ED_GN | 0x08)
  209. #define ED_CANCELLED (ED_GN | 0x09)
  210. #define ED_NO_RESPONSE_AT_IRQA (ED_GN | 0x10)
  211. #define ED_INVALID_ADDRESS (ED_GN | 0x11)
  212. #define ED_DSP_CORRUPTED (ED_GN | 0x12)
  213. #define ED_PENDING_OPERATION (ED_GN | 0x13)
  214. #define ED_NET_ALLOCATE_MEMORY_IMPOSSIBLE (ED_GN | 0x14)
  215. #define ED_NET_REGISTER_ERROR (ED_GN | 0x15)
  216. #define ED_NET_THREAD_ERROR (ED_GN | 0x16)
  217. #define ED_NET_OPEN_ERROR (ED_GN | 0x17)
  218. #define ED_NET_CLOSE_ERROR (ED_GN | 0x18)
  219. #define ED_NET_NO_MORE_PACKET (ED_GN | 0x19)
  220. #define ED_NET_NO_MORE_BUFFER (ED_GN | 0x1A)
  221. #define ED_NET_SEND_ERROR (ED_GN | 0x1B)
  222. #define ED_NET_RECEIVE_ERROR (ED_GN | 0x1C)
  223. #define ED_NET_WRONG_MSG_SIZE (ED_GN | 0x1D)
  224. #define ED_NET_WAIT_ERROR (ED_GN | 0x1E)
  225. #define ED_NET_EEPROM_ERROR (ED_GN | 0x1F)
  226. #define ED_INVALID_RS232_COM_NUMBER (ED_GN | 0x20)
  227. #define ED_INVALID_RS232_INIT (ED_GN | 0x21)
  228. #define ED_FILE_ERROR (ED_GN | 0x22)
  229. #define ED_INVALID_GPIO_CMD (ED_GN | 0x23)
  230. #define ED_RS232_ALREADY_OPENED (ED_GN | 0x24)
  231. #define ED_RS232_NOT_OPENED (ED_GN | 0x25)
  232. #define ED_GPIO_ALREADY_OPENED (ED_GN | 0x26)
  233. #define ED_GPIO_NOT_OPENED (ED_GN | 0x27)
  234. #define ED_REGISTRY_ERROR (ED_GN | 0x28) /* <- NCX */
  235. #define ED_INVALID_SERVICE (ED_GN | 0x29) /* <- NCX */
  236. #define ED_READ_FILE_ALREADY_OPENED (ED_GN | 0x2a) /* <- Decalage
  237. * pour RCX
  238. * (old 0x28)
  239. * */
  240. #define ED_READ_FILE_INVALID_COMMAND (ED_GN | 0x2b) /* ~ */
  241. #define ED_READ_FILE_INVALID_PARAMETER (ED_GN | 0x2c) /* ~ */
  242. #define ED_READ_FILE_ALREADY_CLOSED (ED_GN | 0x2d) /* ~ */
  243. #define ED_READ_FILE_NO_INFORMATION (ED_GN | 0x2e) /* ~ */
  244. #define ED_READ_FILE_INVALID_HANDLE (ED_GN | 0x2f) /* ~ */
  245. #define ED_READ_FILE_END_OF_FILE (ED_GN | 0x30) /* ~ */
  246. #define ED_READ_FILE_ERROR (ED_GN | 0x31) /* ~ */
  247. #define ED_DSP_CRASHED_EXC_DSPSTACK_OVERFLOW (ED_GN | 0x32) /* <- Decalage pour
  248. * PCX (old 0x14) */
  249. #define ED_DSP_CRASHED_EXC_SYSSTACK_OVERFLOW (ED_GN | 0x33) /* ~ */
  250. #define ED_DSP_CRASHED_EXC_ILLEGAL (ED_GN | 0x34) /* ~ */
  251. #define ED_DSP_CRASHED_EXC_TIMER_REENTRY (ED_GN | 0x35) /* ~ */
  252. #define ED_DSP_CRASHED_EXC_FATAL_ERROR (ED_GN | 0x36) /* ~ */
  253. #define ED_FLASH_PCCARD_NOT_PRESENT (ED_GN | 0x37)
  254. #define ED_NO_CURRENT_CLOCK (ED_GN | 0x38)
  255. /* Complete DRV error code for real time class */
  256. #define ED_RT (ERROR_VALUE | E_SOURCE_DRV | E_CLASS_REAL_TIME_ERROR)
  257. #define ED_DSP_TIMED_OUT (ED_RT | 0x01)
  258. #define ED_DSP_CHK_TIMED_OUT (ED_RT | 0x02)
  259. #define ED_STREAM_OVERRUN (ED_RT | 0x03)
  260. #define ED_DSP_BUSY (ED_RT | 0x04)
  261. #define ED_DSP_SEMAPHORE_TIME_OUT (ED_RT | 0x05)
  262. #define ED_BOARD_TIME_OUT (ED_RT | 0x06)
  263. #define ED_XILINX_ERROR (ED_RT | 0x07)
  264. #define ED_COBRANET_ITF_NOT_RESPONDING (ED_RT | 0x08)
  265. /* Complete BOARD error code for the invaid standard object class */
  266. #define EB_ISO (ERROR_VALUE | E_SOURCE_BOARD | \
  267. E_CLASS_INVALID_STD_OBJECT)
  268. #define EB_INVALID_EFFECT (EB_ISO | 0x00)
  269. #define EB_INVALID_PIPE (EB_ISO | 0x40)
  270. #define EB_INVALID_STREAM (EB_ISO | 0x80)
  271. #define EB_INVALID_AUDIO (EB_ISO | 0xC0)
  272. /* Complete BOARD error code for impossible resource allocation class */
  273. #define EB_RI (ERROR_VALUE | E_SOURCE_BOARD | E_CLASS_RSRC_IMPOSSIBLE)
  274. #define EB_ALLOCATE_ALL_STREAM_TRANSFERT_BUFFERS_IMPOSSIBLE (EB_RI | 0x01)
  275. #define EB_ALLOCATE_PIPE_SAMPLE_BUFFER_IMPOSSIBLE (EB_RI | 0x02)
  276. #define EB_ALLOCATE_MEM_STREAM_IMPOSSIBLE \
  277. EB_ALLOCATE_ALL_STREAM_TRANSFERT_BUFFERS_IMPOSSIBLE
  278. #define EB_ALLOCATE_MEM_PIPE_IMPOSSIBLE \
  279. EB_ALLOCATE_PIPE_SAMPLE_BUFFER_IMPOSSIBLE
  280. #define EB_ALLOCATE_DIFFERED_CMD_IMPOSSIBLE (EB_RI | 0x03)
  281. #define EB_TOO_MANY_DIFFERED_CMD (EB_RI | 0x04)
  282. #define EB_RBUFFERS_TABLE_OVERFLOW (EB_RI | 0x05)
  283. #define EB_ALLOCATE_EFFECTS_IMPOSSIBLE (EB_RI | 0x08)
  284. #define EB_ALLOCATE_EFFECT_POS_IMPOSSIBLE (EB_RI | 0x09)
  285. #define EB_RBUFFER_NOT_AVAILABLE (EB_RI | 0x0A)
  286. #define EB_ALLOCATE_CONTEXT_LIII_IMPOSSIBLE (EB_RI | 0x0B)
  287. #define EB_STATUS_DIALOG_IMPOSSIBLE (EB_RI | 0x1D)
  288. #define EB_CONTROL_CMD_IMPOSSIBLE (EB_RI | 0x1E)
  289. #define EB_STATUS_SEND_IMPOSSIBLE (EB_RI | 0x1F)
  290. #define EB_ALLOCATE_PIPE_IMPOSSIBLE (EB_RI | 0x40)
  291. #define EB_ALLOCATE_STREAM_IMPOSSIBLE (EB_RI | 0x80)
  292. #define EB_ALLOCATE_AUDIO_IMPOSSIBLE (EB_RI | 0xC0)
  293. /* Complete BOARD error code for wrong call context class */
  294. #define EB_WCC (ERROR_VALUE | E_SOURCE_BOARD | E_CLASS_WRONG_CONTEXT)
  295. #define EB_CMD_REFUSED (EB_WCC | 0x00)
  296. #define EB_START_STREAM_REFUSED (EB_WCC | 0xFC)
  297. #define EB_SPC_REFUSED (EB_WCC | 0xFD)
  298. #define EB_CSN_REFUSED (EB_WCC | 0xFE)
  299. #define EB_CSE_REFUSED (EB_WCC | 0xFF)
  300. #endif /* LX_DEFS_H */