maestro3.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Driver for ESS Maestro3/Allegro (ES1988) soundcards.
  4. * Copyright (c) 2000 by Zach Brown <zab@zabbo.net>
  5. * Takashi Iwai <tiwai@suse.de>
  6. *
  7. * Most of the hardware init stuffs are based on maestro3 driver for
  8. * OSS/Free by Zach Brown. Many thanks to Zach!
  9. *
  10. * ChangeLog:
  11. * Aug. 27, 2001
  12. * - Fixed deadlock on capture
  13. * - Added Canyon3D-2 support by Rob Riggs <rob@pangalactic.org>
  14. */
  15. #define CARD_NAME "ESS Maestro3/Allegro/Canyon3D-2"
  16. #define DRIVER_NAME "Maestro3"
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/slab.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/module.h>
  26. #include <linux/firmware.h>
  27. #include <linux/input.h>
  28. #include <sound/core.h>
  29. #include <sound/info.h>
  30. #include <sound/control.h>
  31. #include <sound/pcm.h>
  32. #include <sound/mpu401.h>
  33. #include <sound/ac97_codec.h>
  34. #include <sound/initval.h>
  35. #include <asm/byteorder.h>
  36. MODULE_AUTHOR("Zach Brown <zab@zabbo.net>, Takashi Iwai <tiwai@suse.de>");
  37. MODULE_DESCRIPTION("ESS Maestro3 PCI");
  38. MODULE_LICENSE("GPL");
  39. MODULE_FIRMWARE("ess/maestro3_assp_kernel.fw");
  40. MODULE_FIRMWARE("ess/maestro3_assp_minisrc.fw");
  41. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  42. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  43. static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* all enabled */
  44. static bool external_amp[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = 1};
  45. static int amp_gpio[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = -1};
  46. module_param_array(index, int, NULL, 0444);
  47. MODULE_PARM_DESC(index, "Index value for " CARD_NAME " soundcard.");
  48. module_param_array(id, charp, NULL, 0444);
  49. MODULE_PARM_DESC(id, "ID string for " CARD_NAME " soundcard.");
  50. module_param_array(enable, bool, NULL, 0444);
  51. MODULE_PARM_DESC(enable, "Enable this soundcard.");
  52. module_param_array(external_amp, bool, NULL, 0444);
  53. MODULE_PARM_DESC(external_amp, "Enable external amp for " CARD_NAME " soundcard.");
  54. module_param_array(amp_gpio, int, NULL, 0444);
  55. MODULE_PARM_DESC(amp_gpio, "GPIO pin number for external amp. (default = -1)");
  56. #define MAX_PLAYBACKS 2
  57. #define MAX_CAPTURES 1
  58. #define NR_DSPS (MAX_PLAYBACKS + MAX_CAPTURES)
  59. /*
  60. * maestro3 registers
  61. */
  62. /* Allegro PCI configuration registers */
  63. #define PCI_LEGACY_AUDIO_CTRL 0x40
  64. #define SOUND_BLASTER_ENABLE 0x00000001
  65. #define FM_SYNTHESIS_ENABLE 0x00000002
  66. #define GAME_PORT_ENABLE 0x00000004
  67. #define MPU401_IO_ENABLE 0x00000008
  68. #define MPU401_IRQ_ENABLE 0x00000010
  69. #define ALIAS_10BIT_IO 0x00000020
  70. #define SB_DMA_MASK 0x000000C0
  71. #define SB_DMA_0 0x00000040
  72. #define SB_DMA_1 0x00000040
  73. #define SB_DMA_R 0x00000080
  74. #define SB_DMA_3 0x000000C0
  75. #define SB_IRQ_MASK 0x00000700
  76. #define SB_IRQ_5 0x00000000
  77. #define SB_IRQ_7 0x00000100
  78. #define SB_IRQ_9 0x00000200
  79. #define SB_IRQ_10 0x00000300
  80. #define MIDI_IRQ_MASK 0x00003800
  81. #define SERIAL_IRQ_ENABLE 0x00004000
  82. #define DISABLE_LEGACY 0x00008000
  83. #define PCI_ALLEGRO_CONFIG 0x50
  84. #define SB_ADDR_240 0x00000004
  85. #define MPU_ADDR_MASK 0x00000018
  86. #define MPU_ADDR_330 0x00000000
  87. #define MPU_ADDR_300 0x00000008
  88. #define MPU_ADDR_320 0x00000010
  89. #define MPU_ADDR_340 0x00000018
  90. #define USE_PCI_TIMING 0x00000040
  91. #define POSTED_WRITE_ENABLE 0x00000080
  92. #define DMA_POLICY_MASK 0x00000700
  93. #define DMA_DDMA 0x00000000
  94. #define DMA_TDMA 0x00000100
  95. #define DMA_PCPCI 0x00000200
  96. #define DMA_WBDMA16 0x00000400
  97. #define DMA_WBDMA4 0x00000500
  98. #define DMA_WBDMA2 0x00000600
  99. #define DMA_WBDMA1 0x00000700
  100. #define DMA_SAFE_GUARD 0x00000800
  101. #define HI_PERF_GP_ENABLE 0x00001000
  102. #define PIC_SNOOP_MODE_0 0x00002000
  103. #define PIC_SNOOP_MODE_1 0x00004000
  104. #define SOUNDBLASTER_IRQ_MASK 0x00008000
  105. #define RING_IN_ENABLE 0x00010000
  106. #define SPDIF_TEST_MODE 0x00020000
  107. #define CLK_MULT_MODE_SELECT_2 0x00040000
  108. #define EEPROM_WRITE_ENABLE 0x00080000
  109. #define CODEC_DIR_IN 0x00100000
  110. #define HV_BUTTON_FROM_GD 0x00200000
  111. #define REDUCED_DEBOUNCE 0x00400000
  112. #define HV_CTRL_ENABLE 0x00800000
  113. #define SPDIF_ENABLE 0x01000000
  114. #define CLK_DIV_SELECT 0x06000000
  115. #define CLK_DIV_BY_48 0x00000000
  116. #define CLK_DIV_BY_49 0x02000000
  117. #define CLK_DIV_BY_50 0x04000000
  118. #define CLK_DIV_RESERVED 0x06000000
  119. #define PM_CTRL_ENABLE 0x08000000
  120. #define CLK_MULT_MODE_SELECT 0x30000000
  121. #define CLK_MULT_MODE_SHIFT 28
  122. #define CLK_MULT_MODE_0 0x00000000
  123. #define CLK_MULT_MODE_1 0x10000000
  124. #define CLK_MULT_MODE_2 0x20000000
  125. #define CLK_MULT_MODE_3 0x30000000
  126. #define INT_CLK_SELECT 0x40000000
  127. #define INT_CLK_MULT_RESET 0x80000000
  128. /* M3 */
  129. #define INT_CLK_SRC_NOT_PCI 0x00100000
  130. #define INT_CLK_MULT_ENABLE 0x80000000
  131. #define PCI_ACPI_CONTROL 0x54
  132. #define PCI_ACPI_D0 0x00000000
  133. #define PCI_ACPI_D1 0xB4F70000
  134. #define PCI_ACPI_D2 0xB4F7B4F7
  135. #define PCI_USER_CONFIG 0x58
  136. #define EXT_PCI_MASTER_ENABLE 0x00000001
  137. #define SPDIF_OUT_SELECT 0x00000002
  138. #define TEST_PIN_DIR_CTRL 0x00000004
  139. #define AC97_CODEC_TEST 0x00000020
  140. #define TRI_STATE_BUFFER 0x00000080
  141. #define IN_CLK_12MHZ_SELECT 0x00000100
  142. #define MULTI_FUNC_DISABLE 0x00000200
  143. #define EXT_MASTER_PAIR_SEL 0x00000400
  144. #define PCI_MASTER_SUPPORT 0x00000800
  145. #define STOP_CLOCK_ENABLE 0x00001000
  146. #define EAPD_DRIVE_ENABLE 0x00002000
  147. #define REQ_TRI_STATE_ENABLE 0x00004000
  148. #define REQ_LOW_ENABLE 0x00008000
  149. #define MIDI_1_ENABLE 0x00010000
  150. #define MIDI_2_ENABLE 0x00020000
  151. #define SB_AUDIO_SYNC 0x00040000
  152. #define HV_CTRL_TEST 0x00100000
  153. #define SOUNDBLASTER_TEST 0x00400000
  154. #define PCI_USER_CONFIG_C 0x5C
  155. #define PCI_DDMA_CTRL 0x60
  156. #define DDMA_ENABLE 0x00000001
  157. /* Allegro registers */
  158. #define HOST_INT_CTRL 0x18
  159. #define SB_INT_ENABLE 0x0001
  160. #define MPU401_INT_ENABLE 0x0002
  161. #define ASSP_INT_ENABLE 0x0010
  162. #define RING_INT_ENABLE 0x0020
  163. #define HV_INT_ENABLE 0x0040
  164. #define CLKRUN_GEN_ENABLE 0x0100
  165. #define HV_CTRL_TO_PME 0x0400
  166. #define SOFTWARE_RESET_ENABLE 0x8000
  167. /*
  168. * should be using the above defines, probably.
  169. */
  170. #define REGB_ENABLE_RESET 0x01
  171. #define REGB_STOP_CLOCK 0x10
  172. #define HOST_INT_STATUS 0x1A
  173. #define SB_INT_PENDING 0x01
  174. #define MPU401_INT_PENDING 0x02
  175. #define ASSP_INT_PENDING 0x10
  176. #define RING_INT_PENDING 0x20
  177. #define HV_INT_PENDING 0x40
  178. #define HARDWARE_VOL_CTRL 0x1B
  179. #define SHADOW_MIX_REG_VOICE 0x1C
  180. #define HW_VOL_COUNTER_VOICE 0x1D
  181. #define SHADOW_MIX_REG_MASTER 0x1E
  182. #define HW_VOL_COUNTER_MASTER 0x1F
  183. #define CODEC_COMMAND 0x30
  184. #define CODEC_READ_B 0x80
  185. #define CODEC_STATUS 0x30
  186. #define CODEC_BUSY_B 0x01
  187. #define CODEC_DATA 0x32
  188. #define RING_BUS_CTRL_A 0x36
  189. #define RAC_PME_ENABLE 0x0100
  190. #define RAC_SDFS_ENABLE 0x0200
  191. #define LAC_PME_ENABLE 0x0400
  192. #define LAC_SDFS_ENABLE 0x0800
  193. #define SERIAL_AC_LINK_ENABLE 0x1000
  194. #define IO_SRAM_ENABLE 0x2000
  195. #define IIS_INPUT_ENABLE 0x8000
  196. #define RING_BUS_CTRL_B 0x38
  197. #define SECOND_CODEC_ID_MASK 0x0003
  198. #define SPDIF_FUNC_ENABLE 0x0010
  199. #define SECOND_AC_ENABLE 0x0020
  200. #define SB_MODULE_INTF_ENABLE 0x0040
  201. #define SSPE_ENABLE 0x0040
  202. #define M3I_DOCK_ENABLE 0x0080
  203. #define SDO_OUT_DEST_CTRL 0x3A
  204. #define COMMAND_ADDR_OUT 0x0003
  205. #define PCM_LR_OUT_LOCAL 0x0000
  206. #define PCM_LR_OUT_REMOTE 0x0004
  207. #define PCM_LR_OUT_MUTE 0x0008
  208. #define PCM_LR_OUT_BOTH 0x000C
  209. #define LINE1_DAC_OUT_LOCAL 0x0000
  210. #define LINE1_DAC_OUT_REMOTE 0x0010
  211. #define LINE1_DAC_OUT_MUTE 0x0020
  212. #define LINE1_DAC_OUT_BOTH 0x0030
  213. #define PCM_CLS_OUT_LOCAL 0x0000
  214. #define PCM_CLS_OUT_REMOTE 0x0040
  215. #define PCM_CLS_OUT_MUTE 0x0080
  216. #define PCM_CLS_OUT_BOTH 0x00C0
  217. #define PCM_RLF_OUT_LOCAL 0x0000
  218. #define PCM_RLF_OUT_REMOTE 0x0100
  219. #define PCM_RLF_OUT_MUTE 0x0200
  220. #define PCM_RLF_OUT_BOTH 0x0300
  221. #define LINE2_DAC_OUT_LOCAL 0x0000
  222. #define LINE2_DAC_OUT_REMOTE 0x0400
  223. #define LINE2_DAC_OUT_MUTE 0x0800
  224. #define LINE2_DAC_OUT_BOTH 0x0C00
  225. #define HANDSET_OUT_LOCAL 0x0000
  226. #define HANDSET_OUT_REMOTE 0x1000
  227. #define HANDSET_OUT_MUTE 0x2000
  228. #define HANDSET_OUT_BOTH 0x3000
  229. #define IO_CTRL_OUT_LOCAL 0x0000
  230. #define IO_CTRL_OUT_REMOTE 0x4000
  231. #define IO_CTRL_OUT_MUTE 0x8000
  232. #define IO_CTRL_OUT_BOTH 0xC000
  233. #define SDO_IN_DEST_CTRL 0x3C
  234. #define STATUS_ADDR_IN 0x0003
  235. #define PCM_LR_IN_LOCAL 0x0000
  236. #define PCM_LR_IN_REMOTE 0x0004
  237. #define PCM_LR_RESERVED 0x0008
  238. #define PCM_LR_IN_BOTH 0x000C
  239. #define LINE1_ADC_IN_LOCAL 0x0000
  240. #define LINE1_ADC_IN_REMOTE 0x0010
  241. #define LINE1_ADC_IN_MUTE 0x0020
  242. #define MIC_ADC_IN_LOCAL 0x0000
  243. #define MIC_ADC_IN_REMOTE 0x0040
  244. #define MIC_ADC_IN_MUTE 0x0080
  245. #define LINE2_DAC_IN_LOCAL 0x0000
  246. #define LINE2_DAC_IN_REMOTE 0x0400
  247. #define LINE2_DAC_IN_MUTE 0x0800
  248. #define HANDSET_IN_LOCAL 0x0000
  249. #define HANDSET_IN_REMOTE 0x1000
  250. #define HANDSET_IN_MUTE 0x2000
  251. #define IO_STATUS_IN_LOCAL 0x0000
  252. #define IO_STATUS_IN_REMOTE 0x4000
  253. #define SPDIF_IN_CTRL 0x3E
  254. #define SPDIF_IN_ENABLE 0x0001
  255. #define GPIO_DATA 0x60
  256. #define GPIO_DATA_MASK 0x0FFF
  257. #define GPIO_HV_STATUS 0x3000
  258. #define GPIO_PME_STATUS 0x4000
  259. #define GPIO_MASK 0x64
  260. #define GPIO_DIRECTION 0x68
  261. #define GPO_PRIMARY_AC97 0x0001
  262. #define GPI_LINEOUT_SENSE 0x0004
  263. #define GPO_SECONDARY_AC97 0x0008
  264. #define GPI_VOL_DOWN 0x0010
  265. #define GPI_VOL_UP 0x0020
  266. #define GPI_IIS_CLK 0x0040
  267. #define GPI_IIS_LRCLK 0x0080
  268. #define GPI_IIS_DATA 0x0100
  269. #define GPI_DOCKING_STATUS 0x0100
  270. #define GPI_HEADPHONE_SENSE 0x0200
  271. #define GPO_EXT_AMP_SHUTDOWN 0x1000
  272. #define GPO_EXT_AMP_M3 1 /* default m3 amp */
  273. #define GPO_EXT_AMP_ALLEGRO 8 /* default allegro amp */
  274. /* M3 */
  275. #define GPO_M3_EXT_AMP_SHUTDN 0x0002
  276. #define ASSP_INDEX_PORT 0x80
  277. #define ASSP_MEMORY_PORT 0x82
  278. #define ASSP_DATA_PORT 0x84
  279. #define MPU401_DATA_PORT 0x98
  280. #define MPU401_STATUS_PORT 0x99
  281. #define CLK_MULT_DATA_PORT 0x9C
  282. #define ASSP_CONTROL_A 0xA2
  283. #define ASSP_0_WS_ENABLE 0x01
  284. #define ASSP_CTRL_A_RESERVED1 0x02
  285. #define ASSP_CTRL_A_RESERVED2 0x04
  286. #define ASSP_CLK_49MHZ_SELECT 0x08
  287. #define FAST_PLU_ENABLE 0x10
  288. #define ASSP_CTRL_A_RESERVED3 0x20
  289. #define DSP_CLK_36MHZ_SELECT 0x40
  290. #define ASSP_CONTROL_B 0xA4
  291. #define RESET_ASSP 0x00
  292. #define RUN_ASSP 0x01
  293. #define ENABLE_ASSP_CLOCK 0x00
  294. #define STOP_ASSP_CLOCK 0x10
  295. #define RESET_TOGGLE 0x40
  296. #define ASSP_CONTROL_C 0xA6
  297. #define ASSP_HOST_INT_ENABLE 0x01
  298. #define FM_ADDR_REMAP_DISABLE 0x02
  299. #define HOST_WRITE_PORT_ENABLE 0x08
  300. #define ASSP_HOST_INT_STATUS 0xAC
  301. #define DSP2HOST_REQ_PIORECORD 0x01
  302. #define DSP2HOST_REQ_I2SRATE 0x02
  303. #define DSP2HOST_REQ_TIMER 0x04
  304. /*
  305. * ASSP control regs
  306. */
  307. #define DSP_PORT_TIMER_COUNT 0x06
  308. #define DSP_PORT_MEMORY_INDEX 0x80
  309. #define DSP_PORT_MEMORY_TYPE 0x82
  310. #define MEMTYPE_INTERNAL_CODE 0x0002
  311. #define MEMTYPE_INTERNAL_DATA 0x0003
  312. #define MEMTYPE_MASK 0x0003
  313. #define DSP_PORT_MEMORY_DATA 0x84
  314. #define DSP_PORT_CONTROL_REG_A 0xA2
  315. #define DSP_PORT_CONTROL_REG_B 0xA4
  316. #define DSP_PORT_CONTROL_REG_C 0xA6
  317. #define REV_A_CODE_MEMORY_BEGIN 0x0000
  318. #define REV_A_CODE_MEMORY_END 0x0FFF
  319. #define REV_A_CODE_MEMORY_UNIT_LENGTH 0x0040
  320. #define REV_A_CODE_MEMORY_LENGTH (REV_A_CODE_MEMORY_END - REV_A_CODE_MEMORY_BEGIN + 1)
  321. #define REV_B_CODE_MEMORY_BEGIN 0x0000
  322. #define REV_B_CODE_MEMORY_END 0x0BFF
  323. #define REV_B_CODE_MEMORY_UNIT_LENGTH 0x0040
  324. #define REV_B_CODE_MEMORY_LENGTH (REV_B_CODE_MEMORY_END - REV_B_CODE_MEMORY_BEGIN + 1)
  325. #define REV_A_DATA_MEMORY_BEGIN 0x1000
  326. #define REV_A_DATA_MEMORY_END 0x2FFF
  327. #define REV_A_DATA_MEMORY_UNIT_LENGTH 0x0080
  328. #define REV_A_DATA_MEMORY_LENGTH (REV_A_DATA_MEMORY_END - REV_A_DATA_MEMORY_BEGIN + 1)
  329. #define REV_B_DATA_MEMORY_BEGIN 0x1000
  330. #define REV_B_DATA_MEMORY_END 0x2BFF
  331. #define REV_B_DATA_MEMORY_UNIT_LENGTH 0x0080
  332. #define REV_B_DATA_MEMORY_LENGTH (REV_B_DATA_MEMORY_END - REV_B_DATA_MEMORY_BEGIN + 1)
  333. #define NUM_UNITS_KERNEL_CODE 16
  334. #define NUM_UNITS_KERNEL_DATA 2
  335. #define NUM_UNITS_KERNEL_CODE_WITH_HSP 16
  336. #define NUM_UNITS_KERNEL_DATA_WITH_HSP 5
  337. /*
  338. * Kernel data layout
  339. */
  340. #define DP_SHIFT_COUNT 7
  341. #define KDATA_BASE_ADDR 0x1000
  342. #define KDATA_BASE_ADDR2 0x1080
  343. #define KDATA_TASK0 (KDATA_BASE_ADDR + 0x0000)
  344. #define KDATA_TASK1 (KDATA_BASE_ADDR + 0x0001)
  345. #define KDATA_TASK2 (KDATA_BASE_ADDR + 0x0002)
  346. #define KDATA_TASK3 (KDATA_BASE_ADDR + 0x0003)
  347. #define KDATA_TASK4 (KDATA_BASE_ADDR + 0x0004)
  348. #define KDATA_TASK5 (KDATA_BASE_ADDR + 0x0005)
  349. #define KDATA_TASK6 (KDATA_BASE_ADDR + 0x0006)
  350. #define KDATA_TASK7 (KDATA_BASE_ADDR + 0x0007)
  351. #define KDATA_TASK_ENDMARK (KDATA_BASE_ADDR + 0x0008)
  352. #define KDATA_CURRENT_TASK (KDATA_BASE_ADDR + 0x0009)
  353. #define KDATA_TASK_SWITCH (KDATA_BASE_ADDR + 0x000A)
  354. #define KDATA_INSTANCE0_POS3D (KDATA_BASE_ADDR + 0x000B)
  355. #define KDATA_INSTANCE1_POS3D (KDATA_BASE_ADDR + 0x000C)
  356. #define KDATA_INSTANCE2_POS3D (KDATA_BASE_ADDR + 0x000D)
  357. #define KDATA_INSTANCE3_POS3D (KDATA_BASE_ADDR + 0x000E)
  358. #define KDATA_INSTANCE4_POS3D (KDATA_BASE_ADDR + 0x000F)
  359. #define KDATA_INSTANCE5_POS3D (KDATA_BASE_ADDR + 0x0010)
  360. #define KDATA_INSTANCE6_POS3D (KDATA_BASE_ADDR + 0x0011)
  361. #define KDATA_INSTANCE7_POS3D (KDATA_BASE_ADDR + 0x0012)
  362. #define KDATA_INSTANCE8_POS3D (KDATA_BASE_ADDR + 0x0013)
  363. #define KDATA_INSTANCE_POS3D_ENDMARK (KDATA_BASE_ADDR + 0x0014)
  364. #define KDATA_INSTANCE0_SPKVIRT (KDATA_BASE_ADDR + 0x0015)
  365. #define KDATA_INSTANCE_SPKVIRT_ENDMARK (KDATA_BASE_ADDR + 0x0016)
  366. #define KDATA_INSTANCE0_SPDIF (KDATA_BASE_ADDR + 0x0017)
  367. #define KDATA_INSTANCE_SPDIF_ENDMARK (KDATA_BASE_ADDR + 0x0018)
  368. #define KDATA_INSTANCE0_MODEM (KDATA_BASE_ADDR + 0x0019)
  369. #define KDATA_INSTANCE_MODEM_ENDMARK (KDATA_BASE_ADDR + 0x001A)
  370. #define KDATA_INSTANCE0_SRC (KDATA_BASE_ADDR + 0x001B)
  371. #define KDATA_INSTANCE1_SRC (KDATA_BASE_ADDR + 0x001C)
  372. #define KDATA_INSTANCE_SRC_ENDMARK (KDATA_BASE_ADDR + 0x001D)
  373. #define KDATA_INSTANCE0_MINISRC (KDATA_BASE_ADDR + 0x001E)
  374. #define KDATA_INSTANCE1_MINISRC (KDATA_BASE_ADDR + 0x001F)
  375. #define KDATA_INSTANCE2_MINISRC (KDATA_BASE_ADDR + 0x0020)
  376. #define KDATA_INSTANCE3_MINISRC (KDATA_BASE_ADDR + 0x0021)
  377. #define KDATA_INSTANCE_MINISRC_ENDMARK (KDATA_BASE_ADDR + 0x0022)
  378. #define KDATA_INSTANCE0_CPYTHRU (KDATA_BASE_ADDR + 0x0023)
  379. #define KDATA_INSTANCE1_CPYTHRU (KDATA_BASE_ADDR + 0x0024)
  380. #define KDATA_INSTANCE_CPYTHRU_ENDMARK (KDATA_BASE_ADDR + 0x0025)
  381. #define KDATA_CURRENT_DMA (KDATA_BASE_ADDR + 0x0026)
  382. #define KDATA_DMA_SWITCH (KDATA_BASE_ADDR + 0x0027)
  383. #define KDATA_DMA_ACTIVE (KDATA_BASE_ADDR + 0x0028)
  384. #define KDATA_DMA_XFER0 (KDATA_BASE_ADDR + 0x0029)
  385. #define KDATA_DMA_XFER1 (KDATA_BASE_ADDR + 0x002A)
  386. #define KDATA_DMA_XFER2 (KDATA_BASE_ADDR + 0x002B)
  387. #define KDATA_DMA_XFER3 (KDATA_BASE_ADDR + 0x002C)
  388. #define KDATA_DMA_XFER4 (KDATA_BASE_ADDR + 0x002D)
  389. #define KDATA_DMA_XFER5 (KDATA_BASE_ADDR + 0x002E)
  390. #define KDATA_DMA_XFER6 (KDATA_BASE_ADDR + 0x002F)
  391. #define KDATA_DMA_XFER7 (KDATA_BASE_ADDR + 0x0030)
  392. #define KDATA_DMA_XFER8 (KDATA_BASE_ADDR + 0x0031)
  393. #define KDATA_DMA_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0032)
  394. #define KDATA_I2S_SAMPLE_COUNT (KDATA_BASE_ADDR + 0x0033)
  395. #define KDATA_I2S_INT_METER (KDATA_BASE_ADDR + 0x0034)
  396. #define KDATA_I2S_ACTIVE (KDATA_BASE_ADDR + 0x0035)
  397. #define KDATA_TIMER_COUNT_RELOAD (KDATA_BASE_ADDR + 0x0036)
  398. #define KDATA_TIMER_COUNT_CURRENT (KDATA_BASE_ADDR + 0x0037)
  399. #define KDATA_HALT_SYNCH_CLIENT (KDATA_BASE_ADDR + 0x0038)
  400. #define KDATA_HALT_SYNCH_DMA (KDATA_BASE_ADDR + 0x0039)
  401. #define KDATA_HALT_ACKNOWLEDGE (KDATA_BASE_ADDR + 0x003A)
  402. #define KDATA_ADC1_XFER0 (KDATA_BASE_ADDR + 0x003B)
  403. #define KDATA_ADC1_XFER_ENDMARK (KDATA_BASE_ADDR + 0x003C)
  404. #define KDATA_ADC1_LEFT_VOLUME (KDATA_BASE_ADDR + 0x003D)
  405. #define KDATA_ADC1_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x003E)
  406. #define KDATA_ADC1_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x003F)
  407. #define KDATA_ADC1_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0040)
  408. #define KDATA_ADC2_XFER0 (KDATA_BASE_ADDR + 0x0041)
  409. #define KDATA_ADC2_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0042)
  410. #define KDATA_ADC2_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0043)
  411. #define KDATA_ADC2_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x0044)
  412. #define KDATA_ADC2_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x0045)
  413. #define KDATA_ADC2_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0046)
  414. #define KDATA_CD_XFER0 (KDATA_BASE_ADDR + 0x0047)
  415. #define KDATA_CD_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0048)
  416. #define KDATA_CD_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0049)
  417. #define KDATA_CD_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x004A)
  418. #define KDATA_CD_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x004B)
  419. #define KDATA_CD_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x004C)
  420. #define KDATA_MIC_XFER0 (KDATA_BASE_ADDR + 0x004D)
  421. #define KDATA_MIC_XFER_ENDMARK (KDATA_BASE_ADDR + 0x004E)
  422. #define KDATA_MIC_VOLUME (KDATA_BASE_ADDR + 0x004F)
  423. #define KDATA_MIC_SUR_VOL (KDATA_BASE_ADDR + 0x0050)
  424. #define KDATA_I2S_XFER0 (KDATA_BASE_ADDR + 0x0051)
  425. #define KDATA_I2S_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0052)
  426. #define KDATA_CHI_XFER0 (KDATA_BASE_ADDR + 0x0053)
  427. #define KDATA_CHI_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0054)
  428. #define KDATA_SPDIF_XFER (KDATA_BASE_ADDR + 0x0055)
  429. #define KDATA_SPDIF_CURRENT_FRAME (KDATA_BASE_ADDR + 0x0056)
  430. #define KDATA_SPDIF_FRAME0 (KDATA_BASE_ADDR + 0x0057)
  431. #define KDATA_SPDIF_FRAME1 (KDATA_BASE_ADDR + 0x0058)
  432. #define KDATA_SPDIF_FRAME2 (KDATA_BASE_ADDR + 0x0059)
  433. #define KDATA_SPDIF_REQUEST (KDATA_BASE_ADDR + 0x005A)
  434. #define KDATA_SPDIF_TEMP (KDATA_BASE_ADDR + 0x005B)
  435. #define KDATA_SPDIFIN_XFER0 (KDATA_BASE_ADDR + 0x005C)
  436. #define KDATA_SPDIFIN_XFER_ENDMARK (KDATA_BASE_ADDR + 0x005D)
  437. #define KDATA_SPDIFIN_INT_METER (KDATA_BASE_ADDR + 0x005E)
  438. #define KDATA_DSP_RESET_COUNT (KDATA_BASE_ADDR + 0x005F)
  439. #define KDATA_DEBUG_OUTPUT (KDATA_BASE_ADDR + 0x0060)
  440. #define KDATA_KERNEL_ISR_LIST (KDATA_BASE_ADDR + 0x0061)
  441. #define KDATA_KERNEL_ISR_CBSR1 (KDATA_BASE_ADDR + 0x0062)
  442. #define KDATA_KERNEL_ISR_CBER1 (KDATA_BASE_ADDR + 0x0063)
  443. #define KDATA_KERNEL_ISR_CBCR (KDATA_BASE_ADDR + 0x0064)
  444. #define KDATA_KERNEL_ISR_AR0 (KDATA_BASE_ADDR + 0x0065)
  445. #define KDATA_KERNEL_ISR_AR1 (KDATA_BASE_ADDR + 0x0066)
  446. #define KDATA_KERNEL_ISR_AR2 (KDATA_BASE_ADDR + 0x0067)
  447. #define KDATA_KERNEL_ISR_AR3 (KDATA_BASE_ADDR + 0x0068)
  448. #define KDATA_KERNEL_ISR_AR4 (KDATA_BASE_ADDR + 0x0069)
  449. #define KDATA_KERNEL_ISR_AR5 (KDATA_BASE_ADDR + 0x006A)
  450. #define KDATA_KERNEL_ISR_BRCR (KDATA_BASE_ADDR + 0x006B)
  451. #define KDATA_KERNEL_ISR_PASR (KDATA_BASE_ADDR + 0x006C)
  452. #define KDATA_KERNEL_ISR_PAER (KDATA_BASE_ADDR + 0x006D)
  453. #define KDATA_CLIENT_SCRATCH0 (KDATA_BASE_ADDR + 0x006E)
  454. #define KDATA_CLIENT_SCRATCH1 (KDATA_BASE_ADDR + 0x006F)
  455. #define KDATA_KERNEL_SCRATCH (KDATA_BASE_ADDR + 0x0070)
  456. #define KDATA_KERNEL_ISR_SCRATCH (KDATA_BASE_ADDR + 0x0071)
  457. #define KDATA_OUEUE_LEFT (KDATA_BASE_ADDR + 0x0072)
  458. #define KDATA_QUEUE_RIGHT (KDATA_BASE_ADDR + 0x0073)
  459. #define KDATA_ADC1_REQUEST (KDATA_BASE_ADDR + 0x0074)
  460. #define KDATA_ADC2_REQUEST (KDATA_BASE_ADDR + 0x0075)
  461. #define KDATA_CD_REQUEST (KDATA_BASE_ADDR + 0x0076)
  462. #define KDATA_MIC_REQUEST (KDATA_BASE_ADDR + 0x0077)
  463. #define KDATA_ADC1_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0078)
  464. #define KDATA_ADC2_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0079)
  465. #define KDATA_CD_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007A)
  466. #define KDATA_MIC_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007B)
  467. #define KDATA_MIC_SYNC_COUNTER (KDATA_BASE_ADDR + 0x007C)
  468. /*
  469. * second 'segment' (?) reserved for mixer
  470. * buffers..
  471. */
  472. #define KDATA_MIXER_WORD0 (KDATA_BASE_ADDR2 + 0x0000)
  473. #define KDATA_MIXER_WORD1 (KDATA_BASE_ADDR2 + 0x0001)
  474. #define KDATA_MIXER_WORD2 (KDATA_BASE_ADDR2 + 0x0002)
  475. #define KDATA_MIXER_WORD3 (KDATA_BASE_ADDR2 + 0x0003)
  476. #define KDATA_MIXER_WORD4 (KDATA_BASE_ADDR2 + 0x0004)
  477. #define KDATA_MIXER_WORD5 (KDATA_BASE_ADDR2 + 0x0005)
  478. #define KDATA_MIXER_WORD6 (KDATA_BASE_ADDR2 + 0x0006)
  479. #define KDATA_MIXER_WORD7 (KDATA_BASE_ADDR2 + 0x0007)
  480. #define KDATA_MIXER_WORD8 (KDATA_BASE_ADDR2 + 0x0008)
  481. #define KDATA_MIXER_WORD9 (KDATA_BASE_ADDR2 + 0x0009)
  482. #define KDATA_MIXER_WORDA (KDATA_BASE_ADDR2 + 0x000A)
  483. #define KDATA_MIXER_WORDB (KDATA_BASE_ADDR2 + 0x000B)
  484. #define KDATA_MIXER_WORDC (KDATA_BASE_ADDR2 + 0x000C)
  485. #define KDATA_MIXER_WORDD (KDATA_BASE_ADDR2 + 0x000D)
  486. #define KDATA_MIXER_WORDE (KDATA_BASE_ADDR2 + 0x000E)
  487. #define KDATA_MIXER_WORDF (KDATA_BASE_ADDR2 + 0x000F)
  488. #define KDATA_MIXER_XFER0 (KDATA_BASE_ADDR2 + 0x0010)
  489. #define KDATA_MIXER_XFER1 (KDATA_BASE_ADDR2 + 0x0011)
  490. #define KDATA_MIXER_XFER2 (KDATA_BASE_ADDR2 + 0x0012)
  491. #define KDATA_MIXER_XFER3 (KDATA_BASE_ADDR2 + 0x0013)
  492. #define KDATA_MIXER_XFER4 (KDATA_BASE_ADDR2 + 0x0014)
  493. #define KDATA_MIXER_XFER5 (KDATA_BASE_ADDR2 + 0x0015)
  494. #define KDATA_MIXER_XFER6 (KDATA_BASE_ADDR2 + 0x0016)
  495. #define KDATA_MIXER_XFER7 (KDATA_BASE_ADDR2 + 0x0017)
  496. #define KDATA_MIXER_XFER8 (KDATA_BASE_ADDR2 + 0x0018)
  497. #define KDATA_MIXER_XFER9 (KDATA_BASE_ADDR2 + 0x0019)
  498. #define KDATA_MIXER_XFER_ENDMARK (KDATA_BASE_ADDR2 + 0x001A)
  499. #define KDATA_MIXER_TASK_NUMBER (KDATA_BASE_ADDR2 + 0x001B)
  500. #define KDATA_CURRENT_MIXER (KDATA_BASE_ADDR2 + 0x001C)
  501. #define KDATA_MIXER_ACTIVE (KDATA_BASE_ADDR2 + 0x001D)
  502. #define KDATA_MIXER_BANK_STATUS (KDATA_BASE_ADDR2 + 0x001E)
  503. #define KDATA_DAC_LEFT_VOLUME (KDATA_BASE_ADDR2 + 0x001F)
  504. #define KDATA_DAC_RIGHT_VOLUME (KDATA_BASE_ADDR2 + 0x0020)
  505. #define MAX_INSTANCE_MINISRC (KDATA_INSTANCE_MINISRC_ENDMARK - KDATA_INSTANCE0_MINISRC)
  506. #define MAX_VIRTUAL_DMA_CHANNELS (KDATA_DMA_XFER_ENDMARK - KDATA_DMA_XFER0)
  507. #define MAX_VIRTUAL_MIXER_CHANNELS (KDATA_MIXER_XFER_ENDMARK - KDATA_MIXER_XFER0)
  508. #define MAX_VIRTUAL_ADC1_CHANNELS (KDATA_ADC1_XFER_ENDMARK - KDATA_ADC1_XFER0)
  509. /*
  510. * client data area offsets
  511. */
  512. #define CDATA_INSTANCE_READY 0x00
  513. #define CDATA_HOST_SRC_ADDRL 0x01
  514. #define CDATA_HOST_SRC_ADDRH 0x02
  515. #define CDATA_HOST_SRC_END_PLUS_1L 0x03
  516. #define CDATA_HOST_SRC_END_PLUS_1H 0x04
  517. #define CDATA_HOST_SRC_CURRENTL 0x05
  518. #define CDATA_HOST_SRC_CURRENTH 0x06
  519. #define CDATA_IN_BUF_CONNECT 0x07
  520. #define CDATA_OUT_BUF_CONNECT 0x08
  521. #define CDATA_IN_BUF_BEGIN 0x09
  522. #define CDATA_IN_BUF_END_PLUS_1 0x0A
  523. #define CDATA_IN_BUF_HEAD 0x0B
  524. #define CDATA_IN_BUF_TAIL 0x0C
  525. #define CDATA_OUT_BUF_BEGIN 0x0D
  526. #define CDATA_OUT_BUF_END_PLUS_1 0x0E
  527. #define CDATA_OUT_BUF_HEAD 0x0F
  528. #define CDATA_OUT_BUF_TAIL 0x10
  529. #define CDATA_DMA_CONTROL 0x11
  530. #define CDATA_RESERVED 0x12
  531. #define CDATA_FREQUENCY 0x13
  532. #define CDATA_LEFT_VOLUME 0x14
  533. #define CDATA_RIGHT_VOLUME 0x15
  534. #define CDATA_LEFT_SUR_VOL 0x16
  535. #define CDATA_RIGHT_SUR_VOL 0x17
  536. #define CDATA_HEADER_LEN 0x18
  537. #define SRC3_DIRECTION_OFFSET CDATA_HEADER_LEN
  538. #define SRC3_MODE_OFFSET (CDATA_HEADER_LEN + 1)
  539. #define SRC3_WORD_LENGTH_OFFSET (CDATA_HEADER_LEN + 2)
  540. #define SRC3_PARAMETER_OFFSET (CDATA_HEADER_LEN + 3)
  541. #define SRC3_COEFF_ADDR_OFFSET (CDATA_HEADER_LEN + 8)
  542. #define SRC3_FILTAP_ADDR_OFFSET (CDATA_HEADER_LEN + 10)
  543. #define SRC3_TEMP_INBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 16)
  544. #define SRC3_TEMP_OUTBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 17)
  545. #define MINISRC_IN_BUFFER_SIZE ( 0x50 * 2 )
  546. #define MINISRC_OUT_BUFFER_SIZE ( 0x50 * 2 * 2)
  547. #define MINISRC_TMP_BUFFER_SIZE ( 112 + ( MINISRC_BIQUAD_STAGE * 3 + 4 ) * 2 * 2 )
  548. #define MINISRC_BIQUAD_STAGE 2
  549. #define MINISRC_COEF_LOC 0x175
  550. #define DMACONTROL_BLOCK_MASK 0x000F
  551. #define DMAC_BLOCK0_SELECTOR 0x0000
  552. #define DMAC_BLOCK1_SELECTOR 0x0001
  553. #define DMAC_BLOCK2_SELECTOR 0x0002
  554. #define DMAC_BLOCK3_SELECTOR 0x0003
  555. #define DMAC_BLOCK4_SELECTOR 0x0004
  556. #define DMAC_BLOCK5_SELECTOR 0x0005
  557. #define DMAC_BLOCK6_SELECTOR 0x0006
  558. #define DMAC_BLOCK7_SELECTOR 0x0007
  559. #define DMAC_BLOCK8_SELECTOR 0x0008
  560. #define DMAC_BLOCK9_SELECTOR 0x0009
  561. #define DMAC_BLOCKA_SELECTOR 0x000A
  562. #define DMAC_BLOCKB_SELECTOR 0x000B
  563. #define DMAC_BLOCKC_SELECTOR 0x000C
  564. #define DMAC_BLOCKD_SELECTOR 0x000D
  565. #define DMAC_BLOCKE_SELECTOR 0x000E
  566. #define DMAC_BLOCKF_SELECTOR 0x000F
  567. #define DMACONTROL_PAGE_MASK 0x00F0
  568. #define DMAC_PAGE0_SELECTOR 0x0030
  569. #define DMAC_PAGE1_SELECTOR 0x0020
  570. #define DMAC_PAGE2_SELECTOR 0x0010
  571. #define DMAC_PAGE3_SELECTOR 0x0000
  572. #define DMACONTROL_AUTOREPEAT 0x1000
  573. #define DMACONTROL_STOPPED 0x2000
  574. #define DMACONTROL_DIRECTION 0x0100
  575. /*
  576. * an arbitrary volume we set the internal
  577. * volume settings to so that the ac97 volume
  578. * range is a little less insane. 0x7fff is
  579. * max.
  580. */
  581. #define ARB_VOLUME ( 0x6800 )
  582. /*
  583. */
  584. struct m3_list {
  585. int curlen;
  586. int mem_addr;
  587. int max;
  588. };
  589. struct m3_dma {
  590. int number;
  591. struct snd_pcm_substream *substream;
  592. struct assp_instance {
  593. unsigned short code, data;
  594. } inst;
  595. int running;
  596. int opened;
  597. unsigned long buffer_addr;
  598. int dma_size;
  599. int period_size;
  600. unsigned int hwptr;
  601. int count;
  602. int index[3];
  603. struct m3_list *index_list[3];
  604. int in_lists;
  605. struct list_head list;
  606. };
  607. struct snd_m3 {
  608. struct snd_card *card;
  609. unsigned long iobase;
  610. int irq;
  611. unsigned int allegro_flag : 1;
  612. struct snd_ac97 *ac97;
  613. struct snd_pcm *pcm;
  614. struct pci_dev *pci;
  615. int dacs_active;
  616. int timer_users;
  617. struct m3_list msrc_list;
  618. struct m3_list mixer_list;
  619. struct m3_list adc1_list;
  620. struct m3_list dma_list;
  621. /* for storing reset state..*/
  622. u8 reset_state;
  623. int external_amp;
  624. int amp_gpio; /* gpio pin # for external amp, -1 = default */
  625. unsigned int hv_config; /* hardware-volume config bits */
  626. unsigned irda_workaround :1; /* avoid to touch 0x10 on GPIO_DIRECTION
  627. (e.g. for IrDA on Dell Inspirons) */
  628. unsigned is_omnibook :1; /* Do HP OmniBook GPIO magic? */
  629. /* midi */
  630. struct snd_rawmidi *rmidi;
  631. /* pcm streams */
  632. int num_substreams;
  633. struct m3_dma *substreams;
  634. spinlock_t reg_lock;
  635. #ifdef CONFIG_SND_MAESTRO3_INPUT
  636. struct input_dev *input_dev;
  637. char phys[64]; /* physical device path */
  638. #else
  639. struct snd_kcontrol *master_switch;
  640. struct snd_kcontrol *master_volume;
  641. #endif
  642. struct work_struct hwvol_work;
  643. unsigned int in_suspend;
  644. u16 *suspend_mem;
  645. const struct firmware *assp_kernel_image;
  646. const struct firmware *assp_minisrc_image;
  647. };
  648. /*
  649. * pci ids
  650. */
  651. static const struct pci_device_id snd_m3_ids[] = {
  652. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO_1, PCI_ANY_ID, PCI_ANY_ID,
  653. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  654. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO, PCI_ANY_ID, PCI_ANY_ID,
  655. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  656. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2LE, PCI_ANY_ID, PCI_ANY_ID,
  657. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  658. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2, PCI_ANY_ID, PCI_ANY_ID,
  659. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  660. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3, PCI_ANY_ID, PCI_ANY_ID,
  661. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  662. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_1, PCI_ANY_ID, PCI_ANY_ID,
  663. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  664. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_HW, PCI_ANY_ID, PCI_ANY_ID,
  665. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  666. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_2, PCI_ANY_ID, PCI_ANY_ID,
  667. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  668. {0,},
  669. };
  670. MODULE_DEVICE_TABLE(pci, snd_m3_ids);
  671. static const struct snd_pci_quirk m3_amp_quirk_list[] = {
  672. SND_PCI_QUIRK(0x0E11, 0x0094, "Compaq Evo N600c", 0x0c),
  673. SND_PCI_QUIRK(0x10f7, 0x833e, "Panasonic CF-28", 0x0d),
  674. SND_PCI_QUIRK(0x10f7, 0x833d, "Panasonic CF-72", 0x0d),
  675. SND_PCI_QUIRK(0x1033, 0x80f1, "NEC LM800J/7", 0x03),
  676. SND_PCI_QUIRK(0x1509, 0x1740, "LEGEND ZhaoYang 3100CF", 0x03),
  677. { } /* END */
  678. };
  679. static const struct snd_pci_quirk m3_irda_quirk_list[] = {
  680. SND_PCI_QUIRK(0x1028, 0x00b0, "Dell Inspiron 4000", 1),
  681. SND_PCI_QUIRK(0x1028, 0x00a4, "Dell Inspiron 8000", 1),
  682. SND_PCI_QUIRK(0x1028, 0x00e6, "Dell Inspiron 8100", 1),
  683. { } /* END */
  684. };
  685. /* hardware volume quirks */
  686. static const struct snd_pci_quirk m3_hv_quirk_list[] = {
  687. /* Allegro chips */
  688. SND_PCI_QUIRK(0x0E11, 0x002E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  689. SND_PCI_QUIRK(0x0E11, 0x0094, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  690. SND_PCI_QUIRK(0x0E11, 0xB112, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  691. SND_PCI_QUIRK(0x0E11, 0xB114, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  692. SND_PCI_QUIRK(0x103C, 0x0012, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  693. SND_PCI_QUIRK(0x103C, 0x0018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  694. SND_PCI_QUIRK(0x103C, 0x001C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  695. SND_PCI_QUIRK(0x103C, 0x001D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  696. SND_PCI_QUIRK(0x103C, 0x001E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  697. SND_PCI_QUIRK(0x107B, 0x3350, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  698. SND_PCI_QUIRK(0x10F7, 0x8338, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  699. SND_PCI_QUIRK(0x10F7, 0x833C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  700. SND_PCI_QUIRK(0x10F7, 0x833D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  701. SND_PCI_QUIRK(0x10F7, 0x833E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  702. SND_PCI_QUIRK(0x10F7, 0x833F, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  703. SND_PCI_QUIRK(0x13BD, 0x1018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  704. SND_PCI_QUIRK(0x13BD, 0x1019, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  705. SND_PCI_QUIRK(0x13BD, 0x101A, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  706. SND_PCI_QUIRK(0x14FF, 0x0F03, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  707. SND_PCI_QUIRK(0x14FF, 0x0F04, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  708. SND_PCI_QUIRK(0x14FF, 0x0F05, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  709. SND_PCI_QUIRK(0x156D, 0xB400, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  710. SND_PCI_QUIRK(0x156D, 0xB795, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  711. SND_PCI_QUIRK(0x156D, 0xB797, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  712. SND_PCI_QUIRK(0x156D, 0xC700, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  713. SND_PCI_QUIRK(0x1033, 0x80F1, NULL,
  714. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  715. SND_PCI_QUIRK(0x103C, 0x001A, NULL, /* HP OmniBook 6100 */
  716. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  717. SND_PCI_QUIRK(0x107B, 0x340A, NULL,
  718. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  719. SND_PCI_QUIRK(0x107B, 0x3450, NULL,
  720. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  721. SND_PCI_QUIRK(0x109F, 0x3134, NULL,
  722. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  723. SND_PCI_QUIRK(0x109F, 0x3161, NULL,
  724. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  725. SND_PCI_QUIRK(0x144D, 0x3280, NULL,
  726. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  727. SND_PCI_QUIRK(0x144D, 0x3281, NULL,
  728. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  729. SND_PCI_QUIRK(0x144D, 0xC002, NULL,
  730. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  731. SND_PCI_QUIRK(0x144D, 0xC003, NULL,
  732. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  733. SND_PCI_QUIRK(0x1509, 0x1740, NULL,
  734. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  735. SND_PCI_QUIRK(0x1610, 0x0010, NULL,
  736. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  737. SND_PCI_QUIRK(0x1042, 0x1042, NULL, HV_CTRL_ENABLE),
  738. SND_PCI_QUIRK(0x107B, 0x9500, NULL, HV_CTRL_ENABLE),
  739. SND_PCI_QUIRK(0x14FF, 0x0F06, NULL, HV_CTRL_ENABLE),
  740. SND_PCI_QUIRK(0x1558, 0x8586, NULL, HV_CTRL_ENABLE),
  741. SND_PCI_QUIRK(0x161F, 0x2011, NULL, HV_CTRL_ENABLE),
  742. /* Maestro3 chips */
  743. SND_PCI_QUIRK(0x103C, 0x000E, NULL, HV_CTRL_ENABLE),
  744. SND_PCI_QUIRK(0x103C, 0x0010, NULL, HV_CTRL_ENABLE),
  745. SND_PCI_QUIRK(0x103C, 0x0011, NULL, HV_CTRL_ENABLE),
  746. SND_PCI_QUIRK(0x103C, 0x001B, NULL, HV_CTRL_ENABLE),
  747. SND_PCI_QUIRK(0x104D, 0x80A6, NULL, HV_CTRL_ENABLE),
  748. SND_PCI_QUIRK(0x104D, 0x80AA, NULL, HV_CTRL_ENABLE),
  749. SND_PCI_QUIRK(0x107B, 0x5300, NULL, HV_CTRL_ENABLE),
  750. SND_PCI_QUIRK(0x110A, 0x1998, NULL, HV_CTRL_ENABLE),
  751. SND_PCI_QUIRK(0x13BD, 0x1015, NULL, HV_CTRL_ENABLE),
  752. SND_PCI_QUIRK(0x13BD, 0x101C, NULL, HV_CTRL_ENABLE),
  753. SND_PCI_QUIRK(0x13BD, 0x1802, NULL, HV_CTRL_ENABLE),
  754. SND_PCI_QUIRK(0x1599, 0x0715, NULL, HV_CTRL_ENABLE),
  755. SND_PCI_QUIRK(0x5643, 0x5643, NULL, HV_CTRL_ENABLE),
  756. SND_PCI_QUIRK(0x144D, 0x3260, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  757. SND_PCI_QUIRK(0x144D, 0x3261, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  758. SND_PCI_QUIRK(0x144D, 0xC000, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  759. SND_PCI_QUIRK(0x144D, 0xC001, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  760. { } /* END */
  761. };
  762. /* HP Omnibook quirks */
  763. static const struct snd_pci_quirk m3_omnibook_quirk_list[] = {
  764. SND_PCI_QUIRK_ID(0x103c, 0x0010), /* HP OmniBook 6000 */
  765. SND_PCI_QUIRK_ID(0x103c, 0x0011), /* HP OmniBook 500 */
  766. { } /* END */
  767. };
  768. /*
  769. * lowlevel functions
  770. */
  771. static inline void snd_m3_outw(struct snd_m3 *chip, u16 value, unsigned long reg)
  772. {
  773. outw(value, chip->iobase + reg);
  774. }
  775. static inline u16 snd_m3_inw(struct snd_m3 *chip, unsigned long reg)
  776. {
  777. return inw(chip->iobase + reg);
  778. }
  779. static inline void snd_m3_outb(struct snd_m3 *chip, u8 value, unsigned long reg)
  780. {
  781. outb(value, chip->iobase + reg);
  782. }
  783. static inline u8 snd_m3_inb(struct snd_m3 *chip, unsigned long reg)
  784. {
  785. return inb(chip->iobase + reg);
  786. }
  787. /*
  788. * access 16bit words to the code or data regions of the dsp's memory.
  789. * index addresses 16bit words.
  790. */
  791. static u16 snd_m3_assp_read(struct snd_m3 *chip, u16 region, u16 index)
  792. {
  793. snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
  794. snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
  795. return snd_m3_inw(chip, DSP_PORT_MEMORY_DATA);
  796. }
  797. static void snd_m3_assp_write(struct snd_m3 *chip, u16 region, u16 index, u16 data)
  798. {
  799. snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
  800. snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
  801. snd_m3_outw(chip, data, DSP_PORT_MEMORY_DATA);
  802. }
  803. static void snd_m3_assp_halt(struct snd_m3 *chip)
  804. {
  805. chip->reset_state = snd_m3_inb(chip, DSP_PORT_CONTROL_REG_B) & ~REGB_STOP_CLOCK;
  806. msleep(10);
  807. snd_m3_outb(chip, chip->reset_state & ~REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
  808. }
  809. static void snd_m3_assp_continue(struct snd_m3 *chip)
  810. {
  811. snd_m3_outb(chip, chip->reset_state | REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
  812. }
  813. /*
  814. * This makes me sad. the maestro3 has lists
  815. * internally that must be packed.. 0 terminates,
  816. * apparently, or maybe all unused entries have
  817. * to be 0, the lists have static lengths set
  818. * by the binary code images.
  819. */
  820. static int snd_m3_add_list(struct snd_m3 *chip, struct m3_list *list, u16 val)
  821. {
  822. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  823. list->mem_addr + list->curlen,
  824. val);
  825. return list->curlen++;
  826. }
  827. static void snd_m3_remove_list(struct snd_m3 *chip, struct m3_list *list, int index)
  828. {
  829. u16 val;
  830. int lastindex = list->curlen - 1;
  831. if (index != lastindex) {
  832. val = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  833. list->mem_addr + lastindex);
  834. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  835. list->mem_addr + index,
  836. val);
  837. }
  838. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  839. list->mem_addr + lastindex,
  840. 0);
  841. list->curlen--;
  842. }
  843. static void snd_m3_inc_timer_users(struct snd_m3 *chip)
  844. {
  845. chip->timer_users++;
  846. if (chip->timer_users != 1)
  847. return;
  848. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  849. KDATA_TIMER_COUNT_RELOAD,
  850. 240);
  851. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  852. KDATA_TIMER_COUNT_CURRENT,
  853. 240);
  854. snd_m3_outw(chip,
  855. snd_m3_inw(chip, HOST_INT_CTRL) | CLKRUN_GEN_ENABLE,
  856. HOST_INT_CTRL);
  857. }
  858. static void snd_m3_dec_timer_users(struct snd_m3 *chip)
  859. {
  860. chip->timer_users--;
  861. if (chip->timer_users > 0)
  862. return;
  863. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  864. KDATA_TIMER_COUNT_RELOAD,
  865. 0);
  866. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  867. KDATA_TIMER_COUNT_CURRENT,
  868. 0);
  869. snd_m3_outw(chip,
  870. snd_m3_inw(chip, HOST_INT_CTRL) & ~CLKRUN_GEN_ENABLE,
  871. HOST_INT_CTRL);
  872. }
  873. /*
  874. * start/stop
  875. */
  876. /* spinlock held! */
  877. static int snd_m3_pcm_start(struct snd_m3 *chip, struct m3_dma *s,
  878. struct snd_pcm_substream *subs)
  879. {
  880. if (! s || ! subs)
  881. return -EINVAL;
  882. snd_m3_inc_timer_users(chip);
  883. switch (subs->stream) {
  884. case SNDRV_PCM_STREAM_PLAYBACK:
  885. chip->dacs_active++;
  886. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  887. s->inst.data + CDATA_INSTANCE_READY, 1);
  888. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  889. KDATA_MIXER_TASK_NUMBER,
  890. chip->dacs_active);
  891. break;
  892. case SNDRV_PCM_STREAM_CAPTURE:
  893. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  894. KDATA_ADC1_REQUEST, 1);
  895. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  896. s->inst.data + CDATA_INSTANCE_READY, 1);
  897. break;
  898. }
  899. return 0;
  900. }
  901. /* spinlock held! */
  902. static int snd_m3_pcm_stop(struct snd_m3 *chip, struct m3_dma *s,
  903. struct snd_pcm_substream *subs)
  904. {
  905. if (! s || ! subs)
  906. return -EINVAL;
  907. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  908. s->inst.data + CDATA_INSTANCE_READY, 0);
  909. snd_m3_dec_timer_users(chip);
  910. switch (subs->stream) {
  911. case SNDRV_PCM_STREAM_PLAYBACK:
  912. chip->dacs_active--;
  913. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  914. KDATA_MIXER_TASK_NUMBER,
  915. chip->dacs_active);
  916. break;
  917. case SNDRV_PCM_STREAM_CAPTURE:
  918. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  919. KDATA_ADC1_REQUEST, 0);
  920. break;
  921. }
  922. return 0;
  923. }
  924. static int
  925. snd_m3_pcm_trigger(struct snd_pcm_substream *subs, int cmd)
  926. {
  927. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  928. struct m3_dma *s = subs->runtime->private_data;
  929. int err = -EINVAL;
  930. if (snd_BUG_ON(!s))
  931. return -ENXIO;
  932. spin_lock(&chip->reg_lock);
  933. switch (cmd) {
  934. case SNDRV_PCM_TRIGGER_START:
  935. case SNDRV_PCM_TRIGGER_RESUME:
  936. if (s->running)
  937. err = -EBUSY;
  938. else {
  939. s->running = 1;
  940. err = snd_m3_pcm_start(chip, s, subs);
  941. }
  942. break;
  943. case SNDRV_PCM_TRIGGER_STOP:
  944. case SNDRV_PCM_TRIGGER_SUSPEND:
  945. if (! s->running)
  946. err = 0; /* should return error? */
  947. else {
  948. s->running = 0;
  949. err = snd_m3_pcm_stop(chip, s, subs);
  950. }
  951. break;
  952. }
  953. spin_unlock(&chip->reg_lock);
  954. return err;
  955. }
  956. /*
  957. * setup
  958. */
  959. static void
  960. snd_m3_pcm_setup1(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  961. {
  962. int dsp_in_size, dsp_out_size, dsp_in_buffer, dsp_out_buffer;
  963. struct snd_pcm_runtime *runtime = subs->runtime;
  964. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  965. dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x20 * 2);
  966. dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x20 * 2);
  967. } else {
  968. dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x10 * 2);
  969. dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x10 * 2);
  970. }
  971. dsp_in_buffer = s->inst.data + (MINISRC_TMP_BUFFER_SIZE / 2);
  972. dsp_out_buffer = dsp_in_buffer + (dsp_in_size / 2) + 1;
  973. s->dma_size = frames_to_bytes(runtime, runtime->buffer_size);
  974. s->period_size = frames_to_bytes(runtime, runtime->period_size);
  975. s->hwptr = 0;
  976. s->count = 0;
  977. #define LO(x) ((x) & 0xffff)
  978. #define HI(x) LO((x) >> 16)
  979. /* host dma buffer pointers */
  980. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  981. s->inst.data + CDATA_HOST_SRC_ADDRL,
  982. LO(s->buffer_addr));
  983. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  984. s->inst.data + CDATA_HOST_SRC_ADDRH,
  985. HI(s->buffer_addr));
  986. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  987. s->inst.data + CDATA_HOST_SRC_END_PLUS_1L,
  988. LO(s->buffer_addr + s->dma_size));
  989. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  990. s->inst.data + CDATA_HOST_SRC_END_PLUS_1H,
  991. HI(s->buffer_addr + s->dma_size));
  992. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  993. s->inst.data + CDATA_HOST_SRC_CURRENTL,
  994. LO(s->buffer_addr));
  995. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  996. s->inst.data + CDATA_HOST_SRC_CURRENTH,
  997. HI(s->buffer_addr));
  998. #undef LO
  999. #undef HI
  1000. /* dsp buffers */
  1001. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1002. s->inst.data + CDATA_IN_BUF_BEGIN,
  1003. dsp_in_buffer);
  1004. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1005. s->inst.data + CDATA_IN_BUF_END_PLUS_1,
  1006. dsp_in_buffer + (dsp_in_size / 2));
  1007. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1008. s->inst.data + CDATA_IN_BUF_HEAD,
  1009. dsp_in_buffer);
  1010. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1011. s->inst.data + CDATA_IN_BUF_TAIL,
  1012. dsp_in_buffer);
  1013. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1014. s->inst.data + CDATA_OUT_BUF_BEGIN,
  1015. dsp_out_buffer);
  1016. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1017. s->inst.data + CDATA_OUT_BUF_END_PLUS_1,
  1018. dsp_out_buffer + (dsp_out_size / 2));
  1019. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1020. s->inst.data + CDATA_OUT_BUF_HEAD,
  1021. dsp_out_buffer);
  1022. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1023. s->inst.data + CDATA_OUT_BUF_TAIL,
  1024. dsp_out_buffer);
  1025. }
  1026. static void snd_m3_pcm_setup2(struct snd_m3 *chip, struct m3_dma *s,
  1027. struct snd_pcm_runtime *runtime)
  1028. {
  1029. u32 freq;
  1030. /*
  1031. * put us in the lists if we're not already there
  1032. */
  1033. if (! s->in_lists) {
  1034. s->index[0] = snd_m3_add_list(chip, s->index_list[0],
  1035. s->inst.data >> DP_SHIFT_COUNT);
  1036. s->index[1] = snd_m3_add_list(chip, s->index_list[1],
  1037. s->inst.data >> DP_SHIFT_COUNT);
  1038. s->index[2] = snd_m3_add_list(chip, s->index_list[2],
  1039. s->inst.data >> DP_SHIFT_COUNT);
  1040. s->in_lists = 1;
  1041. }
  1042. /* write to 'mono' word */
  1043. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1044. s->inst.data + SRC3_DIRECTION_OFFSET + 1,
  1045. runtime->channels == 2 ? 0 : 1);
  1046. /* write to '8bit' word */
  1047. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1048. s->inst.data + SRC3_DIRECTION_OFFSET + 2,
  1049. snd_pcm_format_width(runtime->format) == 16 ? 0 : 1);
  1050. /* set up dac/adc rate */
  1051. freq = DIV_ROUND_CLOSEST(runtime->rate << 15, 48000);
  1052. if (freq)
  1053. freq--;
  1054. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1055. s->inst.data + CDATA_FREQUENCY,
  1056. freq);
  1057. }
  1058. static const struct play_vals {
  1059. u16 addr, val;
  1060. } pv[] = {
  1061. {CDATA_LEFT_VOLUME, ARB_VOLUME},
  1062. {CDATA_RIGHT_VOLUME, ARB_VOLUME},
  1063. {SRC3_DIRECTION_OFFSET, 0} ,
  1064. /* +1, +2 are stereo/16 bit */
  1065. {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
  1066. {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
  1067. {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
  1068. {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
  1069. {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
  1070. {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
  1071. {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
  1072. {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
  1073. {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
  1074. {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
  1075. {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
  1076. {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
  1077. {SRC3_DIRECTION_OFFSET + 16, 8}, /* numin */
  1078. {SRC3_DIRECTION_OFFSET + 17, 50*2}, /* numout */
  1079. {SRC3_DIRECTION_OFFSET + 18, MINISRC_BIQUAD_STAGE - 1}, /* numstage */
  1080. {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
  1081. {SRC3_DIRECTION_OFFSET + 21, 0} /* booster */
  1082. };
  1083. /* the mode passed should be already shifted and masked */
  1084. static void
  1085. snd_m3_playback_setup(struct snd_m3 *chip, struct m3_dma *s,
  1086. struct snd_pcm_substream *subs)
  1087. {
  1088. unsigned int i;
  1089. /*
  1090. * some per client initializers
  1091. */
  1092. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1093. s->inst.data + SRC3_DIRECTION_OFFSET + 12,
  1094. s->inst.data + 40 + 8);
  1095. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1096. s->inst.data + SRC3_DIRECTION_OFFSET + 19,
  1097. s->inst.code + MINISRC_COEF_LOC);
  1098. /* enable or disable low pass filter? */
  1099. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1100. s->inst.data + SRC3_DIRECTION_OFFSET + 22,
  1101. subs->runtime->rate > 45000 ? 0xff : 0);
  1102. /* tell it which way dma is going? */
  1103. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1104. s->inst.data + CDATA_DMA_CONTROL,
  1105. DMACONTROL_AUTOREPEAT + DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
  1106. /*
  1107. * set an armload of static initializers
  1108. */
  1109. for (i = 0; i < ARRAY_SIZE(pv); i++)
  1110. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1111. s->inst.data + pv[i].addr, pv[i].val);
  1112. }
  1113. /*
  1114. * Native record driver
  1115. */
  1116. static const struct rec_vals {
  1117. u16 addr, val;
  1118. } rv[] = {
  1119. {CDATA_LEFT_VOLUME, ARB_VOLUME},
  1120. {CDATA_RIGHT_VOLUME, ARB_VOLUME},
  1121. {SRC3_DIRECTION_OFFSET, 1} ,
  1122. /* +1, +2 are stereo/16 bit */
  1123. {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
  1124. {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
  1125. {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
  1126. {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
  1127. {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
  1128. {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
  1129. {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
  1130. {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
  1131. {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
  1132. {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
  1133. {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
  1134. {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
  1135. {SRC3_DIRECTION_OFFSET + 16, 50},/* numin */
  1136. {SRC3_DIRECTION_OFFSET + 17, 8}, /* numout */
  1137. {SRC3_DIRECTION_OFFSET + 18, 0}, /* numstage */
  1138. {SRC3_DIRECTION_OFFSET + 19, 0}, /* coef */
  1139. {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
  1140. {SRC3_DIRECTION_OFFSET + 21, 0}, /* booster */
  1141. {SRC3_DIRECTION_OFFSET + 22, 0xff} /* skip lpf */
  1142. };
  1143. static void
  1144. snd_m3_capture_setup(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  1145. {
  1146. unsigned int i;
  1147. /*
  1148. * some per client initializers
  1149. */
  1150. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1151. s->inst.data + SRC3_DIRECTION_OFFSET + 12,
  1152. s->inst.data + 40 + 8);
  1153. /* tell it which way dma is going? */
  1154. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1155. s->inst.data + CDATA_DMA_CONTROL,
  1156. DMACONTROL_DIRECTION + DMACONTROL_AUTOREPEAT +
  1157. DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
  1158. /*
  1159. * set an armload of static initializers
  1160. */
  1161. for (i = 0; i < ARRAY_SIZE(rv); i++)
  1162. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1163. s->inst.data + rv[i].addr, rv[i].val);
  1164. }
  1165. static int snd_m3_pcm_hw_params(struct snd_pcm_substream *substream,
  1166. struct snd_pcm_hw_params *hw_params)
  1167. {
  1168. struct m3_dma *s = substream->runtime->private_data;
  1169. /* set buffer address */
  1170. s->buffer_addr = substream->runtime->dma_addr;
  1171. if (s->buffer_addr & 0x3) {
  1172. dev_err(substream->pcm->card->dev, "oh my, not aligned\n");
  1173. s->buffer_addr = s->buffer_addr & ~0x3;
  1174. }
  1175. return 0;
  1176. }
  1177. static int snd_m3_pcm_hw_free(struct snd_pcm_substream *substream)
  1178. {
  1179. struct m3_dma *s;
  1180. if (substream->runtime->private_data == NULL)
  1181. return 0;
  1182. s = substream->runtime->private_data;
  1183. s->buffer_addr = 0;
  1184. return 0;
  1185. }
  1186. static int
  1187. snd_m3_pcm_prepare(struct snd_pcm_substream *subs)
  1188. {
  1189. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1190. struct snd_pcm_runtime *runtime = subs->runtime;
  1191. struct m3_dma *s = runtime->private_data;
  1192. if (snd_BUG_ON(!s))
  1193. return -ENXIO;
  1194. if (runtime->format != SNDRV_PCM_FORMAT_U8 &&
  1195. runtime->format != SNDRV_PCM_FORMAT_S16_LE)
  1196. return -EINVAL;
  1197. if (runtime->rate > 48000 ||
  1198. runtime->rate < 8000)
  1199. return -EINVAL;
  1200. spin_lock_irq(&chip->reg_lock);
  1201. snd_m3_pcm_setup1(chip, s, subs);
  1202. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1203. snd_m3_playback_setup(chip, s, subs);
  1204. else
  1205. snd_m3_capture_setup(chip, s, subs);
  1206. snd_m3_pcm_setup2(chip, s, runtime);
  1207. spin_unlock_irq(&chip->reg_lock);
  1208. return 0;
  1209. }
  1210. /*
  1211. * get current pointer
  1212. */
  1213. static unsigned int
  1214. snd_m3_get_pointer(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  1215. {
  1216. u16 hi = 0, lo = 0;
  1217. int retry = 10;
  1218. u32 addr;
  1219. /*
  1220. * try and get a valid answer
  1221. */
  1222. while (retry--) {
  1223. hi = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1224. s->inst.data + CDATA_HOST_SRC_CURRENTH);
  1225. lo = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1226. s->inst.data + CDATA_HOST_SRC_CURRENTL);
  1227. if (hi == snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1228. s->inst.data + CDATA_HOST_SRC_CURRENTH))
  1229. break;
  1230. }
  1231. addr = lo | ((u32)hi<<16);
  1232. return (unsigned int)(addr - s->buffer_addr);
  1233. }
  1234. static snd_pcm_uframes_t
  1235. snd_m3_pcm_pointer(struct snd_pcm_substream *subs)
  1236. {
  1237. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1238. unsigned int ptr;
  1239. struct m3_dma *s = subs->runtime->private_data;
  1240. if (snd_BUG_ON(!s))
  1241. return 0;
  1242. spin_lock(&chip->reg_lock);
  1243. ptr = snd_m3_get_pointer(chip, s, subs);
  1244. spin_unlock(&chip->reg_lock);
  1245. return bytes_to_frames(subs->runtime, ptr);
  1246. }
  1247. /* update pointer */
  1248. /* spinlock held! */
  1249. static void snd_m3_update_ptr(struct snd_m3 *chip, struct m3_dma *s)
  1250. {
  1251. struct snd_pcm_substream *subs = s->substream;
  1252. unsigned int hwptr;
  1253. int diff;
  1254. if (! s->running)
  1255. return;
  1256. hwptr = snd_m3_get_pointer(chip, s, subs);
  1257. /* try to avoid expensive modulo divisions */
  1258. if (hwptr >= s->dma_size)
  1259. hwptr %= s->dma_size;
  1260. diff = s->dma_size + hwptr - s->hwptr;
  1261. if (diff >= s->dma_size)
  1262. diff %= s->dma_size;
  1263. s->hwptr = hwptr;
  1264. s->count += diff;
  1265. if (s->count >= (signed)s->period_size) {
  1266. if (s->count < 2 * (signed)s->period_size)
  1267. s->count -= (signed)s->period_size;
  1268. else
  1269. s->count %= s->period_size;
  1270. spin_unlock(&chip->reg_lock);
  1271. snd_pcm_period_elapsed(subs);
  1272. spin_lock(&chip->reg_lock);
  1273. }
  1274. }
  1275. /* The m3's hardware volume works by incrementing / decrementing 2 counters
  1276. (without wrap around) in response to volume button presses and then
  1277. generating an interrupt. The pair of counters is stored in bits 1-3 and 5-7
  1278. of a byte wide register. The meaning of bits 0 and 4 is unknown. */
  1279. static void snd_m3_update_hw_volume(struct work_struct *work)
  1280. {
  1281. struct snd_m3 *chip = container_of(work, struct snd_m3, hwvol_work);
  1282. int x, val;
  1283. /* Figure out which volume control button was pushed,
  1284. based on differences from the default register
  1285. values. */
  1286. x = inb(chip->iobase + SHADOW_MIX_REG_VOICE) & 0xee;
  1287. /* Reset the volume counters to 4. Tests on the allegro integrated
  1288. into a Compaq N600C laptop, have revealed that:
  1289. 1) Writing any value will result in the 2 counters being reset to
  1290. 4 so writing 0x88 is not strictly necessary
  1291. 2) Writing to any of the 4 involved registers will reset all 4
  1292. of them (and reading them always returns the same value for all
  1293. of them)
  1294. It could be that a maestro deviates from this, so leave the code
  1295. as is. */
  1296. outb(0x88, chip->iobase + SHADOW_MIX_REG_VOICE);
  1297. outb(0x88, chip->iobase + HW_VOL_COUNTER_VOICE);
  1298. outb(0x88, chip->iobase + SHADOW_MIX_REG_MASTER);
  1299. outb(0x88, chip->iobase + HW_VOL_COUNTER_MASTER);
  1300. /* Ignore spurious HV interrupts during suspend / resume, this avoids
  1301. mistaking them for a mute button press. */
  1302. if (chip->in_suspend)
  1303. return;
  1304. #ifndef CONFIG_SND_MAESTRO3_INPUT
  1305. if (!chip->master_switch || !chip->master_volume)
  1306. return;
  1307. val = snd_ac97_read(chip->ac97, AC97_MASTER);
  1308. switch (x) {
  1309. case 0x88:
  1310. /* The counters have not changed, yet we've received a HV
  1311. interrupt. According to tests run by various people this
  1312. happens when pressing the mute button. */
  1313. val ^= 0x8000;
  1314. break;
  1315. case 0xaa:
  1316. /* counters increased by 1 -> volume up */
  1317. if ((val & 0x7f) > 0)
  1318. val--;
  1319. if ((val & 0x7f00) > 0)
  1320. val -= 0x0100;
  1321. break;
  1322. case 0x66:
  1323. /* counters decreased by 1 -> volume down */
  1324. if ((val & 0x7f) < 0x1f)
  1325. val++;
  1326. if ((val & 0x7f00) < 0x1f00)
  1327. val += 0x0100;
  1328. break;
  1329. }
  1330. if (snd_ac97_update(chip->ac97, AC97_MASTER, val))
  1331. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  1332. &chip->master_switch->id);
  1333. #else
  1334. if (!chip->input_dev)
  1335. return;
  1336. val = 0;
  1337. switch (x) {
  1338. case 0x88:
  1339. /* The counters have not changed, yet we've received a HV
  1340. interrupt. According to tests run by various people this
  1341. happens when pressing the mute button. */
  1342. val = KEY_MUTE;
  1343. break;
  1344. case 0xaa:
  1345. /* counters increased by 1 -> volume up */
  1346. val = KEY_VOLUMEUP;
  1347. break;
  1348. case 0x66:
  1349. /* counters decreased by 1 -> volume down */
  1350. val = KEY_VOLUMEDOWN;
  1351. break;
  1352. }
  1353. if (val) {
  1354. input_report_key(chip->input_dev, val, 1);
  1355. input_sync(chip->input_dev);
  1356. input_report_key(chip->input_dev, val, 0);
  1357. input_sync(chip->input_dev);
  1358. }
  1359. #endif
  1360. }
  1361. static irqreturn_t snd_m3_interrupt(int irq, void *dev_id)
  1362. {
  1363. struct snd_m3 *chip = dev_id;
  1364. u8 status;
  1365. int i;
  1366. status = inb(chip->iobase + HOST_INT_STATUS);
  1367. if (status == 0xff)
  1368. return IRQ_NONE;
  1369. if (status & HV_INT_PENDING)
  1370. schedule_work(&chip->hwvol_work);
  1371. /*
  1372. * ack an assp int if its running
  1373. * and has an int pending
  1374. */
  1375. if (status & ASSP_INT_PENDING) {
  1376. u8 ctl = inb(chip->iobase + ASSP_CONTROL_B);
  1377. if (!(ctl & STOP_ASSP_CLOCK)) {
  1378. ctl = inb(chip->iobase + ASSP_HOST_INT_STATUS);
  1379. if (ctl & DSP2HOST_REQ_TIMER) {
  1380. outb(DSP2HOST_REQ_TIMER, chip->iobase + ASSP_HOST_INT_STATUS);
  1381. /* update adc/dac info if it was a timer int */
  1382. spin_lock(&chip->reg_lock);
  1383. for (i = 0; i < chip->num_substreams; i++) {
  1384. struct m3_dma *s = &chip->substreams[i];
  1385. if (s->running)
  1386. snd_m3_update_ptr(chip, s);
  1387. }
  1388. spin_unlock(&chip->reg_lock);
  1389. }
  1390. }
  1391. }
  1392. #if 0 /* TODO: not supported yet */
  1393. if ((status & MPU401_INT_PENDING) && chip->rmidi)
  1394. snd_mpu401_uart_interrupt(irq, chip->rmidi->private_data, regs);
  1395. #endif
  1396. /* ack ints */
  1397. outb(status, chip->iobase + HOST_INT_STATUS);
  1398. return IRQ_HANDLED;
  1399. }
  1400. /*
  1401. */
  1402. static const struct snd_pcm_hardware snd_m3_playback =
  1403. {
  1404. .info = (SNDRV_PCM_INFO_MMAP |
  1405. SNDRV_PCM_INFO_INTERLEAVED |
  1406. SNDRV_PCM_INFO_MMAP_VALID |
  1407. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1408. /*SNDRV_PCM_INFO_PAUSE |*/
  1409. SNDRV_PCM_INFO_RESUME),
  1410. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
  1411. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  1412. .rate_min = 8000,
  1413. .rate_max = 48000,
  1414. .channels_min = 1,
  1415. .channels_max = 2,
  1416. .buffer_bytes_max = (512*1024),
  1417. .period_bytes_min = 64,
  1418. .period_bytes_max = (512*1024),
  1419. .periods_min = 1,
  1420. .periods_max = 1024,
  1421. };
  1422. static const struct snd_pcm_hardware snd_m3_capture =
  1423. {
  1424. .info = (SNDRV_PCM_INFO_MMAP |
  1425. SNDRV_PCM_INFO_INTERLEAVED |
  1426. SNDRV_PCM_INFO_MMAP_VALID |
  1427. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1428. /*SNDRV_PCM_INFO_PAUSE |*/
  1429. SNDRV_PCM_INFO_RESUME),
  1430. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
  1431. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  1432. .rate_min = 8000,
  1433. .rate_max = 48000,
  1434. .channels_min = 1,
  1435. .channels_max = 2,
  1436. .buffer_bytes_max = (512*1024),
  1437. .period_bytes_min = 64,
  1438. .period_bytes_max = (512*1024),
  1439. .periods_min = 1,
  1440. .periods_max = 1024,
  1441. };
  1442. /*
  1443. */
  1444. static int
  1445. snd_m3_substream_open(struct snd_m3 *chip, struct snd_pcm_substream *subs)
  1446. {
  1447. int i;
  1448. struct m3_dma *s;
  1449. spin_lock_irq(&chip->reg_lock);
  1450. for (i = 0; i < chip->num_substreams; i++) {
  1451. s = &chip->substreams[i];
  1452. if (! s->opened)
  1453. goto __found;
  1454. }
  1455. spin_unlock_irq(&chip->reg_lock);
  1456. return -ENOMEM;
  1457. __found:
  1458. s->opened = 1;
  1459. s->running = 0;
  1460. spin_unlock_irq(&chip->reg_lock);
  1461. subs->runtime->private_data = s;
  1462. s->substream = subs;
  1463. /* set list owners */
  1464. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1465. s->index_list[0] = &chip->mixer_list;
  1466. } else
  1467. s->index_list[0] = &chip->adc1_list;
  1468. s->index_list[1] = &chip->msrc_list;
  1469. s->index_list[2] = &chip->dma_list;
  1470. return 0;
  1471. }
  1472. static void
  1473. snd_m3_substream_close(struct snd_m3 *chip, struct snd_pcm_substream *subs)
  1474. {
  1475. struct m3_dma *s = subs->runtime->private_data;
  1476. if (s == NULL)
  1477. return; /* not opened properly */
  1478. spin_lock_irq(&chip->reg_lock);
  1479. if (s->substream && s->running)
  1480. snd_m3_pcm_stop(chip, s, s->substream); /* does this happen? */
  1481. if (s->in_lists) {
  1482. snd_m3_remove_list(chip, s->index_list[0], s->index[0]);
  1483. snd_m3_remove_list(chip, s->index_list[1], s->index[1]);
  1484. snd_m3_remove_list(chip, s->index_list[2], s->index[2]);
  1485. s->in_lists = 0;
  1486. }
  1487. s->running = 0;
  1488. s->opened = 0;
  1489. spin_unlock_irq(&chip->reg_lock);
  1490. }
  1491. static int
  1492. snd_m3_playback_open(struct snd_pcm_substream *subs)
  1493. {
  1494. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1495. struct snd_pcm_runtime *runtime = subs->runtime;
  1496. int err;
  1497. err = snd_m3_substream_open(chip, subs);
  1498. if (err < 0)
  1499. return err;
  1500. runtime->hw = snd_m3_playback;
  1501. return 0;
  1502. }
  1503. static int
  1504. snd_m3_playback_close(struct snd_pcm_substream *subs)
  1505. {
  1506. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1507. snd_m3_substream_close(chip, subs);
  1508. return 0;
  1509. }
  1510. static int
  1511. snd_m3_capture_open(struct snd_pcm_substream *subs)
  1512. {
  1513. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1514. struct snd_pcm_runtime *runtime = subs->runtime;
  1515. int err;
  1516. err = snd_m3_substream_open(chip, subs);
  1517. if (err < 0)
  1518. return err;
  1519. runtime->hw = snd_m3_capture;
  1520. return 0;
  1521. }
  1522. static int
  1523. snd_m3_capture_close(struct snd_pcm_substream *subs)
  1524. {
  1525. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1526. snd_m3_substream_close(chip, subs);
  1527. return 0;
  1528. }
  1529. /*
  1530. * create pcm instance
  1531. */
  1532. static const struct snd_pcm_ops snd_m3_playback_ops = {
  1533. .open = snd_m3_playback_open,
  1534. .close = snd_m3_playback_close,
  1535. .hw_params = snd_m3_pcm_hw_params,
  1536. .hw_free = snd_m3_pcm_hw_free,
  1537. .prepare = snd_m3_pcm_prepare,
  1538. .trigger = snd_m3_pcm_trigger,
  1539. .pointer = snd_m3_pcm_pointer,
  1540. };
  1541. static const struct snd_pcm_ops snd_m3_capture_ops = {
  1542. .open = snd_m3_capture_open,
  1543. .close = snd_m3_capture_close,
  1544. .hw_params = snd_m3_pcm_hw_params,
  1545. .hw_free = snd_m3_pcm_hw_free,
  1546. .prepare = snd_m3_pcm_prepare,
  1547. .trigger = snd_m3_pcm_trigger,
  1548. .pointer = snd_m3_pcm_pointer,
  1549. };
  1550. static int
  1551. snd_m3_pcm(struct snd_m3 * chip, int device)
  1552. {
  1553. struct snd_pcm *pcm;
  1554. int err;
  1555. err = snd_pcm_new(chip->card, chip->card->driver, device,
  1556. MAX_PLAYBACKS, MAX_CAPTURES, &pcm);
  1557. if (err < 0)
  1558. return err;
  1559. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_m3_playback_ops);
  1560. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_m3_capture_ops);
  1561. pcm->private_data = chip;
  1562. pcm->info_flags = 0;
  1563. strcpy(pcm->name, chip->card->driver);
  1564. chip->pcm = pcm;
  1565. snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
  1566. &chip->pci->dev, 64*1024, 64*1024);
  1567. return 0;
  1568. }
  1569. /*
  1570. * ac97 interface
  1571. */
  1572. /*
  1573. * Wait for the ac97 serial bus to be free.
  1574. * return nonzero if the bus is still busy.
  1575. */
  1576. static int snd_m3_ac97_wait(struct snd_m3 *chip)
  1577. {
  1578. int i = 10000;
  1579. do {
  1580. if (! (snd_m3_inb(chip, 0x30) & 1))
  1581. return 0;
  1582. cpu_relax();
  1583. } while (i-- > 0);
  1584. dev_err(chip->card->dev, "ac97 serial bus busy\n");
  1585. return 1;
  1586. }
  1587. static unsigned short
  1588. snd_m3_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
  1589. {
  1590. struct snd_m3 *chip = ac97->private_data;
  1591. unsigned short data = 0xffff;
  1592. if (snd_m3_ac97_wait(chip))
  1593. goto fail;
  1594. snd_m3_outb(chip, 0x80 | (reg & 0x7f), CODEC_COMMAND);
  1595. if (snd_m3_ac97_wait(chip))
  1596. goto fail;
  1597. data = snd_m3_inw(chip, CODEC_DATA);
  1598. fail:
  1599. return data;
  1600. }
  1601. static void
  1602. snd_m3_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short val)
  1603. {
  1604. struct snd_m3 *chip = ac97->private_data;
  1605. if (snd_m3_ac97_wait(chip))
  1606. return;
  1607. snd_m3_outw(chip, val, CODEC_DATA);
  1608. snd_m3_outb(chip, reg & 0x7f, CODEC_COMMAND);
  1609. /*
  1610. * Workaround for buggy ES1988 integrated AC'97 codec. It remains silent
  1611. * until the MASTER volume or mute is touched (alsactl restore does not
  1612. * work).
  1613. */
  1614. if (ac97->id == 0x45838308 && reg == AC97_MASTER) {
  1615. snd_m3_ac97_wait(chip);
  1616. snd_m3_outw(chip, val, CODEC_DATA);
  1617. snd_m3_outb(chip, reg & 0x7f, CODEC_COMMAND);
  1618. }
  1619. }
  1620. static void snd_m3_remote_codec_config(struct snd_m3 *chip, int isremote)
  1621. {
  1622. int io = chip->iobase;
  1623. u16 tmp;
  1624. isremote = isremote ? 1 : 0;
  1625. tmp = inw(io + RING_BUS_CTRL_B) & ~SECOND_CODEC_ID_MASK;
  1626. /* enable dock on Dell Latitude C810 */
  1627. if (chip->pci->subsystem_vendor == 0x1028 &&
  1628. chip->pci->subsystem_device == 0x00e5)
  1629. tmp |= M3I_DOCK_ENABLE;
  1630. outw(tmp | isremote, io + RING_BUS_CTRL_B);
  1631. outw((inw(io + SDO_OUT_DEST_CTRL) & ~COMMAND_ADDR_OUT) | isremote,
  1632. io + SDO_OUT_DEST_CTRL);
  1633. outw((inw(io + SDO_IN_DEST_CTRL) & ~STATUS_ADDR_IN) | isremote,
  1634. io + SDO_IN_DEST_CTRL);
  1635. }
  1636. /*
  1637. * hack, returns non zero on err
  1638. */
  1639. static int snd_m3_try_read_vendor(struct snd_m3 *chip)
  1640. {
  1641. u16 ret;
  1642. if (snd_m3_ac97_wait(chip))
  1643. return 1;
  1644. snd_m3_outb(chip, 0x80 | (AC97_VENDOR_ID1 & 0x7f), 0x30);
  1645. if (snd_m3_ac97_wait(chip))
  1646. return 1;
  1647. ret = snd_m3_inw(chip, 0x32);
  1648. return (ret == 0) || (ret == 0xffff);
  1649. }
  1650. static void snd_m3_ac97_reset(struct snd_m3 *chip)
  1651. {
  1652. u16 dir;
  1653. int delay1 = 0, delay2 = 0, i;
  1654. int io = chip->iobase;
  1655. if (chip->allegro_flag) {
  1656. /*
  1657. * the onboard codec on the allegro seems
  1658. * to want to wait a very long time before
  1659. * coming back to life
  1660. */
  1661. delay1 = 50;
  1662. delay2 = 800;
  1663. } else {
  1664. /* maestro3 */
  1665. delay1 = 20;
  1666. delay2 = 500;
  1667. }
  1668. for (i = 0; i < 5; i++) {
  1669. dir = inw(io + GPIO_DIRECTION);
  1670. if (!chip->irda_workaround)
  1671. dir |= 0x10; /* assuming pci bus master? */
  1672. snd_m3_remote_codec_config(chip, 0);
  1673. outw(IO_SRAM_ENABLE, io + RING_BUS_CTRL_A);
  1674. udelay(20);
  1675. outw(dir & ~GPO_PRIMARY_AC97 , io + GPIO_DIRECTION);
  1676. outw(~GPO_PRIMARY_AC97 , io + GPIO_MASK);
  1677. outw(0, io + GPIO_DATA);
  1678. outw(dir | GPO_PRIMARY_AC97, io + GPIO_DIRECTION);
  1679. schedule_timeout_uninterruptible(msecs_to_jiffies(delay1));
  1680. outw(GPO_PRIMARY_AC97, io + GPIO_DATA);
  1681. udelay(5);
  1682. /* ok, bring back the ac-link */
  1683. outw(IO_SRAM_ENABLE | SERIAL_AC_LINK_ENABLE, io + RING_BUS_CTRL_A);
  1684. outw(~0, io + GPIO_MASK);
  1685. schedule_timeout_uninterruptible(msecs_to_jiffies(delay2));
  1686. if (! snd_m3_try_read_vendor(chip))
  1687. break;
  1688. delay1 += 10;
  1689. delay2 += 100;
  1690. dev_dbg(chip->card->dev,
  1691. "retrying codec reset with delays of %d and %d ms\n",
  1692. delay1, delay2);
  1693. }
  1694. #if 0
  1695. /* more gung-ho reset that doesn't
  1696. * seem to work anywhere :)
  1697. */
  1698. tmp = inw(io + RING_BUS_CTRL_A);
  1699. outw(RAC_SDFS_ENABLE|LAC_SDFS_ENABLE, io + RING_BUS_CTRL_A);
  1700. msleep(20);
  1701. outw(tmp, io + RING_BUS_CTRL_A);
  1702. msleep(50);
  1703. #endif
  1704. }
  1705. static int snd_m3_mixer(struct snd_m3 *chip)
  1706. {
  1707. struct snd_ac97_bus *pbus;
  1708. struct snd_ac97_template ac97;
  1709. int err;
  1710. static const struct snd_ac97_bus_ops ops = {
  1711. .write = snd_m3_ac97_write,
  1712. .read = snd_m3_ac97_read,
  1713. };
  1714. err = snd_ac97_bus(chip->card, 0, &ops, NULL, &pbus);
  1715. if (err < 0)
  1716. return err;
  1717. memset(&ac97, 0, sizeof(ac97));
  1718. ac97.private_data = chip;
  1719. err = snd_ac97_mixer(pbus, &ac97, &chip->ac97);
  1720. if (err < 0)
  1721. return err;
  1722. /* seems ac97 PCM needs initialization.. hack hack.. */
  1723. snd_ac97_write(chip->ac97, AC97_PCM, 0x8000 | (15 << 8) | 15);
  1724. schedule_timeout_uninterruptible(msecs_to_jiffies(100));
  1725. snd_ac97_write(chip->ac97, AC97_PCM, 0);
  1726. #ifndef CONFIG_SND_MAESTRO3_INPUT
  1727. chip->master_switch = snd_ctl_find_id_mixer(chip->card,
  1728. "Master Playback Switch");
  1729. chip->master_volume = snd_ctl_find_id_mixer(chip->card,
  1730. "Master Playback Volume");
  1731. #endif
  1732. return 0;
  1733. }
  1734. /*
  1735. * initialize ASSP
  1736. */
  1737. #define MINISRC_LPF_LEN 10
  1738. static const u16 minisrc_lpf[MINISRC_LPF_LEN] = {
  1739. 0X0743, 0X1104, 0X0A4C, 0XF88D, 0X242C,
  1740. 0X1023, 0X1AA9, 0X0B60, 0XEFDD, 0X186F
  1741. };
  1742. static void snd_m3_assp_init(struct snd_m3 *chip)
  1743. {
  1744. unsigned int i;
  1745. const __le16 *data;
  1746. /* zero kernel data */
  1747. for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
  1748. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1749. KDATA_BASE_ADDR + i, 0);
  1750. /* zero mixer data? */
  1751. for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
  1752. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1753. KDATA_BASE_ADDR2 + i, 0);
  1754. /* init dma pointer */
  1755. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1756. KDATA_CURRENT_DMA,
  1757. KDATA_DMA_XFER0);
  1758. /* write kernel into code memory.. */
  1759. data = (const __le16 *)chip->assp_kernel_image->data;
  1760. for (i = 0 ; i * 2 < chip->assp_kernel_image->size; i++) {
  1761. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1762. REV_B_CODE_MEMORY_BEGIN + i,
  1763. le16_to_cpu(data[i]));
  1764. }
  1765. /*
  1766. * We only have this one client and we know that 0x400
  1767. * is free in our kernel's mem map, so lets just
  1768. * drop it there. It seems that the minisrc doesn't
  1769. * need vectors, so we won't bother with them..
  1770. */
  1771. data = (const __le16 *)chip->assp_minisrc_image->data;
  1772. for (i = 0; i * 2 < chip->assp_minisrc_image->size; i++) {
  1773. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1774. 0x400 + i, le16_to_cpu(data[i]));
  1775. }
  1776. /*
  1777. * write the coefficients for the low pass filter?
  1778. */
  1779. for (i = 0; i < MINISRC_LPF_LEN ; i++) {
  1780. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1781. 0x400 + MINISRC_COEF_LOC + i,
  1782. minisrc_lpf[i]);
  1783. }
  1784. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1785. 0x400 + MINISRC_COEF_LOC + MINISRC_LPF_LEN,
  1786. 0x8000);
  1787. /*
  1788. * the minisrc is the only thing on
  1789. * our task list..
  1790. */
  1791. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1792. KDATA_TASK0,
  1793. 0x400);
  1794. /*
  1795. * init the mixer number..
  1796. */
  1797. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1798. KDATA_MIXER_TASK_NUMBER,0);
  1799. /*
  1800. * EXTREME KERNEL MASTER VOLUME
  1801. */
  1802. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1803. KDATA_DAC_LEFT_VOLUME, ARB_VOLUME);
  1804. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1805. KDATA_DAC_RIGHT_VOLUME, ARB_VOLUME);
  1806. chip->mixer_list.curlen = 0;
  1807. chip->mixer_list.mem_addr = KDATA_MIXER_XFER0;
  1808. chip->mixer_list.max = MAX_VIRTUAL_MIXER_CHANNELS;
  1809. chip->adc1_list.curlen = 0;
  1810. chip->adc1_list.mem_addr = KDATA_ADC1_XFER0;
  1811. chip->adc1_list.max = MAX_VIRTUAL_ADC1_CHANNELS;
  1812. chip->dma_list.curlen = 0;
  1813. chip->dma_list.mem_addr = KDATA_DMA_XFER0;
  1814. chip->dma_list.max = MAX_VIRTUAL_DMA_CHANNELS;
  1815. chip->msrc_list.curlen = 0;
  1816. chip->msrc_list.mem_addr = KDATA_INSTANCE0_MINISRC;
  1817. chip->msrc_list.max = MAX_INSTANCE_MINISRC;
  1818. }
  1819. static int snd_m3_assp_client_init(struct snd_m3 *chip, struct m3_dma *s, int index)
  1820. {
  1821. int data_bytes = 2 * ( MINISRC_TMP_BUFFER_SIZE / 2 +
  1822. MINISRC_IN_BUFFER_SIZE / 2 +
  1823. 1 + MINISRC_OUT_BUFFER_SIZE / 2 + 1 );
  1824. int address, i;
  1825. /*
  1826. * the revb memory map has 0x1100 through 0x1c00
  1827. * free.
  1828. */
  1829. /*
  1830. * align instance address to 256 bytes so that its
  1831. * shifted list address is aligned.
  1832. * list address = (mem address >> 1) >> 7;
  1833. */
  1834. data_bytes = ALIGN(data_bytes, 256);
  1835. address = 0x1100 + ((data_bytes/2) * index);
  1836. if ((address + (data_bytes/2)) >= 0x1c00) {
  1837. dev_err(chip->card->dev,
  1838. "no memory for %d bytes at ind %d (addr 0x%x)\n",
  1839. data_bytes, index, address);
  1840. return -ENOMEM;
  1841. }
  1842. s->number = index;
  1843. s->inst.code = 0x400;
  1844. s->inst.data = address;
  1845. for (i = data_bytes / 2; i > 0; address++, i--) {
  1846. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1847. address, 0);
  1848. }
  1849. return 0;
  1850. }
  1851. /*
  1852. * this works for the reference board, have to find
  1853. * out about others
  1854. *
  1855. * this needs more magic for 4 speaker, but..
  1856. */
  1857. static void
  1858. snd_m3_amp_enable(struct snd_m3 *chip, int enable)
  1859. {
  1860. int io = chip->iobase;
  1861. u16 gpo, polarity;
  1862. if (! chip->external_amp)
  1863. return;
  1864. polarity = enable ? 0 : 1;
  1865. polarity = polarity << chip->amp_gpio;
  1866. gpo = 1 << chip->amp_gpio;
  1867. outw(~gpo, io + GPIO_MASK);
  1868. outw(inw(io + GPIO_DIRECTION) | gpo,
  1869. io + GPIO_DIRECTION);
  1870. outw((GPO_SECONDARY_AC97 | GPO_PRIMARY_AC97 | polarity),
  1871. io + GPIO_DATA);
  1872. outw(0xffff, io + GPIO_MASK);
  1873. }
  1874. static void
  1875. snd_m3_hv_init(struct snd_m3 *chip)
  1876. {
  1877. unsigned long io = chip->iobase;
  1878. u16 val = GPI_VOL_DOWN | GPI_VOL_UP;
  1879. if (!chip->is_omnibook)
  1880. return;
  1881. /*
  1882. * Volume buttons on some HP OmniBook laptops
  1883. * require some GPIO magic to work correctly.
  1884. */
  1885. outw(0xffff, io + GPIO_MASK);
  1886. outw(0x0000, io + GPIO_DATA);
  1887. outw(~val, io + GPIO_MASK);
  1888. outw(inw(io + GPIO_DIRECTION) & ~val, io + GPIO_DIRECTION);
  1889. outw(val, io + GPIO_MASK);
  1890. outw(0xffff, io + GPIO_MASK);
  1891. }
  1892. static int
  1893. snd_m3_chip_init(struct snd_m3 *chip)
  1894. {
  1895. struct pci_dev *pcidev = chip->pci;
  1896. unsigned long io = chip->iobase;
  1897. u32 n;
  1898. u16 w;
  1899. u8 t; /* makes as much sense as 'n', no? */
  1900. pci_read_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, &w);
  1901. w &= ~(SOUND_BLASTER_ENABLE|FM_SYNTHESIS_ENABLE|
  1902. MPU401_IO_ENABLE|MPU401_IRQ_ENABLE|ALIAS_10BIT_IO|
  1903. DISABLE_LEGACY);
  1904. pci_write_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, w);
  1905. pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
  1906. n &= ~(HV_CTRL_ENABLE | REDUCED_DEBOUNCE | HV_BUTTON_FROM_GD);
  1907. n |= chip->hv_config;
  1908. /* For some reason we must always use reduced debounce. */
  1909. n |= REDUCED_DEBOUNCE;
  1910. n |= PM_CTRL_ENABLE | CLK_DIV_BY_49 | USE_PCI_TIMING;
  1911. pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
  1912. outb(RESET_ASSP, chip->iobase + ASSP_CONTROL_B);
  1913. pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
  1914. n &= ~INT_CLK_SELECT;
  1915. if (!chip->allegro_flag) {
  1916. n &= ~INT_CLK_MULT_ENABLE;
  1917. n |= INT_CLK_SRC_NOT_PCI;
  1918. }
  1919. n &= ~( CLK_MULT_MODE_SELECT | CLK_MULT_MODE_SELECT_2 );
  1920. pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
  1921. if (chip->allegro_flag) {
  1922. pci_read_config_dword(pcidev, PCI_USER_CONFIG, &n);
  1923. n |= IN_CLK_12MHZ_SELECT;
  1924. pci_write_config_dword(pcidev, PCI_USER_CONFIG, n);
  1925. }
  1926. t = inb(chip->iobase + ASSP_CONTROL_A);
  1927. t &= ~( DSP_CLK_36MHZ_SELECT | ASSP_CLK_49MHZ_SELECT);
  1928. t |= ASSP_CLK_49MHZ_SELECT;
  1929. t |= ASSP_0_WS_ENABLE;
  1930. outb(t, chip->iobase + ASSP_CONTROL_A);
  1931. snd_m3_assp_init(chip); /* download DSP code before starting ASSP below */
  1932. outb(RUN_ASSP, chip->iobase + ASSP_CONTROL_B);
  1933. outb(0x00, io + HARDWARE_VOL_CTRL);
  1934. outb(0x88, io + SHADOW_MIX_REG_VOICE);
  1935. outb(0x88, io + HW_VOL_COUNTER_VOICE);
  1936. outb(0x88, io + SHADOW_MIX_REG_MASTER);
  1937. outb(0x88, io + HW_VOL_COUNTER_MASTER);
  1938. return 0;
  1939. }
  1940. static void
  1941. snd_m3_enable_ints(struct snd_m3 *chip)
  1942. {
  1943. unsigned long io = chip->iobase;
  1944. unsigned short val;
  1945. /* TODO: MPU401 not supported yet */
  1946. val = ASSP_INT_ENABLE /*| MPU401_INT_ENABLE*/;
  1947. if (chip->hv_config & HV_CTRL_ENABLE)
  1948. val |= HV_INT_ENABLE;
  1949. outb(val, chip->iobase + HOST_INT_STATUS);
  1950. outw(val, io + HOST_INT_CTRL);
  1951. outb(inb(io + ASSP_CONTROL_C) | ASSP_HOST_INT_ENABLE,
  1952. io + ASSP_CONTROL_C);
  1953. }
  1954. /*
  1955. */
  1956. static void snd_m3_free(struct snd_card *card)
  1957. {
  1958. struct snd_m3 *chip = card->private_data;
  1959. struct m3_dma *s;
  1960. int i;
  1961. cancel_work_sync(&chip->hwvol_work);
  1962. if (chip->substreams) {
  1963. spin_lock_irq(&chip->reg_lock);
  1964. for (i = 0; i < chip->num_substreams; i++) {
  1965. s = &chip->substreams[i];
  1966. /* check surviving pcms; this should not happen though.. */
  1967. if (s->substream && s->running)
  1968. snd_m3_pcm_stop(chip, s, s->substream);
  1969. }
  1970. spin_unlock_irq(&chip->reg_lock);
  1971. }
  1972. if (chip->iobase) {
  1973. outw(0, chip->iobase + HOST_INT_CTRL); /* disable ints */
  1974. }
  1975. vfree(chip->suspend_mem);
  1976. release_firmware(chip->assp_kernel_image);
  1977. release_firmware(chip->assp_minisrc_image);
  1978. }
  1979. /*
  1980. * APM support
  1981. */
  1982. static int m3_suspend(struct device *dev)
  1983. {
  1984. struct snd_card *card = dev_get_drvdata(dev);
  1985. struct snd_m3 *chip = card->private_data;
  1986. int i, dsp_index;
  1987. if (chip->suspend_mem == NULL)
  1988. return 0;
  1989. chip->in_suspend = 1;
  1990. cancel_work_sync(&chip->hwvol_work);
  1991. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1992. snd_ac97_suspend(chip->ac97);
  1993. msleep(10); /* give the assp a chance to idle.. */
  1994. snd_m3_assp_halt(chip);
  1995. /* save dsp image */
  1996. dsp_index = 0;
  1997. for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
  1998. chip->suspend_mem[dsp_index++] =
  1999. snd_m3_assp_read(chip, MEMTYPE_INTERNAL_CODE, i);
  2000. for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
  2001. chip->suspend_mem[dsp_index++] =
  2002. snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA, i);
  2003. return 0;
  2004. }
  2005. static int m3_resume(struct device *dev)
  2006. {
  2007. struct snd_card *card = dev_get_drvdata(dev);
  2008. struct snd_m3 *chip = card->private_data;
  2009. int i, dsp_index;
  2010. if (chip->suspend_mem == NULL)
  2011. return 0;
  2012. /* first lets just bring everything back. .*/
  2013. snd_m3_outw(chip, 0, 0x54);
  2014. snd_m3_outw(chip, 0, 0x56);
  2015. snd_m3_chip_init(chip);
  2016. snd_m3_assp_halt(chip);
  2017. snd_m3_ac97_reset(chip);
  2018. /* restore dsp image */
  2019. dsp_index = 0;
  2020. for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
  2021. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE, i,
  2022. chip->suspend_mem[dsp_index++]);
  2023. for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
  2024. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA, i,
  2025. chip->suspend_mem[dsp_index++]);
  2026. /* tell the dma engine to restart itself */
  2027. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  2028. KDATA_DMA_ACTIVE, 0);
  2029. /* restore ac97 registers */
  2030. snd_ac97_resume(chip->ac97);
  2031. snd_m3_assp_continue(chip);
  2032. snd_m3_enable_ints(chip);
  2033. snd_m3_amp_enable(chip, 1);
  2034. snd_m3_hv_init(chip);
  2035. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  2036. chip->in_suspend = 0;
  2037. return 0;
  2038. }
  2039. static DEFINE_SIMPLE_DEV_PM_OPS(m3_pm, m3_suspend, m3_resume);
  2040. #ifdef CONFIG_SND_MAESTRO3_INPUT
  2041. static int snd_m3_input_register(struct snd_m3 *chip)
  2042. {
  2043. struct input_dev *input_dev;
  2044. int err;
  2045. input_dev = devm_input_allocate_device(&chip->pci->dev);
  2046. if (!input_dev)
  2047. return -ENOMEM;
  2048. snprintf(chip->phys, sizeof(chip->phys), "pci-%s/input0",
  2049. pci_name(chip->pci));
  2050. input_dev->name = chip->card->driver;
  2051. input_dev->phys = chip->phys;
  2052. input_dev->id.bustype = BUS_PCI;
  2053. input_dev->id.vendor = chip->pci->vendor;
  2054. input_dev->id.product = chip->pci->device;
  2055. input_dev->dev.parent = &chip->pci->dev;
  2056. __set_bit(EV_KEY, input_dev->evbit);
  2057. __set_bit(KEY_MUTE, input_dev->keybit);
  2058. __set_bit(KEY_VOLUMEDOWN, input_dev->keybit);
  2059. __set_bit(KEY_VOLUMEUP, input_dev->keybit);
  2060. err = input_register_device(input_dev);
  2061. if (err)
  2062. return err;
  2063. chip->input_dev = input_dev;
  2064. return 0;
  2065. }
  2066. #endif /* CONFIG_INPUT */
  2067. /*
  2068. */
  2069. static int
  2070. snd_m3_create(struct snd_card *card, struct pci_dev *pci,
  2071. int enable_amp,
  2072. int amp_gpio)
  2073. {
  2074. struct snd_m3 *chip = card->private_data;
  2075. int i, err;
  2076. const struct snd_pci_quirk *quirk;
  2077. if (pcim_enable_device(pci))
  2078. return -EIO;
  2079. /* check, if we can restrict PCI DMA transfers to 28 bits */
  2080. if (dma_set_mask_and_coherent(&pci->dev, DMA_BIT_MASK(28))) {
  2081. dev_err(card->dev,
  2082. "architecture does not support 28bit PCI busmaster DMA\n");
  2083. return -ENXIO;
  2084. }
  2085. spin_lock_init(&chip->reg_lock);
  2086. switch (pci->device) {
  2087. case PCI_DEVICE_ID_ESS_ALLEGRO:
  2088. case PCI_DEVICE_ID_ESS_ALLEGRO_1:
  2089. case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
  2090. case PCI_DEVICE_ID_ESS_CANYON3D_2:
  2091. chip->allegro_flag = 1;
  2092. break;
  2093. }
  2094. chip->card = card;
  2095. chip->pci = pci;
  2096. chip->irq = -1;
  2097. INIT_WORK(&chip->hwvol_work, snd_m3_update_hw_volume);
  2098. card->private_free = snd_m3_free;
  2099. chip->external_amp = enable_amp;
  2100. if (amp_gpio >= 0 && amp_gpio <= 0x0f)
  2101. chip->amp_gpio = amp_gpio;
  2102. else {
  2103. quirk = snd_pci_quirk_lookup(pci, m3_amp_quirk_list);
  2104. if (quirk) {
  2105. dev_info(card->dev, "set amp-gpio for '%s'\n",
  2106. snd_pci_quirk_name(quirk));
  2107. chip->amp_gpio = quirk->value;
  2108. } else if (chip->allegro_flag)
  2109. chip->amp_gpio = GPO_EXT_AMP_ALLEGRO;
  2110. else /* presumably this is for all 'maestro3's.. */
  2111. chip->amp_gpio = GPO_EXT_AMP_M3;
  2112. }
  2113. quirk = snd_pci_quirk_lookup(pci, m3_irda_quirk_list);
  2114. if (quirk) {
  2115. dev_info(card->dev, "enabled irda workaround for '%s'\n",
  2116. snd_pci_quirk_name(quirk));
  2117. chip->irda_workaround = 1;
  2118. }
  2119. quirk = snd_pci_quirk_lookup(pci, m3_hv_quirk_list);
  2120. if (quirk)
  2121. chip->hv_config = quirk->value;
  2122. if (snd_pci_quirk_lookup(pci, m3_omnibook_quirk_list))
  2123. chip->is_omnibook = 1;
  2124. chip->num_substreams = NR_DSPS;
  2125. chip->substreams = devm_kcalloc(&pci->dev, chip->num_substreams,
  2126. sizeof(struct m3_dma), GFP_KERNEL);
  2127. if (!chip->substreams)
  2128. return -ENOMEM;
  2129. err = request_firmware(&chip->assp_kernel_image,
  2130. "ess/maestro3_assp_kernel.fw", &pci->dev);
  2131. if (err < 0)
  2132. return err;
  2133. err = request_firmware(&chip->assp_minisrc_image,
  2134. "ess/maestro3_assp_minisrc.fw", &pci->dev);
  2135. if (err < 0)
  2136. return err;
  2137. err = pci_request_regions(pci, card->driver);
  2138. if (err < 0)
  2139. return err;
  2140. chip->iobase = pci_resource_start(pci, 0);
  2141. /* just to be sure */
  2142. pci_set_master(pci);
  2143. snd_m3_chip_init(chip);
  2144. snd_m3_assp_halt(chip);
  2145. snd_m3_ac97_reset(chip);
  2146. snd_m3_amp_enable(chip, 1);
  2147. snd_m3_hv_init(chip);
  2148. if (devm_request_irq(&pci->dev, pci->irq, snd_m3_interrupt, IRQF_SHARED,
  2149. KBUILD_MODNAME, chip)) {
  2150. dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
  2151. return -ENOMEM;
  2152. }
  2153. chip->irq = pci->irq;
  2154. card->sync_irq = chip->irq;
  2155. if (IS_ENABLED(CONFIG_PM_SLEEP)) {
  2156. chip->suspend_mem =
  2157. vmalloc(array_size(sizeof(u16),
  2158. REV_B_CODE_MEMORY_LENGTH +
  2159. REV_B_DATA_MEMORY_LENGTH));
  2160. if (!chip->suspend_mem)
  2161. dev_warn(card->dev, "can't allocate apm buffer\n");
  2162. }
  2163. err = snd_m3_mixer(chip);
  2164. if (err < 0)
  2165. return err;
  2166. for (i = 0; i < chip->num_substreams; i++) {
  2167. struct m3_dma *s = &chip->substreams[i];
  2168. err = snd_m3_assp_client_init(chip, s, i);
  2169. if (err < 0)
  2170. return err;
  2171. }
  2172. err = snd_m3_pcm(chip, 0);
  2173. if (err < 0)
  2174. return err;
  2175. #ifdef CONFIG_SND_MAESTRO3_INPUT
  2176. if (chip->hv_config & HV_CTRL_ENABLE) {
  2177. err = snd_m3_input_register(chip);
  2178. if (err)
  2179. dev_warn(card->dev,
  2180. "Input device registration failed with error %i",
  2181. err);
  2182. }
  2183. #endif
  2184. snd_m3_enable_ints(chip);
  2185. snd_m3_assp_continue(chip);
  2186. return 0;
  2187. }
  2188. /*
  2189. */
  2190. static int
  2191. __snd_m3_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  2192. {
  2193. static int dev;
  2194. struct snd_card *card;
  2195. struct snd_m3 *chip;
  2196. int err;
  2197. /* don't pick up modems */
  2198. if (((pci->class >> 8) & 0xffff) != PCI_CLASS_MULTIMEDIA_AUDIO)
  2199. return -ENODEV;
  2200. if (dev >= SNDRV_CARDS)
  2201. return -ENODEV;
  2202. if (!enable[dev]) {
  2203. dev++;
  2204. return -ENOENT;
  2205. }
  2206. err = snd_devm_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
  2207. sizeof(*chip), &card);
  2208. if (err < 0)
  2209. return err;
  2210. chip = card->private_data;
  2211. switch (pci->device) {
  2212. case PCI_DEVICE_ID_ESS_ALLEGRO:
  2213. case PCI_DEVICE_ID_ESS_ALLEGRO_1:
  2214. strcpy(card->driver, "Allegro");
  2215. break;
  2216. case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
  2217. case PCI_DEVICE_ID_ESS_CANYON3D_2:
  2218. strcpy(card->driver, "Canyon3D-2");
  2219. break;
  2220. default:
  2221. strcpy(card->driver, "Maestro3");
  2222. break;
  2223. }
  2224. err = snd_m3_create(card, pci, external_amp[dev], amp_gpio[dev]);
  2225. if (err < 0)
  2226. return err;
  2227. sprintf(card->shortname, "ESS %s PCI", card->driver);
  2228. sprintf(card->longname, "%s at 0x%lx, irq %d",
  2229. card->shortname, chip->iobase, chip->irq);
  2230. err = snd_card_register(card);
  2231. if (err < 0)
  2232. return err;
  2233. #if 0 /* TODO: not supported yet */
  2234. /* TODO enable MIDI IRQ and I/O */
  2235. err = snd_mpu401_uart_new(chip->card, 0, MPU401_HW_MPU401,
  2236. chip->iobase + MPU401_DATA_PORT,
  2237. MPU401_INFO_INTEGRATED | MPU401_INFO_IRQ_HOOK,
  2238. -1, &chip->rmidi);
  2239. if (err < 0)
  2240. dev_warn(card->dev, "no MIDI support.\n");
  2241. #endif
  2242. pci_set_drvdata(pci, card);
  2243. dev++;
  2244. return 0;
  2245. }
  2246. static int
  2247. snd_m3_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  2248. {
  2249. return snd_card_free_on_error(&pci->dev, __snd_m3_probe(pci, pci_id));
  2250. }
  2251. static struct pci_driver m3_driver = {
  2252. .name = KBUILD_MODNAME,
  2253. .id_table = snd_m3_ids,
  2254. .probe = snd_m3_probe,
  2255. .driver = {
  2256. .pm = &m3_pm,
  2257. },
  2258. };
  2259. module_pci_driver(m3_driver);