acp-pdm.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
  2. //
  3. // This file is provided under a dual BSD/GPLv2 license. When using or
  4. // redistributing this file, you may do so under either license.
  5. //
  6. // Copyright(c) 2022 Advanced Micro Devices, Inc.
  7. //
  8. // Authors: Ajit Kumar Pandey <AjitKumar.Pandey@amd.com>
  9. // Vijendar Mukunda <Vijendar.Mukunda@amd.com>
  10. //
  11. /*
  12. * Generic Hardware interface for ACP Audio PDM controller
  13. */
  14. #include <linux/err.h>
  15. #include <linux/io.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <sound/pcm_params.h>
  19. #include <sound/soc.h>
  20. #include <sound/soc-dai.h>
  21. #include "amd.h"
  22. #define DRV_NAME "acp-pdm"
  23. static int acp_dmic_prepare(struct snd_pcm_substream *substream,
  24. struct snd_soc_dai *dai)
  25. {
  26. struct acp_stream *stream = substream->runtime->private_data;
  27. struct device *dev = dai->component->dev;
  28. struct acp_dev_data *adata = dev_get_drvdata(dev);
  29. struct acp_chip_info *chip;
  30. u32 physical_addr, size_dmic, period_bytes;
  31. unsigned int dmic_ctrl;
  32. chip = dev_get_platdata(dev);
  33. /* Enable default DMIC clk */
  34. writel(PDM_CLK_FREQ_MASK, adata->acp_base + ACP_WOV_CLK_CTRL);
  35. dmic_ctrl = readl(adata->acp_base + ACP_WOV_MISC_CTRL);
  36. dmic_ctrl |= PDM_MISC_CTRL_MASK;
  37. writel(dmic_ctrl, adata->acp_base + ACP_WOV_MISC_CTRL);
  38. period_bytes = frames_to_bytes(substream->runtime,
  39. substream->runtime->period_size);
  40. size_dmic = frames_to_bytes(substream->runtime,
  41. substream->runtime->buffer_size);
  42. if (chip->acp_rev >= ACP70_DEV)
  43. physical_addr = ACP7x_DMIC_MEM_WINDOW_START;
  44. else
  45. physical_addr = stream->reg_offset + MEM_WINDOW_START;
  46. /* Init DMIC Ring buffer */
  47. writel(physical_addr, adata->acp_base + ACP_WOV_RX_RINGBUFADDR);
  48. writel(size_dmic, adata->acp_base + ACP_WOV_RX_RINGBUFSIZE);
  49. writel(period_bytes, adata->acp_base + ACP_WOV_RX_INTR_WATERMARK_SIZE);
  50. writel(0x01, adata->acp_base + ACPAXI2AXI_ATU_CTRL);
  51. return 0;
  52. }
  53. static int acp_dmic_dai_trigger(struct snd_pcm_substream *substream,
  54. int cmd, struct snd_soc_dai *dai)
  55. {
  56. struct device *dev = dai->component->dev;
  57. struct acp_dev_data *adata = dev_get_drvdata(dev);
  58. unsigned int dma_enable;
  59. int ret = 0;
  60. switch (cmd) {
  61. case SNDRV_PCM_TRIGGER_START:
  62. case SNDRV_PCM_TRIGGER_RESUME:
  63. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  64. dma_enable = readl(adata->acp_base + ACP_WOV_PDM_DMA_ENABLE);
  65. if (!(dma_enable & DMA_EN_MASK)) {
  66. writel(PDM_ENABLE, adata->acp_base + ACP_WOV_PDM_ENABLE);
  67. writel(PDM_ENABLE, adata->acp_base + ACP_WOV_PDM_DMA_ENABLE);
  68. }
  69. ret = readl_poll_timeout_atomic(adata->acp_base + ACP_WOV_PDM_DMA_ENABLE,
  70. dma_enable, (dma_enable & DMA_EN_MASK),
  71. DELAY_US, PDM_TIMEOUT);
  72. break;
  73. case SNDRV_PCM_TRIGGER_STOP:
  74. case SNDRV_PCM_TRIGGER_SUSPEND:
  75. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  76. dma_enable = readl(adata->acp_base + ACP_WOV_PDM_DMA_ENABLE);
  77. if ((dma_enable & DMA_EN_MASK)) {
  78. writel(PDM_DISABLE, adata->acp_base + ACP_WOV_PDM_ENABLE);
  79. writel(PDM_DISABLE, adata->acp_base + ACP_WOV_PDM_DMA_ENABLE);
  80. }
  81. ret = readl_poll_timeout_atomic(adata->acp_base + ACP_WOV_PDM_DMA_ENABLE,
  82. dma_enable, !(dma_enable & DMA_EN_MASK),
  83. DELAY_US, PDM_TIMEOUT);
  84. break;
  85. default:
  86. ret = -EINVAL;
  87. break;
  88. }
  89. return ret;
  90. }
  91. static int acp_dmic_hwparams(struct snd_pcm_substream *substream,
  92. struct snd_pcm_hw_params *hwparams, struct snd_soc_dai *dai)
  93. {
  94. struct device *dev = dai->component->dev;
  95. struct acp_dev_data *adata = dev_get_drvdata(dev);
  96. unsigned int channels, ch_mask;
  97. channels = params_channels(hwparams);
  98. switch (channels) {
  99. case 2:
  100. ch_mask = 0;
  101. break;
  102. case 4:
  103. ch_mask = 1;
  104. break;
  105. case 6:
  106. ch_mask = 2;
  107. break;
  108. default:
  109. dev_err(dev, "Invalid channels %d\n", channels);
  110. return -EINVAL;
  111. }
  112. adata->ch_mask = ch_mask;
  113. if (params_format(hwparams) != SNDRV_PCM_FORMAT_S32_LE) {
  114. dev_err(dai->dev, "Invalid format:%d\n", params_format(hwparams));
  115. return -EINVAL;
  116. }
  117. writel(ch_mask, adata->acp_base + ACP_WOV_PDM_NO_OF_CHANNELS);
  118. writel(PDM_DEC_64, adata->acp_base + ACP_WOV_PDM_DECIMATION_FACTOR);
  119. return 0;
  120. }
  121. static int acp_dmic_dai_startup(struct snd_pcm_substream *substream,
  122. struct snd_soc_dai *dai)
  123. {
  124. struct acp_stream *stream = substream->runtime->private_data;
  125. struct device *dev = dai->component->dev;
  126. struct acp_dev_data *adata = dev_get_drvdata(dev);
  127. u32 ext_int_ctrl;
  128. stream->dai_id = DMIC_INSTANCE;
  129. stream->irq_bit = BIT(PDM_DMA_STAT);
  130. stream->pte_offset = ACP_SRAM_PDM_PTE_OFFSET;
  131. stream->reg_offset = ACP_REGION2_OFFSET;
  132. /* Enable DMIC Interrupts */
  133. ext_int_ctrl = readl(ACP_EXTERNAL_INTR_CNTL(adata, 0));
  134. ext_int_ctrl |= PDM_DMA_INTR_MASK;
  135. writel(ext_int_ctrl, ACP_EXTERNAL_INTR_CNTL(adata, 0));
  136. return 0;
  137. }
  138. static void acp_dmic_dai_shutdown(struct snd_pcm_substream *substream,
  139. struct snd_soc_dai *dai)
  140. {
  141. struct device *dev = dai->component->dev;
  142. struct acp_dev_data *adata = dev_get_drvdata(dev);
  143. u32 ext_int_ctrl;
  144. /* Disable DMIC interrupts */
  145. ext_int_ctrl = readl(ACP_EXTERNAL_INTR_CNTL(adata, 0));
  146. ext_int_ctrl &= ~PDM_DMA_INTR_MASK;
  147. writel(ext_int_ctrl, ACP_EXTERNAL_INTR_CNTL(adata, 0));
  148. }
  149. const struct snd_soc_dai_ops acp_dmic_dai_ops = {
  150. .prepare = acp_dmic_prepare,
  151. .hw_params = acp_dmic_hwparams,
  152. .trigger = acp_dmic_dai_trigger,
  153. .startup = acp_dmic_dai_startup,
  154. .shutdown = acp_dmic_dai_shutdown,
  155. };
  156. EXPORT_SYMBOL_NS_GPL(acp_dmic_dai_ops, SND_SOC_ACP_COMMON);
  157. MODULE_DESCRIPTION("AMD ACP Audio PDM controller");
  158. MODULE_LICENSE("Dual BSD/GPL");
  159. MODULE_ALIAS(DRV_NAME);