amd.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314
  1. /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */
  2. /*
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * Copyright(c) 2021 Advanced Micro Devices, Inc. All rights reserved.
  7. *
  8. * Author: Ajit Kumar Pandey <AjitKumar.Pandey@amd.com>
  9. */
  10. #ifndef __AMD_ACP_H
  11. #define __AMD_ACP_H
  12. #include <sound/pcm.h>
  13. #include <sound/soc.h>
  14. #include <sound/soc-acpi.h>
  15. #include <sound/soc-dai.h>
  16. #include "chip_offset_byte.h"
  17. #define ACP3X_DEV 3
  18. #define ACP6X_DEV 6
  19. #define ACP63_DEV 0x63
  20. #define ACP70_DEV 0x70
  21. #define ACP71_DEV 0x71
  22. #define DMIC_INSTANCE 0x00
  23. #define I2S_SP_INSTANCE 0x01
  24. #define I2S_BT_INSTANCE 0x02
  25. #define I2S_HS_INSTANCE 0x03
  26. #define MEM_WINDOW_START 0x4080000
  27. #define ACP_I2S_REG_START 0x1242400
  28. #define ACP_I2S_REG_END 0x1242810
  29. #define ACP3x_I2STDM_REG_START 0x1242400
  30. #define ACP3x_I2STDM_REG_END 0x1242410
  31. #define ACP3x_BT_TDM_REG_START 0x1242800
  32. #define ACP3x_BT_TDM_REG_END 0x1242810
  33. #define THRESHOLD(bit, base) ((bit) + (base))
  34. #define I2S_RX_THRESHOLD(base) THRESHOLD(7, base)
  35. #define I2S_TX_THRESHOLD(base) THRESHOLD(8, base)
  36. #define BT_TX_THRESHOLD(base) THRESHOLD(6, base)
  37. #define BT_RX_THRESHOLD(base) THRESHOLD(5, base)
  38. #define HS_TX_THRESHOLD(base) THRESHOLD(4, base)
  39. #define HS_RX_THRESHOLD(base) THRESHOLD(3, base)
  40. #define ACP_SRAM_SP_PB_PTE_OFFSET 0x0
  41. #define ACP_SRAM_SP_CP_PTE_OFFSET 0x100
  42. #define ACP_SRAM_BT_PB_PTE_OFFSET 0x200
  43. #define ACP_SRAM_BT_CP_PTE_OFFSET 0x300
  44. #define ACP_SRAM_PDM_PTE_OFFSET 0x400
  45. #define ACP_SRAM_HS_PB_PTE_OFFSET 0x500
  46. #define ACP_SRAM_HS_CP_PTE_OFFSET 0x600
  47. #define PAGE_SIZE_4K_ENABLE 0x2
  48. #define I2S_SP_TX_MEM_WINDOW_START 0x4000000
  49. #define I2S_SP_RX_MEM_WINDOW_START 0x4020000
  50. #define I2S_BT_TX_MEM_WINDOW_START 0x4040000
  51. #define I2S_BT_RX_MEM_WINDOW_START 0x4060000
  52. #define I2S_HS_TX_MEM_WINDOW_START 0x40A0000
  53. #define I2S_HS_RX_MEM_WINDOW_START 0x40C0000
  54. #define ACP7x_I2S_SP_TX_MEM_WINDOW_START 0x4000000
  55. #define ACP7x_I2S_SP_RX_MEM_WINDOW_START 0x4200000
  56. #define ACP7x_I2S_BT_TX_MEM_WINDOW_START 0x4400000
  57. #define ACP7x_I2S_BT_RX_MEM_WINDOW_START 0x4600000
  58. #define ACP7x_I2S_HS_TX_MEM_WINDOW_START 0x4800000
  59. #define ACP7x_I2S_HS_RX_MEM_WINDOW_START 0x4A00000
  60. #define ACP7x_DMIC_MEM_WINDOW_START 0x4C00000
  61. #define SP_PB_FIFO_ADDR_OFFSET 0x500
  62. #define SP_CAPT_FIFO_ADDR_OFFSET 0x700
  63. #define BT_PB_FIFO_ADDR_OFFSET 0x900
  64. #define BT_CAPT_FIFO_ADDR_OFFSET 0xB00
  65. #define HS_PB_FIFO_ADDR_OFFSET 0xD00
  66. #define HS_CAPT_FIFO_ADDR_OFFSET 0xF00
  67. #define PLAYBACK_MIN_NUM_PERIODS 2
  68. #define PLAYBACK_MAX_NUM_PERIODS 8
  69. #define PLAYBACK_MAX_PERIOD_SIZE 8192
  70. #define PLAYBACK_MIN_PERIOD_SIZE 1024
  71. #define CAPTURE_MIN_NUM_PERIODS 2
  72. #define CAPTURE_MAX_NUM_PERIODS 8
  73. #define CAPTURE_MAX_PERIOD_SIZE 8192
  74. #define CAPTURE_MIN_PERIOD_SIZE 1024
  75. #define MAX_BUFFER 65536
  76. #define MIN_BUFFER MAX_BUFFER
  77. #define FIFO_SIZE 0x100
  78. #define DMA_SIZE 0x40
  79. #define FRM_LEN 0x100
  80. #define ACP3x_ITER_IRER_SAMP_LEN_MASK 0x38
  81. #define ACP_MAX_STREAM 8
  82. #define TDM_ENABLE 1
  83. #define TDM_DISABLE 0
  84. #define SLOT_WIDTH_8 0x8
  85. #define SLOT_WIDTH_16 0x10
  86. #define SLOT_WIDTH_24 0x18
  87. #define SLOT_WIDTH_32 0x20
  88. #define ACP6X_PGFSM_CONTROL 0x1024
  89. #define ACP6X_PGFSM_STATUS 0x1028
  90. #define ACP63_PGFSM_CONTROL ACP6X_PGFSM_CONTROL
  91. #define ACP63_PGFSM_STATUS ACP6X_PGFSM_STATUS
  92. #define ACP70_PGFSM_CONTROL ACP6X_PGFSM_CONTROL
  93. #define ACP70_PGFSM_STATUS ACP6X_PGFSM_STATUS
  94. #define ACP_ZSC_DSP_CTRL 0x0001014
  95. #define ACP_ZSC_STS 0x0001018
  96. #define ACP_SOFT_RST_DONE_MASK 0x00010001
  97. #define ACP_PGFSM_CNTL_POWER_ON_MASK 0xffffffff
  98. #define ACP_PGFSM_CNTL_POWER_OFF_MASK 0x00
  99. #define ACP_PGFSM_STATUS_MASK 0x03
  100. #define ACP_POWERED_ON 0x00
  101. #define ACP_POWER_ON_IN_PROGRESS 0x01
  102. #define ACP_POWERED_OFF 0x02
  103. #define ACP_POWER_OFF_IN_PROGRESS 0x03
  104. #define ACP_ERROR_MASK 0x20000000
  105. #define ACP_EXT_INTR_STAT_CLEAR_MASK 0xffffffff
  106. #define ACP_TIMEOUT 500
  107. #define DELAY_US 5
  108. #define ACP_SUSPEND_DELAY_MS 2000
  109. #define PDM_DMA_STAT 0x10
  110. #define PDM_DMA_INTR_MASK 0x10000
  111. #define PDM_DEC_64 0x2
  112. #define PDM_CLK_FREQ_MASK 0x07
  113. #define PDM_MISC_CTRL_MASK 0x10
  114. #define PDM_ENABLE 0x01
  115. #define PDM_DISABLE 0x00
  116. #define DMA_EN_MASK 0x02
  117. #define DELAY_US 5
  118. #define PDM_TIMEOUT 1000
  119. #define ACP_REGION2_OFFSET 0x02000000
  120. struct acp_chip_info {
  121. char *name; /* Platform name */
  122. unsigned int acp_rev; /* ACP Revision id */
  123. void __iomem *base; /* ACP memory PCI base */
  124. struct platform_device *chip_pdev;
  125. unsigned int flag; /* Distinguish b/w Legacy or Only PDM */
  126. bool is_pdm_dev; /* flag set to true when ACP PDM controller exists */
  127. bool is_pdm_config; /* flag set to true when PDM configuration is selected from BIOS */
  128. bool is_i2s_config; /* flag set to true when I2S configuration is selected from BIOS */
  129. };
  130. struct acp_stream {
  131. struct list_head list;
  132. struct snd_pcm_substream *substream;
  133. int irq_bit;
  134. int dai_id;
  135. int id;
  136. int dir;
  137. u64 bytescount;
  138. u32 reg_offset;
  139. u32 pte_offset;
  140. u32 fifo_offset;
  141. };
  142. struct acp_resource {
  143. int offset;
  144. int no_of_ctrls;
  145. int irqp_used;
  146. bool soc_mclk;
  147. u32 irq_reg_offset;
  148. u64 scratch_reg_offset;
  149. u64 sram_pte_offset;
  150. };
  151. struct acp_dev_data {
  152. char *name;
  153. struct device *dev;
  154. void __iomem *acp_base;
  155. unsigned int i2s_irq;
  156. bool tdm_mode;
  157. bool is_i2s_config;
  158. /* SOC specific dais */
  159. struct snd_soc_dai_driver *dai_driver;
  160. int num_dai;
  161. struct list_head stream_list;
  162. spinlock_t acp_lock;
  163. struct snd_soc_acpi_mach *machines;
  164. struct platform_device *mach_dev;
  165. u32 bclk_div;
  166. u32 lrclk_div;
  167. struct acp_resource *rsrc;
  168. u32 ch_mask;
  169. u32 tdm_tx_fmt[3];
  170. u32 tdm_rx_fmt[3];
  171. u32 xfer_tx_resolution[3];
  172. u32 xfer_rx_resolution[3];
  173. unsigned int flag;
  174. unsigned int platform;
  175. };
  176. enum acp_config {
  177. ACP_CONFIG_0 = 0,
  178. ACP_CONFIG_1,
  179. ACP_CONFIG_2,
  180. ACP_CONFIG_3,
  181. ACP_CONFIG_4,
  182. ACP_CONFIG_5,
  183. ACP_CONFIG_6,
  184. ACP_CONFIG_7,
  185. ACP_CONFIG_8,
  186. ACP_CONFIG_9,
  187. ACP_CONFIG_10,
  188. ACP_CONFIG_11,
  189. ACP_CONFIG_12,
  190. ACP_CONFIG_13,
  191. ACP_CONFIG_14,
  192. ACP_CONFIG_15,
  193. ACP_CONFIG_16,
  194. ACP_CONFIG_17,
  195. ACP_CONFIG_18,
  196. ACP_CONFIG_19,
  197. ACP_CONFIG_20,
  198. };
  199. extern const struct snd_soc_dai_ops asoc_acp_cpu_dai_ops;
  200. extern const struct snd_soc_dai_ops acp_dmic_dai_ops;
  201. int acp_platform_register(struct device *dev);
  202. int acp_platform_unregister(struct device *dev);
  203. int acp_machine_select(struct acp_dev_data *adata);
  204. int smn_read(struct pci_dev *dev, u32 smn_addr);
  205. int smn_write(struct pci_dev *dev, u32 smn_addr, u32 data);
  206. int acp_init(struct acp_chip_info *chip);
  207. int acp_deinit(struct acp_chip_info *chip);
  208. void acp_enable_interrupts(struct acp_dev_data *adata);
  209. void acp_disable_interrupts(struct acp_dev_data *adata);
  210. /* Machine configuration */
  211. int snd_amd_acp_find_config(struct pci_dev *pci);
  212. void config_pte_for_stream(struct acp_dev_data *adata, struct acp_stream *stream);
  213. void config_acp_dma(struct acp_dev_data *adata, struct acp_stream *stream, int size);
  214. void restore_acp_pdm_params(struct snd_pcm_substream *substream,
  215. struct acp_dev_data *adata);
  216. int restore_acp_i2s_params(struct snd_pcm_substream *substream,
  217. struct acp_dev_data *adata, struct acp_stream *stream);
  218. void check_acp_config(struct pci_dev *pci, struct acp_chip_info *chip);
  219. static inline u64 acp_get_byte_count(struct acp_dev_data *adata, int dai_id, int direction)
  220. {
  221. u64 byte_count = 0, low = 0, high = 0;
  222. if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
  223. switch (dai_id) {
  224. case I2S_BT_INSTANCE:
  225. high = readl(adata->acp_base + ACP_BT_TX_LINEARPOSITIONCNTR_HIGH(adata));
  226. low = readl(adata->acp_base + ACP_BT_TX_LINEARPOSITIONCNTR_LOW(adata));
  227. break;
  228. case I2S_SP_INSTANCE:
  229. high = readl(adata->acp_base + ACP_I2S_TX_LINEARPOSITIONCNTR_HIGH(adata));
  230. low = readl(adata->acp_base + ACP_I2S_TX_LINEARPOSITIONCNTR_LOW(adata));
  231. break;
  232. case I2S_HS_INSTANCE:
  233. high = readl(adata->acp_base + ACP_HS_TX_LINEARPOSITIONCNTR_HIGH);
  234. low = readl(adata->acp_base + ACP_HS_TX_LINEARPOSITIONCNTR_LOW);
  235. break;
  236. default:
  237. dev_err(adata->dev, "Invalid dai id %x\n", dai_id);
  238. goto POINTER_RETURN_BYTES;
  239. }
  240. } else {
  241. switch (dai_id) {
  242. case I2S_BT_INSTANCE:
  243. high = readl(adata->acp_base + ACP_BT_RX_LINEARPOSITIONCNTR_HIGH(adata));
  244. low = readl(adata->acp_base + ACP_BT_RX_LINEARPOSITIONCNTR_LOW(adata));
  245. break;
  246. case I2S_SP_INSTANCE:
  247. high = readl(adata->acp_base + ACP_I2S_RX_LINEARPOSITIONCNTR_HIGH(adata));
  248. low = readl(adata->acp_base + ACP_I2S_RX_LINEARPOSITIONCNTR_LOW(adata));
  249. break;
  250. case I2S_HS_INSTANCE:
  251. high = readl(adata->acp_base + ACP_HS_RX_LINEARPOSITIONCNTR_HIGH);
  252. low = readl(adata->acp_base + ACP_HS_RX_LINEARPOSITIONCNTR_LOW);
  253. break;
  254. case DMIC_INSTANCE:
  255. high = readl(adata->acp_base + ACP_WOV_RX_LINEARPOSITIONCNTR_HIGH);
  256. low = readl(adata->acp_base + ACP_WOV_RX_LINEARPOSITIONCNTR_LOW);
  257. break;
  258. default:
  259. dev_err(adata->dev, "Invalid dai id %x\n", dai_id);
  260. goto POINTER_RETURN_BYTES;
  261. }
  262. }
  263. /* Get 64 bit value from two 32 bit registers */
  264. byte_count = (high << 32) | low;
  265. POINTER_RETURN_BYTES:
  266. return byte_count;
  267. }
  268. #endif